pciehp_hpc.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951
  1. /*
  2. * PCI Express PCI Hot Plug Driver
  3. *
  4. * Copyright (C) 1995,2001 Compaq Computer Corporation
  5. * Copyright (C) 2001 Greg Kroah-Hartman (greg@kroah.com)
  6. * Copyright (C) 2001 IBM Corp.
  7. * Copyright (C) 2003-2004 Intel Corporation
  8. *
  9. * All rights reserved.
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or (at
  14. * your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful, but
  17. * WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
  19. * NON INFRINGEMENT. See the GNU General Public License for more
  20. * details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  25. *
  26. * Send feedback to <greg@kroah.com>,<kristen.c.accardi@intel.com>
  27. *
  28. */
  29. #include <linux/kernel.h>
  30. #include <linux/module.h>
  31. #include <linux/types.h>
  32. #include <linux/signal.h>
  33. #include <linux/jiffies.h>
  34. #include <linux/timer.h>
  35. #include <linux/pci.h>
  36. #include <linux/interrupt.h>
  37. #include <linux/time.h>
  38. #include <linux/slab.h>
  39. #include "../pci.h"
  40. #include "pciehp.h"
  41. static atomic_t pciehp_num_controllers = ATOMIC_INIT(0);
  42. static inline int pciehp_readw(struct controller *ctrl, int reg, u16 *value)
  43. {
  44. struct pci_dev *dev = ctrl->pcie->port;
  45. return pci_read_config_word(dev, pci_pcie_cap(dev) + reg, value);
  46. }
  47. static inline int pciehp_readl(struct controller *ctrl, int reg, u32 *value)
  48. {
  49. struct pci_dev *dev = ctrl->pcie->port;
  50. return pci_read_config_dword(dev, pci_pcie_cap(dev) + reg, value);
  51. }
  52. static inline int pciehp_writew(struct controller *ctrl, int reg, u16 value)
  53. {
  54. struct pci_dev *dev = ctrl->pcie->port;
  55. return pci_write_config_word(dev, pci_pcie_cap(dev) + reg, value);
  56. }
  57. static inline int pciehp_writel(struct controller *ctrl, int reg, u32 value)
  58. {
  59. struct pci_dev *dev = ctrl->pcie->port;
  60. return pci_write_config_dword(dev, pci_pcie_cap(dev) + reg, value);
  61. }
  62. /* Power Control Command */
  63. #define POWER_ON 0
  64. #define POWER_OFF PCI_EXP_SLTCTL_PCC
  65. static irqreturn_t pcie_isr(int irq, void *dev_id);
  66. static void start_int_poll_timer(struct controller *ctrl, int sec);
  67. /* This is the interrupt polling timeout function. */
  68. static void int_poll_timeout(unsigned long data)
  69. {
  70. struct controller *ctrl = (struct controller *)data;
  71. /* Poll for interrupt events. regs == NULL => polling */
  72. pcie_isr(0, ctrl);
  73. init_timer(&ctrl->poll_timer);
  74. if (!pciehp_poll_time)
  75. pciehp_poll_time = 2; /* default polling interval is 2 sec */
  76. start_int_poll_timer(ctrl, pciehp_poll_time);
  77. }
  78. /* This function starts the interrupt polling timer. */
  79. static void start_int_poll_timer(struct controller *ctrl, int sec)
  80. {
  81. /* Clamp to sane value */
  82. if ((sec <= 0) || (sec > 60))
  83. sec = 2;
  84. ctrl->poll_timer.function = &int_poll_timeout;
  85. ctrl->poll_timer.data = (unsigned long)ctrl;
  86. ctrl->poll_timer.expires = jiffies + sec * HZ;
  87. add_timer(&ctrl->poll_timer);
  88. }
  89. static inline int pciehp_request_irq(struct controller *ctrl)
  90. {
  91. int retval, irq = ctrl->pcie->irq;
  92. /* Install interrupt polling timer. Start with 10 sec delay */
  93. if (pciehp_poll_mode) {
  94. init_timer(&ctrl->poll_timer);
  95. start_int_poll_timer(ctrl, 10);
  96. return 0;
  97. }
  98. /* Installs the interrupt handler */
  99. retval = request_irq(irq, pcie_isr, IRQF_SHARED, MY_NAME, ctrl);
  100. if (retval)
  101. ctrl_err(ctrl, "Cannot get irq %d for the hotplug controller\n",
  102. irq);
  103. return retval;
  104. }
  105. static inline void pciehp_free_irq(struct controller *ctrl)
  106. {
  107. if (pciehp_poll_mode)
  108. del_timer_sync(&ctrl->poll_timer);
  109. else
  110. free_irq(ctrl->pcie->irq, ctrl);
  111. }
  112. static int pcie_poll_cmd(struct controller *ctrl)
  113. {
  114. u16 slot_status;
  115. int err, timeout = 1000;
  116. err = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
  117. if (!err && (slot_status & PCI_EXP_SLTSTA_CC)) {
  118. pciehp_writew(ctrl, PCI_EXP_SLTSTA, PCI_EXP_SLTSTA_CC);
  119. return 1;
  120. }
  121. while (timeout > 0) {
  122. msleep(10);
  123. timeout -= 10;
  124. err = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
  125. if (!err && (slot_status & PCI_EXP_SLTSTA_CC)) {
  126. pciehp_writew(ctrl, PCI_EXP_SLTSTA, PCI_EXP_SLTSTA_CC);
  127. return 1;
  128. }
  129. }
  130. return 0; /* timeout */
  131. }
  132. static void pcie_wait_cmd(struct controller *ctrl, int poll)
  133. {
  134. unsigned int msecs = pciehp_poll_mode ? 2500 : 1000;
  135. unsigned long timeout = msecs_to_jiffies(msecs);
  136. int rc;
  137. if (poll)
  138. rc = pcie_poll_cmd(ctrl);
  139. else
  140. rc = wait_event_timeout(ctrl->queue, !ctrl->cmd_busy, timeout);
  141. if (!rc)
  142. ctrl_dbg(ctrl, "Command not completed in 1000 msec\n");
  143. }
  144. /**
  145. * pcie_write_cmd - Issue controller command
  146. * @ctrl: controller to which the command is issued
  147. * @cmd: command value written to slot control register
  148. * @mask: bitmask of slot control register to be modified
  149. */
  150. static int pcie_write_cmd(struct controller *ctrl, u16 cmd, u16 mask)
  151. {
  152. int retval = 0;
  153. u16 slot_status;
  154. u16 slot_ctrl;
  155. mutex_lock(&ctrl->ctrl_lock);
  156. retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
  157. if (retval) {
  158. ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS register\n",
  159. __func__);
  160. goto out;
  161. }
  162. if (slot_status & PCI_EXP_SLTSTA_CC) {
  163. if (!ctrl->no_cmd_complete) {
  164. /*
  165. * After 1 sec and CMD_COMPLETED still not set, just
  166. * proceed forward to issue the next command according
  167. * to spec. Just print out the error message.
  168. */
  169. ctrl_dbg(ctrl, "CMD_COMPLETED not clear after 1 sec\n");
  170. } else if (!NO_CMD_CMPL(ctrl)) {
  171. /*
  172. * This controller semms to notify of command completed
  173. * event even though it supports none of power
  174. * controller, attention led, power led and EMI.
  175. */
  176. ctrl_dbg(ctrl, "Unexpected CMD_COMPLETED. Need to "
  177. "wait for command completed event.\n");
  178. ctrl->no_cmd_complete = 0;
  179. } else {
  180. ctrl_dbg(ctrl, "Unexpected CMD_COMPLETED. Maybe "
  181. "the controller is broken.\n");
  182. }
  183. }
  184. retval = pciehp_readw(ctrl, PCI_EXP_SLTCTL, &slot_ctrl);
  185. if (retval) {
  186. ctrl_err(ctrl, "%s: Cannot read SLOTCTRL register\n", __func__);
  187. goto out;
  188. }
  189. slot_ctrl &= ~mask;
  190. slot_ctrl |= (cmd & mask);
  191. ctrl->cmd_busy = 1;
  192. smp_mb();
  193. retval = pciehp_writew(ctrl, PCI_EXP_SLTCTL, slot_ctrl);
  194. if (retval)
  195. ctrl_err(ctrl, "Cannot write to SLOTCTRL register\n");
  196. /*
  197. * Wait for command completion.
  198. */
  199. if (!retval && !ctrl->no_cmd_complete) {
  200. int poll = 0;
  201. /*
  202. * if hotplug interrupt is not enabled or command
  203. * completed interrupt is not enabled, we need to poll
  204. * command completed event.
  205. */
  206. if (!(slot_ctrl & PCI_EXP_SLTCTL_HPIE) ||
  207. !(slot_ctrl & PCI_EXP_SLTCTL_CCIE))
  208. poll = 1;
  209. pcie_wait_cmd(ctrl, poll);
  210. }
  211. out:
  212. mutex_unlock(&ctrl->ctrl_lock);
  213. return retval;
  214. }
  215. static inline int check_link_active(struct controller *ctrl)
  216. {
  217. u16 link_status;
  218. if (pciehp_readw(ctrl, PCI_EXP_LNKSTA, &link_status))
  219. return 0;
  220. return !!(link_status & PCI_EXP_LNKSTA_DLLLA);
  221. }
  222. static void pcie_wait_link_active(struct controller *ctrl)
  223. {
  224. int timeout = 1000;
  225. if (check_link_active(ctrl))
  226. return;
  227. while (timeout > 0) {
  228. msleep(10);
  229. timeout -= 10;
  230. if (check_link_active(ctrl))
  231. return;
  232. }
  233. ctrl_dbg(ctrl, "Data Link Layer Link Active not set in 1000 msec\n");
  234. }
  235. int pciehp_check_link_status(struct controller *ctrl)
  236. {
  237. u16 lnk_status;
  238. int retval = 0;
  239. /*
  240. * Data Link Layer Link Active Reporting must be capable for
  241. * hot-plug capable downstream port. But old controller might
  242. * not implement it. In this case, we wait for 1000 ms.
  243. */
  244. if (ctrl->link_active_reporting){
  245. /* Wait for Data Link Layer Link Active bit to be set */
  246. pcie_wait_link_active(ctrl);
  247. /*
  248. * We must wait for 100 ms after the Data Link Layer
  249. * Link Active bit reads 1b before initiating a
  250. * configuration access to the hot added device.
  251. */
  252. msleep(100);
  253. } else
  254. msleep(1000);
  255. retval = pciehp_readw(ctrl, PCI_EXP_LNKSTA, &lnk_status);
  256. if (retval) {
  257. ctrl_err(ctrl, "Cannot read LNKSTATUS register\n");
  258. return retval;
  259. }
  260. ctrl_dbg(ctrl, "%s: lnk_status = %x\n", __func__, lnk_status);
  261. if ((lnk_status & PCI_EXP_LNKSTA_LT) ||
  262. !(lnk_status & PCI_EXP_LNKSTA_NLW)) {
  263. ctrl_err(ctrl, "Link Training Error occurs \n");
  264. retval = -1;
  265. return retval;
  266. }
  267. return retval;
  268. }
  269. int pciehp_get_attention_status(struct slot *slot, u8 *status)
  270. {
  271. struct controller *ctrl = slot->ctrl;
  272. u16 slot_ctrl;
  273. u8 atten_led_state;
  274. int retval = 0;
  275. retval = pciehp_readw(ctrl, PCI_EXP_SLTCTL, &slot_ctrl);
  276. if (retval) {
  277. ctrl_err(ctrl, "%s: Cannot read SLOTCTRL register\n", __func__);
  278. return retval;
  279. }
  280. ctrl_dbg(ctrl, "%s: SLOTCTRL %x, value read %x\n", __func__,
  281. pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_ctrl);
  282. atten_led_state = (slot_ctrl & PCI_EXP_SLTCTL_AIC) >> 6;
  283. switch (atten_led_state) {
  284. case 0:
  285. *status = 0xFF; /* Reserved */
  286. break;
  287. case 1:
  288. *status = 1; /* On */
  289. break;
  290. case 2:
  291. *status = 2; /* Blink */
  292. break;
  293. case 3:
  294. *status = 0; /* Off */
  295. break;
  296. default:
  297. *status = 0xFF;
  298. break;
  299. }
  300. return 0;
  301. }
  302. int pciehp_get_power_status(struct slot *slot, u8 *status)
  303. {
  304. struct controller *ctrl = slot->ctrl;
  305. u16 slot_ctrl;
  306. u8 pwr_state;
  307. int retval = 0;
  308. retval = pciehp_readw(ctrl, PCI_EXP_SLTCTL, &slot_ctrl);
  309. if (retval) {
  310. ctrl_err(ctrl, "%s: Cannot read SLOTCTRL register\n", __func__);
  311. return retval;
  312. }
  313. ctrl_dbg(ctrl, "%s: SLOTCTRL %x value read %x\n", __func__,
  314. pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_ctrl);
  315. pwr_state = (slot_ctrl & PCI_EXP_SLTCTL_PCC) >> 10;
  316. switch (pwr_state) {
  317. case 0:
  318. *status = 1;
  319. break;
  320. case 1:
  321. *status = 0;
  322. break;
  323. default:
  324. *status = 0xFF;
  325. break;
  326. }
  327. return retval;
  328. }
  329. int pciehp_get_latch_status(struct slot *slot, u8 *status)
  330. {
  331. struct controller *ctrl = slot->ctrl;
  332. u16 slot_status;
  333. int retval;
  334. retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
  335. if (retval) {
  336. ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS register\n",
  337. __func__);
  338. return retval;
  339. }
  340. *status = !!(slot_status & PCI_EXP_SLTSTA_MRLSS);
  341. return 0;
  342. }
  343. int pciehp_get_adapter_status(struct slot *slot, u8 *status)
  344. {
  345. struct controller *ctrl = slot->ctrl;
  346. u16 slot_status;
  347. int retval;
  348. retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
  349. if (retval) {
  350. ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS register\n",
  351. __func__);
  352. return retval;
  353. }
  354. *status = !!(slot_status & PCI_EXP_SLTSTA_PDS);
  355. return 0;
  356. }
  357. int pciehp_query_power_fault(struct slot *slot)
  358. {
  359. struct controller *ctrl = slot->ctrl;
  360. u16 slot_status;
  361. int retval;
  362. retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
  363. if (retval) {
  364. ctrl_err(ctrl, "Cannot check for power fault\n");
  365. return retval;
  366. }
  367. return !!(slot_status & PCI_EXP_SLTSTA_PFD);
  368. }
  369. int pciehp_set_attention_status(struct slot *slot, u8 value)
  370. {
  371. struct controller *ctrl = slot->ctrl;
  372. u16 slot_cmd;
  373. u16 cmd_mask;
  374. cmd_mask = PCI_EXP_SLTCTL_AIC;
  375. switch (value) {
  376. case 0 : /* turn off */
  377. slot_cmd = 0x00C0;
  378. break;
  379. case 1: /* turn on */
  380. slot_cmd = 0x0040;
  381. break;
  382. case 2: /* turn blink */
  383. slot_cmd = 0x0080;
  384. break;
  385. default:
  386. return -EINVAL;
  387. }
  388. ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
  389. pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
  390. return pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
  391. }
  392. void pciehp_green_led_on(struct slot *slot)
  393. {
  394. struct controller *ctrl = slot->ctrl;
  395. u16 slot_cmd;
  396. u16 cmd_mask;
  397. slot_cmd = 0x0100;
  398. cmd_mask = PCI_EXP_SLTCTL_PIC;
  399. pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
  400. ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
  401. pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
  402. }
  403. void pciehp_green_led_off(struct slot *slot)
  404. {
  405. struct controller *ctrl = slot->ctrl;
  406. u16 slot_cmd;
  407. u16 cmd_mask;
  408. slot_cmd = 0x0300;
  409. cmd_mask = PCI_EXP_SLTCTL_PIC;
  410. pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
  411. ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
  412. pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
  413. }
  414. void pciehp_green_led_blink(struct slot *slot)
  415. {
  416. struct controller *ctrl = slot->ctrl;
  417. u16 slot_cmd;
  418. u16 cmd_mask;
  419. slot_cmd = 0x0200;
  420. cmd_mask = PCI_EXP_SLTCTL_PIC;
  421. pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
  422. ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
  423. pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
  424. }
  425. int pciehp_power_on_slot(struct slot * slot)
  426. {
  427. struct controller *ctrl = slot->ctrl;
  428. u16 slot_cmd;
  429. u16 cmd_mask;
  430. u16 slot_status;
  431. u16 lnk_status;
  432. int retval = 0;
  433. /* Clear sticky power-fault bit from previous power failures */
  434. retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
  435. if (retval) {
  436. ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS register\n",
  437. __func__);
  438. return retval;
  439. }
  440. slot_status &= PCI_EXP_SLTSTA_PFD;
  441. if (slot_status) {
  442. retval = pciehp_writew(ctrl, PCI_EXP_SLTSTA, slot_status);
  443. if (retval) {
  444. ctrl_err(ctrl,
  445. "%s: Cannot write to SLOTSTATUS register\n",
  446. __func__);
  447. return retval;
  448. }
  449. }
  450. ctrl->power_fault_detected = 0;
  451. slot_cmd = POWER_ON;
  452. cmd_mask = PCI_EXP_SLTCTL_PCC;
  453. retval = pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
  454. if (retval) {
  455. ctrl_err(ctrl, "Write %x command failed!\n", slot_cmd);
  456. return retval;
  457. }
  458. ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
  459. pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
  460. retval = pciehp_readw(ctrl, PCI_EXP_LNKSTA, &lnk_status);
  461. if (retval) {
  462. ctrl_err(ctrl, "%s: Cannot read LNKSTA register\n",
  463. __func__);
  464. return retval;
  465. }
  466. pcie_update_link_speed(ctrl->pcie->port->subordinate, lnk_status);
  467. return retval;
  468. }
  469. int pciehp_power_off_slot(struct slot * slot)
  470. {
  471. struct controller *ctrl = slot->ctrl;
  472. u16 slot_cmd;
  473. u16 cmd_mask;
  474. int retval;
  475. slot_cmd = POWER_OFF;
  476. cmd_mask = PCI_EXP_SLTCTL_PCC;
  477. retval = pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
  478. if (retval) {
  479. ctrl_err(ctrl, "Write command failed!\n");
  480. return retval;
  481. }
  482. ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
  483. pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
  484. return 0;
  485. }
  486. static irqreturn_t pcie_isr(int irq, void *dev_id)
  487. {
  488. struct controller *ctrl = (struct controller *)dev_id;
  489. struct slot *slot = ctrl->slot;
  490. u16 detected, intr_loc;
  491. /*
  492. * In order to guarantee that all interrupt events are
  493. * serviced, we need to re-inspect Slot Status register after
  494. * clearing what is presumed to be the last pending interrupt.
  495. */
  496. intr_loc = 0;
  497. do {
  498. if (pciehp_readw(ctrl, PCI_EXP_SLTSTA, &detected)) {
  499. ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS\n",
  500. __func__);
  501. return IRQ_NONE;
  502. }
  503. detected &= (PCI_EXP_SLTSTA_ABP | PCI_EXP_SLTSTA_PFD |
  504. PCI_EXP_SLTSTA_MRLSC | PCI_EXP_SLTSTA_PDC |
  505. PCI_EXP_SLTSTA_CC);
  506. detected &= ~intr_loc;
  507. intr_loc |= detected;
  508. if (!intr_loc)
  509. return IRQ_NONE;
  510. if (detected && pciehp_writew(ctrl, PCI_EXP_SLTSTA, intr_loc)) {
  511. ctrl_err(ctrl, "%s: Cannot write to SLOTSTATUS\n",
  512. __func__);
  513. return IRQ_NONE;
  514. }
  515. } while (detected);
  516. ctrl_dbg(ctrl, "%s: intr_loc %x\n", __func__, intr_loc);
  517. /* Check Command Complete Interrupt Pending */
  518. if (intr_loc & PCI_EXP_SLTSTA_CC) {
  519. ctrl->cmd_busy = 0;
  520. smp_mb();
  521. wake_up(&ctrl->queue);
  522. }
  523. if (!(intr_loc & ~PCI_EXP_SLTSTA_CC))
  524. return IRQ_HANDLED;
  525. /* Check MRL Sensor Changed */
  526. if (intr_loc & PCI_EXP_SLTSTA_MRLSC)
  527. pciehp_handle_switch_change(slot);
  528. /* Check Attention Button Pressed */
  529. if (intr_loc & PCI_EXP_SLTSTA_ABP)
  530. pciehp_handle_attention_button(slot);
  531. /* Check Presence Detect Changed */
  532. if (intr_loc & PCI_EXP_SLTSTA_PDC)
  533. pciehp_handle_presence_change(slot);
  534. /* Check Power Fault Detected */
  535. if ((intr_loc & PCI_EXP_SLTSTA_PFD) && !ctrl->power_fault_detected) {
  536. ctrl->power_fault_detected = 1;
  537. pciehp_handle_power_fault(slot);
  538. }
  539. return IRQ_HANDLED;
  540. }
  541. int pciehp_get_max_lnk_width(struct slot *slot,
  542. enum pcie_link_width *value)
  543. {
  544. struct controller *ctrl = slot->ctrl;
  545. enum pcie_link_width lnk_wdth;
  546. u32 lnk_cap;
  547. int retval = 0;
  548. retval = pciehp_readl(ctrl, PCI_EXP_LNKCAP, &lnk_cap);
  549. if (retval) {
  550. ctrl_err(ctrl, "%s: Cannot read LNKCAP register\n", __func__);
  551. return retval;
  552. }
  553. switch ((lnk_cap & PCI_EXP_LNKSTA_NLW) >> 4){
  554. case 0:
  555. lnk_wdth = PCIE_LNK_WIDTH_RESRV;
  556. break;
  557. case 1:
  558. lnk_wdth = PCIE_LNK_X1;
  559. break;
  560. case 2:
  561. lnk_wdth = PCIE_LNK_X2;
  562. break;
  563. case 4:
  564. lnk_wdth = PCIE_LNK_X4;
  565. break;
  566. case 8:
  567. lnk_wdth = PCIE_LNK_X8;
  568. break;
  569. case 12:
  570. lnk_wdth = PCIE_LNK_X12;
  571. break;
  572. case 16:
  573. lnk_wdth = PCIE_LNK_X16;
  574. break;
  575. case 32:
  576. lnk_wdth = PCIE_LNK_X32;
  577. break;
  578. default:
  579. lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN;
  580. break;
  581. }
  582. *value = lnk_wdth;
  583. ctrl_dbg(ctrl, "Max link width = %d\n", lnk_wdth);
  584. return retval;
  585. }
  586. int pciehp_get_cur_lnk_width(struct slot *slot,
  587. enum pcie_link_width *value)
  588. {
  589. struct controller *ctrl = slot->ctrl;
  590. enum pcie_link_width lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN;
  591. int retval = 0;
  592. u16 lnk_status;
  593. retval = pciehp_readw(ctrl, PCI_EXP_LNKSTA, &lnk_status);
  594. if (retval) {
  595. ctrl_err(ctrl, "%s: Cannot read LNKSTATUS register\n",
  596. __func__);
  597. return retval;
  598. }
  599. switch ((lnk_status & PCI_EXP_LNKSTA_NLW) >> 4){
  600. case 0:
  601. lnk_wdth = PCIE_LNK_WIDTH_RESRV;
  602. break;
  603. case 1:
  604. lnk_wdth = PCIE_LNK_X1;
  605. break;
  606. case 2:
  607. lnk_wdth = PCIE_LNK_X2;
  608. break;
  609. case 4:
  610. lnk_wdth = PCIE_LNK_X4;
  611. break;
  612. case 8:
  613. lnk_wdth = PCIE_LNK_X8;
  614. break;
  615. case 12:
  616. lnk_wdth = PCIE_LNK_X12;
  617. break;
  618. case 16:
  619. lnk_wdth = PCIE_LNK_X16;
  620. break;
  621. case 32:
  622. lnk_wdth = PCIE_LNK_X32;
  623. break;
  624. default:
  625. lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN;
  626. break;
  627. }
  628. *value = lnk_wdth;
  629. ctrl_dbg(ctrl, "Current link width = %d\n", lnk_wdth);
  630. return retval;
  631. }
  632. int pcie_enable_notification(struct controller *ctrl)
  633. {
  634. u16 cmd, mask;
  635. /*
  636. * TBD: Power fault detected software notification support.
  637. *
  638. * Power fault detected software notification is not enabled
  639. * now, because it caused power fault detected interrupt storm
  640. * on some machines. On those machines, power fault detected
  641. * bit in the slot status register was set again immediately
  642. * when it is cleared in the interrupt service routine, and
  643. * next power fault detected interrupt was notified again.
  644. */
  645. cmd = PCI_EXP_SLTCTL_PDCE;
  646. if (ATTN_BUTTN(ctrl))
  647. cmd |= PCI_EXP_SLTCTL_ABPE;
  648. if (MRL_SENS(ctrl))
  649. cmd |= PCI_EXP_SLTCTL_MRLSCE;
  650. if (!pciehp_poll_mode)
  651. cmd |= PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE;
  652. mask = (PCI_EXP_SLTCTL_PDCE | PCI_EXP_SLTCTL_ABPE |
  653. PCI_EXP_SLTCTL_MRLSCE | PCI_EXP_SLTCTL_PFDE |
  654. PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE);
  655. if (pcie_write_cmd(ctrl, cmd, mask)) {
  656. ctrl_err(ctrl, "Cannot enable software notification\n");
  657. return -1;
  658. }
  659. return 0;
  660. }
  661. static void pcie_disable_notification(struct controller *ctrl)
  662. {
  663. u16 mask;
  664. mask = (PCI_EXP_SLTCTL_PDCE | PCI_EXP_SLTCTL_ABPE |
  665. PCI_EXP_SLTCTL_MRLSCE | PCI_EXP_SLTCTL_PFDE |
  666. PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE |
  667. PCI_EXP_SLTCTL_DLLSCE);
  668. if (pcie_write_cmd(ctrl, 0, mask))
  669. ctrl_warn(ctrl, "Cannot disable software notification\n");
  670. }
  671. int pcie_init_notification(struct controller *ctrl)
  672. {
  673. if (pciehp_request_irq(ctrl))
  674. return -1;
  675. if (pcie_enable_notification(ctrl)) {
  676. pciehp_free_irq(ctrl);
  677. return -1;
  678. }
  679. ctrl->notification_enabled = 1;
  680. return 0;
  681. }
  682. static void pcie_shutdown_notification(struct controller *ctrl)
  683. {
  684. if (ctrl->notification_enabled) {
  685. pcie_disable_notification(ctrl);
  686. pciehp_free_irq(ctrl);
  687. ctrl->notification_enabled = 0;
  688. }
  689. }
  690. static int pcie_init_slot(struct controller *ctrl)
  691. {
  692. struct slot *slot;
  693. slot = kzalloc(sizeof(*slot), GFP_KERNEL);
  694. if (!slot)
  695. return -ENOMEM;
  696. slot->ctrl = ctrl;
  697. mutex_init(&slot->lock);
  698. INIT_DELAYED_WORK(&slot->work, pciehp_queue_pushbutton_work);
  699. ctrl->slot = slot;
  700. return 0;
  701. }
  702. static void pcie_cleanup_slot(struct controller *ctrl)
  703. {
  704. struct slot *slot = ctrl->slot;
  705. cancel_delayed_work(&slot->work);
  706. flush_scheduled_work();
  707. flush_workqueue(pciehp_wq);
  708. kfree(slot);
  709. }
  710. static inline void dbg_ctrl(struct controller *ctrl)
  711. {
  712. int i;
  713. u16 reg16;
  714. struct pci_dev *pdev = ctrl->pcie->port;
  715. if (!pciehp_debug)
  716. return;
  717. ctrl_info(ctrl, "Hotplug Controller:\n");
  718. ctrl_info(ctrl, " Seg/Bus/Dev/Func/IRQ : %s IRQ %d\n",
  719. pci_name(pdev), pdev->irq);
  720. ctrl_info(ctrl, " Vendor ID : 0x%04x\n", pdev->vendor);
  721. ctrl_info(ctrl, " Device ID : 0x%04x\n", pdev->device);
  722. ctrl_info(ctrl, " Subsystem ID : 0x%04x\n",
  723. pdev->subsystem_device);
  724. ctrl_info(ctrl, " Subsystem Vendor ID : 0x%04x\n",
  725. pdev->subsystem_vendor);
  726. ctrl_info(ctrl, " PCIe Cap offset : 0x%02x\n",
  727. pci_pcie_cap(pdev));
  728. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  729. if (!pci_resource_len(pdev, i))
  730. continue;
  731. ctrl_info(ctrl, " PCI resource [%d] : %pR\n",
  732. i, &pdev->resource[i]);
  733. }
  734. ctrl_info(ctrl, "Slot Capabilities : 0x%08x\n", ctrl->slot_cap);
  735. ctrl_info(ctrl, " Physical Slot Number : %d\n", PSN(ctrl));
  736. ctrl_info(ctrl, " Attention Button : %3s\n",
  737. ATTN_BUTTN(ctrl) ? "yes" : "no");
  738. ctrl_info(ctrl, " Power Controller : %3s\n",
  739. POWER_CTRL(ctrl) ? "yes" : "no");
  740. ctrl_info(ctrl, " MRL Sensor : %3s\n",
  741. MRL_SENS(ctrl) ? "yes" : "no");
  742. ctrl_info(ctrl, " Attention Indicator : %3s\n",
  743. ATTN_LED(ctrl) ? "yes" : "no");
  744. ctrl_info(ctrl, " Power Indicator : %3s\n",
  745. PWR_LED(ctrl) ? "yes" : "no");
  746. ctrl_info(ctrl, " Hot-Plug Surprise : %3s\n",
  747. HP_SUPR_RM(ctrl) ? "yes" : "no");
  748. ctrl_info(ctrl, " EMI Present : %3s\n",
  749. EMI(ctrl) ? "yes" : "no");
  750. ctrl_info(ctrl, " Command Completed : %3s\n",
  751. NO_CMD_CMPL(ctrl) ? "no" : "yes");
  752. pciehp_readw(ctrl, PCI_EXP_SLTSTA, &reg16);
  753. ctrl_info(ctrl, "Slot Status : 0x%04x\n", reg16);
  754. pciehp_readw(ctrl, PCI_EXP_SLTCTL, &reg16);
  755. ctrl_info(ctrl, "Slot Control : 0x%04x\n", reg16);
  756. }
  757. struct controller *pcie_init(struct pcie_device *dev)
  758. {
  759. struct controller *ctrl;
  760. u32 slot_cap, link_cap;
  761. struct pci_dev *pdev = dev->port;
  762. ctrl = kzalloc(sizeof(*ctrl), GFP_KERNEL);
  763. if (!ctrl) {
  764. dev_err(&dev->device, "%s: Out of memory\n", __func__);
  765. goto abort;
  766. }
  767. ctrl->pcie = dev;
  768. if (!pci_pcie_cap(pdev)) {
  769. ctrl_err(ctrl, "Cannot find PCI Express capability\n");
  770. goto abort_ctrl;
  771. }
  772. if (pciehp_readl(ctrl, PCI_EXP_SLTCAP, &slot_cap)) {
  773. ctrl_err(ctrl, "Cannot read SLOTCAP register\n");
  774. goto abort_ctrl;
  775. }
  776. ctrl->slot_cap = slot_cap;
  777. mutex_init(&ctrl->ctrl_lock);
  778. init_waitqueue_head(&ctrl->queue);
  779. dbg_ctrl(ctrl);
  780. /*
  781. * Controller doesn't notify of command completion if the "No
  782. * Command Completed Support" bit is set in Slot Capability
  783. * register or the controller supports none of power
  784. * controller, attention led, power led and EMI.
  785. */
  786. if (NO_CMD_CMPL(ctrl) ||
  787. !(POWER_CTRL(ctrl) | ATTN_LED(ctrl) | PWR_LED(ctrl) | EMI(ctrl)))
  788. ctrl->no_cmd_complete = 1;
  789. /* Check if Data Link Layer Link Active Reporting is implemented */
  790. if (pciehp_readl(ctrl, PCI_EXP_LNKCAP, &link_cap)) {
  791. ctrl_err(ctrl, "%s: Cannot read LNKCAP register\n", __func__);
  792. goto abort_ctrl;
  793. }
  794. if (link_cap & PCI_EXP_LNKCAP_DLLLARC) {
  795. ctrl_dbg(ctrl, "Link Active Reporting supported\n");
  796. ctrl->link_active_reporting = 1;
  797. }
  798. /* Clear all remaining event bits in Slot Status register */
  799. if (pciehp_writew(ctrl, PCI_EXP_SLTSTA, 0x1f))
  800. goto abort_ctrl;
  801. /* Disable sotfware notification */
  802. pcie_disable_notification(ctrl);
  803. /*
  804. * If this is the first controller to be initialized,
  805. * initialize the pciehp work queue
  806. */
  807. if (atomic_add_return(1, &pciehp_num_controllers) == 1) {
  808. pciehp_wq = create_singlethread_workqueue("pciehpd");
  809. if (!pciehp_wq)
  810. goto abort_ctrl;
  811. }
  812. ctrl_info(ctrl, "HPC vendor_id %x device_id %x ss_vid %x ss_did %x\n",
  813. pdev->vendor, pdev->device, pdev->subsystem_vendor,
  814. pdev->subsystem_device);
  815. if (pcie_init_slot(ctrl))
  816. goto abort_ctrl;
  817. return ctrl;
  818. abort_ctrl:
  819. kfree(ctrl);
  820. abort:
  821. return NULL;
  822. }
  823. void pciehp_release_ctrl(struct controller *ctrl)
  824. {
  825. pcie_shutdown_notification(ctrl);
  826. pcie_cleanup_slot(ctrl);
  827. /*
  828. * If this is the last controller to be released, destroy the
  829. * pciehp work queue
  830. */
  831. if (atomic_dec_and_test(&pciehp_num_controllers))
  832. destroy_workqueue(pciehp_wq);
  833. kfree(ctrl);
  834. }