xilinx_emaclite.c 38 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326
  1. /*
  2. * Xilinx EmacLite Linux driver for the Xilinx Ethernet MAC Lite device.
  3. *
  4. * This is a new flat driver which is based on the original emac_lite
  5. * driver from John Williams <john.williams@petalogix.com>.
  6. *
  7. * 2007-2009 (c) Xilinx, Inc.
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms of the GNU General Public License as published by the
  11. * Free Software Foundation; either version 2 of the License, or (at your
  12. * option) any later version.
  13. */
  14. #include <linux/module.h>
  15. #include <linux/uaccess.h>
  16. #include <linux/init.h>
  17. #include <linux/netdevice.h>
  18. #include <linux/etherdevice.h>
  19. #include <linux/skbuff.h>
  20. #include <linux/io.h>
  21. #include <linux/slab.h>
  22. #include <linux/of_device.h>
  23. #include <linux/of_platform.h>
  24. #include <linux/of_mdio.h>
  25. #include <linux/phy.h>
  26. #define DRIVER_NAME "xilinx_emaclite"
  27. /* Register offsets for the EmacLite Core */
  28. #define XEL_TXBUFF_OFFSET 0x0 /* Transmit Buffer */
  29. #define XEL_MDIOADDR_OFFSET 0x07E4 /* MDIO Address Register */
  30. #define XEL_MDIOWR_OFFSET 0x07E8 /* MDIO Write Data Register */
  31. #define XEL_MDIORD_OFFSET 0x07EC /* MDIO Read Data Register */
  32. #define XEL_MDIOCTRL_OFFSET 0x07F0 /* MDIO Control Register */
  33. #define XEL_GIER_OFFSET 0x07F8 /* GIE Register */
  34. #define XEL_TSR_OFFSET 0x07FC /* Tx status */
  35. #define XEL_TPLR_OFFSET 0x07F4 /* Tx packet length */
  36. #define XEL_RXBUFF_OFFSET 0x1000 /* Receive Buffer */
  37. #define XEL_RPLR_OFFSET 0x100C /* Rx packet length */
  38. #define XEL_RSR_OFFSET 0x17FC /* Rx status */
  39. #define XEL_BUFFER_OFFSET 0x0800 /* Next Tx/Rx buffer's offset */
  40. /* MDIO Address Register Bit Masks */
  41. #define XEL_MDIOADDR_REGADR_MASK 0x0000001F /* Register Address */
  42. #define XEL_MDIOADDR_PHYADR_MASK 0x000003E0 /* PHY Address */
  43. #define XEL_MDIOADDR_PHYADR_SHIFT 5
  44. #define XEL_MDIOADDR_OP_MASK 0x00000400 /* RD/WR Operation */
  45. /* MDIO Write Data Register Bit Masks */
  46. #define XEL_MDIOWR_WRDATA_MASK 0x0000FFFF /* Data to be Written */
  47. /* MDIO Read Data Register Bit Masks */
  48. #define XEL_MDIORD_RDDATA_MASK 0x0000FFFF /* Data to be Read */
  49. /* MDIO Control Register Bit Masks */
  50. #define XEL_MDIOCTRL_MDIOSTS_MASK 0x00000001 /* MDIO Status Mask */
  51. #define XEL_MDIOCTRL_MDIOEN_MASK 0x00000008 /* MDIO Enable */
  52. /* Global Interrupt Enable Register (GIER) Bit Masks */
  53. #define XEL_GIER_GIE_MASK 0x80000000 /* Global Enable */
  54. /* Transmit Status Register (TSR) Bit Masks */
  55. #define XEL_TSR_XMIT_BUSY_MASK 0x00000001 /* Tx complete */
  56. #define XEL_TSR_PROGRAM_MASK 0x00000002 /* Program the MAC address */
  57. #define XEL_TSR_XMIT_IE_MASK 0x00000008 /* Tx interrupt enable bit */
  58. #define XEL_TSR_XMIT_ACTIVE_MASK 0x80000000 /* Buffer is active, SW bit
  59. * only. This is not documented
  60. * in the HW spec */
  61. /* Define for programming the MAC address into the EmacLite */
  62. #define XEL_TSR_PROG_MAC_ADDR (XEL_TSR_XMIT_BUSY_MASK | XEL_TSR_PROGRAM_MASK)
  63. /* Receive Status Register (RSR) */
  64. #define XEL_RSR_RECV_DONE_MASK 0x00000001 /* Rx complete */
  65. #define XEL_RSR_RECV_IE_MASK 0x00000008 /* Rx interrupt enable bit */
  66. /* Transmit Packet Length Register (TPLR) */
  67. #define XEL_TPLR_LENGTH_MASK 0x0000FFFF /* Tx packet length */
  68. /* Receive Packet Length Register (RPLR) */
  69. #define XEL_RPLR_LENGTH_MASK 0x0000FFFF /* Rx packet length */
  70. #define XEL_HEADER_OFFSET 12 /* Offset to length field */
  71. #define XEL_HEADER_SHIFT 16 /* Shift value for length */
  72. /* General Ethernet Definitions */
  73. #define XEL_ARP_PACKET_SIZE 28 /* Max ARP packet size */
  74. #define XEL_HEADER_IP_LENGTH_OFFSET 16 /* IP Length Offset */
  75. #define TX_TIMEOUT (60*HZ) /* Tx timeout is 60 seconds. */
  76. #define ALIGNMENT 4
  77. /* BUFFER_ALIGN(adr) calculates the number of bytes to the next alignment. */
  78. #define BUFFER_ALIGN(adr) ((ALIGNMENT - ((u32) adr)) % ALIGNMENT)
  79. /**
  80. * struct net_local - Our private per device data
  81. * @ndev: instance of the network device
  82. * @tx_ping_pong: indicates whether Tx Pong buffer is configured in HW
  83. * @rx_ping_pong: indicates whether Rx Pong buffer is configured in HW
  84. * @next_tx_buf_to_use: next Tx buffer to write to
  85. * @next_rx_buf_to_use: next Rx buffer to read from
  86. * @base_addr: base address of the Emaclite device
  87. * @reset_lock: lock used for synchronization
  88. * @deferred_skb: holds an skb (for transmission at a later time) when the
  89. * Tx buffer is not free
  90. * @phy_dev: pointer to the PHY device
  91. * @phy_node: pointer to the PHY device node
  92. * @mii_bus: pointer to the MII bus
  93. * @mdio_irqs: IRQs table for MDIO bus
  94. * @last_link: last link status
  95. * @has_mdio: indicates whether MDIO is included in the HW
  96. */
  97. struct net_local {
  98. struct net_device *ndev;
  99. bool tx_ping_pong;
  100. bool rx_ping_pong;
  101. u32 next_tx_buf_to_use;
  102. u32 next_rx_buf_to_use;
  103. void __iomem *base_addr;
  104. spinlock_t reset_lock;
  105. struct sk_buff *deferred_skb;
  106. struct phy_device *phy_dev;
  107. struct device_node *phy_node;
  108. struct mii_bus *mii_bus;
  109. int mdio_irqs[PHY_MAX_ADDR];
  110. int last_link;
  111. bool has_mdio;
  112. };
  113. /*************************/
  114. /* EmacLite driver calls */
  115. /*************************/
  116. /**
  117. * xemaclite_enable_interrupts - Enable the interrupts for the EmacLite device
  118. * @drvdata: Pointer to the Emaclite device private data
  119. *
  120. * This function enables the Tx and Rx interrupts for the Emaclite device along
  121. * with the Global Interrupt Enable.
  122. */
  123. static void xemaclite_enable_interrupts(struct net_local *drvdata)
  124. {
  125. u32 reg_data;
  126. /* Enable the Tx interrupts for the first Buffer */
  127. reg_data = in_be32(drvdata->base_addr + XEL_TSR_OFFSET);
  128. out_be32(drvdata->base_addr + XEL_TSR_OFFSET,
  129. reg_data | XEL_TSR_XMIT_IE_MASK);
  130. /* Enable the Tx interrupts for the second Buffer if
  131. * configured in HW */
  132. if (drvdata->tx_ping_pong != 0) {
  133. reg_data = in_be32(drvdata->base_addr +
  134. XEL_BUFFER_OFFSET + XEL_TSR_OFFSET);
  135. out_be32(drvdata->base_addr + XEL_BUFFER_OFFSET +
  136. XEL_TSR_OFFSET,
  137. reg_data | XEL_TSR_XMIT_IE_MASK);
  138. }
  139. /* Enable the Rx interrupts for the first buffer */
  140. out_be32(drvdata->base_addr + XEL_RSR_OFFSET,
  141. XEL_RSR_RECV_IE_MASK);
  142. /* Enable the Rx interrupts for the second Buffer if
  143. * configured in HW */
  144. if (drvdata->rx_ping_pong != 0) {
  145. out_be32(drvdata->base_addr + XEL_BUFFER_OFFSET +
  146. XEL_RSR_OFFSET,
  147. XEL_RSR_RECV_IE_MASK);
  148. }
  149. /* Enable the Global Interrupt Enable */
  150. out_be32(drvdata->base_addr + XEL_GIER_OFFSET, XEL_GIER_GIE_MASK);
  151. }
  152. /**
  153. * xemaclite_disable_interrupts - Disable the interrupts for the EmacLite device
  154. * @drvdata: Pointer to the Emaclite device private data
  155. *
  156. * This function disables the Tx and Rx interrupts for the Emaclite device,
  157. * along with the Global Interrupt Enable.
  158. */
  159. static void xemaclite_disable_interrupts(struct net_local *drvdata)
  160. {
  161. u32 reg_data;
  162. /* Disable the Global Interrupt Enable */
  163. out_be32(drvdata->base_addr + XEL_GIER_OFFSET, XEL_GIER_GIE_MASK);
  164. /* Disable the Tx interrupts for the first buffer */
  165. reg_data = in_be32(drvdata->base_addr + XEL_TSR_OFFSET);
  166. out_be32(drvdata->base_addr + XEL_TSR_OFFSET,
  167. reg_data & (~XEL_TSR_XMIT_IE_MASK));
  168. /* Disable the Tx interrupts for the second Buffer
  169. * if configured in HW */
  170. if (drvdata->tx_ping_pong != 0) {
  171. reg_data = in_be32(drvdata->base_addr + XEL_BUFFER_OFFSET +
  172. XEL_TSR_OFFSET);
  173. out_be32(drvdata->base_addr + XEL_BUFFER_OFFSET +
  174. XEL_TSR_OFFSET,
  175. reg_data & (~XEL_TSR_XMIT_IE_MASK));
  176. }
  177. /* Disable the Rx interrupts for the first buffer */
  178. reg_data = in_be32(drvdata->base_addr + XEL_RSR_OFFSET);
  179. out_be32(drvdata->base_addr + XEL_RSR_OFFSET,
  180. reg_data & (~XEL_RSR_RECV_IE_MASK));
  181. /* Disable the Rx interrupts for the second buffer
  182. * if configured in HW */
  183. if (drvdata->rx_ping_pong != 0) {
  184. reg_data = in_be32(drvdata->base_addr + XEL_BUFFER_OFFSET +
  185. XEL_RSR_OFFSET);
  186. out_be32(drvdata->base_addr + XEL_BUFFER_OFFSET +
  187. XEL_RSR_OFFSET,
  188. reg_data & (~XEL_RSR_RECV_IE_MASK));
  189. }
  190. }
  191. /**
  192. * xemaclite_aligned_write - Write from 16-bit aligned to 32-bit aligned address
  193. * @src_ptr: Void pointer to the 16-bit aligned source address
  194. * @dest_ptr: Pointer to the 32-bit aligned destination address
  195. * @length: Number bytes to write from source to destination
  196. *
  197. * This function writes data from a 16-bit aligned buffer to a 32-bit aligned
  198. * address in the EmacLite device.
  199. */
  200. static void xemaclite_aligned_write(void *src_ptr, u32 *dest_ptr,
  201. unsigned length)
  202. {
  203. u32 align_buffer;
  204. u32 *to_u32_ptr;
  205. u16 *from_u16_ptr, *to_u16_ptr;
  206. to_u32_ptr = dest_ptr;
  207. from_u16_ptr = (u16 *) src_ptr;
  208. align_buffer = 0;
  209. for (; length > 3; length -= 4) {
  210. to_u16_ptr = (u16 *) ((void *) &align_buffer);
  211. *to_u16_ptr++ = *from_u16_ptr++;
  212. *to_u16_ptr++ = *from_u16_ptr++;
  213. /* Output a word */
  214. *to_u32_ptr++ = align_buffer;
  215. }
  216. if (length) {
  217. u8 *from_u8_ptr, *to_u8_ptr;
  218. /* Set up to output the remaining data */
  219. align_buffer = 0;
  220. to_u8_ptr = (u8 *) &align_buffer;
  221. from_u8_ptr = (u8 *) from_u16_ptr;
  222. /* Output the remaining data */
  223. for (; length > 0; length--)
  224. *to_u8_ptr++ = *from_u8_ptr++;
  225. *to_u32_ptr = align_buffer;
  226. }
  227. }
  228. /**
  229. * xemaclite_aligned_read - Read from 32-bit aligned to 16-bit aligned buffer
  230. * @src_ptr: Pointer to the 32-bit aligned source address
  231. * @dest_ptr: Pointer to the 16-bit aligned destination address
  232. * @length: Number bytes to read from source to destination
  233. *
  234. * This function reads data from a 32-bit aligned address in the EmacLite device
  235. * to a 16-bit aligned buffer.
  236. */
  237. static void xemaclite_aligned_read(u32 *src_ptr, u8 *dest_ptr,
  238. unsigned length)
  239. {
  240. u16 *to_u16_ptr, *from_u16_ptr;
  241. u32 *from_u32_ptr;
  242. u32 align_buffer;
  243. from_u32_ptr = src_ptr;
  244. to_u16_ptr = (u16 *) dest_ptr;
  245. for (; length > 3; length -= 4) {
  246. /* Copy each word into the temporary buffer */
  247. align_buffer = *from_u32_ptr++;
  248. from_u16_ptr = (u16 *)&align_buffer;
  249. /* Read data from source */
  250. *to_u16_ptr++ = *from_u16_ptr++;
  251. *to_u16_ptr++ = *from_u16_ptr++;
  252. }
  253. if (length) {
  254. u8 *to_u8_ptr, *from_u8_ptr;
  255. /* Set up to read the remaining data */
  256. to_u8_ptr = (u8 *) to_u16_ptr;
  257. align_buffer = *from_u32_ptr++;
  258. from_u8_ptr = (u8 *) &align_buffer;
  259. /* Read the remaining data */
  260. for (; length > 0; length--)
  261. *to_u8_ptr = *from_u8_ptr;
  262. }
  263. }
  264. /**
  265. * xemaclite_send_data - Send an Ethernet frame
  266. * @drvdata: Pointer to the Emaclite device private data
  267. * @data: Pointer to the data to be sent
  268. * @byte_count: Total frame size, including header
  269. *
  270. * This function checks if the Tx buffer of the Emaclite device is free to send
  271. * data. If so, it fills the Tx buffer with data for transmission. Otherwise, it
  272. * returns an error.
  273. *
  274. * Return: 0 upon success or -1 if the buffer(s) are full.
  275. *
  276. * Note: The maximum Tx packet size can not be more than Ethernet header
  277. * (14 Bytes) + Maximum MTU (1500 bytes). This is excluding FCS.
  278. */
  279. static int xemaclite_send_data(struct net_local *drvdata, u8 *data,
  280. unsigned int byte_count)
  281. {
  282. u32 reg_data;
  283. void __iomem *addr;
  284. /* Determine the expected Tx buffer address */
  285. addr = drvdata->base_addr + drvdata->next_tx_buf_to_use;
  286. /* If the length is too large, truncate it */
  287. if (byte_count > ETH_FRAME_LEN)
  288. byte_count = ETH_FRAME_LEN;
  289. /* Check if the expected buffer is available */
  290. reg_data = in_be32(addr + XEL_TSR_OFFSET);
  291. if ((reg_data & (XEL_TSR_XMIT_BUSY_MASK |
  292. XEL_TSR_XMIT_ACTIVE_MASK)) == 0) {
  293. /* Switch to next buffer if configured */
  294. if (drvdata->tx_ping_pong != 0)
  295. drvdata->next_tx_buf_to_use ^= XEL_BUFFER_OFFSET;
  296. } else if (drvdata->tx_ping_pong != 0) {
  297. /* If the expected buffer is full, try the other buffer,
  298. * if it is configured in HW */
  299. addr = (void __iomem __force *)((u32 __force)addr ^
  300. XEL_BUFFER_OFFSET);
  301. reg_data = in_be32(addr + XEL_TSR_OFFSET);
  302. if ((reg_data & (XEL_TSR_XMIT_BUSY_MASK |
  303. XEL_TSR_XMIT_ACTIVE_MASK)) != 0)
  304. return -1; /* Buffers were full, return failure */
  305. } else
  306. return -1; /* Buffer was full, return failure */
  307. /* Write the frame to the buffer */
  308. xemaclite_aligned_write(data, (u32 __force *) addr, byte_count);
  309. out_be32(addr + XEL_TPLR_OFFSET, (byte_count & XEL_TPLR_LENGTH_MASK));
  310. /* Update the Tx Status Register to indicate that there is a
  311. * frame to send. Set the XEL_TSR_XMIT_ACTIVE_MASK flag which
  312. * is used by the interrupt handler to check whether a frame
  313. * has been transmitted */
  314. reg_data = in_be32(addr + XEL_TSR_OFFSET);
  315. reg_data |= (XEL_TSR_XMIT_BUSY_MASK | XEL_TSR_XMIT_ACTIVE_MASK);
  316. out_be32(addr + XEL_TSR_OFFSET, reg_data);
  317. return 0;
  318. }
  319. /**
  320. * xemaclite_recv_data - Receive a frame
  321. * @drvdata: Pointer to the Emaclite device private data
  322. * @data: Address where the data is to be received
  323. *
  324. * This function is intended to be called from the interrupt context or
  325. * with a wrapper which waits for the receive frame to be available.
  326. *
  327. * Return: Total number of bytes received
  328. */
  329. static u16 xemaclite_recv_data(struct net_local *drvdata, u8 *data)
  330. {
  331. void __iomem *addr;
  332. u16 length, proto_type;
  333. u32 reg_data;
  334. /* Determine the expected buffer address */
  335. addr = (drvdata->base_addr + drvdata->next_rx_buf_to_use);
  336. /* Verify which buffer has valid data */
  337. reg_data = in_be32(addr + XEL_RSR_OFFSET);
  338. if ((reg_data & XEL_RSR_RECV_DONE_MASK) == XEL_RSR_RECV_DONE_MASK) {
  339. if (drvdata->rx_ping_pong != 0)
  340. drvdata->next_rx_buf_to_use ^= XEL_BUFFER_OFFSET;
  341. } else {
  342. /* The instance is out of sync, try other buffer if other
  343. * buffer is configured, return 0 otherwise. If the instance is
  344. * out of sync, do not update the 'next_rx_buf_to_use' since it
  345. * will correct on subsequent calls */
  346. if (drvdata->rx_ping_pong != 0)
  347. addr = (void __iomem __force *)((u32 __force)addr ^
  348. XEL_BUFFER_OFFSET);
  349. else
  350. return 0; /* No data was available */
  351. /* Verify that buffer has valid data */
  352. reg_data = in_be32(addr + XEL_RSR_OFFSET);
  353. if ((reg_data & XEL_RSR_RECV_DONE_MASK) !=
  354. XEL_RSR_RECV_DONE_MASK)
  355. return 0; /* No data was available */
  356. }
  357. /* Get the protocol type of the ethernet frame that arrived */
  358. proto_type = ((in_be32(addr + XEL_HEADER_OFFSET +
  359. XEL_RXBUFF_OFFSET) >> XEL_HEADER_SHIFT) &
  360. XEL_RPLR_LENGTH_MASK);
  361. /* Check if received ethernet frame is a raw ethernet frame
  362. * or an IP packet or an ARP packet */
  363. if (proto_type > (ETH_FRAME_LEN + ETH_FCS_LEN)) {
  364. if (proto_type == ETH_P_IP) {
  365. length = ((in_be32(addr +
  366. XEL_HEADER_IP_LENGTH_OFFSET +
  367. XEL_RXBUFF_OFFSET) >>
  368. XEL_HEADER_SHIFT) &
  369. XEL_RPLR_LENGTH_MASK);
  370. length += ETH_HLEN + ETH_FCS_LEN;
  371. } else if (proto_type == ETH_P_ARP)
  372. length = XEL_ARP_PACKET_SIZE + ETH_HLEN + ETH_FCS_LEN;
  373. else
  374. /* Field contains type other than IP or ARP, use max
  375. * frame size and let user parse it */
  376. length = ETH_FRAME_LEN + ETH_FCS_LEN;
  377. } else
  378. /* Use the length in the frame, plus the header and trailer */
  379. length = proto_type + ETH_HLEN + ETH_FCS_LEN;
  380. /* Read from the EmacLite device */
  381. xemaclite_aligned_read((u32 __force *) (addr + XEL_RXBUFF_OFFSET),
  382. data, length);
  383. /* Acknowledge the frame */
  384. reg_data = in_be32(addr + XEL_RSR_OFFSET);
  385. reg_data &= ~XEL_RSR_RECV_DONE_MASK;
  386. out_be32(addr + XEL_RSR_OFFSET, reg_data);
  387. return length;
  388. }
  389. /**
  390. * xemaclite_update_address - Update the MAC address in the device
  391. * @drvdata: Pointer to the Emaclite device private data
  392. * @address_ptr:Pointer to the MAC address (MAC address is a 48-bit value)
  393. *
  394. * Tx must be idle and Rx should be idle for deterministic results.
  395. * It is recommended that this function should be called after the
  396. * initialization and before transmission of any packets from the device.
  397. * The MAC address can be programmed using any of the two transmit
  398. * buffers (if configured).
  399. */
  400. static void xemaclite_update_address(struct net_local *drvdata,
  401. u8 *address_ptr)
  402. {
  403. void __iomem *addr;
  404. u32 reg_data;
  405. /* Determine the expected Tx buffer address */
  406. addr = drvdata->base_addr + drvdata->next_tx_buf_to_use;
  407. xemaclite_aligned_write(address_ptr, (u32 __force *) addr, ETH_ALEN);
  408. out_be32(addr + XEL_TPLR_OFFSET, ETH_ALEN);
  409. /* Update the MAC address in the EmacLite */
  410. reg_data = in_be32(addr + XEL_TSR_OFFSET);
  411. out_be32(addr + XEL_TSR_OFFSET, reg_data | XEL_TSR_PROG_MAC_ADDR);
  412. /* Wait for EmacLite to finish with the MAC address update */
  413. while ((in_be32(addr + XEL_TSR_OFFSET) &
  414. XEL_TSR_PROG_MAC_ADDR) != 0)
  415. ;
  416. }
  417. /**
  418. * xemaclite_set_mac_address - Set the MAC address for this device
  419. * @dev: Pointer to the network device instance
  420. * @addr: Void pointer to the sockaddr structure
  421. *
  422. * This function copies the HW address from the sockaddr strucutre to the
  423. * net_device structure and updates the address in HW.
  424. *
  425. * Return: Error if the net device is busy or 0 if the addr is set
  426. * successfully
  427. */
  428. static int xemaclite_set_mac_address(struct net_device *dev, void *address)
  429. {
  430. struct net_local *lp = (struct net_local *) netdev_priv(dev);
  431. struct sockaddr *addr = address;
  432. if (netif_running(dev))
  433. return -EBUSY;
  434. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  435. xemaclite_update_address(lp, dev->dev_addr);
  436. return 0;
  437. }
  438. /**
  439. * xemaclite_tx_timeout - Callback for Tx Timeout
  440. * @dev: Pointer to the network device
  441. *
  442. * This function is called when Tx time out occurs for Emaclite device.
  443. */
  444. static void xemaclite_tx_timeout(struct net_device *dev)
  445. {
  446. struct net_local *lp = (struct net_local *) netdev_priv(dev);
  447. unsigned long flags;
  448. dev_err(&lp->ndev->dev, "Exceeded transmit timeout of %lu ms\n",
  449. TX_TIMEOUT * 1000UL / HZ);
  450. dev->stats.tx_errors++;
  451. /* Reset the device */
  452. spin_lock_irqsave(&lp->reset_lock, flags);
  453. /* Shouldn't really be necessary, but shouldn't hurt */
  454. netif_stop_queue(dev);
  455. xemaclite_disable_interrupts(lp);
  456. xemaclite_enable_interrupts(lp);
  457. if (lp->deferred_skb) {
  458. dev_kfree_skb(lp->deferred_skb);
  459. lp->deferred_skb = NULL;
  460. dev->stats.tx_errors++;
  461. }
  462. /* To exclude tx timeout */
  463. dev->trans_start = 0xffffffff - TX_TIMEOUT - TX_TIMEOUT;
  464. /* We're all ready to go. Start the queue */
  465. netif_wake_queue(dev);
  466. spin_unlock_irqrestore(&lp->reset_lock, flags);
  467. }
  468. /**********************/
  469. /* Interrupt Handlers */
  470. /**********************/
  471. /**
  472. * xemaclite_tx_handler - Interrupt handler for frames sent
  473. * @dev: Pointer to the network device
  474. *
  475. * This function updates the number of packets transmitted and handles the
  476. * deferred skb, if there is one.
  477. */
  478. static void xemaclite_tx_handler(struct net_device *dev)
  479. {
  480. struct net_local *lp = (struct net_local *) netdev_priv(dev);
  481. dev->stats.tx_packets++;
  482. if (lp->deferred_skb) {
  483. if (xemaclite_send_data(lp,
  484. (u8 *) lp->deferred_skb->data,
  485. lp->deferred_skb->len) != 0)
  486. return;
  487. else {
  488. dev->stats.tx_bytes += lp->deferred_skb->len;
  489. dev_kfree_skb_irq(lp->deferred_skb);
  490. lp->deferred_skb = NULL;
  491. dev->trans_start = jiffies;
  492. netif_wake_queue(dev);
  493. }
  494. }
  495. }
  496. /**
  497. * xemaclite_rx_handler- Interrupt handler for frames received
  498. * @dev: Pointer to the network device
  499. *
  500. * This function allocates memory for a socket buffer, fills it with data
  501. * received and hands it over to the TCP/IP stack.
  502. */
  503. static void xemaclite_rx_handler(struct net_device *dev)
  504. {
  505. struct net_local *lp = (struct net_local *) netdev_priv(dev);
  506. struct sk_buff *skb;
  507. unsigned int align;
  508. u32 len;
  509. len = ETH_FRAME_LEN + ETH_FCS_LEN;
  510. skb = dev_alloc_skb(len + ALIGNMENT);
  511. if (!skb) {
  512. /* Couldn't get memory. */
  513. dev->stats.rx_dropped++;
  514. dev_err(&lp->ndev->dev, "Could not allocate receive buffer\n");
  515. return;
  516. }
  517. /*
  518. * A new skb should have the data halfword aligned, but this code is
  519. * here just in case that isn't true. Calculate how many
  520. * bytes we should reserve to get the data to start on a word
  521. * boundary */
  522. align = BUFFER_ALIGN(skb->data);
  523. if (align)
  524. skb_reserve(skb, align);
  525. skb_reserve(skb, 2);
  526. len = xemaclite_recv_data(lp, (u8 *) skb->data);
  527. if (!len) {
  528. dev->stats.rx_errors++;
  529. dev_kfree_skb_irq(skb);
  530. return;
  531. }
  532. skb_put(skb, len); /* Tell the skb how much data we got */
  533. skb->dev = dev; /* Fill out required meta-data */
  534. skb->protocol = eth_type_trans(skb, dev);
  535. skb->ip_summed = CHECKSUM_NONE;
  536. dev->stats.rx_packets++;
  537. dev->stats.rx_bytes += len;
  538. netif_rx(skb); /* Send the packet upstream */
  539. }
  540. /**
  541. * xemaclite_interrupt - Interrupt handler for this driver
  542. * @irq: Irq of the Emaclite device
  543. * @dev_id: Void pointer to the network device instance used as callback
  544. * reference
  545. *
  546. * This function handles the Tx and Rx interrupts of the EmacLite device.
  547. */
  548. static irqreturn_t xemaclite_interrupt(int irq, void *dev_id)
  549. {
  550. bool tx_complete = 0;
  551. struct net_device *dev = dev_id;
  552. struct net_local *lp = (struct net_local *) netdev_priv(dev);
  553. void __iomem *base_addr = lp->base_addr;
  554. u32 tx_status;
  555. /* Check if there is Rx Data available */
  556. if ((in_be32(base_addr + XEL_RSR_OFFSET) & XEL_RSR_RECV_DONE_MASK) ||
  557. (in_be32(base_addr + XEL_BUFFER_OFFSET + XEL_RSR_OFFSET)
  558. & XEL_RSR_RECV_DONE_MASK))
  559. xemaclite_rx_handler(dev);
  560. /* Check if the Transmission for the first buffer is completed */
  561. tx_status = in_be32(base_addr + XEL_TSR_OFFSET);
  562. if (((tx_status & XEL_TSR_XMIT_BUSY_MASK) == 0) &&
  563. (tx_status & XEL_TSR_XMIT_ACTIVE_MASK) != 0) {
  564. tx_status &= ~XEL_TSR_XMIT_ACTIVE_MASK;
  565. out_be32(base_addr + XEL_TSR_OFFSET, tx_status);
  566. tx_complete = 1;
  567. }
  568. /* Check if the Transmission for the second buffer is completed */
  569. tx_status = in_be32(base_addr + XEL_BUFFER_OFFSET + XEL_TSR_OFFSET);
  570. if (((tx_status & XEL_TSR_XMIT_BUSY_MASK) == 0) &&
  571. (tx_status & XEL_TSR_XMIT_ACTIVE_MASK) != 0) {
  572. tx_status &= ~XEL_TSR_XMIT_ACTIVE_MASK;
  573. out_be32(base_addr + XEL_BUFFER_OFFSET + XEL_TSR_OFFSET,
  574. tx_status);
  575. tx_complete = 1;
  576. }
  577. /* If there was a Tx interrupt, call the Tx Handler */
  578. if (tx_complete != 0)
  579. xemaclite_tx_handler(dev);
  580. return IRQ_HANDLED;
  581. }
  582. /**********************/
  583. /* MDIO Bus functions */
  584. /**********************/
  585. /**
  586. * xemaclite_mdio_wait - Wait for the MDIO to be ready to use
  587. * @lp: Pointer to the Emaclite device private data
  588. *
  589. * This function waits till the device is ready to accept a new MDIO
  590. * request.
  591. *
  592. * Return: 0 for success or ETIMEDOUT for a timeout
  593. */
  594. static int xemaclite_mdio_wait(struct net_local *lp)
  595. {
  596. long end = jiffies + 2;
  597. /* wait for the MDIO interface to not be busy or timeout
  598. after some time.
  599. */
  600. while (in_be32(lp->base_addr + XEL_MDIOCTRL_OFFSET) &
  601. XEL_MDIOCTRL_MDIOSTS_MASK) {
  602. if (end - jiffies <= 0) {
  603. WARN_ON(1);
  604. return -ETIMEDOUT;
  605. }
  606. msleep(1);
  607. }
  608. return 0;
  609. }
  610. /**
  611. * xemaclite_mdio_read - Read from a given MII management register
  612. * @bus: the mii_bus struct
  613. * @phy_id: the phy address
  614. * @reg: register number to read from
  615. *
  616. * This function waits till the device is ready to accept a new MDIO
  617. * request and then writes the phy address to the MDIO Address register
  618. * and reads data from MDIO Read Data register, when its available.
  619. *
  620. * Return: Value read from the MII management register
  621. */
  622. static int xemaclite_mdio_read(struct mii_bus *bus, int phy_id, int reg)
  623. {
  624. struct net_local *lp = bus->priv;
  625. u32 ctrl_reg;
  626. u32 rc;
  627. if (xemaclite_mdio_wait(lp))
  628. return -ETIMEDOUT;
  629. /* Write the PHY address, register number and set the OP bit in the
  630. * MDIO Address register. Set the Status bit in the MDIO Control
  631. * register to start a MDIO read transaction.
  632. */
  633. ctrl_reg = in_be32(lp->base_addr + XEL_MDIOCTRL_OFFSET);
  634. out_be32(lp->base_addr + XEL_MDIOADDR_OFFSET,
  635. XEL_MDIOADDR_OP_MASK |
  636. ((phy_id << XEL_MDIOADDR_PHYADR_SHIFT) | reg));
  637. out_be32(lp->base_addr + XEL_MDIOCTRL_OFFSET,
  638. ctrl_reg | XEL_MDIOCTRL_MDIOSTS_MASK);
  639. if (xemaclite_mdio_wait(lp))
  640. return -ETIMEDOUT;
  641. rc = in_be32(lp->base_addr + XEL_MDIORD_OFFSET);
  642. dev_dbg(&lp->ndev->dev,
  643. "xemaclite_mdio_read(phy_id=%i, reg=%x) == %x\n",
  644. phy_id, reg, rc);
  645. return rc;
  646. }
  647. /**
  648. * xemaclite_mdio_write - Write to a given MII management register
  649. * @bus: the mii_bus struct
  650. * @phy_id: the phy address
  651. * @reg: register number to write to
  652. * @val: value to write to the register number specified by reg
  653. *
  654. * This fucntion waits till the device is ready to accept a new MDIO
  655. * request and then writes the val to the MDIO Write Data register.
  656. */
  657. static int xemaclite_mdio_write(struct mii_bus *bus, int phy_id, int reg,
  658. u16 val)
  659. {
  660. struct net_local *lp = bus->priv;
  661. u32 ctrl_reg;
  662. dev_dbg(&lp->ndev->dev,
  663. "xemaclite_mdio_write(phy_id=%i, reg=%x, val=%x)\n",
  664. phy_id, reg, val);
  665. if (xemaclite_mdio_wait(lp))
  666. return -ETIMEDOUT;
  667. /* Write the PHY address, register number and clear the OP bit in the
  668. * MDIO Address register and then write the value into the MDIO Write
  669. * Data register. Finally, set the Status bit in the MDIO Control
  670. * register to start a MDIO write transaction.
  671. */
  672. ctrl_reg = in_be32(lp->base_addr + XEL_MDIOCTRL_OFFSET);
  673. out_be32(lp->base_addr + XEL_MDIOADDR_OFFSET,
  674. ~XEL_MDIOADDR_OP_MASK &
  675. ((phy_id << XEL_MDIOADDR_PHYADR_SHIFT) | reg));
  676. out_be32(lp->base_addr + XEL_MDIOWR_OFFSET, val);
  677. out_be32(lp->base_addr + XEL_MDIOCTRL_OFFSET,
  678. ctrl_reg | XEL_MDIOCTRL_MDIOSTS_MASK);
  679. return 0;
  680. }
  681. /**
  682. * xemaclite_mdio_reset - Reset the mdio bus.
  683. * @bus: Pointer to the MII bus
  684. *
  685. * This function is required(?) as per Documentation/networking/phy.txt.
  686. * There is no reset in this device; this function always returns 0.
  687. */
  688. static int xemaclite_mdio_reset(struct mii_bus *bus)
  689. {
  690. return 0;
  691. }
  692. /**
  693. * xemaclite_mdio_setup - Register mii_bus for the Emaclite device
  694. * @lp: Pointer to the Emaclite device private data
  695. * @ofdev: Pointer to OF device structure
  696. *
  697. * This function enables MDIO bus in the Emaclite device and registers a
  698. * mii_bus.
  699. *
  700. * Return: 0 upon success or a negative error upon failure
  701. */
  702. static int xemaclite_mdio_setup(struct net_local *lp, struct device *dev)
  703. {
  704. struct mii_bus *bus;
  705. int rc;
  706. struct resource res;
  707. struct device_node *np = of_get_parent(lp->phy_node);
  708. /* Don't register the MDIO bus if the phy_node or its parent node
  709. * can't be found.
  710. */
  711. if (!np)
  712. return -ENODEV;
  713. /* Enable the MDIO bus by asserting the enable bit in MDIO Control
  714. * register.
  715. */
  716. out_be32(lp->base_addr + XEL_MDIOCTRL_OFFSET,
  717. XEL_MDIOCTRL_MDIOEN_MASK);
  718. bus = mdiobus_alloc();
  719. if (!bus)
  720. return -ENOMEM;
  721. of_address_to_resource(np, 0, &res);
  722. snprintf(bus->id, MII_BUS_ID_SIZE, "%.8llx",
  723. (unsigned long long)res.start);
  724. bus->priv = lp;
  725. bus->name = "Xilinx Emaclite MDIO";
  726. bus->read = xemaclite_mdio_read;
  727. bus->write = xemaclite_mdio_write;
  728. bus->reset = xemaclite_mdio_reset;
  729. bus->parent = dev;
  730. bus->irq = lp->mdio_irqs; /* preallocated IRQ table */
  731. lp->mii_bus = bus;
  732. rc = of_mdiobus_register(bus, np);
  733. if (rc)
  734. goto err_register;
  735. return 0;
  736. err_register:
  737. mdiobus_free(bus);
  738. return rc;
  739. }
  740. /**
  741. * xemaclite_adjust_link - Link state callback for the Emaclite device
  742. * @ndev: pointer to net_device struct
  743. *
  744. * There's nothing in the Emaclite device to be configured when the link
  745. * state changes. We just print the status.
  746. */
  747. void xemaclite_adjust_link(struct net_device *ndev)
  748. {
  749. struct net_local *lp = netdev_priv(ndev);
  750. struct phy_device *phy = lp->phy_dev;
  751. int link_state;
  752. /* hash together the state values to decide if something has changed */
  753. link_state = phy->speed | (phy->duplex << 1) | phy->link;
  754. if (lp->last_link != link_state) {
  755. lp->last_link = link_state;
  756. phy_print_status(phy);
  757. }
  758. }
  759. /**
  760. * xemaclite_open - Open the network device
  761. * @dev: Pointer to the network device
  762. *
  763. * This function sets the MAC address, requests an IRQ and enables interrupts
  764. * for the Emaclite device and starts the Tx queue.
  765. * It also connects to the phy device, if MDIO is included in Emaclite device.
  766. */
  767. static int xemaclite_open(struct net_device *dev)
  768. {
  769. struct net_local *lp = (struct net_local *) netdev_priv(dev);
  770. int retval;
  771. /* Just to be safe, stop the device first */
  772. xemaclite_disable_interrupts(lp);
  773. if (lp->phy_node) {
  774. u32 bmcr;
  775. lp->phy_dev = of_phy_connect(lp->ndev, lp->phy_node,
  776. xemaclite_adjust_link, 0,
  777. PHY_INTERFACE_MODE_MII);
  778. if (!lp->phy_dev) {
  779. dev_err(&lp->ndev->dev, "of_phy_connect() failed\n");
  780. return -ENODEV;
  781. }
  782. /* EmacLite doesn't support giga-bit speeds */
  783. lp->phy_dev->supported &= (PHY_BASIC_FEATURES);
  784. lp->phy_dev->advertising = lp->phy_dev->supported;
  785. /* Don't advertise 1000BASE-T Full/Half duplex speeds */
  786. phy_write(lp->phy_dev, MII_CTRL1000, 0);
  787. /* Advertise only 10 and 100mbps full/half duplex speeds */
  788. phy_write(lp->phy_dev, MII_ADVERTISE, ADVERTISE_ALL);
  789. /* Restart auto negotiation */
  790. bmcr = phy_read(lp->phy_dev, MII_BMCR);
  791. bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
  792. phy_write(lp->phy_dev, MII_BMCR, bmcr);
  793. phy_start(lp->phy_dev);
  794. }
  795. /* Set the MAC address each time opened */
  796. xemaclite_update_address(lp, dev->dev_addr);
  797. /* Grab the IRQ */
  798. retval = request_irq(dev->irq, xemaclite_interrupt, 0, dev->name, dev);
  799. if (retval) {
  800. dev_err(&lp->ndev->dev, "Could not allocate interrupt %d\n",
  801. dev->irq);
  802. if (lp->phy_dev)
  803. phy_disconnect(lp->phy_dev);
  804. lp->phy_dev = NULL;
  805. return retval;
  806. }
  807. /* Enable Interrupts */
  808. xemaclite_enable_interrupts(lp);
  809. /* We're ready to go */
  810. netif_start_queue(dev);
  811. return 0;
  812. }
  813. /**
  814. * xemaclite_close - Close the network device
  815. * @dev: Pointer to the network device
  816. *
  817. * This function stops the Tx queue, disables interrupts and frees the IRQ for
  818. * the Emaclite device.
  819. * It also disconnects the phy device associated with the Emaclite device.
  820. */
  821. static int xemaclite_close(struct net_device *dev)
  822. {
  823. struct net_local *lp = (struct net_local *) netdev_priv(dev);
  824. netif_stop_queue(dev);
  825. xemaclite_disable_interrupts(lp);
  826. free_irq(dev->irq, dev);
  827. if (lp->phy_dev)
  828. phy_disconnect(lp->phy_dev);
  829. lp->phy_dev = NULL;
  830. return 0;
  831. }
  832. /**
  833. * xemaclite_get_stats - Get the stats for the net_device
  834. * @dev: Pointer to the network device
  835. *
  836. * This function returns the address of the 'net_device_stats' structure for the
  837. * given network device. This structure holds usage statistics for the network
  838. * device.
  839. *
  840. * Return: Pointer to the net_device_stats structure.
  841. */
  842. static struct net_device_stats *xemaclite_get_stats(struct net_device *dev)
  843. {
  844. return &dev->stats;
  845. }
  846. /**
  847. * xemaclite_send - Transmit a frame
  848. * @orig_skb: Pointer to the socket buffer to be transmitted
  849. * @dev: Pointer to the network device
  850. *
  851. * This function checks if the Tx buffer of the Emaclite device is free to send
  852. * data. If so, it fills the Tx buffer with data from socket buffer data,
  853. * updates the stats and frees the socket buffer. The Tx completion is signaled
  854. * by an interrupt. If the Tx buffer isn't free, then the socket buffer is
  855. * deferred and the Tx queue is stopped so that the deferred socket buffer can
  856. * be transmitted when the Emaclite device is free to transmit data.
  857. *
  858. * Return: 0, always.
  859. */
  860. static int xemaclite_send(struct sk_buff *orig_skb, struct net_device *dev)
  861. {
  862. struct net_local *lp = (struct net_local *) netdev_priv(dev);
  863. struct sk_buff *new_skb;
  864. unsigned int len;
  865. unsigned long flags;
  866. len = orig_skb->len;
  867. new_skb = orig_skb;
  868. spin_lock_irqsave(&lp->reset_lock, flags);
  869. if (xemaclite_send_data(lp, (u8 *) new_skb->data, len) != 0) {
  870. /* If the Emaclite Tx buffer is busy, stop the Tx queue and
  871. * defer the skb for transmission at a later point when the
  872. * current transmission is complete */
  873. netif_stop_queue(dev);
  874. lp->deferred_skb = new_skb;
  875. spin_unlock_irqrestore(&lp->reset_lock, flags);
  876. return 0;
  877. }
  878. spin_unlock_irqrestore(&lp->reset_lock, flags);
  879. dev->stats.tx_bytes += len;
  880. dev_kfree_skb(new_skb);
  881. dev->trans_start = jiffies;
  882. return 0;
  883. }
  884. /**
  885. * xemaclite_remove_ndev - Free the network device
  886. * @ndev: Pointer to the network device to be freed
  887. *
  888. * This function un maps the IO region of the Emaclite device and frees the net
  889. * device.
  890. */
  891. static void xemaclite_remove_ndev(struct net_device *ndev)
  892. {
  893. if (ndev) {
  894. struct net_local *lp = (struct net_local *) netdev_priv(ndev);
  895. if (lp->base_addr)
  896. iounmap((void __iomem __force *) (lp->base_addr));
  897. free_netdev(ndev);
  898. }
  899. }
  900. /**
  901. * get_bool - Get a parameter from the OF device
  902. * @ofdev: Pointer to OF device structure
  903. * @s: Property to be retrieved
  904. *
  905. * This function looks for a property in the device node and returns the value
  906. * of the property if its found or 0 if the property is not found.
  907. *
  908. * Return: Value of the parameter if the parameter is found, or 0 otherwise
  909. */
  910. static bool get_bool(struct of_device *ofdev, const char *s)
  911. {
  912. u32 *p = (u32 *)of_get_property(ofdev->node, s, NULL);
  913. if (p) {
  914. return (bool)*p;
  915. } else {
  916. dev_warn(&ofdev->dev, "Parameter %s not found,"
  917. "defaulting to false\n", s);
  918. return 0;
  919. }
  920. }
  921. static struct net_device_ops xemaclite_netdev_ops;
  922. /**
  923. * xemaclite_of_probe - Probe method for the Emaclite device.
  924. * @ofdev: Pointer to OF device structure
  925. * @match: Pointer to the structure used for matching a device
  926. *
  927. * This function probes for the Emaclite device in the device tree.
  928. * It initializes the driver data structure and the hardware, sets the MAC
  929. * address and registers the network device.
  930. * It also registers a mii_bus for the Emaclite device, if MDIO is included
  931. * in the device.
  932. *
  933. * Return: 0, if the driver is bound to the Emaclite device, or
  934. * a negative error if there is failure.
  935. */
  936. static int __devinit xemaclite_of_probe(struct of_device *ofdev,
  937. const struct of_device_id *match)
  938. {
  939. struct resource r_irq; /* Interrupt resources */
  940. struct resource r_mem; /* IO mem resources */
  941. struct net_device *ndev = NULL;
  942. struct net_local *lp = NULL;
  943. struct device *dev = &ofdev->dev;
  944. const void *mac_address;
  945. int rc = 0;
  946. dev_info(dev, "Device Tree Probing\n");
  947. /* Get iospace for the device */
  948. rc = of_address_to_resource(ofdev->node, 0, &r_mem);
  949. if (rc) {
  950. dev_err(dev, "invalid address\n");
  951. return rc;
  952. }
  953. /* Get IRQ for the device */
  954. rc = of_irq_to_resource(ofdev->node, 0, &r_irq);
  955. if (rc == NO_IRQ) {
  956. dev_err(dev, "no IRQ found\n");
  957. return rc;
  958. }
  959. /* Create an ethernet device instance */
  960. ndev = alloc_etherdev(sizeof(struct net_local));
  961. if (!ndev) {
  962. dev_err(dev, "Could not allocate network device\n");
  963. return -ENOMEM;
  964. }
  965. dev_set_drvdata(dev, ndev);
  966. SET_NETDEV_DEV(ndev, &ofdev->dev);
  967. ndev->irq = r_irq.start;
  968. ndev->mem_start = r_mem.start;
  969. ndev->mem_end = r_mem.end;
  970. lp = netdev_priv(ndev);
  971. lp->ndev = ndev;
  972. if (!request_mem_region(ndev->mem_start,
  973. ndev->mem_end - ndev->mem_start + 1,
  974. DRIVER_NAME)) {
  975. dev_err(dev, "Couldn't lock memory region at %p\n",
  976. (void *)ndev->mem_start);
  977. rc = -EBUSY;
  978. goto error2;
  979. }
  980. /* Get the virtual base address for the device */
  981. lp->base_addr = ioremap(r_mem.start, r_mem.end - r_mem.start + 1);
  982. if (NULL == lp->base_addr) {
  983. dev_err(dev, "EmacLite: Could not allocate iomem\n");
  984. rc = -EIO;
  985. goto error1;
  986. }
  987. spin_lock_init(&lp->reset_lock);
  988. lp->next_tx_buf_to_use = 0x0;
  989. lp->next_rx_buf_to_use = 0x0;
  990. lp->tx_ping_pong = get_bool(ofdev, "xlnx,tx-ping-pong");
  991. lp->rx_ping_pong = get_bool(ofdev, "xlnx,rx-ping-pong");
  992. mac_address = of_get_mac_address(ofdev->node);
  993. if (mac_address)
  994. /* Set the MAC address. */
  995. memcpy(ndev->dev_addr, mac_address, 6);
  996. else
  997. dev_warn(dev, "No MAC address found\n");
  998. /* Clear the Tx CSR's in case this is a restart */
  999. out_be32(lp->base_addr + XEL_TSR_OFFSET, 0);
  1000. out_be32(lp->base_addr + XEL_BUFFER_OFFSET + XEL_TSR_OFFSET, 0);
  1001. /* Set the MAC address in the EmacLite device */
  1002. xemaclite_update_address(lp, ndev->dev_addr);
  1003. lp->phy_node = of_parse_phandle(ofdev->node, "phy-handle", 0);
  1004. rc = xemaclite_mdio_setup(lp, &ofdev->dev);
  1005. if (rc)
  1006. dev_warn(&ofdev->dev, "error registering MDIO bus\n");
  1007. dev_info(dev, "MAC address is now %pM\n", ndev->dev_addr);
  1008. ndev->netdev_ops = &xemaclite_netdev_ops;
  1009. ndev->flags &= ~IFF_MULTICAST;
  1010. ndev->watchdog_timeo = TX_TIMEOUT;
  1011. /* Finally, register the device */
  1012. rc = register_netdev(ndev);
  1013. if (rc) {
  1014. dev_err(dev,
  1015. "Cannot register network device, aborting\n");
  1016. goto error1;
  1017. }
  1018. dev_info(dev,
  1019. "Xilinx EmacLite at 0x%08X mapped to 0x%08X, irq=%d\n",
  1020. (unsigned int __force)ndev->mem_start,
  1021. (unsigned int __force)lp->base_addr, ndev->irq);
  1022. return 0;
  1023. error1:
  1024. release_mem_region(ndev->mem_start, r_mem.end - r_mem.start + 1);
  1025. error2:
  1026. xemaclite_remove_ndev(ndev);
  1027. return rc;
  1028. }
  1029. /**
  1030. * xemaclite_of_remove - Unbind the driver from the Emaclite device.
  1031. * @of_dev: Pointer to OF device structure
  1032. *
  1033. * This function is called if a device is physically removed from the system or
  1034. * if the driver module is being unloaded. It frees any resources allocated to
  1035. * the device.
  1036. *
  1037. * Return: 0, always.
  1038. */
  1039. static int __devexit xemaclite_of_remove(struct of_device *of_dev)
  1040. {
  1041. struct device *dev = &of_dev->dev;
  1042. struct net_device *ndev = dev_get_drvdata(dev);
  1043. struct net_local *lp = (struct net_local *) netdev_priv(ndev);
  1044. /* Un-register the mii_bus, if configured */
  1045. if (lp->has_mdio) {
  1046. mdiobus_unregister(lp->mii_bus);
  1047. kfree(lp->mii_bus->irq);
  1048. mdiobus_free(lp->mii_bus);
  1049. lp->mii_bus = NULL;
  1050. }
  1051. unregister_netdev(ndev);
  1052. if (lp->phy_node)
  1053. of_node_put(lp->phy_node);
  1054. lp->phy_node = NULL;
  1055. release_mem_region(ndev->mem_start, ndev->mem_end-ndev->mem_start + 1);
  1056. xemaclite_remove_ndev(ndev);
  1057. dev_set_drvdata(dev, NULL);
  1058. return 0;
  1059. }
  1060. static struct net_device_ops xemaclite_netdev_ops = {
  1061. .ndo_open = xemaclite_open,
  1062. .ndo_stop = xemaclite_close,
  1063. .ndo_start_xmit = xemaclite_send,
  1064. .ndo_set_mac_address = xemaclite_set_mac_address,
  1065. .ndo_tx_timeout = xemaclite_tx_timeout,
  1066. .ndo_get_stats = xemaclite_get_stats,
  1067. };
  1068. /* Match table for OF platform binding */
  1069. static struct of_device_id xemaclite_of_match[] __devinitdata = {
  1070. { .compatible = "xlnx,opb-ethernetlite-1.01.a", },
  1071. { .compatible = "xlnx,opb-ethernetlite-1.01.b", },
  1072. { .compatible = "xlnx,xps-ethernetlite-1.00.a", },
  1073. { .compatible = "xlnx,xps-ethernetlite-2.00.a", },
  1074. { .compatible = "xlnx,xps-ethernetlite-2.01.a", },
  1075. { .compatible = "xlnx,xps-ethernetlite-3.00.a", },
  1076. { /* end of list */ },
  1077. };
  1078. MODULE_DEVICE_TABLE(of, xemaclite_of_match);
  1079. static struct of_platform_driver xemaclite_of_driver = {
  1080. .name = DRIVER_NAME,
  1081. .match_table = xemaclite_of_match,
  1082. .probe = xemaclite_of_probe,
  1083. .remove = __devexit_p(xemaclite_of_remove),
  1084. };
  1085. /**
  1086. * xgpiopss_init - Initial driver registration call
  1087. *
  1088. * Return: 0 upon success, or a negative error upon failure.
  1089. */
  1090. static int __init xemaclite_init(void)
  1091. {
  1092. /* No kernel boot options used, we just need to register the driver */
  1093. return of_register_platform_driver(&xemaclite_of_driver);
  1094. }
  1095. /**
  1096. * xemaclite_cleanup - Driver un-registration call
  1097. */
  1098. static void __exit xemaclite_cleanup(void)
  1099. {
  1100. of_unregister_platform_driver(&xemaclite_of_driver);
  1101. }
  1102. module_init(xemaclite_init);
  1103. module_exit(xemaclite_cleanup);
  1104. MODULE_AUTHOR("Xilinx, Inc.");
  1105. MODULE_DESCRIPTION("Xilinx Ethernet MAC Lite driver");
  1106. MODULE_LICENSE("GPL");