iwl-core.c 97 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446
  1. /******************************************************************************
  2. *
  3. * GPL LICENSE SUMMARY
  4. *
  5. * Copyright(c) 2008 - 2010 Intel Corporation. All rights reserved.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of version 2 of the GNU General Public License as
  9. * published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but
  12. * WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  14. * General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
  19. * USA
  20. *
  21. * The full GNU General Public License is included in this distribution
  22. * in the file called LICENSE.GPL.
  23. *
  24. * Contact Information:
  25. * Intel Linux Wireless <ilw@linux.intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *****************************************************************************/
  28. #include <linux/kernel.h>
  29. #include <linux/module.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/sched.h>
  32. #include <linux/slab.h>
  33. #include <net/mac80211.h>
  34. #include "iwl-eeprom.h"
  35. #include "iwl-dev.h" /* FIXME: remove */
  36. #include "iwl-debug.h"
  37. #include "iwl-core.h"
  38. #include "iwl-io.h"
  39. #include "iwl-power.h"
  40. #include "iwl-sta.h"
  41. #include "iwl-helpers.h"
  42. MODULE_DESCRIPTION("iwl core");
  43. MODULE_VERSION(IWLWIFI_VERSION);
  44. MODULE_AUTHOR(DRV_COPYRIGHT " " DRV_AUTHOR);
  45. MODULE_LICENSE("GPL");
  46. /*
  47. * set bt_coex_active to true, uCode will do kill/defer
  48. * every time the priority line is asserted (BT is sending signals on the
  49. * priority line in the PCIx).
  50. * set bt_coex_active to false, uCode will ignore the BT activity and
  51. * perform the normal operation
  52. *
  53. * User might experience transmit issue on some platform due to WiFi/BT
  54. * co-exist problem. The possible behaviors are:
  55. * Able to scan and finding all the available AP
  56. * Not able to associate with any AP
  57. * On those platforms, WiFi communication can be restored by set
  58. * "bt_coex_active" module parameter to "false"
  59. *
  60. * default: bt_coex_active = true (BT_COEX_ENABLE)
  61. */
  62. static bool bt_coex_active = true;
  63. module_param(bt_coex_active, bool, S_IRUGO);
  64. MODULE_PARM_DESC(bt_coex_active, "enable wifi/bluetooth co-exist\n");
  65. static struct iwl_wimax_coex_event_entry cu_priorities[COEX_NUM_OF_EVENTS] = {
  66. {COEX_CU_UNASSOC_IDLE_RP, COEX_CU_UNASSOC_IDLE_WP,
  67. 0, COEX_UNASSOC_IDLE_FLAGS},
  68. {COEX_CU_UNASSOC_MANUAL_SCAN_RP, COEX_CU_UNASSOC_MANUAL_SCAN_WP,
  69. 0, COEX_UNASSOC_MANUAL_SCAN_FLAGS},
  70. {COEX_CU_UNASSOC_AUTO_SCAN_RP, COEX_CU_UNASSOC_AUTO_SCAN_WP,
  71. 0, COEX_UNASSOC_AUTO_SCAN_FLAGS},
  72. {COEX_CU_CALIBRATION_RP, COEX_CU_CALIBRATION_WP,
  73. 0, COEX_CALIBRATION_FLAGS},
  74. {COEX_CU_PERIODIC_CALIBRATION_RP, COEX_CU_PERIODIC_CALIBRATION_WP,
  75. 0, COEX_PERIODIC_CALIBRATION_FLAGS},
  76. {COEX_CU_CONNECTION_ESTAB_RP, COEX_CU_CONNECTION_ESTAB_WP,
  77. 0, COEX_CONNECTION_ESTAB_FLAGS},
  78. {COEX_CU_ASSOCIATED_IDLE_RP, COEX_CU_ASSOCIATED_IDLE_WP,
  79. 0, COEX_ASSOCIATED_IDLE_FLAGS},
  80. {COEX_CU_ASSOC_MANUAL_SCAN_RP, COEX_CU_ASSOC_MANUAL_SCAN_WP,
  81. 0, COEX_ASSOC_MANUAL_SCAN_FLAGS},
  82. {COEX_CU_ASSOC_AUTO_SCAN_RP, COEX_CU_ASSOC_AUTO_SCAN_WP,
  83. 0, COEX_ASSOC_AUTO_SCAN_FLAGS},
  84. {COEX_CU_ASSOC_ACTIVE_LEVEL_RP, COEX_CU_ASSOC_ACTIVE_LEVEL_WP,
  85. 0, COEX_ASSOC_ACTIVE_LEVEL_FLAGS},
  86. {COEX_CU_RF_ON_RP, COEX_CU_RF_ON_WP, 0, COEX_CU_RF_ON_FLAGS},
  87. {COEX_CU_RF_OFF_RP, COEX_CU_RF_OFF_WP, 0, COEX_RF_OFF_FLAGS},
  88. {COEX_CU_STAND_ALONE_DEBUG_RP, COEX_CU_STAND_ALONE_DEBUG_WP,
  89. 0, COEX_STAND_ALONE_DEBUG_FLAGS},
  90. {COEX_CU_IPAN_ASSOC_LEVEL_RP, COEX_CU_IPAN_ASSOC_LEVEL_WP,
  91. 0, COEX_IPAN_ASSOC_LEVEL_FLAGS},
  92. {COEX_CU_RSRVD1_RP, COEX_CU_RSRVD1_WP, 0, COEX_RSRVD1_FLAGS},
  93. {COEX_CU_RSRVD2_RP, COEX_CU_RSRVD2_WP, 0, COEX_RSRVD2_FLAGS}
  94. };
  95. #define IWL_DECLARE_RATE_INFO(r, s, ip, in, rp, rn, pp, np) \
  96. [IWL_RATE_##r##M_INDEX] = { IWL_RATE_##r##M_PLCP, \
  97. IWL_RATE_SISO_##s##M_PLCP, \
  98. IWL_RATE_MIMO2_##s##M_PLCP,\
  99. IWL_RATE_MIMO3_##s##M_PLCP,\
  100. IWL_RATE_##r##M_IEEE, \
  101. IWL_RATE_##ip##M_INDEX, \
  102. IWL_RATE_##in##M_INDEX, \
  103. IWL_RATE_##rp##M_INDEX, \
  104. IWL_RATE_##rn##M_INDEX, \
  105. IWL_RATE_##pp##M_INDEX, \
  106. IWL_RATE_##np##M_INDEX }
  107. u32 iwl_debug_level;
  108. EXPORT_SYMBOL(iwl_debug_level);
  109. static irqreturn_t iwl_isr(int irq, void *data);
  110. /*
  111. * Parameter order:
  112. * rate, ht rate, prev rate, next rate, prev tgg rate, next tgg rate
  113. *
  114. * If there isn't a valid next or previous rate then INV is used which
  115. * maps to IWL_RATE_INVALID
  116. *
  117. */
  118. const struct iwl_rate_info iwl_rates[IWL_RATE_COUNT] = {
  119. IWL_DECLARE_RATE_INFO(1, INV, INV, 2, INV, 2, INV, 2), /* 1mbps */
  120. IWL_DECLARE_RATE_INFO(2, INV, 1, 5, 1, 5, 1, 5), /* 2mbps */
  121. IWL_DECLARE_RATE_INFO(5, INV, 2, 6, 2, 11, 2, 11), /*5.5mbps */
  122. IWL_DECLARE_RATE_INFO(11, INV, 9, 12, 9, 12, 5, 18), /* 11mbps */
  123. IWL_DECLARE_RATE_INFO(6, 6, 5, 9, 5, 11, 5, 11), /* 6mbps */
  124. IWL_DECLARE_RATE_INFO(9, 6, 6, 11, 6, 11, 5, 11), /* 9mbps */
  125. IWL_DECLARE_RATE_INFO(12, 12, 11, 18, 11, 18, 11, 18), /* 12mbps */
  126. IWL_DECLARE_RATE_INFO(18, 18, 12, 24, 12, 24, 11, 24), /* 18mbps */
  127. IWL_DECLARE_RATE_INFO(24, 24, 18, 36, 18, 36, 18, 36), /* 24mbps */
  128. IWL_DECLARE_RATE_INFO(36, 36, 24, 48, 24, 48, 24, 48), /* 36mbps */
  129. IWL_DECLARE_RATE_INFO(48, 48, 36, 54, 36, 54, 36, 54), /* 48mbps */
  130. IWL_DECLARE_RATE_INFO(54, 54, 48, INV, 48, INV, 48, INV),/* 54mbps */
  131. IWL_DECLARE_RATE_INFO(60, 60, 48, INV, 48, INV, 48, INV),/* 60mbps */
  132. /* FIXME:RS: ^^ should be INV (legacy) */
  133. };
  134. EXPORT_SYMBOL(iwl_rates);
  135. /**
  136. * translate ucode response to mac80211 tx status control values
  137. */
  138. void iwl_hwrate_to_tx_control(struct iwl_priv *priv, u32 rate_n_flags,
  139. struct ieee80211_tx_info *info)
  140. {
  141. struct ieee80211_tx_rate *r = &info->control.rates[0];
  142. info->antenna_sel_tx =
  143. ((rate_n_flags & RATE_MCS_ANT_ABC_MSK) >> RATE_MCS_ANT_POS);
  144. if (rate_n_flags & RATE_MCS_HT_MSK)
  145. r->flags |= IEEE80211_TX_RC_MCS;
  146. if (rate_n_flags & RATE_MCS_GF_MSK)
  147. r->flags |= IEEE80211_TX_RC_GREEN_FIELD;
  148. if (rate_n_flags & RATE_MCS_HT40_MSK)
  149. r->flags |= IEEE80211_TX_RC_40_MHZ_WIDTH;
  150. if (rate_n_flags & RATE_MCS_DUP_MSK)
  151. r->flags |= IEEE80211_TX_RC_DUP_DATA;
  152. if (rate_n_flags & RATE_MCS_SGI_MSK)
  153. r->flags |= IEEE80211_TX_RC_SHORT_GI;
  154. r->idx = iwl_hwrate_to_mac80211_idx(rate_n_flags, info->band);
  155. }
  156. EXPORT_SYMBOL(iwl_hwrate_to_tx_control);
  157. int iwl_hwrate_to_plcp_idx(u32 rate_n_flags)
  158. {
  159. int idx = 0;
  160. /* HT rate format */
  161. if (rate_n_flags & RATE_MCS_HT_MSK) {
  162. idx = (rate_n_flags & 0xff);
  163. if (idx >= IWL_RATE_MIMO3_6M_PLCP)
  164. idx = idx - IWL_RATE_MIMO3_6M_PLCP;
  165. else if (idx >= IWL_RATE_MIMO2_6M_PLCP)
  166. idx = idx - IWL_RATE_MIMO2_6M_PLCP;
  167. idx += IWL_FIRST_OFDM_RATE;
  168. /* skip 9M not supported in ht*/
  169. if (idx >= IWL_RATE_9M_INDEX)
  170. idx += 1;
  171. if ((idx >= IWL_FIRST_OFDM_RATE) && (idx <= IWL_LAST_OFDM_RATE))
  172. return idx;
  173. /* legacy rate format, search for match in table */
  174. } else {
  175. for (idx = 0; idx < ARRAY_SIZE(iwl_rates); idx++)
  176. if (iwl_rates[idx].plcp == (rate_n_flags & 0xFF))
  177. return idx;
  178. }
  179. return -1;
  180. }
  181. EXPORT_SYMBOL(iwl_hwrate_to_plcp_idx);
  182. int iwl_hwrate_to_mac80211_idx(u32 rate_n_flags, enum ieee80211_band band)
  183. {
  184. int idx = 0;
  185. int band_offset = 0;
  186. /* HT rate format: mac80211 wants an MCS number, which is just LSB */
  187. if (rate_n_flags & RATE_MCS_HT_MSK) {
  188. idx = (rate_n_flags & 0xff);
  189. return idx;
  190. /* Legacy rate format, search for match in table */
  191. } else {
  192. if (band == IEEE80211_BAND_5GHZ)
  193. band_offset = IWL_FIRST_OFDM_RATE;
  194. for (idx = band_offset; idx < IWL_RATE_COUNT_LEGACY; idx++)
  195. if (iwl_rates[idx].plcp == (rate_n_flags & 0xFF))
  196. return idx - band_offset;
  197. }
  198. return -1;
  199. }
  200. u8 iwl_toggle_tx_ant(struct iwl_priv *priv, u8 ant)
  201. {
  202. int i;
  203. u8 ind = ant;
  204. for (i = 0; i < RATE_ANT_NUM - 1; i++) {
  205. ind = (ind + 1) < RATE_ANT_NUM ? ind + 1 : 0;
  206. if (priv->hw_params.valid_tx_ant & BIT(ind))
  207. return ind;
  208. }
  209. return ant;
  210. }
  211. EXPORT_SYMBOL(iwl_toggle_tx_ant);
  212. const u8 iwl_bcast_addr[ETH_ALEN] = { 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF };
  213. EXPORT_SYMBOL(iwl_bcast_addr);
  214. /* This function both allocates and initializes hw and priv. */
  215. struct ieee80211_hw *iwl_alloc_all(struct iwl_cfg *cfg,
  216. struct ieee80211_ops *hw_ops)
  217. {
  218. struct iwl_priv *priv;
  219. /* mac80211 allocates memory for this device instance, including
  220. * space for this driver's private structure */
  221. struct ieee80211_hw *hw =
  222. ieee80211_alloc_hw(sizeof(struct iwl_priv), hw_ops);
  223. if (hw == NULL) {
  224. printk(KERN_ERR "%s: Can not allocate network device\n",
  225. cfg->name);
  226. goto out;
  227. }
  228. priv = hw->priv;
  229. priv->hw = hw;
  230. out:
  231. return hw;
  232. }
  233. EXPORT_SYMBOL(iwl_alloc_all);
  234. void iwl_hw_detect(struct iwl_priv *priv)
  235. {
  236. priv->hw_rev = _iwl_read32(priv, CSR_HW_REV);
  237. priv->hw_wa_rev = _iwl_read32(priv, CSR_HW_REV_WA_REG);
  238. pci_read_config_byte(priv->pci_dev, PCI_REVISION_ID, &priv->rev_id);
  239. }
  240. EXPORT_SYMBOL(iwl_hw_detect);
  241. int iwl_hw_nic_init(struct iwl_priv *priv)
  242. {
  243. unsigned long flags;
  244. struct iwl_rx_queue *rxq = &priv->rxq;
  245. int ret;
  246. /* nic_init */
  247. spin_lock_irqsave(&priv->lock, flags);
  248. priv->cfg->ops->lib->apm_ops.init(priv);
  249. /* Set interrupt coalescing calibration timer to default (512 usecs) */
  250. iwl_write8(priv, CSR_INT_COALESCING, IWL_HOST_INT_CALIB_TIMEOUT_DEF);
  251. spin_unlock_irqrestore(&priv->lock, flags);
  252. ret = priv->cfg->ops->lib->apm_ops.set_pwr_src(priv, IWL_PWR_SRC_VMAIN);
  253. priv->cfg->ops->lib->apm_ops.config(priv);
  254. /* Allocate the RX queue, or reset if it is already allocated */
  255. if (!rxq->bd) {
  256. ret = iwl_rx_queue_alloc(priv);
  257. if (ret) {
  258. IWL_ERR(priv, "Unable to initialize Rx queue\n");
  259. return -ENOMEM;
  260. }
  261. } else
  262. iwl_rx_queue_reset(priv, rxq);
  263. iwl_rx_replenish(priv);
  264. iwl_rx_init(priv, rxq);
  265. spin_lock_irqsave(&priv->lock, flags);
  266. rxq->need_update = 1;
  267. iwl_rx_queue_update_write_ptr(priv, rxq);
  268. spin_unlock_irqrestore(&priv->lock, flags);
  269. /* Allocate or reset and init all Tx and Command queues */
  270. if (!priv->txq) {
  271. ret = iwl_txq_ctx_alloc(priv);
  272. if (ret)
  273. return ret;
  274. } else
  275. iwl_txq_ctx_reset(priv);
  276. set_bit(STATUS_INIT, &priv->status);
  277. return 0;
  278. }
  279. EXPORT_SYMBOL(iwl_hw_nic_init);
  280. /*
  281. * QoS support
  282. */
  283. void iwl_activate_qos(struct iwl_priv *priv, u8 force)
  284. {
  285. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  286. return;
  287. priv->qos_data.def_qos_parm.qos_flags = 0;
  288. if (priv->qos_data.qos_cap.q_AP.queue_request &&
  289. !priv->qos_data.qos_cap.q_AP.txop_request)
  290. priv->qos_data.def_qos_parm.qos_flags |=
  291. QOS_PARAM_FLG_TXOP_TYPE_MSK;
  292. if (priv->qos_data.qos_active)
  293. priv->qos_data.def_qos_parm.qos_flags |=
  294. QOS_PARAM_FLG_UPDATE_EDCA_MSK;
  295. if (priv->current_ht_config.is_ht)
  296. priv->qos_data.def_qos_parm.qos_flags |= QOS_PARAM_FLG_TGN_MSK;
  297. if (force || iwl_is_associated(priv)) {
  298. IWL_DEBUG_QOS(priv, "send QoS cmd with Qos active=%d FLAGS=0x%X\n",
  299. priv->qos_data.qos_active,
  300. priv->qos_data.def_qos_parm.qos_flags);
  301. iwl_send_cmd_pdu_async(priv, REPLY_QOS_PARAM,
  302. sizeof(struct iwl_qosparam_cmd),
  303. &priv->qos_data.def_qos_parm, NULL);
  304. }
  305. }
  306. EXPORT_SYMBOL(iwl_activate_qos);
  307. /*
  308. * AC CWmin CW max AIFSN TXOP Limit TXOP Limit
  309. * (802.11b) (802.11a/g)
  310. * AC_BK 15 1023 7 0 0
  311. * AC_BE 15 1023 3 0 0
  312. * AC_VI 7 15 2 6.016ms 3.008ms
  313. * AC_VO 3 7 2 3.264ms 1.504ms
  314. */
  315. void iwl_reset_qos(struct iwl_priv *priv)
  316. {
  317. u16 cw_min = 15;
  318. u16 cw_max = 1023;
  319. u8 aifs = 2;
  320. bool is_legacy = false;
  321. unsigned long flags;
  322. int i;
  323. spin_lock_irqsave(&priv->lock, flags);
  324. /* QoS always active in AP and ADHOC mode
  325. * In STA mode wait for association
  326. */
  327. if (priv->iw_mode == NL80211_IFTYPE_ADHOC ||
  328. priv->iw_mode == NL80211_IFTYPE_AP)
  329. priv->qos_data.qos_active = 1;
  330. else
  331. priv->qos_data.qos_active = 0;
  332. /* check for legacy mode */
  333. if ((priv->iw_mode == NL80211_IFTYPE_ADHOC &&
  334. (priv->active_rate & IWL_OFDM_RATES_MASK) == 0) ||
  335. (priv->iw_mode == NL80211_IFTYPE_STATION &&
  336. (priv->staging_rxon.flags & RXON_FLG_SHORT_SLOT_MSK) == 0)) {
  337. cw_min = 31;
  338. is_legacy = 1;
  339. }
  340. if (priv->qos_data.qos_active)
  341. aifs = 3;
  342. /* AC_BE */
  343. priv->qos_data.def_qos_parm.ac[0].cw_min = cpu_to_le16(cw_min);
  344. priv->qos_data.def_qos_parm.ac[0].cw_max = cpu_to_le16(cw_max);
  345. priv->qos_data.def_qos_parm.ac[0].aifsn = aifs;
  346. priv->qos_data.def_qos_parm.ac[0].edca_txop = 0;
  347. priv->qos_data.def_qos_parm.ac[0].reserved1 = 0;
  348. if (priv->qos_data.qos_active) {
  349. /* AC_BK */
  350. i = 1;
  351. priv->qos_data.def_qos_parm.ac[i].cw_min = cpu_to_le16(cw_min);
  352. priv->qos_data.def_qos_parm.ac[i].cw_max = cpu_to_le16(cw_max);
  353. priv->qos_data.def_qos_parm.ac[i].aifsn = 7;
  354. priv->qos_data.def_qos_parm.ac[i].edca_txop = 0;
  355. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  356. /* AC_VI */
  357. i = 2;
  358. priv->qos_data.def_qos_parm.ac[i].cw_min =
  359. cpu_to_le16((cw_min + 1) / 2 - 1);
  360. priv->qos_data.def_qos_parm.ac[i].cw_max =
  361. cpu_to_le16(cw_min);
  362. priv->qos_data.def_qos_parm.ac[i].aifsn = 2;
  363. if (is_legacy)
  364. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  365. cpu_to_le16(6016);
  366. else
  367. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  368. cpu_to_le16(3008);
  369. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  370. /* AC_VO */
  371. i = 3;
  372. priv->qos_data.def_qos_parm.ac[i].cw_min =
  373. cpu_to_le16((cw_min + 1) / 4 - 1);
  374. priv->qos_data.def_qos_parm.ac[i].cw_max =
  375. cpu_to_le16((cw_min + 1) / 2 - 1);
  376. priv->qos_data.def_qos_parm.ac[i].aifsn = 2;
  377. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  378. if (is_legacy)
  379. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  380. cpu_to_le16(3264);
  381. else
  382. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  383. cpu_to_le16(1504);
  384. } else {
  385. for (i = 1; i < 4; i++) {
  386. priv->qos_data.def_qos_parm.ac[i].cw_min =
  387. cpu_to_le16(cw_min);
  388. priv->qos_data.def_qos_parm.ac[i].cw_max =
  389. cpu_to_le16(cw_max);
  390. priv->qos_data.def_qos_parm.ac[i].aifsn = aifs;
  391. priv->qos_data.def_qos_parm.ac[i].edca_txop = 0;
  392. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  393. }
  394. }
  395. IWL_DEBUG_QOS(priv, "set QoS to default \n");
  396. spin_unlock_irqrestore(&priv->lock, flags);
  397. }
  398. EXPORT_SYMBOL(iwl_reset_qos);
  399. #define MAX_BIT_RATE_40_MHZ 150 /* Mbps */
  400. #define MAX_BIT_RATE_20_MHZ 72 /* Mbps */
  401. static void iwlcore_init_ht_hw_capab(const struct iwl_priv *priv,
  402. struct ieee80211_sta_ht_cap *ht_info,
  403. enum ieee80211_band band)
  404. {
  405. u16 max_bit_rate = 0;
  406. u8 rx_chains_num = priv->hw_params.rx_chains_num;
  407. u8 tx_chains_num = priv->hw_params.tx_chains_num;
  408. ht_info->cap = 0;
  409. memset(&ht_info->mcs, 0, sizeof(ht_info->mcs));
  410. ht_info->ht_supported = true;
  411. if (priv->cfg->ht_greenfield_support)
  412. ht_info->cap |= IEEE80211_HT_CAP_GRN_FLD;
  413. ht_info->cap |= IEEE80211_HT_CAP_SGI_20;
  414. max_bit_rate = MAX_BIT_RATE_20_MHZ;
  415. if (priv->hw_params.ht40_channel & BIT(band)) {
  416. ht_info->cap |= IEEE80211_HT_CAP_SUP_WIDTH_20_40;
  417. ht_info->cap |= IEEE80211_HT_CAP_SGI_40;
  418. ht_info->mcs.rx_mask[4] = 0x01;
  419. max_bit_rate = MAX_BIT_RATE_40_MHZ;
  420. }
  421. if (priv->cfg->mod_params->amsdu_size_8K)
  422. ht_info->cap |= IEEE80211_HT_CAP_MAX_AMSDU;
  423. ht_info->ampdu_factor = CFG_HT_RX_AMPDU_FACTOR_DEF;
  424. ht_info->ampdu_density = CFG_HT_MPDU_DENSITY_DEF;
  425. ht_info->mcs.rx_mask[0] = 0xFF;
  426. if (rx_chains_num >= 2)
  427. ht_info->mcs.rx_mask[1] = 0xFF;
  428. if (rx_chains_num >= 3)
  429. ht_info->mcs.rx_mask[2] = 0xFF;
  430. /* Highest supported Rx data rate */
  431. max_bit_rate *= rx_chains_num;
  432. WARN_ON(max_bit_rate & ~IEEE80211_HT_MCS_RX_HIGHEST_MASK);
  433. ht_info->mcs.rx_highest = cpu_to_le16(max_bit_rate);
  434. /* Tx MCS capabilities */
  435. ht_info->mcs.tx_params = IEEE80211_HT_MCS_TX_DEFINED;
  436. if (tx_chains_num != rx_chains_num) {
  437. ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_RX_DIFF;
  438. ht_info->mcs.tx_params |= ((tx_chains_num - 1) <<
  439. IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
  440. }
  441. }
  442. /**
  443. * iwlcore_init_geos - Initialize mac80211's geo/channel info based from eeprom
  444. */
  445. int iwlcore_init_geos(struct iwl_priv *priv)
  446. {
  447. struct iwl_channel_info *ch;
  448. struct ieee80211_supported_band *sband;
  449. struct ieee80211_channel *channels;
  450. struct ieee80211_channel *geo_ch;
  451. struct ieee80211_rate *rates;
  452. int i = 0;
  453. if (priv->bands[IEEE80211_BAND_2GHZ].n_bitrates ||
  454. priv->bands[IEEE80211_BAND_5GHZ].n_bitrates) {
  455. IWL_DEBUG_INFO(priv, "Geography modes already initialized.\n");
  456. set_bit(STATUS_GEO_CONFIGURED, &priv->status);
  457. return 0;
  458. }
  459. channels = kzalloc(sizeof(struct ieee80211_channel) *
  460. priv->channel_count, GFP_KERNEL);
  461. if (!channels)
  462. return -ENOMEM;
  463. rates = kzalloc((sizeof(struct ieee80211_rate) * IWL_RATE_COUNT_LEGACY),
  464. GFP_KERNEL);
  465. if (!rates) {
  466. kfree(channels);
  467. return -ENOMEM;
  468. }
  469. /* 5.2GHz channels start after the 2.4GHz channels */
  470. sband = &priv->bands[IEEE80211_BAND_5GHZ];
  471. sband->channels = &channels[ARRAY_SIZE(iwl_eeprom_band_1)];
  472. /* just OFDM */
  473. sband->bitrates = &rates[IWL_FIRST_OFDM_RATE];
  474. sband->n_bitrates = IWL_RATE_COUNT_LEGACY - IWL_FIRST_OFDM_RATE;
  475. if (priv->cfg->sku & IWL_SKU_N)
  476. iwlcore_init_ht_hw_capab(priv, &sband->ht_cap,
  477. IEEE80211_BAND_5GHZ);
  478. sband = &priv->bands[IEEE80211_BAND_2GHZ];
  479. sband->channels = channels;
  480. /* OFDM & CCK */
  481. sband->bitrates = rates;
  482. sband->n_bitrates = IWL_RATE_COUNT_LEGACY;
  483. if (priv->cfg->sku & IWL_SKU_N)
  484. iwlcore_init_ht_hw_capab(priv, &sband->ht_cap,
  485. IEEE80211_BAND_2GHZ);
  486. priv->ieee_channels = channels;
  487. priv->ieee_rates = rates;
  488. for (i = 0; i < priv->channel_count; i++) {
  489. ch = &priv->channel_info[i];
  490. /* FIXME: might be removed if scan is OK */
  491. if (!is_channel_valid(ch))
  492. continue;
  493. if (is_channel_a_band(ch))
  494. sband = &priv->bands[IEEE80211_BAND_5GHZ];
  495. else
  496. sband = &priv->bands[IEEE80211_BAND_2GHZ];
  497. geo_ch = &sband->channels[sband->n_channels++];
  498. geo_ch->center_freq =
  499. ieee80211_channel_to_frequency(ch->channel);
  500. geo_ch->max_power = ch->max_power_avg;
  501. geo_ch->max_antenna_gain = 0xff;
  502. geo_ch->hw_value = ch->channel;
  503. if (is_channel_valid(ch)) {
  504. if (!(ch->flags & EEPROM_CHANNEL_IBSS))
  505. geo_ch->flags |= IEEE80211_CHAN_NO_IBSS;
  506. if (!(ch->flags & EEPROM_CHANNEL_ACTIVE))
  507. geo_ch->flags |= IEEE80211_CHAN_PASSIVE_SCAN;
  508. if (ch->flags & EEPROM_CHANNEL_RADAR)
  509. geo_ch->flags |= IEEE80211_CHAN_RADAR;
  510. geo_ch->flags |= ch->ht40_extension_channel;
  511. if (ch->max_power_avg > priv->tx_power_device_lmt)
  512. priv->tx_power_device_lmt = ch->max_power_avg;
  513. } else {
  514. geo_ch->flags |= IEEE80211_CHAN_DISABLED;
  515. }
  516. IWL_DEBUG_INFO(priv, "Channel %d Freq=%d[%sGHz] %s flag=0x%X\n",
  517. ch->channel, geo_ch->center_freq,
  518. is_channel_a_band(ch) ? "5.2" : "2.4",
  519. geo_ch->flags & IEEE80211_CHAN_DISABLED ?
  520. "restricted" : "valid",
  521. geo_ch->flags);
  522. }
  523. if ((priv->bands[IEEE80211_BAND_5GHZ].n_channels == 0) &&
  524. priv->cfg->sku & IWL_SKU_A) {
  525. IWL_INFO(priv, "Incorrectly detected BG card as ABG. "
  526. "Please send your PCI ID 0x%04X:0x%04X to maintainer.\n",
  527. priv->pci_dev->device,
  528. priv->pci_dev->subsystem_device);
  529. priv->cfg->sku &= ~IWL_SKU_A;
  530. }
  531. IWL_INFO(priv, "Tunable channels: %d 802.11bg, %d 802.11a channels\n",
  532. priv->bands[IEEE80211_BAND_2GHZ].n_channels,
  533. priv->bands[IEEE80211_BAND_5GHZ].n_channels);
  534. set_bit(STATUS_GEO_CONFIGURED, &priv->status);
  535. return 0;
  536. }
  537. EXPORT_SYMBOL(iwlcore_init_geos);
  538. /*
  539. * iwlcore_free_geos - undo allocations in iwlcore_init_geos
  540. */
  541. void iwlcore_free_geos(struct iwl_priv *priv)
  542. {
  543. kfree(priv->ieee_channels);
  544. kfree(priv->ieee_rates);
  545. clear_bit(STATUS_GEO_CONFIGURED, &priv->status);
  546. }
  547. EXPORT_SYMBOL(iwlcore_free_geos);
  548. /*
  549. * iwlcore_rts_tx_cmd_flag: Set rts/cts. 3945 and 4965 only share this
  550. * function.
  551. */
  552. void iwlcore_rts_tx_cmd_flag(struct ieee80211_tx_info *info,
  553. __le32 *tx_flags)
  554. {
  555. if (info->control.rates[0].flags & IEEE80211_TX_RC_USE_RTS_CTS) {
  556. *tx_flags |= TX_CMD_FLG_RTS_MSK;
  557. *tx_flags &= ~TX_CMD_FLG_CTS_MSK;
  558. } else if (info->control.rates[0].flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
  559. *tx_flags &= ~TX_CMD_FLG_RTS_MSK;
  560. *tx_flags |= TX_CMD_FLG_CTS_MSK;
  561. }
  562. }
  563. EXPORT_SYMBOL(iwlcore_rts_tx_cmd_flag);
  564. static bool is_single_rx_stream(struct iwl_priv *priv)
  565. {
  566. return priv->current_ht_config.smps == IEEE80211_SMPS_STATIC ||
  567. priv->current_ht_config.single_chain_sufficient;
  568. }
  569. static u8 iwl_is_channel_extension(struct iwl_priv *priv,
  570. enum ieee80211_band band,
  571. u16 channel, u8 extension_chan_offset)
  572. {
  573. const struct iwl_channel_info *ch_info;
  574. ch_info = iwl_get_channel_info(priv, band, channel);
  575. if (!is_channel_valid(ch_info))
  576. return 0;
  577. if (extension_chan_offset == IEEE80211_HT_PARAM_CHA_SEC_ABOVE)
  578. return !(ch_info->ht40_extension_channel &
  579. IEEE80211_CHAN_NO_HT40PLUS);
  580. else if (extension_chan_offset == IEEE80211_HT_PARAM_CHA_SEC_BELOW)
  581. return !(ch_info->ht40_extension_channel &
  582. IEEE80211_CHAN_NO_HT40MINUS);
  583. return 0;
  584. }
  585. u8 iwl_is_ht40_tx_allowed(struct iwl_priv *priv,
  586. struct ieee80211_sta_ht_cap *sta_ht_inf)
  587. {
  588. struct iwl_ht_config *ht_conf = &priv->current_ht_config;
  589. if (!ht_conf->is_ht || !ht_conf->is_40mhz)
  590. return 0;
  591. /* We do not check for IEEE80211_HT_CAP_SUP_WIDTH_20_40
  592. * the bit will not set if it is pure 40MHz case
  593. */
  594. if (sta_ht_inf) {
  595. if (!sta_ht_inf->ht_supported)
  596. return 0;
  597. }
  598. #ifdef CONFIG_IWLWIFI_DEBUG
  599. if (priv->disable_ht40)
  600. return 0;
  601. #endif
  602. return iwl_is_channel_extension(priv, priv->band,
  603. le16_to_cpu(priv->staging_rxon.channel),
  604. ht_conf->extension_chan_offset);
  605. }
  606. EXPORT_SYMBOL(iwl_is_ht40_tx_allowed);
  607. static u16 iwl_adjust_beacon_interval(u16 beacon_val, u16 max_beacon_val)
  608. {
  609. u16 new_val = 0;
  610. u16 beacon_factor = 0;
  611. beacon_factor = (beacon_val + max_beacon_val) / max_beacon_val;
  612. new_val = beacon_val / beacon_factor;
  613. if (!new_val)
  614. new_val = max_beacon_val;
  615. return new_val;
  616. }
  617. void iwl_setup_rxon_timing(struct iwl_priv *priv)
  618. {
  619. u64 tsf;
  620. s32 interval_tm, rem;
  621. unsigned long flags;
  622. struct ieee80211_conf *conf = NULL;
  623. u16 beacon_int;
  624. conf = ieee80211_get_hw_conf(priv->hw);
  625. spin_lock_irqsave(&priv->lock, flags);
  626. priv->rxon_timing.timestamp = cpu_to_le64(priv->timestamp);
  627. priv->rxon_timing.listen_interval = cpu_to_le16(conf->listen_interval);
  628. if (priv->iw_mode == NL80211_IFTYPE_STATION) {
  629. beacon_int = priv->beacon_int;
  630. priv->rxon_timing.atim_window = 0;
  631. } else {
  632. beacon_int = priv->vif->bss_conf.beacon_int;
  633. /* TODO: we need to get atim_window from upper stack
  634. * for now we set to 0 */
  635. priv->rxon_timing.atim_window = 0;
  636. }
  637. beacon_int = iwl_adjust_beacon_interval(beacon_int,
  638. priv->hw_params.max_beacon_itrvl * 1024);
  639. priv->rxon_timing.beacon_interval = cpu_to_le16(beacon_int);
  640. tsf = priv->timestamp; /* tsf is modifed by do_div: copy it */
  641. interval_tm = beacon_int * 1024;
  642. rem = do_div(tsf, interval_tm);
  643. priv->rxon_timing.beacon_init_val = cpu_to_le32(interval_tm - rem);
  644. spin_unlock_irqrestore(&priv->lock, flags);
  645. IWL_DEBUG_ASSOC(priv,
  646. "beacon interval %d beacon timer %d beacon tim %d\n",
  647. le16_to_cpu(priv->rxon_timing.beacon_interval),
  648. le32_to_cpu(priv->rxon_timing.beacon_init_val),
  649. le16_to_cpu(priv->rxon_timing.atim_window));
  650. }
  651. EXPORT_SYMBOL(iwl_setup_rxon_timing);
  652. void iwl_set_rxon_hwcrypto(struct iwl_priv *priv, int hw_decrypt)
  653. {
  654. struct iwl_rxon_cmd *rxon = &priv->staging_rxon;
  655. if (hw_decrypt)
  656. rxon->filter_flags &= ~RXON_FILTER_DIS_DECRYPT_MSK;
  657. else
  658. rxon->filter_flags |= RXON_FILTER_DIS_DECRYPT_MSK;
  659. }
  660. EXPORT_SYMBOL(iwl_set_rxon_hwcrypto);
  661. /**
  662. * iwl_check_rxon_cmd - validate RXON structure is valid
  663. *
  664. * NOTE: This is really only useful during development and can eventually
  665. * be #ifdef'd out once the driver is stable and folks aren't actively
  666. * making changes
  667. */
  668. int iwl_check_rxon_cmd(struct iwl_priv *priv)
  669. {
  670. int error = 0;
  671. int counter = 1;
  672. struct iwl_rxon_cmd *rxon = &priv->staging_rxon;
  673. if (rxon->flags & RXON_FLG_BAND_24G_MSK) {
  674. error |= le32_to_cpu(rxon->flags &
  675. (RXON_FLG_TGJ_NARROW_BAND_MSK |
  676. RXON_FLG_RADAR_DETECT_MSK));
  677. if (error)
  678. IWL_WARN(priv, "check 24G fields %d | %d\n",
  679. counter++, error);
  680. } else {
  681. error |= (rxon->flags & RXON_FLG_SHORT_SLOT_MSK) ?
  682. 0 : le32_to_cpu(RXON_FLG_SHORT_SLOT_MSK);
  683. if (error)
  684. IWL_WARN(priv, "check 52 fields %d | %d\n",
  685. counter++, error);
  686. error |= le32_to_cpu(rxon->flags & RXON_FLG_CCK_MSK);
  687. if (error)
  688. IWL_WARN(priv, "check 52 CCK %d | %d\n",
  689. counter++, error);
  690. }
  691. error |= (rxon->node_addr[0] | rxon->bssid_addr[0]) & 0x1;
  692. if (error)
  693. IWL_WARN(priv, "check mac addr %d | %d\n", counter++, error);
  694. /* make sure basic rates 6Mbps and 1Mbps are supported */
  695. error |= (((rxon->ofdm_basic_rates & IWL_RATE_6M_MASK) == 0) &&
  696. ((rxon->cck_basic_rates & IWL_RATE_1M_MASK) == 0));
  697. if (error)
  698. IWL_WARN(priv, "check basic rate %d | %d\n", counter++, error);
  699. error |= (le16_to_cpu(rxon->assoc_id) > 2007);
  700. if (error)
  701. IWL_WARN(priv, "check assoc id %d | %d\n", counter++, error);
  702. error |= ((rxon->flags & (RXON_FLG_CCK_MSK | RXON_FLG_SHORT_SLOT_MSK))
  703. == (RXON_FLG_CCK_MSK | RXON_FLG_SHORT_SLOT_MSK));
  704. if (error)
  705. IWL_WARN(priv, "check CCK and short slot %d | %d\n",
  706. counter++, error);
  707. error |= ((rxon->flags & (RXON_FLG_CCK_MSK | RXON_FLG_AUTO_DETECT_MSK))
  708. == (RXON_FLG_CCK_MSK | RXON_FLG_AUTO_DETECT_MSK));
  709. if (error)
  710. IWL_WARN(priv, "check CCK & auto detect %d | %d\n",
  711. counter++, error);
  712. error |= ((rxon->flags & (RXON_FLG_AUTO_DETECT_MSK |
  713. RXON_FLG_TGG_PROTECT_MSK)) == RXON_FLG_TGG_PROTECT_MSK);
  714. if (error)
  715. IWL_WARN(priv, "check TGG and auto detect %d | %d\n",
  716. counter++, error);
  717. if (error)
  718. IWL_WARN(priv, "Tuning to channel %d\n",
  719. le16_to_cpu(rxon->channel));
  720. if (error) {
  721. IWL_ERR(priv, "Not a valid iwl_rxon_assoc_cmd field values\n");
  722. return -1;
  723. }
  724. return 0;
  725. }
  726. EXPORT_SYMBOL(iwl_check_rxon_cmd);
  727. /**
  728. * iwl_full_rxon_required - check if full RXON (vs RXON_ASSOC) cmd is needed
  729. * @priv: staging_rxon is compared to active_rxon
  730. *
  731. * If the RXON structure is changing enough to require a new tune,
  732. * or is clearing the RXON_FILTER_ASSOC_MSK, then return 1 to indicate that
  733. * a new tune (full RXON command, rather than RXON_ASSOC cmd) is required.
  734. */
  735. int iwl_full_rxon_required(struct iwl_priv *priv)
  736. {
  737. /* These items are only settable from the full RXON command */
  738. if (!(iwl_is_associated(priv)) ||
  739. compare_ether_addr(priv->staging_rxon.bssid_addr,
  740. priv->active_rxon.bssid_addr) ||
  741. compare_ether_addr(priv->staging_rxon.node_addr,
  742. priv->active_rxon.node_addr) ||
  743. compare_ether_addr(priv->staging_rxon.wlap_bssid_addr,
  744. priv->active_rxon.wlap_bssid_addr) ||
  745. (priv->staging_rxon.dev_type != priv->active_rxon.dev_type) ||
  746. (priv->staging_rxon.channel != priv->active_rxon.channel) ||
  747. (priv->staging_rxon.air_propagation !=
  748. priv->active_rxon.air_propagation) ||
  749. (priv->staging_rxon.ofdm_ht_single_stream_basic_rates !=
  750. priv->active_rxon.ofdm_ht_single_stream_basic_rates) ||
  751. (priv->staging_rxon.ofdm_ht_dual_stream_basic_rates !=
  752. priv->active_rxon.ofdm_ht_dual_stream_basic_rates) ||
  753. (priv->staging_rxon.ofdm_ht_triple_stream_basic_rates !=
  754. priv->active_rxon.ofdm_ht_triple_stream_basic_rates) ||
  755. (priv->staging_rxon.assoc_id != priv->active_rxon.assoc_id))
  756. return 1;
  757. /* flags, filter_flags, ofdm_basic_rates, and cck_basic_rates can
  758. * be updated with the RXON_ASSOC command -- however only some
  759. * flag transitions are allowed using RXON_ASSOC */
  760. /* Check if we are not switching bands */
  761. if ((priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK) !=
  762. (priv->active_rxon.flags & RXON_FLG_BAND_24G_MSK))
  763. return 1;
  764. /* Check if we are switching association toggle */
  765. if ((priv->staging_rxon.filter_flags & RXON_FILTER_ASSOC_MSK) !=
  766. (priv->active_rxon.filter_flags & RXON_FILTER_ASSOC_MSK))
  767. return 1;
  768. return 0;
  769. }
  770. EXPORT_SYMBOL(iwl_full_rxon_required);
  771. u8 iwl_rate_get_lowest_plcp(struct iwl_priv *priv)
  772. {
  773. int i;
  774. int rate_mask;
  775. /* Set rate mask*/
  776. if (priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK)
  777. rate_mask = priv->active_rate_basic & IWL_CCK_RATES_MASK;
  778. else
  779. rate_mask = priv->active_rate_basic & IWL_OFDM_RATES_MASK;
  780. /* Find lowest valid rate */
  781. for (i = IWL_RATE_1M_INDEX; i != IWL_RATE_INVALID;
  782. i = iwl_rates[i].next_ieee) {
  783. if (rate_mask & (1 << i))
  784. return iwl_rates[i].plcp;
  785. }
  786. /* No valid rate was found. Assign the lowest one */
  787. if (priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK)
  788. return IWL_RATE_1M_PLCP;
  789. else
  790. return IWL_RATE_6M_PLCP;
  791. }
  792. EXPORT_SYMBOL(iwl_rate_get_lowest_plcp);
  793. void iwl_set_rxon_ht(struct iwl_priv *priv, struct iwl_ht_config *ht_conf)
  794. {
  795. struct iwl_rxon_cmd *rxon = &priv->staging_rxon;
  796. if (!ht_conf->is_ht) {
  797. rxon->flags &= ~(RXON_FLG_CHANNEL_MODE_MSK |
  798. RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK |
  799. RXON_FLG_HT40_PROT_MSK |
  800. RXON_FLG_HT_PROT_MSK);
  801. return;
  802. }
  803. /* FIXME: if the definition of ht_protection changed, the "translation"
  804. * will be needed for rxon->flags
  805. */
  806. rxon->flags |= cpu_to_le32(ht_conf->ht_protection << RXON_FLG_HT_OPERATING_MODE_POS);
  807. /* Set up channel bandwidth:
  808. * 20 MHz only, 20/40 mixed or pure 40 if ht40 ok */
  809. /* clear the HT channel mode before set the mode */
  810. rxon->flags &= ~(RXON_FLG_CHANNEL_MODE_MSK |
  811. RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK);
  812. if (iwl_is_ht40_tx_allowed(priv, NULL)) {
  813. /* pure ht40 */
  814. if (ht_conf->ht_protection == IEEE80211_HT_OP_MODE_PROTECTION_20MHZ) {
  815. rxon->flags |= RXON_FLG_CHANNEL_MODE_PURE_40;
  816. /* Note: control channel is opposite of extension channel */
  817. switch (ht_conf->extension_chan_offset) {
  818. case IEEE80211_HT_PARAM_CHA_SEC_ABOVE:
  819. rxon->flags &= ~RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK;
  820. break;
  821. case IEEE80211_HT_PARAM_CHA_SEC_BELOW:
  822. rxon->flags |= RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK;
  823. break;
  824. }
  825. } else {
  826. /* Note: control channel is opposite of extension channel */
  827. switch (ht_conf->extension_chan_offset) {
  828. case IEEE80211_HT_PARAM_CHA_SEC_ABOVE:
  829. rxon->flags &= ~(RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK);
  830. rxon->flags |= RXON_FLG_CHANNEL_MODE_MIXED;
  831. break;
  832. case IEEE80211_HT_PARAM_CHA_SEC_BELOW:
  833. rxon->flags |= RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK;
  834. rxon->flags |= RXON_FLG_CHANNEL_MODE_MIXED;
  835. break;
  836. case IEEE80211_HT_PARAM_CHA_SEC_NONE:
  837. default:
  838. /* channel location only valid if in Mixed mode */
  839. IWL_ERR(priv, "invalid extension channel offset\n");
  840. break;
  841. }
  842. }
  843. } else {
  844. rxon->flags |= RXON_FLG_CHANNEL_MODE_LEGACY;
  845. }
  846. if (priv->cfg->ops->hcmd->set_rxon_chain)
  847. priv->cfg->ops->hcmd->set_rxon_chain(priv);
  848. IWL_DEBUG_ASSOC(priv, "rxon flags 0x%X operation mode :0x%X "
  849. "extension channel offset 0x%x\n",
  850. le32_to_cpu(rxon->flags), ht_conf->ht_protection,
  851. ht_conf->extension_chan_offset);
  852. return;
  853. }
  854. EXPORT_SYMBOL(iwl_set_rxon_ht);
  855. #define IWL_NUM_RX_CHAINS_MULTIPLE 3
  856. #define IWL_NUM_RX_CHAINS_SINGLE 2
  857. #define IWL_NUM_IDLE_CHAINS_DUAL 2
  858. #define IWL_NUM_IDLE_CHAINS_SINGLE 1
  859. /*
  860. * Determine how many receiver/antenna chains to use.
  861. *
  862. * More provides better reception via diversity. Fewer saves power
  863. * at the expense of throughput, but only when not in powersave to
  864. * start with.
  865. *
  866. * MIMO (dual stream) requires at least 2, but works better with 3.
  867. * This does not determine *which* chains to use, just how many.
  868. */
  869. static int iwl_get_active_rx_chain_count(struct iwl_priv *priv)
  870. {
  871. /* # of Rx chains to use when expecting MIMO. */
  872. if (is_single_rx_stream(priv))
  873. return IWL_NUM_RX_CHAINS_SINGLE;
  874. else
  875. return IWL_NUM_RX_CHAINS_MULTIPLE;
  876. }
  877. /*
  878. * When we are in power saving mode, unless device support spatial
  879. * multiplexing power save, use the active count for rx chain count.
  880. */
  881. static int iwl_get_idle_rx_chain_count(struct iwl_priv *priv, int active_cnt)
  882. {
  883. /* # Rx chains when idling, depending on SMPS mode */
  884. switch (priv->current_ht_config.smps) {
  885. case IEEE80211_SMPS_STATIC:
  886. case IEEE80211_SMPS_DYNAMIC:
  887. return IWL_NUM_IDLE_CHAINS_SINGLE;
  888. case IEEE80211_SMPS_OFF:
  889. return active_cnt;
  890. default:
  891. WARN(1, "invalid SMPS mode %d",
  892. priv->current_ht_config.smps);
  893. return active_cnt;
  894. }
  895. }
  896. /* up to 4 chains */
  897. static u8 iwl_count_chain_bitmap(u32 chain_bitmap)
  898. {
  899. u8 res;
  900. res = (chain_bitmap & BIT(0)) >> 0;
  901. res += (chain_bitmap & BIT(1)) >> 1;
  902. res += (chain_bitmap & BIT(2)) >> 2;
  903. res += (chain_bitmap & BIT(3)) >> 3;
  904. return res;
  905. }
  906. /**
  907. * iwl_is_monitor_mode - Determine if interface in monitor mode
  908. *
  909. * priv->iw_mode is set in add_interface, but add_interface is
  910. * never called for monitor mode. The only way mac80211 informs us about
  911. * monitor mode is through configuring filters (call to configure_filter).
  912. */
  913. bool iwl_is_monitor_mode(struct iwl_priv *priv)
  914. {
  915. return !!(priv->staging_rxon.filter_flags & RXON_FILTER_PROMISC_MSK);
  916. }
  917. EXPORT_SYMBOL(iwl_is_monitor_mode);
  918. /**
  919. * iwl_set_rxon_chain - Set up Rx chain usage in "staging" RXON image
  920. *
  921. * Selects how many and which Rx receivers/antennas/chains to use.
  922. * This should not be used for scan command ... it puts data in wrong place.
  923. */
  924. void iwl_set_rxon_chain(struct iwl_priv *priv)
  925. {
  926. bool is_single = is_single_rx_stream(priv);
  927. bool is_cam = !test_bit(STATUS_POWER_PMI, &priv->status);
  928. u8 idle_rx_cnt, active_rx_cnt, valid_rx_cnt;
  929. u32 active_chains;
  930. u16 rx_chain;
  931. /* Tell uCode which antennas are actually connected.
  932. * Before first association, we assume all antennas are connected.
  933. * Just after first association, iwl_chain_noise_calibration()
  934. * checks which antennas actually *are* connected. */
  935. if (priv->chain_noise_data.active_chains)
  936. active_chains = priv->chain_noise_data.active_chains;
  937. else
  938. active_chains = priv->hw_params.valid_rx_ant;
  939. rx_chain = active_chains << RXON_RX_CHAIN_VALID_POS;
  940. /* How many receivers should we use? */
  941. active_rx_cnt = iwl_get_active_rx_chain_count(priv);
  942. idle_rx_cnt = iwl_get_idle_rx_chain_count(priv, active_rx_cnt);
  943. /* correct rx chain count according hw settings
  944. * and chain noise calibration
  945. */
  946. valid_rx_cnt = iwl_count_chain_bitmap(active_chains);
  947. if (valid_rx_cnt < active_rx_cnt)
  948. active_rx_cnt = valid_rx_cnt;
  949. if (valid_rx_cnt < idle_rx_cnt)
  950. idle_rx_cnt = valid_rx_cnt;
  951. rx_chain |= active_rx_cnt << RXON_RX_CHAIN_MIMO_CNT_POS;
  952. rx_chain |= idle_rx_cnt << RXON_RX_CHAIN_CNT_POS;
  953. /* copied from 'iwl_bg_request_scan()' */
  954. /* Force use of chains B and C (0x6) for Rx for 4965
  955. * Avoid A (0x1) because of its off-channel reception on A-band.
  956. * MIMO is not used here, but value is required */
  957. if (iwl_is_monitor_mode(priv) &&
  958. !(priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK) &&
  959. ((priv->hw_rev & CSR_HW_REV_TYPE_MSK) == CSR_HW_REV_TYPE_4965)) {
  960. rx_chain = ANT_ABC << RXON_RX_CHAIN_VALID_POS;
  961. rx_chain |= ANT_BC << RXON_RX_CHAIN_FORCE_SEL_POS;
  962. rx_chain |= ANT_ABC << RXON_RX_CHAIN_FORCE_MIMO_SEL_POS;
  963. rx_chain |= 0x1 << RXON_RX_CHAIN_DRIVER_FORCE_POS;
  964. }
  965. priv->staging_rxon.rx_chain = cpu_to_le16(rx_chain);
  966. if (!is_single && (active_rx_cnt >= IWL_NUM_RX_CHAINS_SINGLE) && is_cam)
  967. priv->staging_rxon.rx_chain |= RXON_RX_CHAIN_MIMO_FORCE_MSK;
  968. else
  969. priv->staging_rxon.rx_chain &= ~RXON_RX_CHAIN_MIMO_FORCE_MSK;
  970. IWL_DEBUG_ASSOC(priv, "rx_chain=0x%X active=%d idle=%d\n",
  971. priv->staging_rxon.rx_chain,
  972. active_rx_cnt, idle_rx_cnt);
  973. WARN_ON(active_rx_cnt == 0 || idle_rx_cnt == 0 ||
  974. active_rx_cnt < idle_rx_cnt);
  975. }
  976. EXPORT_SYMBOL(iwl_set_rxon_chain);
  977. /**
  978. * iwl_set_rxon_channel - Set the phymode and channel values in staging RXON
  979. * @phymode: MODE_IEEE80211A sets to 5.2GHz; all else set to 2.4GHz
  980. * @channel: Any channel valid for the requested phymode
  981. * In addition to setting the staging RXON, priv->phymode is also set.
  982. *
  983. * NOTE: Does not commit to the hardware; it sets appropriate bit fields
  984. * in the staging RXON flag structure based on the phymode
  985. */
  986. int iwl_set_rxon_channel(struct iwl_priv *priv, struct ieee80211_channel *ch)
  987. {
  988. enum ieee80211_band band = ch->band;
  989. u16 channel = ieee80211_frequency_to_channel(ch->center_freq);
  990. if (!iwl_get_channel_info(priv, band, channel)) {
  991. IWL_DEBUG_INFO(priv, "Could not set channel to %d [%d]\n",
  992. channel, band);
  993. return -EINVAL;
  994. }
  995. if ((le16_to_cpu(priv->staging_rxon.channel) == channel) &&
  996. (priv->band == band))
  997. return 0;
  998. priv->staging_rxon.channel = cpu_to_le16(channel);
  999. if (band == IEEE80211_BAND_5GHZ)
  1000. priv->staging_rxon.flags &= ~RXON_FLG_BAND_24G_MSK;
  1001. else
  1002. priv->staging_rxon.flags |= RXON_FLG_BAND_24G_MSK;
  1003. priv->band = band;
  1004. IWL_DEBUG_INFO(priv, "Staging channel set to %d [%d]\n", channel, band);
  1005. return 0;
  1006. }
  1007. EXPORT_SYMBOL(iwl_set_rxon_channel);
  1008. void iwl_set_flags_for_band(struct iwl_priv *priv,
  1009. enum ieee80211_band band)
  1010. {
  1011. if (band == IEEE80211_BAND_5GHZ) {
  1012. priv->staging_rxon.flags &=
  1013. ~(RXON_FLG_BAND_24G_MSK | RXON_FLG_AUTO_DETECT_MSK
  1014. | RXON_FLG_CCK_MSK);
  1015. priv->staging_rxon.flags |= RXON_FLG_SHORT_SLOT_MSK;
  1016. } else {
  1017. /* Copied from iwl_post_associate() */
  1018. if (priv->assoc_capability & WLAN_CAPABILITY_SHORT_SLOT_TIME)
  1019. priv->staging_rxon.flags |= RXON_FLG_SHORT_SLOT_MSK;
  1020. else
  1021. priv->staging_rxon.flags &= ~RXON_FLG_SHORT_SLOT_MSK;
  1022. if (priv->iw_mode == NL80211_IFTYPE_ADHOC)
  1023. priv->staging_rxon.flags &= ~RXON_FLG_SHORT_SLOT_MSK;
  1024. priv->staging_rxon.flags |= RXON_FLG_BAND_24G_MSK;
  1025. priv->staging_rxon.flags |= RXON_FLG_AUTO_DETECT_MSK;
  1026. priv->staging_rxon.flags &= ~RXON_FLG_CCK_MSK;
  1027. }
  1028. }
  1029. /*
  1030. * initialize rxon structure with default values from eeprom
  1031. */
  1032. void iwl_connection_init_rx_config(struct iwl_priv *priv, int mode)
  1033. {
  1034. const struct iwl_channel_info *ch_info;
  1035. memset(&priv->staging_rxon, 0, sizeof(priv->staging_rxon));
  1036. switch (mode) {
  1037. case NL80211_IFTYPE_AP:
  1038. priv->staging_rxon.dev_type = RXON_DEV_TYPE_AP;
  1039. break;
  1040. case NL80211_IFTYPE_STATION:
  1041. priv->staging_rxon.dev_type = RXON_DEV_TYPE_ESS;
  1042. priv->staging_rxon.filter_flags = RXON_FILTER_ACCEPT_GRP_MSK;
  1043. break;
  1044. case NL80211_IFTYPE_ADHOC:
  1045. priv->staging_rxon.dev_type = RXON_DEV_TYPE_IBSS;
  1046. priv->staging_rxon.flags = RXON_FLG_SHORT_PREAMBLE_MSK;
  1047. priv->staging_rxon.filter_flags = RXON_FILTER_BCON_AWARE_MSK |
  1048. RXON_FILTER_ACCEPT_GRP_MSK;
  1049. break;
  1050. default:
  1051. IWL_ERR(priv, "Unsupported interface type %d\n", mode);
  1052. break;
  1053. }
  1054. #if 0
  1055. /* TODO: Figure out when short_preamble would be set and cache from
  1056. * that */
  1057. if (!hw_to_local(priv->hw)->short_preamble)
  1058. priv->staging_rxon.flags &= ~RXON_FLG_SHORT_PREAMBLE_MSK;
  1059. else
  1060. priv->staging_rxon.flags |= RXON_FLG_SHORT_PREAMBLE_MSK;
  1061. #endif
  1062. ch_info = iwl_get_channel_info(priv, priv->band,
  1063. le16_to_cpu(priv->active_rxon.channel));
  1064. if (!ch_info)
  1065. ch_info = &priv->channel_info[0];
  1066. /*
  1067. * in some case A channels are all non IBSS
  1068. * in this case force B/G channel
  1069. */
  1070. if ((priv->iw_mode == NL80211_IFTYPE_ADHOC) &&
  1071. !(is_channel_ibss(ch_info)))
  1072. ch_info = &priv->channel_info[0];
  1073. priv->staging_rxon.channel = cpu_to_le16(ch_info->channel);
  1074. priv->band = ch_info->band;
  1075. iwl_set_flags_for_band(priv, priv->band);
  1076. priv->staging_rxon.ofdm_basic_rates =
  1077. (IWL_OFDM_RATES_MASK >> IWL_FIRST_OFDM_RATE) & 0xFF;
  1078. priv->staging_rxon.cck_basic_rates =
  1079. (IWL_CCK_RATES_MASK >> IWL_FIRST_CCK_RATE) & 0xF;
  1080. /* clear both MIX and PURE40 mode flag */
  1081. priv->staging_rxon.flags &= ~(RXON_FLG_CHANNEL_MODE_MIXED |
  1082. RXON_FLG_CHANNEL_MODE_PURE_40);
  1083. memcpy(priv->staging_rxon.node_addr, priv->mac_addr, ETH_ALEN);
  1084. memcpy(priv->staging_rxon.wlap_bssid_addr, priv->mac_addr, ETH_ALEN);
  1085. priv->staging_rxon.ofdm_ht_single_stream_basic_rates = 0xff;
  1086. priv->staging_rxon.ofdm_ht_dual_stream_basic_rates = 0xff;
  1087. priv->staging_rxon.ofdm_ht_triple_stream_basic_rates = 0xff;
  1088. }
  1089. EXPORT_SYMBOL(iwl_connection_init_rx_config);
  1090. static void iwl_set_rate(struct iwl_priv *priv)
  1091. {
  1092. const struct ieee80211_supported_band *hw = NULL;
  1093. struct ieee80211_rate *rate;
  1094. int i;
  1095. hw = iwl_get_hw_mode(priv, priv->band);
  1096. if (!hw) {
  1097. IWL_ERR(priv, "Failed to set rate: unable to get hw mode\n");
  1098. return;
  1099. }
  1100. priv->active_rate = 0;
  1101. priv->active_rate_basic = 0;
  1102. for (i = 0; i < hw->n_bitrates; i++) {
  1103. rate = &(hw->bitrates[i]);
  1104. if (rate->hw_value < IWL_RATE_COUNT_LEGACY)
  1105. priv->active_rate |= (1 << rate->hw_value);
  1106. }
  1107. IWL_DEBUG_RATE(priv, "Set active_rate = %0x, active_rate_basic = %0x\n",
  1108. priv->active_rate, priv->active_rate_basic);
  1109. /*
  1110. * If a basic rate is configured, then use it (adding IWL_RATE_1M_MASK)
  1111. * otherwise set it to the default of all CCK rates and 6, 12, 24 for
  1112. * OFDM
  1113. */
  1114. if (priv->active_rate_basic & IWL_CCK_BASIC_RATES_MASK)
  1115. priv->staging_rxon.cck_basic_rates =
  1116. ((priv->active_rate_basic &
  1117. IWL_CCK_RATES_MASK) >> IWL_FIRST_CCK_RATE) & 0xF;
  1118. else
  1119. priv->staging_rxon.cck_basic_rates =
  1120. (IWL_CCK_BASIC_RATES_MASK >> IWL_FIRST_CCK_RATE) & 0xF;
  1121. if (priv->active_rate_basic & IWL_OFDM_BASIC_RATES_MASK)
  1122. priv->staging_rxon.ofdm_basic_rates =
  1123. ((priv->active_rate_basic &
  1124. (IWL_OFDM_BASIC_RATES_MASK | IWL_RATE_6M_MASK)) >>
  1125. IWL_FIRST_OFDM_RATE) & 0xFF;
  1126. else
  1127. priv->staging_rxon.ofdm_basic_rates =
  1128. (IWL_OFDM_BASIC_RATES_MASK >> IWL_FIRST_OFDM_RATE) & 0xFF;
  1129. }
  1130. void iwl_rx_csa(struct iwl_priv *priv, struct iwl_rx_mem_buffer *rxb)
  1131. {
  1132. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  1133. struct iwl_rxon_cmd *rxon = (void *)&priv->active_rxon;
  1134. struct iwl_csa_notification *csa = &(pkt->u.csa_notif);
  1135. if (priv->switch_rxon.switch_in_progress) {
  1136. if (!le32_to_cpu(csa->status) &&
  1137. (csa->channel == priv->switch_rxon.channel)) {
  1138. rxon->channel = csa->channel;
  1139. priv->staging_rxon.channel = csa->channel;
  1140. IWL_DEBUG_11H(priv, "CSA notif: channel %d\n",
  1141. le16_to_cpu(csa->channel));
  1142. } else
  1143. IWL_ERR(priv, "CSA notif (fail) : channel %d\n",
  1144. le16_to_cpu(csa->channel));
  1145. priv->switch_rxon.switch_in_progress = false;
  1146. }
  1147. }
  1148. EXPORT_SYMBOL(iwl_rx_csa);
  1149. #ifdef CONFIG_IWLWIFI_DEBUG
  1150. void iwl_print_rx_config_cmd(struct iwl_priv *priv)
  1151. {
  1152. struct iwl_rxon_cmd *rxon = &priv->staging_rxon;
  1153. IWL_DEBUG_RADIO(priv, "RX CONFIG:\n");
  1154. iwl_print_hex_dump(priv, IWL_DL_RADIO, (u8 *) rxon, sizeof(*rxon));
  1155. IWL_DEBUG_RADIO(priv, "u16 channel: 0x%x\n", le16_to_cpu(rxon->channel));
  1156. IWL_DEBUG_RADIO(priv, "u32 flags: 0x%08X\n", le32_to_cpu(rxon->flags));
  1157. IWL_DEBUG_RADIO(priv, "u32 filter_flags: 0x%08x\n",
  1158. le32_to_cpu(rxon->filter_flags));
  1159. IWL_DEBUG_RADIO(priv, "u8 dev_type: 0x%x\n", rxon->dev_type);
  1160. IWL_DEBUG_RADIO(priv, "u8 ofdm_basic_rates: 0x%02x\n",
  1161. rxon->ofdm_basic_rates);
  1162. IWL_DEBUG_RADIO(priv, "u8 cck_basic_rates: 0x%02x\n", rxon->cck_basic_rates);
  1163. IWL_DEBUG_RADIO(priv, "u8[6] node_addr: %pM\n", rxon->node_addr);
  1164. IWL_DEBUG_RADIO(priv, "u8[6] bssid_addr: %pM\n", rxon->bssid_addr);
  1165. IWL_DEBUG_RADIO(priv, "u16 assoc_id: 0x%x\n", le16_to_cpu(rxon->assoc_id));
  1166. }
  1167. EXPORT_SYMBOL(iwl_print_rx_config_cmd);
  1168. #endif
  1169. /**
  1170. * iwl_irq_handle_error - called for HW or SW error interrupt from card
  1171. */
  1172. void iwl_irq_handle_error(struct iwl_priv *priv)
  1173. {
  1174. /* Set the FW error flag -- cleared on iwl_down */
  1175. set_bit(STATUS_FW_ERROR, &priv->status);
  1176. /* Cancel currently queued command. */
  1177. clear_bit(STATUS_HCMD_ACTIVE, &priv->status);
  1178. priv->cfg->ops->lib->dump_nic_error_log(priv);
  1179. if (priv->cfg->ops->lib->dump_csr)
  1180. priv->cfg->ops->lib->dump_csr(priv);
  1181. if (priv->cfg->ops->lib->dump_fh)
  1182. priv->cfg->ops->lib->dump_fh(priv, NULL, false);
  1183. priv->cfg->ops->lib->dump_nic_event_log(priv, false, NULL, false);
  1184. #ifdef CONFIG_IWLWIFI_DEBUG
  1185. if (iwl_get_debug_level(priv) & IWL_DL_FW_ERRORS)
  1186. iwl_print_rx_config_cmd(priv);
  1187. #endif
  1188. wake_up_interruptible(&priv->wait_command_queue);
  1189. /* Keep the restart process from trying to send host
  1190. * commands by clearing the INIT status bit */
  1191. clear_bit(STATUS_READY, &priv->status);
  1192. if (!test_bit(STATUS_EXIT_PENDING, &priv->status)) {
  1193. IWL_DEBUG(priv, IWL_DL_FW_ERRORS,
  1194. "Restarting adapter due to uCode error.\n");
  1195. if (priv->cfg->mod_params->restart_fw)
  1196. queue_work(priv->workqueue, &priv->restart);
  1197. }
  1198. }
  1199. EXPORT_SYMBOL(iwl_irq_handle_error);
  1200. int iwl_apm_stop_master(struct iwl_priv *priv)
  1201. {
  1202. int ret = 0;
  1203. /* stop device's busmaster DMA activity */
  1204. iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
  1205. ret = iwl_poll_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_MASTER_DISABLED,
  1206. CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
  1207. if (ret)
  1208. IWL_WARN(priv, "Master Disable Timed Out, 100 usec\n");
  1209. IWL_DEBUG_INFO(priv, "stop master\n");
  1210. return ret;
  1211. }
  1212. EXPORT_SYMBOL(iwl_apm_stop_master);
  1213. void iwl_apm_stop(struct iwl_priv *priv)
  1214. {
  1215. IWL_DEBUG_INFO(priv, "Stop card, put in low power state\n");
  1216. /* Stop device's DMA activity */
  1217. iwl_apm_stop_master(priv);
  1218. /* Reset the entire device */
  1219. iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
  1220. udelay(10);
  1221. /*
  1222. * Clear "initialization complete" bit to move adapter from
  1223. * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
  1224. */
  1225. iwl_clear_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  1226. }
  1227. EXPORT_SYMBOL(iwl_apm_stop);
  1228. /*
  1229. * Start up NIC's basic functionality after it has been reset
  1230. * (e.g. after platform boot, or shutdown via iwl_apm_stop())
  1231. * NOTE: This does not load uCode nor start the embedded processor
  1232. */
  1233. int iwl_apm_init(struct iwl_priv *priv)
  1234. {
  1235. int ret = 0;
  1236. u16 lctl;
  1237. IWL_DEBUG_INFO(priv, "Init card's basic functions\n");
  1238. /*
  1239. * Use "set_bit" below rather than "write", to preserve any hardware
  1240. * bits already set by default after reset.
  1241. */
  1242. /* Disable L0S exit timer (platform NMI Work/Around) */
  1243. iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS,
  1244. CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
  1245. /*
  1246. * Disable L0s without affecting L1;
  1247. * don't wait for ICH L0s (ICH bug W/A)
  1248. */
  1249. iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS,
  1250. CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
  1251. /* Set FH wait threshold to maximum (HW error during stress W/A) */
  1252. iwl_set_bit(priv, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);
  1253. /*
  1254. * Enable HAP INTA (interrupt from management bus) to
  1255. * wake device's PCI Express link L1a -> L0s
  1256. * NOTE: This is no-op for 3945 (non-existant bit)
  1257. */
  1258. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  1259. CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
  1260. /*
  1261. * HW bug W/A for instability in PCIe bus L0->L0S->L1 transition.
  1262. * Check if BIOS (or OS) enabled L1-ASPM on this device.
  1263. * If so (likely), disable L0S, so device moves directly L0->L1;
  1264. * costs negligible amount of power savings.
  1265. * If not (unlikely), enable L0S, so there is at least some
  1266. * power savings, even without L1.
  1267. */
  1268. if (priv->cfg->set_l0s) {
  1269. lctl = iwl_pcie_link_ctl(priv);
  1270. if ((lctl & PCI_CFG_LINK_CTRL_VAL_L1_EN) ==
  1271. PCI_CFG_LINK_CTRL_VAL_L1_EN) {
  1272. /* L1-ASPM enabled; disable(!) L0S */
  1273. iwl_set_bit(priv, CSR_GIO_REG,
  1274. CSR_GIO_REG_VAL_L0S_ENABLED);
  1275. IWL_DEBUG_POWER(priv, "L1 Enabled; Disabling L0S\n");
  1276. } else {
  1277. /* L1-ASPM disabled; enable(!) L0S */
  1278. iwl_clear_bit(priv, CSR_GIO_REG,
  1279. CSR_GIO_REG_VAL_L0S_ENABLED);
  1280. IWL_DEBUG_POWER(priv, "L1 Disabled; Enabling L0S\n");
  1281. }
  1282. }
  1283. /* Configure analog phase-lock-loop before activating to D0A */
  1284. if (priv->cfg->pll_cfg_val)
  1285. iwl_set_bit(priv, CSR_ANA_PLL_CFG, priv->cfg->pll_cfg_val);
  1286. /*
  1287. * Set "initialization complete" bit to move adapter from
  1288. * D0U* --> D0A* (powered-up active) state.
  1289. */
  1290. iwl_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  1291. /*
  1292. * Wait for clock stabilization; once stabilized, access to
  1293. * device-internal resources is supported, e.g. iwl_write_prph()
  1294. * and accesses to uCode SRAM.
  1295. */
  1296. ret = iwl_poll_bit(priv, CSR_GP_CNTRL,
  1297. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
  1298. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
  1299. if (ret < 0) {
  1300. IWL_DEBUG_INFO(priv, "Failed to init the card\n");
  1301. goto out;
  1302. }
  1303. /*
  1304. * Enable DMA and BSM (if used) clocks, wait for them to stabilize.
  1305. * BSM (Boostrap State Machine) is only in 3945 and 4965;
  1306. * later devices (i.e. 5000 and later) have non-volatile SRAM,
  1307. * and don't need BSM to restore data after power-saving sleep.
  1308. *
  1309. * Write to "CLK_EN_REG"; "1" bits enable clocks, while "0" bits
  1310. * do not disable clocks. This preserves any hardware bits already
  1311. * set by default in "CLK_CTRL_REG" after reset.
  1312. */
  1313. if (priv->cfg->use_bsm)
  1314. iwl_write_prph(priv, APMG_CLK_EN_REG,
  1315. APMG_CLK_VAL_DMA_CLK_RQT | APMG_CLK_VAL_BSM_CLK_RQT);
  1316. else
  1317. iwl_write_prph(priv, APMG_CLK_EN_REG,
  1318. APMG_CLK_VAL_DMA_CLK_RQT);
  1319. udelay(20);
  1320. /* Disable L1-Active */
  1321. iwl_set_bits_prph(priv, APMG_PCIDEV_STT_REG,
  1322. APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
  1323. out:
  1324. return ret;
  1325. }
  1326. EXPORT_SYMBOL(iwl_apm_init);
  1327. void iwl_configure_filter(struct ieee80211_hw *hw,
  1328. unsigned int changed_flags,
  1329. unsigned int *total_flags,
  1330. u64 multicast)
  1331. {
  1332. struct iwl_priv *priv = hw->priv;
  1333. __le32 *filter_flags = &priv->staging_rxon.filter_flags;
  1334. IWL_DEBUG_MAC80211(priv, "Enter: changed: 0x%x, total: 0x%x\n",
  1335. changed_flags, *total_flags);
  1336. if (changed_flags & (FIF_OTHER_BSS | FIF_PROMISC_IN_BSS)) {
  1337. if (*total_flags & (FIF_OTHER_BSS | FIF_PROMISC_IN_BSS))
  1338. *filter_flags |= RXON_FILTER_PROMISC_MSK;
  1339. else
  1340. *filter_flags &= ~RXON_FILTER_PROMISC_MSK;
  1341. }
  1342. if (changed_flags & FIF_ALLMULTI) {
  1343. if (*total_flags & FIF_ALLMULTI)
  1344. *filter_flags |= RXON_FILTER_ACCEPT_GRP_MSK;
  1345. else
  1346. *filter_flags &= ~RXON_FILTER_ACCEPT_GRP_MSK;
  1347. }
  1348. if (changed_flags & FIF_CONTROL) {
  1349. if (*total_flags & FIF_CONTROL)
  1350. *filter_flags |= RXON_FILTER_CTL2HOST_MSK;
  1351. else
  1352. *filter_flags &= ~RXON_FILTER_CTL2HOST_MSK;
  1353. }
  1354. if (changed_flags & FIF_BCN_PRBRESP_PROMISC) {
  1355. if (*total_flags & FIF_BCN_PRBRESP_PROMISC)
  1356. *filter_flags |= RXON_FILTER_BCON_AWARE_MSK;
  1357. else
  1358. *filter_flags &= ~RXON_FILTER_BCON_AWARE_MSK;
  1359. }
  1360. /* We avoid iwl_commit_rxon here to commit the new filter flags
  1361. * since mac80211 will call ieee80211_hw_config immediately.
  1362. * (mc_list is not supported at this time). Otherwise, we need to
  1363. * queue a background iwl_commit_rxon work.
  1364. */
  1365. *total_flags &= FIF_OTHER_BSS | FIF_ALLMULTI | FIF_PROMISC_IN_BSS |
  1366. FIF_BCN_PRBRESP_PROMISC | FIF_CONTROL;
  1367. }
  1368. EXPORT_SYMBOL(iwl_configure_filter);
  1369. int iwl_set_hw_params(struct iwl_priv *priv)
  1370. {
  1371. priv->hw_params.max_rxq_size = RX_QUEUE_SIZE;
  1372. priv->hw_params.max_rxq_log = RX_QUEUE_SIZE_LOG;
  1373. if (priv->cfg->mod_params->amsdu_size_8K)
  1374. priv->hw_params.rx_page_order = get_order(IWL_RX_BUF_SIZE_8K);
  1375. else
  1376. priv->hw_params.rx_page_order = get_order(IWL_RX_BUF_SIZE_4K);
  1377. priv->hw_params.max_beacon_itrvl = IWL_MAX_UCODE_BEACON_INTERVAL;
  1378. if (priv->cfg->mod_params->disable_11n)
  1379. priv->cfg->sku &= ~IWL_SKU_N;
  1380. /* Device-specific setup */
  1381. return priv->cfg->ops->lib->set_hw_params(priv);
  1382. }
  1383. EXPORT_SYMBOL(iwl_set_hw_params);
  1384. int iwl_set_tx_power(struct iwl_priv *priv, s8 tx_power, bool force)
  1385. {
  1386. int ret = 0;
  1387. s8 prev_tx_power = priv->tx_power_user_lmt;
  1388. if (tx_power < IWL_TX_POWER_TARGET_POWER_MIN) {
  1389. IWL_WARN(priv, "Requested user TXPOWER %d below lower limit %d.\n",
  1390. tx_power,
  1391. IWL_TX_POWER_TARGET_POWER_MIN);
  1392. return -EINVAL;
  1393. }
  1394. if (tx_power > priv->tx_power_device_lmt) {
  1395. IWL_WARN(priv,
  1396. "Requested user TXPOWER %d above upper limit %d.\n",
  1397. tx_power, priv->tx_power_device_lmt);
  1398. return -EINVAL;
  1399. }
  1400. if (priv->tx_power_user_lmt != tx_power)
  1401. force = true;
  1402. /* if nic is not up don't send command */
  1403. if (iwl_is_ready_rf(priv)) {
  1404. priv->tx_power_user_lmt = tx_power;
  1405. if (force && priv->cfg->ops->lib->send_tx_power)
  1406. ret = priv->cfg->ops->lib->send_tx_power(priv);
  1407. else if (!priv->cfg->ops->lib->send_tx_power)
  1408. ret = -EOPNOTSUPP;
  1409. /*
  1410. * if fail to set tx_power, restore the orig. tx power
  1411. */
  1412. if (ret)
  1413. priv->tx_power_user_lmt = prev_tx_power;
  1414. }
  1415. /*
  1416. * Even this is an async host command, the command
  1417. * will always report success from uCode
  1418. * So once driver can placing the command into the queue
  1419. * successfully, driver can use priv->tx_power_user_lmt
  1420. * to reflect the current tx power
  1421. */
  1422. return ret;
  1423. }
  1424. EXPORT_SYMBOL(iwl_set_tx_power);
  1425. #define ICT_COUNT (PAGE_SIZE/sizeof(u32))
  1426. /* Free dram table */
  1427. void iwl_free_isr_ict(struct iwl_priv *priv)
  1428. {
  1429. if (priv->ict_tbl_vir) {
  1430. dma_free_coherent(&priv->pci_dev->dev,
  1431. (sizeof(u32) * ICT_COUNT) + PAGE_SIZE,
  1432. priv->ict_tbl_vir, priv->ict_tbl_dma);
  1433. priv->ict_tbl_vir = NULL;
  1434. }
  1435. }
  1436. EXPORT_SYMBOL(iwl_free_isr_ict);
  1437. /* allocate dram shared table it is a PAGE_SIZE aligned
  1438. * also reset all data related to ICT table interrupt.
  1439. */
  1440. int iwl_alloc_isr_ict(struct iwl_priv *priv)
  1441. {
  1442. if (priv->cfg->use_isr_legacy)
  1443. return 0;
  1444. /* allocate shrared data table */
  1445. priv->ict_tbl_vir = dma_alloc_coherent(&priv->pci_dev->dev,
  1446. (sizeof(u32) * ICT_COUNT) + PAGE_SIZE,
  1447. &priv->ict_tbl_dma, GFP_KERNEL);
  1448. if (!priv->ict_tbl_vir)
  1449. return -ENOMEM;
  1450. /* align table to PAGE_SIZE boundry */
  1451. priv->aligned_ict_tbl_dma = ALIGN(priv->ict_tbl_dma, PAGE_SIZE);
  1452. IWL_DEBUG_ISR(priv, "ict dma addr %Lx dma aligned %Lx diff %d\n",
  1453. (unsigned long long)priv->ict_tbl_dma,
  1454. (unsigned long long)priv->aligned_ict_tbl_dma,
  1455. (int)(priv->aligned_ict_tbl_dma - priv->ict_tbl_dma));
  1456. priv->ict_tbl = priv->ict_tbl_vir +
  1457. (priv->aligned_ict_tbl_dma - priv->ict_tbl_dma);
  1458. IWL_DEBUG_ISR(priv, "ict vir addr %p vir aligned %p diff %d\n",
  1459. priv->ict_tbl, priv->ict_tbl_vir,
  1460. (int)(priv->aligned_ict_tbl_dma - priv->ict_tbl_dma));
  1461. /* reset table and index to all 0 */
  1462. memset(priv->ict_tbl_vir,0, (sizeof(u32) * ICT_COUNT) + PAGE_SIZE);
  1463. priv->ict_index = 0;
  1464. /* add periodic RX interrupt */
  1465. priv->inta_mask |= CSR_INT_BIT_RX_PERIODIC;
  1466. return 0;
  1467. }
  1468. EXPORT_SYMBOL(iwl_alloc_isr_ict);
  1469. /* Device is going up inform it about using ICT interrupt table,
  1470. * also we need to tell the driver to start using ICT interrupt.
  1471. */
  1472. int iwl_reset_ict(struct iwl_priv *priv)
  1473. {
  1474. u32 val;
  1475. unsigned long flags;
  1476. if (!priv->ict_tbl_vir)
  1477. return 0;
  1478. spin_lock_irqsave(&priv->lock, flags);
  1479. iwl_disable_interrupts(priv);
  1480. memset(&priv->ict_tbl[0], 0, sizeof(u32) * ICT_COUNT);
  1481. val = priv->aligned_ict_tbl_dma >> PAGE_SHIFT;
  1482. val |= CSR_DRAM_INT_TBL_ENABLE;
  1483. val |= CSR_DRAM_INIT_TBL_WRAP_CHECK;
  1484. IWL_DEBUG_ISR(priv, "CSR_DRAM_INT_TBL_REG =0x%X "
  1485. "aligned dma address %Lx\n",
  1486. val, (unsigned long long)priv->aligned_ict_tbl_dma);
  1487. iwl_write32(priv, CSR_DRAM_INT_TBL_REG, val);
  1488. priv->use_ict = true;
  1489. priv->ict_index = 0;
  1490. iwl_write32(priv, CSR_INT, priv->inta_mask);
  1491. iwl_enable_interrupts(priv);
  1492. spin_unlock_irqrestore(&priv->lock, flags);
  1493. return 0;
  1494. }
  1495. EXPORT_SYMBOL(iwl_reset_ict);
  1496. /* Device is going down disable ict interrupt usage */
  1497. void iwl_disable_ict(struct iwl_priv *priv)
  1498. {
  1499. unsigned long flags;
  1500. spin_lock_irqsave(&priv->lock, flags);
  1501. priv->use_ict = false;
  1502. spin_unlock_irqrestore(&priv->lock, flags);
  1503. }
  1504. EXPORT_SYMBOL(iwl_disable_ict);
  1505. /* interrupt handler using ict table, with this interrupt driver will
  1506. * stop using INTA register to get device's interrupt, reading this register
  1507. * is expensive, device will write interrupts in ICT dram table, increment
  1508. * index then will fire interrupt to driver, driver will OR all ICT table
  1509. * entries from current index up to table entry with 0 value. the result is
  1510. * the interrupt we need to service, driver will set the entries back to 0 and
  1511. * set index.
  1512. */
  1513. irqreturn_t iwl_isr_ict(int irq, void *data)
  1514. {
  1515. struct iwl_priv *priv = data;
  1516. u32 inta, inta_mask;
  1517. u32 val = 0;
  1518. if (!priv)
  1519. return IRQ_NONE;
  1520. /* dram interrupt table not set yet,
  1521. * use legacy interrupt.
  1522. */
  1523. if (!priv->use_ict)
  1524. return iwl_isr(irq, data);
  1525. spin_lock(&priv->lock);
  1526. /* Disable (but don't clear!) interrupts here to avoid
  1527. * back-to-back ISRs and sporadic interrupts from our NIC.
  1528. * If we have something to service, the tasklet will re-enable ints.
  1529. * If we *don't* have something, we'll re-enable before leaving here.
  1530. */
  1531. inta_mask = iwl_read32(priv, CSR_INT_MASK); /* just for debug */
  1532. iwl_write32(priv, CSR_INT_MASK, 0x00000000);
  1533. /* Ignore interrupt if there's nothing in NIC to service.
  1534. * This may be due to IRQ shared with another device,
  1535. * or due to sporadic interrupts thrown from our NIC. */
  1536. if (!priv->ict_tbl[priv->ict_index]) {
  1537. IWL_DEBUG_ISR(priv, "Ignore interrupt, inta == 0\n");
  1538. goto none;
  1539. }
  1540. /* read all entries that not 0 start with ict_index */
  1541. while (priv->ict_tbl[priv->ict_index]) {
  1542. val |= le32_to_cpu(priv->ict_tbl[priv->ict_index]);
  1543. IWL_DEBUG_ISR(priv, "ICT index %d value 0x%08X\n",
  1544. priv->ict_index,
  1545. le32_to_cpu(priv->ict_tbl[priv->ict_index]));
  1546. priv->ict_tbl[priv->ict_index] = 0;
  1547. priv->ict_index = iwl_queue_inc_wrap(priv->ict_index,
  1548. ICT_COUNT);
  1549. }
  1550. /* We should not get this value, just ignore it. */
  1551. if (val == 0xffffffff)
  1552. val = 0;
  1553. /*
  1554. * this is a w/a for a h/w bug. the h/w bug may cause the Rx bit
  1555. * (bit 15 before shifting it to 31) to clear when using interrupt
  1556. * coalescing. fortunately, bits 18 and 19 stay set when this happens
  1557. * so we use them to decide on the real state of the Rx bit.
  1558. * In order words, bit 15 is set if bit 18 or bit 19 are set.
  1559. */
  1560. if (val & 0xC0000)
  1561. val |= 0x8000;
  1562. inta = (0xff & val) | ((0xff00 & val) << 16);
  1563. IWL_DEBUG_ISR(priv, "ISR inta 0x%08x, enabled 0x%08x ict 0x%08x\n",
  1564. inta, inta_mask, val);
  1565. inta &= priv->inta_mask;
  1566. priv->inta |= inta;
  1567. /* iwl_irq_tasklet() will service interrupts and re-enable them */
  1568. if (likely(inta))
  1569. tasklet_schedule(&priv->irq_tasklet);
  1570. else if (test_bit(STATUS_INT_ENABLED, &priv->status) && !priv->inta) {
  1571. /* Allow interrupt if was disabled by this handler and
  1572. * no tasklet was schedules, We should not enable interrupt,
  1573. * tasklet will enable it.
  1574. */
  1575. iwl_enable_interrupts(priv);
  1576. }
  1577. spin_unlock(&priv->lock);
  1578. return IRQ_HANDLED;
  1579. none:
  1580. /* re-enable interrupts here since we don't have anything to service.
  1581. * only Re-enable if disabled by irq.
  1582. */
  1583. if (test_bit(STATUS_INT_ENABLED, &priv->status) && !priv->inta)
  1584. iwl_enable_interrupts(priv);
  1585. spin_unlock(&priv->lock);
  1586. return IRQ_NONE;
  1587. }
  1588. EXPORT_SYMBOL(iwl_isr_ict);
  1589. static irqreturn_t iwl_isr(int irq, void *data)
  1590. {
  1591. struct iwl_priv *priv = data;
  1592. u32 inta, inta_mask;
  1593. #ifdef CONFIG_IWLWIFI_DEBUG
  1594. u32 inta_fh;
  1595. #endif
  1596. if (!priv)
  1597. return IRQ_NONE;
  1598. spin_lock(&priv->lock);
  1599. /* Disable (but don't clear!) interrupts here to avoid
  1600. * back-to-back ISRs and sporadic interrupts from our NIC.
  1601. * If we have something to service, the tasklet will re-enable ints.
  1602. * If we *don't* have something, we'll re-enable before leaving here. */
  1603. inta_mask = iwl_read32(priv, CSR_INT_MASK); /* just for debug */
  1604. iwl_write32(priv, CSR_INT_MASK, 0x00000000);
  1605. /* Discover which interrupts are active/pending */
  1606. inta = iwl_read32(priv, CSR_INT);
  1607. /* Ignore interrupt if there's nothing in NIC to service.
  1608. * This may be due to IRQ shared with another device,
  1609. * or due to sporadic interrupts thrown from our NIC. */
  1610. if (!inta) {
  1611. IWL_DEBUG_ISR(priv, "Ignore interrupt, inta == 0\n");
  1612. goto none;
  1613. }
  1614. if ((inta == 0xFFFFFFFF) || ((inta & 0xFFFFFFF0) == 0xa5a5a5a0)) {
  1615. /* Hardware disappeared. It might have already raised
  1616. * an interrupt */
  1617. IWL_WARN(priv, "HARDWARE GONE?? INTA == 0x%08x\n", inta);
  1618. goto unplugged;
  1619. }
  1620. #ifdef CONFIG_IWLWIFI_DEBUG
  1621. if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) {
  1622. inta_fh = iwl_read32(priv, CSR_FH_INT_STATUS);
  1623. IWL_DEBUG_ISR(priv, "ISR inta 0x%08x, enabled 0x%08x, "
  1624. "fh 0x%08x\n", inta, inta_mask, inta_fh);
  1625. }
  1626. #endif
  1627. priv->inta |= inta;
  1628. /* iwl_irq_tasklet() will service interrupts and re-enable them */
  1629. if (likely(inta))
  1630. tasklet_schedule(&priv->irq_tasklet);
  1631. else if (test_bit(STATUS_INT_ENABLED, &priv->status) && !priv->inta)
  1632. iwl_enable_interrupts(priv);
  1633. unplugged:
  1634. spin_unlock(&priv->lock);
  1635. return IRQ_HANDLED;
  1636. none:
  1637. /* re-enable interrupts here since we don't have anything to service. */
  1638. /* only Re-enable if diabled by irq and no schedules tasklet. */
  1639. if (test_bit(STATUS_INT_ENABLED, &priv->status) && !priv->inta)
  1640. iwl_enable_interrupts(priv);
  1641. spin_unlock(&priv->lock);
  1642. return IRQ_NONE;
  1643. }
  1644. irqreturn_t iwl_isr_legacy(int irq, void *data)
  1645. {
  1646. struct iwl_priv *priv = data;
  1647. u32 inta, inta_mask;
  1648. u32 inta_fh;
  1649. if (!priv)
  1650. return IRQ_NONE;
  1651. spin_lock(&priv->lock);
  1652. /* Disable (but don't clear!) interrupts here to avoid
  1653. * back-to-back ISRs and sporadic interrupts from our NIC.
  1654. * If we have something to service, the tasklet will re-enable ints.
  1655. * If we *don't* have something, we'll re-enable before leaving here. */
  1656. inta_mask = iwl_read32(priv, CSR_INT_MASK); /* just for debug */
  1657. iwl_write32(priv, CSR_INT_MASK, 0x00000000);
  1658. /* Discover which interrupts are active/pending */
  1659. inta = iwl_read32(priv, CSR_INT);
  1660. inta_fh = iwl_read32(priv, CSR_FH_INT_STATUS);
  1661. /* Ignore interrupt if there's nothing in NIC to service.
  1662. * This may be due to IRQ shared with another device,
  1663. * or due to sporadic interrupts thrown from our NIC. */
  1664. if (!inta && !inta_fh) {
  1665. IWL_DEBUG_ISR(priv, "Ignore interrupt, inta == 0, inta_fh == 0\n");
  1666. goto none;
  1667. }
  1668. if ((inta == 0xFFFFFFFF) || ((inta & 0xFFFFFFF0) == 0xa5a5a5a0)) {
  1669. /* Hardware disappeared. It might have already raised
  1670. * an interrupt */
  1671. IWL_WARN(priv, "HARDWARE GONE?? INTA == 0x%08x\n", inta);
  1672. goto unplugged;
  1673. }
  1674. IWL_DEBUG_ISR(priv, "ISR inta 0x%08x, enabled 0x%08x, fh 0x%08x\n",
  1675. inta, inta_mask, inta_fh);
  1676. inta &= ~CSR_INT_BIT_SCD;
  1677. /* iwl_irq_tasklet() will service interrupts and re-enable them */
  1678. if (likely(inta || inta_fh))
  1679. tasklet_schedule(&priv->irq_tasklet);
  1680. unplugged:
  1681. spin_unlock(&priv->lock);
  1682. return IRQ_HANDLED;
  1683. none:
  1684. /* re-enable interrupts here since we don't have anything to service. */
  1685. /* only Re-enable if diabled by irq */
  1686. if (test_bit(STATUS_INT_ENABLED, &priv->status))
  1687. iwl_enable_interrupts(priv);
  1688. spin_unlock(&priv->lock);
  1689. return IRQ_NONE;
  1690. }
  1691. EXPORT_SYMBOL(iwl_isr_legacy);
  1692. int iwl_send_bt_config(struct iwl_priv *priv)
  1693. {
  1694. struct iwl_bt_cmd bt_cmd = {
  1695. .lead_time = BT_LEAD_TIME_DEF,
  1696. .max_kill = BT_MAX_KILL_DEF,
  1697. .kill_ack_mask = 0,
  1698. .kill_cts_mask = 0,
  1699. };
  1700. if (!bt_coex_active)
  1701. bt_cmd.flags = BT_COEX_DISABLE;
  1702. else
  1703. bt_cmd.flags = BT_COEX_ENABLE;
  1704. IWL_DEBUG_INFO(priv, "BT coex %s\n",
  1705. (bt_cmd.flags == BT_COEX_DISABLE) ? "disable" : "active");
  1706. return iwl_send_cmd_pdu(priv, REPLY_BT_CONFIG,
  1707. sizeof(struct iwl_bt_cmd), &bt_cmd);
  1708. }
  1709. EXPORT_SYMBOL(iwl_send_bt_config);
  1710. int iwl_send_statistics_request(struct iwl_priv *priv, u8 flags, bool clear)
  1711. {
  1712. struct iwl_statistics_cmd statistics_cmd = {
  1713. .configuration_flags =
  1714. clear ? IWL_STATS_CONF_CLEAR_STATS : 0,
  1715. };
  1716. if (flags & CMD_ASYNC)
  1717. return iwl_send_cmd_pdu_async(priv, REPLY_STATISTICS_CMD,
  1718. sizeof(struct iwl_statistics_cmd),
  1719. &statistics_cmd, NULL);
  1720. else
  1721. return iwl_send_cmd_pdu(priv, REPLY_STATISTICS_CMD,
  1722. sizeof(struct iwl_statistics_cmd),
  1723. &statistics_cmd);
  1724. }
  1725. EXPORT_SYMBOL(iwl_send_statistics_request);
  1726. /**
  1727. * iwl_verify_inst_sparse - verify runtime uCode image in card vs. host,
  1728. * using sample data 100 bytes apart. If these sample points are good,
  1729. * it's a pretty good bet that everything between them is good, too.
  1730. */
  1731. static int iwlcore_verify_inst_sparse(struct iwl_priv *priv, __le32 *image, u32 len)
  1732. {
  1733. u32 val;
  1734. int ret = 0;
  1735. u32 errcnt = 0;
  1736. u32 i;
  1737. IWL_DEBUG_INFO(priv, "ucode inst image size is %u\n", len);
  1738. for (i = 0; i < len; i += 100, image += 100/sizeof(u32)) {
  1739. /* read data comes through single port, auto-incr addr */
  1740. /* NOTE: Use the debugless read so we don't flood kernel log
  1741. * if IWL_DL_IO is set */
  1742. iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR,
  1743. i + IWL49_RTC_INST_LOWER_BOUND);
  1744. val = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  1745. if (val != le32_to_cpu(*image)) {
  1746. ret = -EIO;
  1747. errcnt++;
  1748. if (errcnt >= 3)
  1749. break;
  1750. }
  1751. }
  1752. return ret;
  1753. }
  1754. /**
  1755. * iwlcore_verify_inst_full - verify runtime uCode image in card vs. host,
  1756. * looking at all data.
  1757. */
  1758. static int iwl_verify_inst_full(struct iwl_priv *priv, __le32 *image,
  1759. u32 len)
  1760. {
  1761. u32 val;
  1762. u32 save_len = len;
  1763. int ret = 0;
  1764. u32 errcnt;
  1765. IWL_DEBUG_INFO(priv, "ucode inst image size is %u\n", len);
  1766. iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR,
  1767. IWL49_RTC_INST_LOWER_BOUND);
  1768. errcnt = 0;
  1769. for (; len > 0; len -= sizeof(u32), image++) {
  1770. /* read data comes through single port, auto-incr addr */
  1771. /* NOTE: Use the debugless read so we don't flood kernel log
  1772. * if IWL_DL_IO is set */
  1773. val = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  1774. if (val != le32_to_cpu(*image)) {
  1775. IWL_ERR(priv, "uCode INST section is invalid at "
  1776. "offset 0x%x, is 0x%x, s/b 0x%x\n",
  1777. save_len - len, val, le32_to_cpu(*image));
  1778. ret = -EIO;
  1779. errcnt++;
  1780. if (errcnt >= 20)
  1781. break;
  1782. }
  1783. }
  1784. if (!errcnt)
  1785. IWL_DEBUG_INFO(priv,
  1786. "ucode image in INSTRUCTION memory is good\n");
  1787. return ret;
  1788. }
  1789. /**
  1790. * iwl_verify_ucode - determine which instruction image is in SRAM,
  1791. * and verify its contents
  1792. */
  1793. int iwl_verify_ucode(struct iwl_priv *priv)
  1794. {
  1795. __le32 *image;
  1796. u32 len;
  1797. int ret;
  1798. /* Try bootstrap */
  1799. image = (__le32 *)priv->ucode_boot.v_addr;
  1800. len = priv->ucode_boot.len;
  1801. ret = iwlcore_verify_inst_sparse(priv, image, len);
  1802. if (!ret) {
  1803. IWL_DEBUG_INFO(priv, "Bootstrap uCode is good in inst SRAM\n");
  1804. return 0;
  1805. }
  1806. /* Try initialize */
  1807. image = (__le32 *)priv->ucode_init.v_addr;
  1808. len = priv->ucode_init.len;
  1809. ret = iwlcore_verify_inst_sparse(priv, image, len);
  1810. if (!ret) {
  1811. IWL_DEBUG_INFO(priv, "Initialize uCode is good in inst SRAM\n");
  1812. return 0;
  1813. }
  1814. /* Try runtime/protocol */
  1815. image = (__le32 *)priv->ucode_code.v_addr;
  1816. len = priv->ucode_code.len;
  1817. ret = iwlcore_verify_inst_sparse(priv, image, len);
  1818. if (!ret) {
  1819. IWL_DEBUG_INFO(priv, "Runtime uCode is good in inst SRAM\n");
  1820. return 0;
  1821. }
  1822. IWL_ERR(priv, "NO VALID UCODE IMAGE IN INSTRUCTION SRAM!!\n");
  1823. /* Since nothing seems to match, show first several data entries in
  1824. * instruction SRAM, so maybe visual inspection will give a clue.
  1825. * Selection of bootstrap image (vs. other images) is arbitrary. */
  1826. image = (__le32 *)priv->ucode_boot.v_addr;
  1827. len = priv->ucode_boot.len;
  1828. ret = iwl_verify_inst_full(priv, image, len);
  1829. return ret;
  1830. }
  1831. EXPORT_SYMBOL(iwl_verify_ucode);
  1832. void iwl_rf_kill_ct_config(struct iwl_priv *priv)
  1833. {
  1834. struct iwl_ct_kill_config cmd;
  1835. struct iwl_ct_kill_throttling_config adv_cmd;
  1836. unsigned long flags;
  1837. int ret = 0;
  1838. spin_lock_irqsave(&priv->lock, flags);
  1839. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  1840. CSR_UCODE_DRV_GP1_REG_BIT_CT_KILL_EXIT);
  1841. spin_unlock_irqrestore(&priv->lock, flags);
  1842. priv->thermal_throttle.ct_kill_toggle = false;
  1843. if (priv->cfg->support_ct_kill_exit) {
  1844. adv_cmd.critical_temperature_enter =
  1845. cpu_to_le32(priv->hw_params.ct_kill_threshold);
  1846. adv_cmd.critical_temperature_exit =
  1847. cpu_to_le32(priv->hw_params.ct_kill_exit_threshold);
  1848. ret = iwl_send_cmd_pdu(priv, REPLY_CT_KILL_CONFIG_CMD,
  1849. sizeof(adv_cmd), &adv_cmd);
  1850. if (ret)
  1851. IWL_ERR(priv, "REPLY_CT_KILL_CONFIG_CMD failed\n");
  1852. else
  1853. IWL_DEBUG_INFO(priv, "REPLY_CT_KILL_CONFIG_CMD "
  1854. "succeeded, "
  1855. "critical temperature enter is %d,"
  1856. "exit is %d\n",
  1857. priv->hw_params.ct_kill_threshold,
  1858. priv->hw_params.ct_kill_exit_threshold);
  1859. } else {
  1860. cmd.critical_temperature_R =
  1861. cpu_to_le32(priv->hw_params.ct_kill_threshold);
  1862. ret = iwl_send_cmd_pdu(priv, REPLY_CT_KILL_CONFIG_CMD,
  1863. sizeof(cmd), &cmd);
  1864. if (ret)
  1865. IWL_ERR(priv, "REPLY_CT_KILL_CONFIG_CMD failed\n");
  1866. else
  1867. IWL_DEBUG_INFO(priv, "REPLY_CT_KILL_CONFIG_CMD "
  1868. "succeeded, "
  1869. "critical temperature is %d\n",
  1870. priv->hw_params.ct_kill_threshold);
  1871. }
  1872. }
  1873. EXPORT_SYMBOL(iwl_rf_kill_ct_config);
  1874. /*
  1875. * CARD_STATE_CMD
  1876. *
  1877. * Use: Sets the device's internal card state to enable, disable, or halt
  1878. *
  1879. * When in the 'enable' state the card operates as normal.
  1880. * When in the 'disable' state, the card enters into a low power mode.
  1881. * When in the 'halt' state, the card is shut down and must be fully
  1882. * restarted to come back on.
  1883. */
  1884. int iwl_send_card_state(struct iwl_priv *priv, u32 flags, u8 meta_flag)
  1885. {
  1886. struct iwl_host_cmd cmd = {
  1887. .id = REPLY_CARD_STATE_CMD,
  1888. .len = sizeof(u32),
  1889. .data = &flags,
  1890. .flags = meta_flag,
  1891. };
  1892. return iwl_send_cmd(priv, &cmd);
  1893. }
  1894. void iwl_rx_pm_sleep_notif(struct iwl_priv *priv,
  1895. struct iwl_rx_mem_buffer *rxb)
  1896. {
  1897. #ifdef CONFIG_IWLWIFI_DEBUG
  1898. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  1899. struct iwl_sleep_notification *sleep = &(pkt->u.sleep_notif);
  1900. IWL_DEBUG_RX(priv, "sleep mode: %d, src: %d\n",
  1901. sleep->pm_sleep_mode, sleep->pm_wakeup_src);
  1902. #endif
  1903. }
  1904. EXPORT_SYMBOL(iwl_rx_pm_sleep_notif);
  1905. void iwl_rx_pm_debug_statistics_notif(struct iwl_priv *priv,
  1906. struct iwl_rx_mem_buffer *rxb)
  1907. {
  1908. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  1909. u32 len = le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_FRAME_SIZE_MSK;
  1910. IWL_DEBUG_RADIO(priv, "Dumping %d bytes of unhandled "
  1911. "notification for %s:\n", len,
  1912. get_cmd_string(pkt->hdr.cmd));
  1913. iwl_print_hex_dump(priv, IWL_DL_RADIO, pkt->u.raw, len);
  1914. }
  1915. EXPORT_SYMBOL(iwl_rx_pm_debug_statistics_notif);
  1916. void iwl_rx_reply_error(struct iwl_priv *priv,
  1917. struct iwl_rx_mem_buffer *rxb)
  1918. {
  1919. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  1920. IWL_ERR(priv, "Error Reply type 0x%08X cmd %s (0x%02X) "
  1921. "seq 0x%04X ser 0x%08X\n",
  1922. le32_to_cpu(pkt->u.err_resp.error_type),
  1923. get_cmd_string(pkt->u.err_resp.cmd_id),
  1924. pkt->u.err_resp.cmd_id,
  1925. le16_to_cpu(pkt->u.err_resp.bad_cmd_seq_num),
  1926. le32_to_cpu(pkt->u.err_resp.error_info));
  1927. }
  1928. EXPORT_SYMBOL(iwl_rx_reply_error);
  1929. void iwl_clear_isr_stats(struct iwl_priv *priv)
  1930. {
  1931. memset(&priv->isr_stats, 0, sizeof(priv->isr_stats));
  1932. }
  1933. int iwl_mac_conf_tx(struct ieee80211_hw *hw, u16 queue,
  1934. const struct ieee80211_tx_queue_params *params)
  1935. {
  1936. struct iwl_priv *priv = hw->priv;
  1937. unsigned long flags;
  1938. int q;
  1939. IWL_DEBUG_MAC80211(priv, "enter\n");
  1940. if (!iwl_is_ready_rf(priv)) {
  1941. IWL_DEBUG_MAC80211(priv, "leave - RF not ready\n");
  1942. return -EIO;
  1943. }
  1944. if (queue >= AC_NUM) {
  1945. IWL_DEBUG_MAC80211(priv, "leave - queue >= AC_NUM %d\n", queue);
  1946. return 0;
  1947. }
  1948. q = AC_NUM - 1 - queue;
  1949. spin_lock_irqsave(&priv->lock, flags);
  1950. priv->qos_data.def_qos_parm.ac[q].cw_min = cpu_to_le16(params->cw_min);
  1951. priv->qos_data.def_qos_parm.ac[q].cw_max = cpu_to_le16(params->cw_max);
  1952. priv->qos_data.def_qos_parm.ac[q].aifsn = params->aifs;
  1953. priv->qos_data.def_qos_parm.ac[q].edca_txop =
  1954. cpu_to_le16((params->txop * 32));
  1955. priv->qos_data.def_qos_parm.ac[q].reserved1 = 0;
  1956. priv->qos_data.qos_active = 1;
  1957. if (priv->iw_mode == NL80211_IFTYPE_AP)
  1958. iwl_activate_qos(priv, 1);
  1959. else if (priv->assoc_id && iwl_is_associated(priv))
  1960. iwl_activate_qos(priv, 0);
  1961. spin_unlock_irqrestore(&priv->lock, flags);
  1962. IWL_DEBUG_MAC80211(priv, "leave\n");
  1963. return 0;
  1964. }
  1965. EXPORT_SYMBOL(iwl_mac_conf_tx);
  1966. static void iwl_ht_conf(struct iwl_priv *priv,
  1967. struct ieee80211_bss_conf *bss_conf)
  1968. {
  1969. struct iwl_ht_config *ht_conf = &priv->current_ht_config;
  1970. struct ieee80211_sta *sta;
  1971. IWL_DEBUG_MAC80211(priv, "enter: \n");
  1972. if (!ht_conf->is_ht)
  1973. return;
  1974. ht_conf->ht_protection =
  1975. bss_conf->ht_operation_mode & IEEE80211_HT_OP_MODE_PROTECTION;
  1976. ht_conf->non_GF_STA_present =
  1977. !!(bss_conf->ht_operation_mode & IEEE80211_HT_OP_MODE_NON_GF_STA_PRSNT);
  1978. ht_conf->single_chain_sufficient = false;
  1979. switch (priv->iw_mode) {
  1980. case NL80211_IFTYPE_STATION:
  1981. rcu_read_lock();
  1982. sta = ieee80211_find_sta(priv->vif, priv->bssid);
  1983. if (sta) {
  1984. struct ieee80211_sta_ht_cap *ht_cap = &sta->ht_cap;
  1985. int maxstreams;
  1986. maxstreams = (ht_cap->mcs.tx_params &
  1987. IEEE80211_HT_MCS_TX_MAX_STREAMS_MASK)
  1988. >> IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT;
  1989. maxstreams += 1;
  1990. if ((ht_cap->mcs.rx_mask[1] == 0) &&
  1991. (ht_cap->mcs.rx_mask[2] == 0))
  1992. ht_conf->single_chain_sufficient = true;
  1993. if (maxstreams <= 1)
  1994. ht_conf->single_chain_sufficient = true;
  1995. } else {
  1996. /*
  1997. * If at all, this can only happen through a race
  1998. * when the AP disconnects us while we're still
  1999. * setting up the connection, in that case mac80211
  2000. * will soon tell us about that.
  2001. */
  2002. ht_conf->single_chain_sufficient = true;
  2003. }
  2004. rcu_read_unlock();
  2005. break;
  2006. case NL80211_IFTYPE_ADHOC:
  2007. ht_conf->single_chain_sufficient = true;
  2008. break;
  2009. default:
  2010. break;
  2011. }
  2012. IWL_DEBUG_MAC80211(priv, "leave\n");
  2013. }
  2014. static inline void iwl_set_no_assoc(struct iwl_priv *priv)
  2015. {
  2016. priv->assoc_id = 0;
  2017. iwl_led_disassociate(priv);
  2018. /*
  2019. * inform the ucode that there is no longer an
  2020. * association and that no more packets should be
  2021. * sent
  2022. */
  2023. priv->staging_rxon.filter_flags &=
  2024. ~RXON_FILTER_ASSOC_MSK;
  2025. priv->staging_rxon.assoc_id = 0;
  2026. iwlcore_commit_rxon(priv);
  2027. }
  2028. #define IWL_DELAY_NEXT_SCAN_AFTER_ASSOC (HZ*6)
  2029. void iwl_bss_info_changed(struct ieee80211_hw *hw,
  2030. struct ieee80211_vif *vif,
  2031. struct ieee80211_bss_conf *bss_conf,
  2032. u32 changes)
  2033. {
  2034. struct iwl_priv *priv = hw->priv;
  2035. int ret;
  2036. IWL_DEBUG_MAC80211(priv, "changes = 0x%X\n", changes);
  2037. if (!iwl_is_alive(priv))
  2038. return;
  2039. mutex_lock(&priv->mutex);
  2040. if (changes & BSS_CHANGED_BEACON &&
  2041. priv->iw_mode == NL80211_IFTYPE_AP) {
  2042. dev_kfree_skb(priv->ibss_beacon);
  2043. priv->ibss_beacon = ieee80211_beacon_get(hw, vif);
  2044. }
  2045. if (changes & BSS_CHANGED_BEACON_INT) {
  2046. priv->beacon_int = bss_conf->beacon_int;
  2047. /* TODO: in AP mode, do something to make this take effect */
  2048. }
  2049. if (changes & BSS_CHANGED_BSSID) {
  2050. IWL_DEBUG_MAC80211(priv, "BSSID %pM\n", bss_conf->bssid);
  2051. /*
  2052. * If there is currently a HW scan going on in the
  2053. * background then we need to cancel it else the RXON
  2054. * below/in post_associate will fail.
  2055. */
  2056. if (iwl_scan_cancel_timeout(priv, 100)) {
  2057. IWL_WARN(priv, "Aborted scan still in progress after 100ms\n");
  2058. IWL_DEBUG_MAC80211(priv, "leaving - scan abort failed.\n");
  2059. mutex_unlock(&priv->mutex);
  2060. return;
  2061. }
  2062. /* mac80211 only sets assoc when in STATION mode */
  2063. if (priv->iw_mode == NL80211_IFTYPE_ADHOC ||
  2064. bss_conf->assoc) {
  2065. memcpy(priv->staging_rxon.bssid_addr,
  2066. bss_conf->bssid, ETH_ALEN);
  2067. /* currently needed in a few places */
  2068. memcpy(priv->bssid, bss_conf->bssid, ETH_ALEN);
  2069. } else {
  2070. priv->staging_rxon.filter_flags &=
  2071. ~RXON_FILTER_ASSOC_MSK;
  2072. }
  2073. }
  2074. /*
  2075. * This needs to be after setting the BSSID in case
  2076. * mac80211 decides to do both changes at once because
  2077. * it will invoke post_associate.
  2078. */
  2079. if (priv->iw_mode == NL80211_IFTYPE_ADHOC &&
  2080. changes & BSS_CHANGED_BEACON) {
  2081. struct sk_buff *beacon = ieee80211_beacon_get(hw, vif);
  2082. if (beacon)
  2083. iwl_mac_beacon_update(hw, beacon);
  2084. }
  2085. if (changes & BSS_CHANGED_ERP_PREAMBLE) {
  2086. IWL_DEBUG_MAC80211(priv, "ERP_PREAMBLE %d\n",
  2087. bss_conf->use_short_preamble);
  2088. if (bss_conf->use_short_preamble)
  2089. priv->staging_rxon.flags |= RXON_FLG_SHORT_PREAMBLE_MSK;
  2090. else
  2091. priv->staging_rxon.flags &= ~RXON_FLG_SHORT_PREAMBLE_MSK;
  2092. }
  2093. if (changes & BSS_CHANGED_ERP_CTS_PROT) {
  2094. IWL_DEBUG_MAC80211(priv, "ERP_CTS %d\n", bss_conf->use_cts_prot);
  2095. if (bss_conf->use_cts_prot && (priv->band != IEEE80211_BAND_5GHZ))
  2096. priv->staging_rxon.flags |= RXON_FLG_TGG_PROTECT_MSK;
  2097. else
  2098. priv->staging_rxon.flags &= ~RXON_FLG_TGG_PROTECT_MSK;
  2099. }
  2100. if (changes & BSS_CHANGED_BASIC_RATES) {
  2101. /* XXX use this information
  2102. *
  2103. * To do that, remove code from iwl_set_rate() and put something
  2104. * like this here:
  2105. *
  2106. if (A-band)
  2107. priv->staging_rxon.ofdm_basic_rates =
  2108. bss_conf->basic_rates;
  2109. else
  2110. priv->staging_rxon.ofdm_basic_rates =
  2111. bss_conf->basic_rates >> 4;
  2112. priv->staging_rxon.cck_basic_rates =
  2113. bss_conf->basic_rates & 0xF;
  2114. */
  2115. }
  2116. if (changes & BSS_CHANGED_HT) {
  2117. iwl_ht_conf(priv, bss_conf);
  2118. if (priv->cfg->ops->hcmd->set_rxon_chain)
  2119. priv->cfg->ops->hcmd->set_rxon_chain(priv);
  2120. }
  2121. if (changes & BSS_CHANGED_ASSOC) {
  2122. IWL_DEBUG_MAC80211(priv, "ASSOC %d\n", bss_conf->assoc);
  2123. if (bss_conf->assoc) {
  2124. priv->assoc_id = bss_conf->aid;
  2125. priv->beacon_int = bss_conf->beacon_int;
  2126. priv->timestamp = bss_conf->timestamp;
  2127. priv->assoc_capability = bss_conf->assoc_capability;
  2128. iwl_led_associate(priv);
  2129. /*
  2130. * We have just associated, don't start scan too early
  2131. * leave time for EAPOL exchange to complete.
  2132. *
  2133. * XXX: do this in mac80211
  2134. */
  2135. priv->next_scan_jiffies = jiffies +
  2136. IWL_DELAY_NEXT_SCAN_AFTER_ASSOC;
  2137. if (!iwl_is_rfkill(priv))
  2138. priv->cfg->ops->lib->post_associate(priv);
  2139. } else
  2140. iwl_set_no_assoc(priv);
  2141. }
  2142. if (changes && iwl_is_associated(priv) && priv->assoc_id) {
  2143. IWL_DEBUG_MAC80211(priv, "Changes (%#x) while associated\n",
  2144. changes);
  2145. ret = iwl_send_rxon_assoc(priv);
  2146. if (!ret) {
  2147. /* Sync active_rxon with latest change. */
  2148. memcpy((void *)&priv->active_rxon,
  2149. &priv->staging_rxon,
  2150. sizeof(struct iwl_rxon_cmd));
  2151. }
  2152. }
  2153. if (changes & BSS_CHANGED_BEACON_ENABLED) {
  2154. if (vif->bss_conf.enable_beacon) {
  2155. memcpy(priv->staging_rxon.bssid_addr,
  2156. bss_conf->bssid, ETH_ALEN);
  2157. memcpy(priv->bssid, bss_conf->bssid, ETH_ALEN);
  2158. iwlcore_config_ap(priv);
  2159. } else
  2160. iwl_set_no_assoc(priv);
  2161. }
  2162. mutex_unlock(&priv->mutex);
  2163. IWL_DEBUG_MAC80211(priv, "leave\n");
  2164. }
  2165. EXPORT_SYMBOL(iwl_bss_info_changed);
  2166. int iwl_mac_beacon_update(struct ieee80211_hw *hw, struct sk_buff *skb)
  2167. {
  2168. struct iwl_priv *priv = hw->priv;
  2169. unsigned long flags;
  2170. __le64 timestamp;
  2171. IWL_DEBUG_MAC80211(priv, "enter\n");
  2172. if (!iwl_is_ready_rf(priv)) {
  2173. IWL_DEBUG_MAC80211(priv, "leave - RF not ready\n");
  2174. return -EIO;
  2175. }
  2176. if (priv->iw_mode != NL80211_IFTYPE_ADHOC) {
  2177. IWL_DEBUG_MAC80211(priv, "leave - not IBSS\n");
  2178. return -EIO;
  2179. }
  2180. spin_lock_irqsave(&priv->lock, flags);
  2181. if (priv->ibss_beacon)
  2182. dev_kfree_skb(priv->ibss_beacon);
  2183. priv->ibss_beacon = skb;
  2184. priv->assoc_id = 0;
  2185. timestamp = ((struct ieee80211_mgmt *)skb->data)->u.beacon.timestamp;
  2186. priv->timestamp = le64_to_cpu(timestamp);
  2187. IWL_DEBUG_MAC80211(priv, "leave\n");
  2188. spin_unlock_irqrestore(&priv->lock, flags);
  2189. iwl_reset_qos(priv);
  2190. priv->cfg->ops->lib->post_associate(priv);
  2191. return 0;
  2192. }
  2193. EXPORT_SYMBOL(iwl_mac_beacon_update);
  2194. int iwl_set_mode(struct iwl_priv *priv, int mode)
  2195. {
  2196. if (mode == NL80211_IFTYPE_ADHOC) {
  2197. const struct iwl_channel_info *ch_info;
  2198. ch_info = iwl_get_channel_info(priv,
  2199. priv->band,
  2200. le16_to_cpu(priv->staging_rxon.channel));
  2201. if (!ch_info || !is_channel_ibss(ch_info)) {
  2202. IWL_ERR(priv, "channel %d not IBSS channel\n",
  2203. le16_to_cpu(priv->staging_rxon.channel));
  2204. return -EINVAL;
  2205. }
  2206. }
  2207. iwl_connection_init_rx_config(priv, mode);
  2208. if (priv->cfg->ops->hcmd->set_rxon_chain)
  2209. priv->cfg->ops->hcmd->set_rxon_chain(priv);
  2210. memcpy(priv->staging_rxon.node_addr, priv->mac_addr, ETH_ALEN);
  2211. iwl_clear_stations_table(priv);
  2212. /* dont commit rxon if rf-kill is on*/
  2213. if (!iwl_is_ready_rf(priv))
  2214. return -EAGAIN;
  2215. iwlcore_commit_rxon(priv);
  2216. return 0;
  2217. }
  2218. EXPORT_SYMBOL(iwl_set_mode);
  2219. int iwl_mac_add_interface(struct ieee80211_hw *hw,
  2220. struct ieee80211_vif *vif)
  2221. {
  2222. struct iwl_priv *priv = hw->priv;
  2223. int err = 0;
  2224. IWL_DEBUG_MAC80211(priv, "enter: type %d\n", vif->type);
  2225. mutex_lock(&priv->mutex);
  2226. if (priv->vif) {
  2227. IWL_DEBUG_MAC80211(priv, "leave - vif != NULL\n");
  2228. err = -EOPNOTSUPP;
  2229. goto out;
  2230. }
  2231. priv->vif = vif;
  2232. priv->iw_mode = vif->type;
  2233. if (vif->addr) {
  2234. IWL_DEBUG_MAC80211(priv, "Set %pM\n", vif->addr);
  2235. memcpy(priv->mac_addr, vif->addr, ETH_ALEN);
  2236. }
  2237. if (iwl_set_mode(priv, vif->type) == -EAGAIN)
  2238. /* we are not ready, will run again when ready */
  2239. set_bit(STATUS_MODE_PENDING, &priv->status);
  2240. out:
  2241. mutex_unlock(&priv->mutex);
  2242. IWL_DEBUG_MAC80211(priv, "leave\n");
  2243. return err;
  2244. }
  2245. EXPORT_SYMBOL(iwl_mac_add_interface);
  2246. void iwl_mac_remove_interface(struct ieee80211_hw *hw,
  2247. struct ieee80211_vif *vif)
  2248. {
  2249. struct iwl_priv *priv = hw->priv;
  2250. IWL_DEBUG_MAC80211(priv, "enter\n");
  2251. mutex_lock(&priv->mutex);
  2252. if (iwl_is_ready_rf(priv)) {
  2253. iwl_scan_cancel_timeout(priv, 100);
  2254. priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  2255. iwlcore_commit_rxon(priv);
  2256. }
  2257. if (priv->vif == vif) {
  2258. priv->vif = NULL;
  2259. memset(priv->bssid, 0, ETH_ALEN);
  2260. }
  2261. mutex_unlock(&priv->mutex);
  2262. IWL_DEBUG_MAC80211(priv, "leave\n");
  2263. }
  2264. EXPORT_SYMBOL(iwl_mac_remove_interface);
  2265. /**
  2266. * iwl_mac_config - mac80211 config callback
  2267. *
  2268. * We ignore conf->flags & IEEE80211_CONF_SHORT_SLOT_TIME since it seems to
  2269. * be set inappropriately and the driver currently sets the hardware up to
  2270. * use it whenever needed.
  2271. */
  2272. int iwl_mac_config(struct ieee80211_hw *hw, u32 changed)
  2273. {
  2274. struct iwl_priv *priv = hw->priv;
  2275. const struct iwl_channel_info *ch_info;
  2276. struct ieee80211_conf *conf = &hw->conf;
  2277. struct iwl_ht_config *ht_conf = &priv->current_ht_config;
  2278. unsigned long flags = 0;
  2279. int ret = 0;
  2280. u16 ch;
  2281. int scan_active = 0;
  2282. mutex_lock(&priv->mutex);
  2283. IWL_DEBUG_MAC80211(priv, "enter to channel %d changed 0x%X\n",
  2284. conf->channel->hw_value, changed);
  2285. if (unlikely(!priv->cfg->mod_params->disable_hw_scan &&
  2286. test_bit(STATUS_SCANNING, &priv->status))) {
  2287. scan_active = 1;
  2288. IWL_DEBUG_MAC80211(priv, "leave - scanning\n");
  2289. }
  2290. if (changed & (IEEE80211_CONF_CHANGE_SMPS |
  2291. IEEE80211_CONF_CHANGE_CHANNEL)) {
  2292. /* mac80211 uses static for non-HT which is what we want */
  2293. priv->current_ht_config.smps = conf->smps_mode;
  2294. /*
  2295. * Recalculate chain counts.
  2296. *
  2297. * If monitor mode is enabled then mac80211 will
  2298. * set up the SM PS mode to OFF if an HT channel is
  2299. * configured.
  2300. */
  2301. if (priv->cfg->ops->hcmd->set_rxon_chain)
  2302. priv->cfg->ops->hcmd->set_rxon_chain(priv);
  2303. }
  2304. /* during scanning mac80211 will delay channel setting until
  2305. * scan finish with changed = 0
  2306. */
  2307. if (!changed || (changed & IEEE80211_CONF_CHANGE_CHANNEL)) {
  2308. if (scan_active)
  2309. goto set_ch_out;
  2310. ch = ieee80211_frequency_to_channel(conf->channel->center_freq);
  2311. ch_info = iwl_get_channel_info(priv, conf->channel->band, ch);
  2312. if (!is_channel_valid(ch_info)) {
  2313. IWL_DEBUG_MAC80211(priv, "leave - invalid channel\n");
  2314. ret = -EINVAL;
  2315. goto set_ch_out;
  2316. }
  2317. if (priv->iw_mode == NL80211_IFTYPE_ADHOC &&
  2318. !is_channel_ibss(ch_info)) {
  2319. IWL_ERR(priv, "channel %d in band %d not "
  2320. "IBSS channel\n",
  2321. conf->channel->hw_value, conf->channel->band);
  2322. ret = -EINVAL;
  2323. goto set_ch_out;
  2324. }
  2325. spin_lock_irqsave(&priv->lock, flags);
  2326. /* Configure HT40 channels */
  2327. ht_conf->is_ht = conf_is_ht(conf);
  2328. if (ht_conf->is_ht) {
  2329. if (conf_is_ht40_minus(conf)) {
  2330. ht_conf->extension_chan_offset =
  2331. IEEE80211_HT_PARAM_CHA_SEC_BELOW;
  2332. ht_conf->is_40mhz = true;
  2333. } else if (conf_is_ht40_plus(conf)) {
  2334. ht_conf->extension_chan_offset =
  2335. IEEE80211_HT_PARAM_CHA_SEC_ABOVE;
  2336. ht_conf->is_40mhz = true;
  2337. } else {
  2338. ht_conf->extension_chan_offset =
  2339. IEEE80211_HT_PARAM_CHA_SEC_NONE;
  2340. ht_conf->is_40mhz = false;
  2341. }
  2342. } else
  2343. ht_conf->is_40mhz = false;
  2344. /* Default to no protection. Protection mode will later be set
  2345. * from BSS config in iwl_ht_conf */
  2346. ht_conf->ht_protection = IEEE80211_HT_OP_MODE_PROTECTION_NONE;
  2347. /* if we are switching from ht to 2.4 clear flags
  2348. * from any ht related info since 2.4 does not
  2349. * support ht */
  2350. if ((le16_to_cpu(priv->staging_rxon.channel) != ch))
  2351. priv->staging_rxon.flags = 0;
  2352. iwl_set_rxon_channel(priv, conf->channel);
  2353. iwl_set_rxon_ht(priv, ht_conf);
  2354. iwl_set_flags_for_band(priv, conf->channel->band);
  2355. spin_unlock_irqrestore(&priv->lock, flags);
  2356. if (iwl_is_associated(priv) &&
  2357. (le16_to_cpu(priv->active_rxon.channel) != ch) &&
  2358. priv->cfg->ops->lib->set_channel_switch) {
  2359. iwl_set_rate(priv);
  2360. /*
  2361. * at this point, staging_rxon has the
  2362. * configuration for channel switch
  2363. */
  2364. ret = priv->cfg->ops->lib->set_channel_switch(priv,
  2365. ch);
  2366. if (!ret) {
  2367. iwl_print_rx_config_cmd(priv);
  2368. goto out;
  2369. }
  2370. priv->switch_rxon.switch_in_progress = false;
  2371. }
  2372. set_ch_out:
  2373. /* The list of supported rates and rate mask can be different
  2374. * for each band; since the band may have changed, reset
  2375. * the rate mask to what mac80211 lists */
  2376. iwl_set_rate(priv);
  2377. }
  2378. if (changed & (IEEE80211_CONF_CHANGE_PS |
  2379. IEEE80211_CONF_CHANGE_IDLE)) {
  2380. ret = iwl_power_update_mode(priv, false);
  2381. if (ret)
  2382. IWL_DEBUG_MAC80211(priv, "Error setting sleep level\n");
  2383. }
  2384. if (changed & IEEE80211_CONF_CHANGE_POWER) {
  2385. IWL_DEBUG_MAC80211(priv, "TX Power old=%d new=%d\n",
  2386. priv->tx_power_user_lmt, conf->power_level);
  2387. iwl_set_tx_power(priv, conf->power_level, false);
  2388. }
  2389. if (!iwl_is_ready(priv)) {
  2390. IWL_DEBUG_MAC80211(priv, "leave - not ready\n");
  2391. goto out;
  2392. }
  2393. if (scan_active)
  2394. goto out;
  2395. if (memcmp(&priv->active_rxon,
  2396. &priv->staging_rxon, sizeof(priv->staging_rxon)))
  2397. iwlcore_commit_rxon(priv);
  2398. else
  2399. IWL_DEBUG_INFO(priv, "Not re-sending same RXON configuration.\n");
  2400. out:
  2401. IWL_DEBUG_MAC80211(priv, "leave\n");
  2402. mutex_unlock(&priv->mutex);
  2403. return ret;
  2404. }
  2405. EXPORT_SYMBOL(iwl_mac_config);
  2406. void iwl_mac_reset_tsf(struct ieee80211_hw *hw)
  2407. {
  2408. struct iwl_priv *priv = hw->priv;
  2409. unsigned long flags;
  2410. mutex_lock(&priv->mutex);
  2411. IWL_DEBUG_MAC80211(priv, "enter\n");
  2412. spin_lock_irqsave(&priv->lock, flags);
  2413. memset(&priv->current_ht_config, 0, sizeof(struct iwl_ht_config));
  2414. spin_unlock_irqrestore(&priv->lock, flags);
  2415. iwl_reset_qos(priv);
  2416. spin_lock_irqsave(&priv->lock, flags);
  2417. priv->assoc_id = 0;
  2418. priv->assoc_capability = 0;
  2419. priv->assoc_station_added = 0;
  2420. /* new association get rid of ibss beacon skb */
  2421. if (priv->ibss_beacon)
  2422. dev_kfree_skb(priv->ibss_beacon);
  2423. priv->ibss_beacon = NULL;
  2424. priv->beacon_int = priv->vif->bss_conf.beacon_int;
  2425. priv->timestamp = 0;
  2426. if ((priv->iw_mode == NL80211_IFTYPE_STATION))
  2427. priv->beacon_int = 0;
  2428. spin_unlock_irqrestore(&priv->lock, flags);
  2429. if (!iwl_is_ready_rf(priv)) {
  2430. IWL_DEBUG_MAC80211(priv, "leave - not ready\n");
  2431. mutex_unlock(&priv->mutex);
  2432. return;
  2433. }
  2434. /* we are restarting association process
  2435. * clear RXON_FILTER_ASSOC_MSK bit
  2436. */
  2437. if (priv->iw_mode != NL80211_IFTYPE_AP) {
  2438. iwl_scan_cancel_timeout(priv, 100);
  2439. priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  2440. iwlcore_commit_rxon(priv);
  2441. }
  2442. if (priv->iw_mode != NL80211_IFTYPE_ADHOC) {
  2443. IWL_DEBUG_MAC80211(priv, "leave - not in IBSS\n");
  2444. mutex_unlock(&priv->mutex);
  2445. return;
  2446. }
  2447. iwl_set_rate(priv);
  2448. mutex_unlock(&priv->mutex);
  2449. IWL_DEBUG_MAC80211(priv, "leave\n");
  2450. }
  2451. EXPORT_SYMBOL(iwl_mac_reset_tsf);
  2452. int iwl_alloc_txq_mem(struct iwl_priv *priv)
  2453. {
  2454. if (!priv->txq)
  2455. priv->txq = kzalloc(
  2456. sizeof(struct iwl_tx_queue) * priv->cfg->num_of_queues,
  2457. GFP_KERNEL);
  2458. if (!priv->txq) {
  2459. IWL_ERR(priv, "Not enough memory for txq \n");
  2460. return -ENOMEM;
  2461. }
  2462. return 0;
  2463. }
  2464. EXPORT_SYMBOL(iwl_alloc_txq_mem);
  2465. void iwl_free_txq_mem(struct iwl_priv *priv)
  2466. {
  2467. kfree(priv->txq);
  2468. priv->txq = NULL;
  2469. }
  2470. EXPORT_SYMBOL(iwl_free_txq_mem);
  2471. int iwl_send_wimax_coex(struct iwl_priv *priv)
  2472. {
  2473. struct iwl_wimax_coex_cmd uninitialized_var(coex_cmd);
  2474. if (priv->cfg->support_wimax_coexist) {
  2475. /* UnMask wake up src at associated sleep */
  2476. coex_cmd.flags |= COEX_FLAGS_ASSOC_WA_UNMASK_MSK;
  2477. /* UnMask wake up src at unassociated sleep */
  2478. coex_cmd.flags |= COEX_FLAGS_UNASSOC_WA_UNMASK_MSK;
  2479. memcpy(coex_cmd.sta_prio, cu_priorities,
  2480. sizeof(struct iwl_wimax_coex_event_entry) *
  2481. COEX_NUM_OF_EVENTS);
  2482. /* enabling the coexistence feature */
  2483. coex_cmd.flags |= COEX_FLAGS_COEX_ENABLE_MSK;
  2484. /* enabling the priorities tables */
  2485. coex_cmd.flags |= COEX_FLAGS_STA_TABLE_VALID_MSK;
  2486. } else {
  2487. /* coexistence is disabled */
  2488. memset(&coex_cmd, 0, sizeof(coex_cmd));
  2489. }
  2490. return iwl_send_cmd_pdu(priv, COEX_PRIORITY_TABLE_CMD,
  2491. sizeof(coex_cmd), &coex_cmd);
  2492. }
  2493. EXPORT_SYMBOL(iwl_send_wimax_coex);
  2494. #ifdef CONFIG_IWLWIFI_DEBUGFS
  2495. #define IWL_TRAFFIC_DUMP_SIZE (IWL_TRAFFIC_ENTRY_SIZE * IWL_TRAFFIC_ENTRIES)
  2496. void iwl_reset_traffic_log(struct iwl_priv *priv)
  2497. {
  2498. priv->tx_traffic_idx = 0;
  2499. priv->rx_traffic_idx = 0;
  2500. if (priv->tx_traffic)
  2501. memset(priv->tx_traffic, 0, IWL_TRAFFIC_DUMP_SIZE);
  2502. if (priv->rx_traffic)
  2503. memset(priv->rx_traffic, 0, IWL_TRAFFIC_DUMP_SIZE);
  2504. }
  2505. int iwl_alloc_traffic_mem(struct iwl_priv *priv)
  2506. {
  2507. u32 traffic_size = IWL_TRAFFIC_DUMP_SIZE;
  2508. if (iwl_debug_level & IWL_DL_TX) {
  2509. if (!priv->tx_traffic) {
  2510. priv->tx_traffic =
  2511. kzalloc(traffic_size, GFP_KERNEL);
  2512. if (!priv->tx_traffic)
  2513. return -ENOMEM;
  2514. }
  2515. }
  2516. if (iwl_debug_level & IWL_DL_RX) {
  2517. if (!priv->rx_traffic) {
  2518. priv->rx_traffic =
  2519. kzalloc(traffic_size, GFP_KERNEL);
  2520. if (!priv->rx_traffic)
  2521. return -ENOMEM;
  2522. }
  2523. }
  2524. iwl_reset_traffic_log(priv);
  2525. return 0;
  2526. }
  2527. EXPORT_SYMBOL(iwl_alloc_traffic_mem);
  2528. void iwl_free_traffic_mem(struct iwl_priv *priv)
  2529. {
  2530. kfree(priv->tx_traffic);
  2531. priv->tx_traffic = NULL;
  2532. kfree(priv->rx_traffic);
  2533. priv->rx_traffic = NULL;
  2534. }
  2535. EXPORT_SYMBOL(iwl_free_traffic_mem);
  2536. void iwl_dbg_log_tx_data_frame(struct iwl_priv *priv,
  2537. u16 length, struct ieee80211_hdr *header)
  2538. {
  2539. __le16 fc;
  2540. u16 len;
  2541. if (likely(!(iwl_debug_level & IWL_DL_TX)))
  2542. return;
  2543. if (!priv->tx_traffic)
  2544. return;
  2545. fc = header->frame_control;
  2546. if (ieee80211_is_data(fc)) {
  2547. len = (length > IWL_TRAFFIC_ENTRY_SIZE)
  2548. ? IWL_TRAFFIC_ENTRY_SIZE : length;
  2549. memcpy((priv->tx_traffic +
  2550. (priv->tx_traffic_idx * IWL_TRAFFIC_ENTRY_SIZE)),
  2551. header, len);
  2552. priv->tx_traffic_idx =
  2553. (priv->tx_traffic_idx + 1) % IWL_TRAFFIC_ENTRIES;
  2554. }
  2555. }
  2556. EXPORT_SYMBOL(iwl_dbg_log_tx_data_frame);
  2557. void iwl_dbg_log_rx_data_frame(struct iwl_priv *priv,
  2558. u16 length, struct ieee80211_hdr *header)
  2559. {
  2560. __le16 fc;
  2561. u16 len;
  2562. if (likely(!(iwl_debug_level & IWL_DL_RX)))
  2563. return;
  2564. if (!priv->rx_traffic)
  2565. return;
  2566. fc = header->frame_control;
  2567. if (ieee80211_is_data(fc)) {
  2568. len = (length > IWL_TRAFFIC_ENTRY_SIZE)
  2569. ? IWL_TRAFFIC_ENTRY_SIZE : length;
  2570. memcpy((priv->rx_traffic +
  2571. (priv->rx_traffic_idx * IWL_TRAFFIC_ENTRY_SIZE)),
  2572. header, len);
  2573. priv->rx_traffic_idx =
  2574. (priv->rx_traffic_idx + 1) % IWL_TRAFFIC_ENTRIES;
  2575. }
  2576. }
  2577. EXPORT_SYMBOL(iwl_dbg_log_rx_data_frame);
  2578. const char *get_mgmt_string(int cmd)
  2579. {
  2580. switch (cmd) {
  2581. IWL_CMD(MANAGEMENT_ASSOC_REQ);
  2582. IWL_CMD(MANAGEMENT_ASSOC_RESP);
  2583. IWL_CMD(MANAGEMENT_REASSOC_REQ);
  2584. IWL_CMD(MANAGEMENT_REASSOC_RESP);
  2585. IWL_CMD(MANAGEMENT_PROBE_REQ);
  2586. IWL_CMD(MANAGEMENT_PROBE_RESP);
  2587. IWL_CMD(MANAGEMENT_BEACON);
  2588. IWL_CMD(MANAGEMENT_ATIM);
  2589. IWL_CMD(MANAGEMENT_DISASSOC);
  2590. IWL_CMD(MANAGEMENT_AUTH);
  2591. IWL_CMD(MANAGEMENT_DEAUTH);
  2592. IWL_CMD(MANAGEMENT_ACTION);
  2593. default:
  2594. return "UNKNOWN";
  2595. }
  2596. }
  2597. const char *get_ctrl_string(int cmd)
  2598. {
  2599. switch (cmd) {
  2600. IWL_CMD(CONTROL_BACK_REQ);
  2601. IWL_CMD(CONTROL_BACK);
  2602. IWL_CMD(CONTROL_PSPOLL);
  2603. IWL_CMD(CONTROL_RTS);
  2604. IWL_CMD(CONTROL_CTS);
  2605. IWL_CMD(CONTROL_ACK);
  2606. IWL_CMD(CONTROL_CFEND);
  2607. IWL_CMD(CONTROL_CFENDACK);
  2608. default:
  2609. return "UNKNOWN";
  2610. }
  2611. }
  2612. void iwl_clear_traffic_stats(struct iwl_priv *priv)
  2613. {
  2614. memset(&priv->tx_stats, 0, sizeof(struct traffic_stats));
  2615. memset(&priv->rx_stats, 0, sizeof(struct traffic_stats));
  2616. priv->led_tpt = 0;
  2617. }
  2618. /*
  2619. * if CONFIG_IWLWIFI_DEBUGFS defined, iwl_update_stats function will
  2620. * record all the MGMT, CTRL and DATA pkt for both TX and Rx pass.
  2621. * Use debugFs to display the rx/rx_statistics
  2622. * if CONFIG_IWLWIFI_DEBUGFS not being defined, then no MGMT and CTRL
  2623. * information will be recorded, but DATA pkt still will be recorded
  2624. * for the reason of iwl_led.c need to control the led blinking based on
  2625. * number of tx and rx data.
  2626. *
  2627. */
  2628. void iwl_update_stats(struct iwl_priv *priv, bool is_tx, __le16 fc, u16 len)
  2629. {
  2630. struct traffic_stats *stats;
  2631. if (is_tx)
  2632. stats = &priv->tx_stats;
  2633. else
  2634. stats = &priv->rx_stats;
  2635. if (ieee80211_is_mgmt(fc)) {
  2636. switch (fc & cpu_to_le16(IEEE80211_FCTL_STYPE)) {
  2637. case cpu_to_le16(IEEE80211_STYPE_ASSOC_REQ):
  2638. stats->mgmt[MANAGEMENT_ASSOC_REQ]++;
  2639. break;
  2640. case cpu_to_le16(IEEE80211_STYPE_ASSOC_RESP):
  2641. stats->mgmt[MANAGEMENT_ASSOC_RESP]++;
  2642. break;
  2643. case cpu_to_le16(IEEE80211_STYPE_REASSOC_REQ):
  2644. stats->mgmt[MANAGEMENT_REASSOC_REQ]++;
  2645. break;
  2646. case cpu_to_le16(IEEE80211_STYPE_REASSOC_RESP):
  2647. stats->mgmt[MANAGEMENT_REASSOC_RESP]++;
  2648. break;
  2649. case cpu_to_le16(IEEE80211_STYPE_PROBE_REQ):
  2650. stats->mgmt[MANAGEMENT_PROBE_REQ]++;
  2651. break;
  2652. case cpu_to_le16(IEEE80211_STYPE_PROBE_RESP):
  2653. stats->mgmt[MANAGEMENT_PROBE_RESP]++;
  2654. break;
  2655. case cpu_to_le16(IEEE80211_STYPE_BEACON):
  2656. stats->mgmt[MANAGEMENT_BEACON]++;
  2657. break;
  2658. case cpu_to_le16(IEEE80211_STYPE_ATIM):
  2659. stats->mgmt[MANAGEMENT_ATIM]++;
  2660. break;
  2661. case cpu_to_le16(IEEE80211_STYPE_DISASSOC):
  2662. stats->mgmt[MANAGEMENT_DISASSOC]++;
  2663. break;
  2664. case cpu_to_le16(IEEE80211_STYPE_AUTH):
  2665. stats->mgmt[MANAGEMENT_AUTH]++;
  2666. break;
  2667. case cpu_to_le16(IEEE80211_STYPE_DEAUTH):
  2668. stats->mgmt[MANAGEMENT_DEAUTH]++;
  2669. break;
  2670. case cpu_to_le16(IEEE80211_STYPE_ACTION):
  2671. stats->mgmt[MANAGEMENT_ACTION]++;
  2672. break;
  2673. }
  2674. } else if (ieee80211_is_ctl(fc)) {
  2675. switch (fc & cpu_to_le16(IEEE80211_FCTL_STYPE)) {
  2676. case cpu_to_le16(IEEE80211_STYPE_BACK_REQ):
  2677. stats->ctrl[CONTROL_BACK_REQ]++;
  2678. break;
  2679. case cpu_to_le16(IEEE80211_STYPE_BACK):
  2680. stats->ctrl[CONTROL_BACK]++;
  2681. break;
  2682. case cpu_to_le16(IEEE80211_STYPE_PSPOLL):
  2683. stats->ctrl[CONTROL_PSPOLL]++;
  2684. break;
  2685. case cpu_to_le16(IEEE80211_STYPE_RTS):
  2686. stats->ctrl[CONTROL_RTS]++;
  2687. break;
  2688. case cpu_to_le16(IEEE80211_STYPE_CTS):
  2689. stats->ctrl[CONTROL_CTS]++;
  2690. break;
  2691. case cpu_to_le16(IEEE80211_STYPE_ACK):
  2692. stats->ctrl[CONTROL_ACK]++;
  2693. break;
  2694. case cpu_to_le16(IEEE80211_STYPE_CFEND):
  2695. stats->ctrl[CONTROL_CFEND]++;
  2696. break;
  2697. case cpu_to_le16(IEEE80211_STYPE_CFENDACK):
  2698. stats->ctrl[CONTROL_CFENDACK]++;
  2699. break;
  2700. }
  2701. } else {
  2702. /* data */
  2703. stats->data_cnt++;
  2704. stats->data_bytes += len;
  2705. }
  2706. iwl_leds_background(priv);
  2707. }
  2708. EXPORT_SYMBOL(iwl_update_stats);
  2709. #endif
  2710. const static char *get_csr_string(int cmd)
  2711. {
  2712. switch (cmd) {
  2713. IWL_CMD(CSR_HW_IF_CONFIG_REG);
  2714. IWL_CMD(CSR_INT_COALESCING);
  2715. IWL_CMD(CSR_INT);
  2716. IWL_CMD(CSR_INT_MASK);
  2717. IWL_CMD(CSR_FH_INT_STATUS);
  2718. IWL_CMD(CSR_GPIO_IN);
  2719. IWL_CMD(CSR_RESET);
  2720. IWL_CMD(CSR_GP_CNTRL);
  2721. IWL_CMD(CSR_HW_REV);
  2722. IWL_CMD(CSR_EEPROM_REG);
  2723. IWL_CMD(CSR_EEPROM_GP);
  2724. IWL_CMD(CSR_OTP_GP_REG);
  2725. IWL_CMD(CSR_GIO_REG);
  2726. IWL_CMD(CSR_GP_UCODE_REG);
  2727. IWL_CMD(CSR_GP_DRIVER_REG);
  2728. IWL_CMD(CSR_UCODE_DRV_GP1);
  2729. IWL_CMD(CSR_UCODE_DRV_GP2);
  2730. IWL_CMD(CSR_LED_REG);
  2731. IWL_CMD(CSR_DRAM_INT_TBL_REG);
  2732. IWL_CMD(CSR_GIO_CHICKEN_BITS);
  2733. IWL_CMD(CSR_ANA_PLL_CFG);
  2734. IWL_CMD(CSR_HW_REV_WA_REG);
  2735. IWL_CMD(CSR_DBG_HPET_MEM_REG);
  2736. default:
  2737. return "UNKNOWN";
  2738. }
  2739. }
  2740. void iwl_dump_csr(struct iwl_priv *priv)
  2741. {
  2742. int i;
  2743. u32 csr_tbl[] = {
  2744. CSR_HW_IF_CONFIG_REG,
  2745. CSR_INT_COALESCING,
  2746. CSR_INT,
  2747. CSR_INT_MASK,
  2748. CSR_FH_INT_STATUS,
  2749. CSR_GPIO_IN,
  2750. CSR_RESET,
  2751. CSR_GP_CNTRL,
  2752. CSR_HW_REV,
  2753. CSR_EEPROM_REG,
  2754. CSR_EEPROM_GP,
  2755. CSR_OTP_GP_REG,
  2756. CSR_GIO_REG,
  2757. CSR_GP_UCODE_REG,
  2758. CSR_GP_DRIVER_REG,
  2759. CSR_UCODE_DRV_GP1,
  2760. CSR_UCODE_DRV_GP2,
  2761. CSR_LED_REG,
  2762. CSR_DRAM_INT_TBL_REG,
  2763. CSR_GIO_CHICKEN_BITS,
  2764. CSR_ANA_PLL_CFG,
  2765. CSR_HW_REV_WA_REG,
  2766. CSR_DBG_HPET_MEM_REG
  2767. };
  2768. IWL_ERR(priv, "CSR values:\n");
  2769. IWL_ERR(priv, "(2nd byte of CSR_INT_COALESCING is "
  2770. "CSR_INT_PERIODIC_REG)\n");
  2771. for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) {
  2772. IWL_ERR(priv, " %25s: 0X%08x\n",
  2773. get_csr_string(csr_tbl[i]),
  2774. iwl_read32(priv, csr_tbl[i]));
  2775. }
  2776. }
  2777. EXPORT_SYMBOL(iwl_dump_csr);
  2778. const static char *get_fh_string(int cmd)
  2779. {
  2780. switch (cmd) {
  2781. IWL_CMD(FH_RSCSR_CHNL0_STTS_WPTR_REG);
  2782. IWL_CMD(FH_RSCSR_CHNL0_RBDCB_BASE_REG);
  2783. IWL_CMD(FH_RSCSR_CHNL0_WPTR);
  2784. IWL_CMD(FH_MEM_RCSR_CHNL0_CONFIG_REG);
  2785. IWL_CMD(FH_MEM_RSSR_SHARED_CTRL_REG);
  2786. IWL_CMD(FH_MEM_RSSR_RX_STATUS_REG);
  2787. IWL_CMD(FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV);
  2788. IWL_CMD(FH_TSSR_TX_STATUS_REG);
  2789. IWL_CMD(FH_TSSR_TX_ERROR_REG);
  2790. default:
  2791. return "UNKNOWN";
  2792. }
  2793. }
  2794. int iwl_dump_fh(struct iwl_priv *priv, char **buf, bool display)
  2795. {
  2796. int i;
  2797. #ifdef CONFIG_IWLWIFI_DEBUG
  2798. int pos = 0;
  2799. size_t bufsz = 0;
  2800. #endif
  2801. u32 fh_tbl[] = {
  2802. FH_RSCSR_CHNL0_STTS_WPTR_REG,
  2803. FH_RSCSR_CHNL0_RBDCB_BASE_REG,
  2804. FH_RSCSR_CHNL0_WPTR,
  2805. FH_MEM_RCSR_CHNL0_CONFIG_REG,
  2806. FH_MEM_RSSR_SHARED_CTRL_REG,
  2807. FH_MEM_RSSR_RX_STATUS_REG,
  2808. FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV,
  2809. FH_TSSR_TX_STATUS_REG,
  2810. FH_TSSR_TX_ERROR_REG
  2811. };
  2812. #ifdef CONFIG_IWLWIFI_DEBUG
  2813. if (display) {
  2814. bufsz = ARRAY_SIZE(fh_tbl) * 48 + 40;
  2815. *buf = kmalloc(bufsz, GFP_KERNEL);
  2816. if (!*buf)
  2817. return -ENOMEM;
  2818. pos += scnprintf(*buf + pos, bufsz - pos,
  2819. "FH register values:\n");
  2820. for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
  2821. pos += scnprintf(*buf + pos, bufsz - pos,
  2822. " %34s: 0X%08x\n",
  2823. get_fh_string(fh_tbl[i]),
  2824. iwl_read_direct32(priv, fh_tbl[i]));
  2825. }
  2826. return pos;
  2827. }
  2828. #endif
  2829. IWL_ERR(priv, "FH register values:\n");
  2830. for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
  2831. IWL_ERR(priv, " %34s: 0X%08x\n",
  2832. get_fh_string(fh_tbl[i]),
  2833. iwl_read_direct32(priv, fh_tbl[i]));
  2834. }
  2835. return 0;
  2836. }
  2837. EXPORT_SYMBOL(iwl_dump_fh);
  2838. static void iwl_force_rf_reset(struct iwl_priv *priv)
  2839. {
  2840. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2841. return;
  2842. if (!iwl_is_associated(priv)) {
  2843. IWL_DEBUG_SCAN(priv, "force reset rejected: not associated\n");
  2844. return;
  2845. }
  2846. /*
  2847. * There is no easy and better way to force reset the radio,
  2848. * the only known method is switching channel which will force to
  2849. * reset and tune the radio.
  2850. * Use internal short scan (single channel) operation to should
  2851. * achieve this objective.
  2852. * Driver should reset the radio when number of consecutive missed
  2853. * beacon, or any other uCode error condition detected.
  2854. */
  2855. IWL_DEBUG_INFO(priv, "perform radio reset.\n");
  2856. iwl_internal_short_hw_scan(priv);
  2857. }
  2858. int iwl_force_reset(struct iwl_priv *priv, int mode)
  2859. {
  2860. struct iwl_force_reset *force_reset;
  2861. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2862. return -EINVAL;
  2863. if (mode >= IWL_MAX_FORCE_RESET) {
  2864. IWL_DEBUG_INFO(priv, "invalid reset request.\n");
  2865. return -EINVAL;
  2866. }
  2867. force_reset = &priv->force_reset[mode];
  2868. force_reset->reset_request_count++;
  2869. if (force_reset->last_force_reset_jiffies &&
  2870. time_after(force_reset->last_force_reset_jiffies +
  2871. force_reset->reset_duration, jiffies)) {
  2872. IWL_DEBUG_INFO(priv, "force reset rejected\n");
  2873. force_reset->reset_reject_count++;
  2874. return -EAGAIN;
  2875. }
  2876. force_reset->reset_success_count++;
  2877. force_reset->last_force_reset_jiffies = jiffies;
  2878. IWL_DEBUG_INFO(priv, "perform force reset (%d)\n", mode);
  2879. switch (mode) {
  2880. case IWL_RF_RESET:
  2881. iwl_force_rf_reset(priv);
  2882. break;
  2883. case IWL_FW_RESET:
  2884. IWL_ERR(priv, "On demand firmware reload\n");
  2885. /* Set the FW error flag -- cleared on iwl_down */
  2886. set_bit(STATUS_FW_ERROR, &priv->status);
  2887. wake_up_interruptible(&priv->wait_command_queue);
  2888. /*
  2889. * Keep the restart process from trying to send host
  2890. * commands by clearing the INIT status bit
  2891. */
  2892. clear_bit(STATUS_READY, &priv->status);
  2893. queue_work(priv->workqueue, &priv->restart);
  2894. break;
  2895. }
  2896. return 0;
  2897. }
  2898. #ifdef CONFIG_PM
  2899. int iwl_pci_suspend(struct pci_dev *pdev, pm_message_t state)
  2900. {
  2901. struct iwl_priv *priv = pci_get_drvdata(pdev);
  2902. /*
  2903. * This function is called when system goes into suspend state
  2904. * mac80211 will call iwl_mac_stop() from the mac80211 suspend function
  2905. * first but since iwl_mac_stop() has no knowledge of who the caller is,
  2906. * it will not call apm_ops.stop() to stop the DMA operation.
  2907. * Calling apm_ops.stop here to make sure we stop the DMA.
  2908. */
  2909. priv->cfg->ops->lib->apm_ops.stop(priv);
  2910. pci_save_state(pdev);
  2911. pci_disable_device(pdev);
  2912. pci_set_power_state(pdev, PCI_D3hot);
  2913. return 0;
  2914. }
  2915. EXPORT_SYMBOL(iwl_pci_suspend);
  2916. int iwl_pci_resume(struct pci_dev *pdev)
  2917. {
  2918. struct iwl_priv *priv = pci_get_drvdata(pdev);
  2919. int ret;
  2920. pci_set_power_state(pdev, PCI_D0);
  2921. ret = pci_enable_device(pdev);
  2922. if (ret)
  2923. return ret;
  2924. pci_restore_state(pdev);
  2925. iwl_enable_interrupts(priv);
  2926. return 0;
  2927. }
  2928. EXPORT_SYMBOL(iwl_pci_resume);
  2929. #endif /* CONFIG_PM */