phy_n.c 92 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293
  1. /*
  2. Broadcom B43 wireless driver
  3. IEEE 802.11n PHY support
  4. Copyright (c) 2008 Michael Buesch <mb@bu3sch.de>
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; see the file COPYING. If not, write to
  15. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  16. Boston, MA 02110-1301, USA.
  17. */
  18. #include <linux/delay.h>
  19. #include <linux/slab.h>
  20. #include <linux/types.h>
  21. #include "b43.h"
  22. #include "phy_n.h"
  23. #include "tables_nphy.h"
  24. #include "main.h"
  25. struct nphy_txgains {
  26. u16 txgm[2];
  27. u16 pga[2];
  28. u16 pad[2];
  29. u16 ipa[2];
  30. };
  31. struct nphy_iqcal_params {
  32. u16 txgm;
  33. u16 pga;
  34. u16 pad;
  35. u16 ipa;
  36. u16 cal_gain;
  37. u16 ncorr[5];
  38. };
  39. struct nphy_iq_est {
  40. s32 iq0_prod;
  41. u32 i0_pwr;
  42. u32 q0_pwr;
  43. s32 iq1_prod;
  44. u32 i1_pwr;
  45. u32 q1_pwr;
  46. };
  47. enum b43_nphy_rf_sequence {
  48. B43_RFSEQ_RX2TX,
  49. B43_RFSEQ_TX2RX,
  50. B43_RFSEQ_RESET2RX,
  51. B43_RFSEQ_UPDATE_GAINH,
  52. B43_RFSEQ_UPDATE_GAINL,
  53. B43_RFSEQ_UPDATE_GAINU,
  54. };
  55. static void b43_nphy_set_rf_sequence(struct b43_wldev *dev, u8 cmd,
  56. u8 *events, u8 *delays, u8 length);
  57. static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
  58. enum b43_nphy_rf_sequence seq);
  59. static void b43_nphy_rf_control_override(struct b43_wldev *dev, u16 field,
  60. u16 value, u8 core, bool off);
  61. static void b43_nphy_rf_control_intc_override(struct b43_wldev *dev, u8 field,
  62. u16 value, u8 core);
  63. void b43_nphy_set_rxantenna(struct b43_wldev *dev, int antenna)
  64. {//TODO
  65. }
  66. static void b43_nphy_op_adjust_txpower(struct b43_wldev *dev)
  67. {//TODO
  68. }
  69. static enum b43_txpwr_result b43_nphy_op_recalc_txpower(struct b43_wldev *dev,
  70. bool ignore_tssi)
  71. {//TODO
  72. return B43_TXPWR_RES_DONE;
  73. }
  74. static void b43_chantab_radio_upload(struct b43_wldev *dev,
  75. const struct b43_nphy_channeltab_entry *e)
  76. {
  77. b43_radio_write16(dev, B2055_PLL_REF, e->radio_pll_ref);
  78. b43_radio_write16(dev, B2055_RF_PLLMOD0, e->radio_rf_pllmod0);
  79. b43_radio_write16(dev, B2055_RF_PLLMOD1, e->radio_rf_pllmod1);
  80. b43_radio_write16(dev, B2055_VCO_CAPTAIL, e->radio_vco_captail);
  81. b43_radio_write16(dev, B2055_VCO_CAL1, e->radio_vco_cal1);
  82. b43_radio_write16(dev, B2055_VCO_CAL2, e->radio_vco_cal2);
  83. b43_radio_write16(dev, B2055_PLL_LFC1, e->radio_pll_lfc1);
  84. b43_radio_write16(dev, B2055_PLL_LFR1, e->radio_pll_lfr1);
  85. b43_radio_write16(dev, B2055_PLL_LFC2, e->radio_pll_lfc2);
  86. b43_radio_write16(dev, B2055_LGBUF_CENBUF, e->radio_lgbuf_cenbuf);
  87. b43_radio_write16(dev, B2055_LGEN_TUNE1, e->radio_lgen_tune1);
  88. b43_radio_write16(dev, B2055_LGEN_TUNE2, e->radio_lgen_tune2);
  89. b43_radio_write16(dev, B2055_C1_LGBUF_ATUNE, e->radio_c1_lgbuf_atune);
  90. b43_radio_write16(dev, B2055_C1_LGBUF_GTUNE, e->radio_c1_lgbuf_gtune);
  91. b43_radio_write16(dev, B2055_C1_RX_RFR1, e->radio_c1_rx_rfr1);
  92. b43_radio_write16(dev, B2055_C1_TX_PGAPADTN, e->radio_c1_tx_pgapadtn);
  93. b43_radio_write16(dev, B2055_C1_TX_MXBGTRIM, e->radio_c1_tx_mxbgtrim);
  94. b43_radio_write16(dev, B2055_C2_LGBUF_ATUNE, e->radio_c2_lgbuf_atune);
  95. b43_radio_write16(dev, B2055_C2_LGBUF_GTUNE, e->radio_c2_lgbuf_gtune);
  96. b43_radio_write16(dev, B2055_C2_RX_RFR1, e->radio_c2_rx_rfr1);
  97. b43_radio_write16(dev, B2055_C2_TX_PGAPADTN, e->radio_c2_tx_pgapadtn);
  98. b43_radio_write16(dev, B2055_C2_TX_MXBGTRIM, e->radio_c2_tx_mxbgtrim);
  99. }
  100. static void b43_chantab_phy_upload(struct b43_wldev *dev,
  101. const struct b43_nphy_channeltab_entry *e)
  102. {
  103. b43_phy_write(dev, B43_NPHY_BW1A, e->phy_bw1a);
  104. b43_phy_write(dev, B43_NPHY_BW2, e->phy_bw2);
  105. b43_phy_write(dev, B43_NPHY_BW3, e->phy_bw3);
  106. b43_phy_write(dev, B43_NPHY_BW4, e->phy_bw4);
  107. b43_phy_write(dev, B43_NPHY_BW5, e->phy_bw5);
  108. b43_phy_write(dev, B43_NPHY_BW6, e->phy_bw6);
  109. }
  110. static void b43_nphy_tx_power_fix(struct b43_wldev *dev)
  111. {
  112. //TODO
  113. }
  114. /* Tune the hardware to a new channel. */
  115. static int nphy_channel_switch(struct b43_wldev *dev, unsigned int channel)
  116. {
  117. const struct b43_nphy_channeltab_entry *tabent;
  118. tabent = b43_nphy_get_chantabent(dev, channel);
  119. if (!tabent)
  120. return -ESRCH;
  121. //FIXME enable/disable band select upper20 in RXCTL
  122. if (0 /*FIXME 5Ghz*/)
  123. b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, 0x20);
  124. else
  125. b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, 0x50);
  126. b43_chantab_radio_upload(dev, tabent);
  127. udelay(50);
  128. b43_radio_write16(dev, B2055_VCO_CAL10, 5);
  129. b43_radio_write16(dev, B2055_VCO_CAL10, 45);
  130. b43_radio_write16(dev, B2055_VCO_CAL10, 65);
  131. udelay(300);
  132. if (0 /*FIXME 5Ghz*/)
  133. b43_phy_set(dev, B43_NPHY_BANDCTL, B43_NPHY_BANDCTL_5GHZ);
  134. else
  135. b43_phy_mask(dev, B43_NPHY_BANDCTL, ~B43_NPHY_BANDCTL_5GHZ);
  136. b43_chantab_phy_upload(dev, tabent);
  137. b43_nphy_tx_power_fix(dev);
  138. return 0;
  139. }
  140. static void b43_radio_init2055_pre(struct b43_wldev *dev)
  141. {
  142. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  143. ~B43_NPHY_RFCTL_CMD_PORFORCE);
  144. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  145. B43_NPHY_RFCTL_CMD_CHIP0PU |
  146. B43_NPHY_RFCTL_CMD_OEPORFORCE);
  147. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  148. B43_NPHY_RFCTL_CMD_PORFORCE);
  149. }
  150. static void b43_radio_init2055_post(struct b43_wldev *dev)
  151. {
  152. struct ssb_sprom *sprom = &(dev->dev->bus->sprom);
  153. struct ssb_boardinfo *binfo = &(dev->dev->bus->boardinfo);
  154. int i;
  155. u16 val;
  156. b43_radio_mask(dev, B2055_MASTER1, 0xFFF3);
  157. msleep(1);
  158. if ((sprom->revision != 4) ||
  159. !(sprom->boardflags_hi & B43_BFH_RSSIINV)) {
  160. if ((binfo->vendor != PCI_VENDOR_ID_BROADCOM) ||
  161. (binfo->type != 0x46D) ||
  162. (binfo->rev < 0x41)) {
  163. b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F);
  164. b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F);
  165. msleep(1);
  166. }
  167. }
  168. b43_radio_maskset(dev, B2055_RRCCAL_NOPTSEL, 0x3F, 0x2C);
  169. msleep(1);
  170. b43_radio_write16(dev, B2055_CAL_MISC, 0x3C);
  171. msleep(1);
  172. b43_radio_mask(dev, B2055_CAL_MISC, 0xFFBE);
  173. msleep(1);
  174. b43_radio_set(dev, B2055_CAL_LPOCTL, 0x80);
  175. msleep(1);
  176. b43_radio_set(dev, B2055_CAL_MISC, 0x1);
  177. msleep(1);
  178. b43_radio_set(dev, B2055_CAL_MISC, 0x40);
  179. msleep(1);
  180. for (i = 0; i < 100; i++) {
  181. val = b43_radio_read16(dev, B2055_CAL_COUT2);
  182. if (val & 0x80)
  183. break;
  184. udelay(10);
  185. }
  186. msleep(1);
  187. b43_radio_mask(dev, B2055_CAL_LPOCTL, 0xFF7F);
  188. msleep(1);
  189. nphy_channel_switch(dev, dev->phy.channel);
  190. b43_radio_write16(dev, B2055_C1_RX_BB_LPF, 0x9);
  191. b43_radio_write16(dev, B2055_C2_RX_BB_LPF, 0x9);
  192. b43_radio_write16(dev, B2055_C1_RX_BB_MIDACHP, 0x83);
  193. b43_radio_write16(dev, B2055_C2_RX_BB_MIDACHP, 0x83);
  194. }
  195. /* Initialize a Broadcom 2055 N-radio */
  196. static void b43_radio_init2055(struct b43_wldev *dev)
  197. {
  198. b43_radio_init2055_pre(dev);
  199. if (b43_status(dev) < B43_STAT_INITIALIZED)
  200. b2055_upload_inittab(dev, 0, 1);
  201. else
  202. b2055_upload_inittab(dev, 0/*FIXME on 5ghz band*/, 0);
  203. b43_radio_init2055_post(dev);
  204. }
  205. void b43_nphy_radio_turn_on(struct b43_wldev *dev)
  206. {
  207. b43_radio_init2055(dev);
  208. }
  209. void b43_nphy_radio_turn_off(struct b43_wldev *dev)
  210. {
  211. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  212. ~B43_NPHY_RFCTL_CMD_EN);
  213. }
  214. /*
  215. * Upload the N-PHY tables.
  216. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/InitTables
  217. */
  218. static void b43_nphy_tables_init(struct b43_wldev *dev)
  219. {
  220. if (dev->phy.rev < 3)
  221. b43_nphy_rev0_1_2_tables_init(dev);
  222. else
  223. b43_nphy_rev3plus_tables_init(dev);
  224. }
  225. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PA%20override */
  226. static void b43_nphy_pa_override(struct b43_wldev *dev, bool enable)
  227. {
  228. struct b43_phy_n *nphy = dev->phy.n;
  229. enum ieee80211_band band;
  230. u16 tmp;
  231. if (!enable) {
  232. nphy->rfctrl_intc1_save = b43_phy_read(dev,
  233. B43_NPHY_RFCTL_INTC1);
  234. nphy->rfctrl_intc2_save = b43_phy_read(dev,
  235. B43_NPHY_RFCTL_INTC2);
  236. band = b43_current_band(dev->wl);
  237. if (dev->phy.rev >= 3) {
  238. if (band == IEEE80211_BAND_5GHZ)
  239. tmp = 0x600;
  240. else
  241. tmp = 0x480;
  242. } else {
  243. if (band == IEEE80211_BAND_5GHZ)
  244. tmp = 0x180;
  245. else
  246. tmp = 0x120;
  247. }
  248. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  249. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  250. } else {
  251. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1,
  252. nphy->rfctrl_intc1_save);
  253. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2,
  254. nphy->rfctrl_intc2_save);
  255. }
  256. }
  257. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxLpFbw */
  258. static void b43_nphy_tx_lp_fbw(struct b43_wldev *dev)
  259. {
  260. struct b43_phy_n *nphy = dev->phy.n;
  261. u16 tmp;
  262. enum ieee80211_band band = b43_current_band(dev->wl);
  263. bool ipa = (nphy->ipa2g_on && band == IEEE80211_BAND_2GHZ) ||
  264. (nphy->ipa5g_on && band == IEEE80211_BAND_5GHZ);
  265. if (dev->phy.rev >= 3) {
  266. if (ipa) {
  267. tmp = 4;
  268. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S2,
  269. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  270. }
  271. tmp = 1;
  272. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S2,
  273. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  274. }
  275. }
  276. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/BmacPhyClkFgc */
  277. static void b43_nphy_bmac_clock_fgc(struct b43_wldev *dev, bool force)
  278. {
  279. u32 tmslow;
  280. if (dev->phy.type != B43_PHYTYPE_N)
  281. return;
  282. tmslow = ssb_read32(dev->dev, SSB_TMSLOW);
  283. if (force)
  284. tmslow |= SSB_TMSLOW_FGC;
  285. else
  286. tmslow &= ~SSB_TMSLOW_FGC;
  287. ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
  288. }
  289. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CCA */
  290. static void b43_nphy_reset_cca(struct b43_wldev *dev)
  291. {
  292. u16 bbcfg;
  293. b43_nphy_bmac_clock_fgc(dev, 1);
  294. bbcfg = b43_phy_read(dev, B43_NPHY_BBCFG);
  295. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg | B43_NPHY_BBCFG_RSTCCA);
  296. udelay(1);
  297. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg & ~B43_NPHY_BBCFG_RSTCCA);
  298. b43_nphy_bmac_clock_fgc(dev, 0);
  299. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  300. }
  301. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MIMOConfig */
  302. static void b43_nphy_update_mimo_config(struct b43_wldev *dev, s32 preamble)
  303. {
  304. u16 mimocfg = b43_phy_read(dev, B43_NPHY_MIMOCFG);
  305. mimocfg |= B43_NPHY_MIMOCFG_AUTO;
  306. if (preamble == 1)
  307. mimocfg |= B43_NPHY_MIMOCFG_GFMIX;
  308. else
  309. mimocfg &= ~B43_NPHY_MIMOCFG_GFMIX;
  310. b43_phy_write(dev, B43_NPHY_MIMOCFG, mimocfg);
  311. }
  312. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Chains */
  313. static void b43_nphy_update_txrx_chain(struct b43_wldev *dev)
  314. {
  315. struct b43_phy_n *nphy = dev->phy.n;
  316. bool override = false;
  317. u16 chain = 0x33;
  318. if (nphy->txrx_chain == 0) {
  319. chain = 0x11;
  320. override = true;
  321. } else if (nphy->txrx_chain == 1) {
  322. chain = 0x22;
  323. override = true;
  324. }
  325. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  326. ~(B43_NPHY_RFSEQCA_TXEN | B43_NPHY_RFSEQCA_RXEN),
  327. chain);
  328. if (override)
  329. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  330. B43_NPHY_RFSEQMODE_CAOVER);
  331. else
  332. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  333. ~B43_NPHY_RFSEQMODE_CAOVER);
  334. }
  335. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqEst */
  336. static void b43_nphy_rx_iq_est(struct b43_wldev *dev, struct nphy_iq_est *est,
  337. u16 samps, u8 time, bool wait)
  338. {
  339. int i;
  340. u16 tmp;
  341. b43_phy_write(dev, B43_NPHY_IQEST_SAMCNT, samps);
  342. b43_phy_maskset(dev, B43_NPHY_IQEST_WT, ~B43_NPHY_IQEST_WT_VAL, time);
  343. if (wait)
  344. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_MODE);
  345. else
  346. b43_phy_mask(dev, B43_NPHY_IQEST_CMD, ~B43_NPHY_IQEST_CMD_MODE);
  347. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_START);
  348. for (i = 1000; i; i--) {
  349. tmp = b43_phy_read(dev, B43_NPHY_IQEST_CMD);
  350. if (!(tmp & B43_NPHY_IQEST_CMD_START)) {
  351. est->i0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI0) << 16) |
  352. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO0);
  353. est->q0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI0) << 16) |
  354. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO0);
  355. est->iq0_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI0) << 16) |
  356. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO0);
  357. est->i1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI1) << 16) |
  358. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO1);
  359. est->q1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI1) << 16) |
  360. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO1);
  361. est->iq1_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI1) << 16) |
  362. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO1);
  363. return;
  364. }
  365. udelay(10);
  366. }
  367. memset(est, 0, sizeof(*est));
  368. }
  369. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqCoeffs */
  370. static void b43_nphy_rx_iq_coeffs(struct b43_wldev *dev, bool write,
  371. struct b43_phy_n_iq_comp *pcomp)
  372. {
  373. if (write) {
  374. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPA0, pcomp->a0);
  375. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPB0, pcomp->b0);
  376. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPA1, pcomp->a1);
  377. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPB1, pcomp->b1);
  378. } else {
  379. pcomp->a0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPA0);
  380. pcomp->b0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPB0);
  381. pcomp->a1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPA1);
  382. pcomp->b1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPB1);
  383. }
  384. }
  385. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhyCleanup */
  386. static void b43_nphy_rx_cal_phy_cleanup(struct b43_wldev *dev, u8 core)
  387. {
  388. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  389. b43_phy_write(dev, B43_NPHY_RFSEQCA, regs[0]);
  390. if (core == 0) {
  391. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[1]);
  392. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  393. } else {
  394. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  395. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  396. }
  397. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[3]);
  398. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[4]);
  399. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO1, regs[5]);
  400. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO2, regs[6]);
  401. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, regs[7]);
  402. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, regs[8]);
  403. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  404. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  405. }
  406. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhySetup */
  407. static void b43_nphy_rx_cal_phy_setup(struct b43_wldev *dev, u8 core)
  408. {
  409. u8 rxval, txval;
  410. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  411. regs[0] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  412. if (core == 0) {
  413. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  414. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  415. } else {
  416. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  417. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  418. }
  419. regs[3] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  420. regs[4] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  421. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO1);
  422. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO2);
  423. regs[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S1);
  424. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_OVER);
  425. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  426. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  427. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  428. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  429. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, (u16)~B43_NPHY_RFSEQCA_RXDIS,
  430. ((1 - core) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  431. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  432. ((1 - core) << B43_NPHY_RFSEQCA_TXEN_SHIFT));
  433. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
  434. (core << B43_NPHY_RFSEQCA_RXEN_SHIFT));
  435. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXDIS,
  436. (core << B43_NPHY_RFSEQCA_TXDIS_SHIFT));
  437. if (core == 0) {
  438. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, ~0x0007);
  439. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0007);
  440. } else {
  441. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, ~0x0007);
  442. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0007);
  443. }
  444. b43_nphy_rf_control_intc_override(dev, 2, 0, 3);
  445. b43_nphy_rf_control_override(dev, 8, 0, 3, false);
  446. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  447. if (core == 0) {
  448. rxval = 1;
  449. txval = 8;
  450. } else {
  451. rxval = 4;
  452. txval = 2;
  453. }
  454. b43_nphy_rf_control_intc_override(dev, 1, rxval, (core + 1));
  455. b43_nphy_rf_control_intc_override(dev, 1, txval, (2 - core));
  456. }
  457. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalcRxIqComp */
  458. static void b43_nphy_calc_rx_iq_comp(struct b43_wldev *dev, u8 mask)
  459. {
  460. int i;
  461. s32 iq;
  462. u32 ii;
  463. u32 qq;
  464. int iq_nbits, qq_nbits;
  465. int arsh, brsh;
  466. u16 tmp, a, b;
  467. struct nphy_iq_est est;
  468. struct b43_phy_n_iq_comp old;
  469. struct b43_phy_n_iq_comp new = { };
  470. bool error = false;
  471. if (mask == 0)
  472. return;
  473. b43_nphy_rx_iq_coeffs(dev, false, &old);
  474. b43_nphy_rx_iq_coeffs(dev, true, &new);
  475. b43_nphy_rx_iq_est(dev, &est, 0x4000, 32, false);
  476. new = old;
  477. for (i = 0; i < 2; i++) {
  478. if (i == 0 && (mask & 1)) {
  479. iq = est.iq0_prod;
  480. ii = est.i0_pwr;
  481. qq = est.q0_pwr;
  482. } else if (i == 1 && (mask & 2)) {
  483. iq = est.iq1_prod;
  484. ii = est.i1_pwr;
  485. qq = est.q1_pwr;
  486. } else {
  487. B43_WARN_ON(1);
  488. continue;
  489. }
  490. if (ii + qq < 2) {
  491. error = true;
  492. break;
  493. }
  494. iq_nbits = fls(abs(iq));
  495. qq_nbits = fls(qq);
  496. arsh = iq_nbits - 20;
  497. if (arsh >= 0) {
  498. a = -((iq << (30 - iq_nbits)) + (ii >> (1 + arsh)));
  499. tmp = ii >> arsh;
  500. } else {
  501. a = -((iq << (30 - iq_nbits)) + (ii << (-1 - arsh)));
  502. tmp = ii << -arsh;
  503. }
  504. if (tmp == 0) {
  505. error = true;
  506. break;
  507. }
  508. a /= tmp;
  509. brsh = qq_nbits - 11;
  510. if (brsh >= 0) {
  511. b = (qq << (31 - qq_nbits));
  512. tmp = ii >> brsh;
  513. } else {
  514. b = (qq << (31 - qq_nbits));
  515. tmp = ii << -brsh;
  516. }
  517. if (tmp == 0) {
  518. error = true;
  519. break;
  520. }
  521. b = int_sqrt(b / tmp - a * a) - (1 << 10);
  522. if (i == 0 && (mask & 0x1)) {
  523. if (dev->phy.rev >= 3) {
  524. new.a0 = a & 0x3FF;
  525. new.b0 = b & 0x3FF;
  526. } else {
  527. new.a0 = b & 0x3FF;
  528. new.b0 = a & 0x3FF;
  529. }
  530. } else if (i == 1 && (mask & 0x2)) {
  531. if (dev->phy.rev >= 3) {
  532. new.a1 = a & 0x3FF;
  533. new.b1 = b & 0x3FF;
  534. } else {
  535. new.a1 = b & 0x3FF;
  536. new.b1 = a & 0x3FF;
  537. }
  538. }
  539. }
  540. if (error)
  541. new = old;
  542. b43_nphy_rx_iq_coeffs(dev, true, &new);
  543. }
  544. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxIqWar */
  545. static void b43_nphy_tx_iq_workaround(struct b43_wldev *dev)
  546. {
  547. u16 array[4];
  548. int i;
  549. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x3C50);
  550. for (i = 0; i < 4; i++)
  551. array[i] = b43_phy_read(dev, B43_NPHY_TABLE_DATALO);
  552. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW0, array[0]);
  553. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW1, array[1]);
  554. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW2, array[2]);
  555. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW3, array[3]);
  556. }
  557. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  558. static void b43_nphy_write_clip_detection(struct b43_wldev *dev, u16 *clip_st)
  559. {
  560. b43_phy_write(dev, B43_NPHY_C1_CLIP1THRES, clip_st[0]);
  561. b43_phy_write(dev, B43_NPHY_C2_CLIP1THRES, clip_st[1]);
  562. }
  563. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  564. static void b43_nphy_read_clip_detection(struct b43_wldev *dev, u16 *clip_st)
  565. {
  566. clip_st[0] = b43_phy_read(dev, B43_NPHY_C1_CLIP1THRES);
  567. clip_st[1] = b43_phy_read(dev, B43_NPHY_C2_CLIP1THRES);
  568. }
  569. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/classifier */
  570. static u16 b43_nphy_classifier(struct b43_wldev *dev, u16 mask, u16 val)
  571. {
  572. u16 tmp;
  573. if (dev->dev->id.revision == 16)
  574. b43_mac_suspend(dev);
  575. tmp = b43_phy_read(dev, B43_NPHY_CLASSCTL);
  576. tmp &= (B43_NPHY_CLASSCTL_CCKEN | B43_NPHY_CLASSCTL_OFDMEN |
  577. B43_NPHY_CLASSCTL_WAITEDEN);
  578. tmp &= ~mask;
  579. tmp |= (val & mask);
  580. b43_phy_maskset(dev, B43_NPHY_CLASSCTL, 0xFFF8, tmp);
  581. if (dev->dev->id.revision == 16)
  582. b43_mac_enable(dev);
  583. return tmp;
  584. }
  585. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/carriersearch */
  586. static void b43_nphy_stay_in_carrier_search(struct b43_wldev *dev, bool enable)
  587. {
  588. struct b43_phy *phy = &dev->phy;
  589. struct b43_phy_n *nphy = phy->n;
  590. if (enable) {
  591. u16 clip[] = { 0xFFFF, 0xFFFF };
  592. if (nphy->deaf_count++ == 0) {
  593. nphy->classifier_state = b43_nphy_classifier(dev, 0, 0);
  594. b43_nphy_classifier(dev, 0x7, 0);
  595. b43_nphy_read_clip_detection(dev, nphy->clip_state);
  596. b43_nphy_write_clip_detection(dev, clip);
  597. }
  598. b43_nphy_reset_cca(dev);
  599. } else {
  600. if (--nphy->deaf_count == 0) {
  601. b43_nphy_classifier(dev, 0x7, nphy->classifier_state);
  602. b43_nphy_write_clip_detection(dev, nphy->clip_state);
  603. }
  604. }
  605. }
  606. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/stop-playback */
  607. static void b43_nphy_stop_playback(struct b43_wldev *dev)
  608. {
  609. struct b43_phy_n *nphy = dev->phy.n;
  610. u16 tmp;
  611. if (nphy->hang_avoid)
  612. b43_nphy_stay_in_carrier_search(dev, 1);
  613. tmp = b43_phy_read(dev, B43_NPHY_SAMP_STAT);
  614. if (tmp & 0x1)
  615. b43_phy_set(dev, B43_NPHY_SAMP_CMD, B43_NPHY_SAMP_CMD_STOP);
  616. else if (tmp & 0x2)
  617. b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, (u16)~0x8000);
  618. b43_phy_mask(dev, B43_NPHY_SAMP_CMD, ~0x0004);
  619. if (nphy->bb_mult_save & 0x80000000) {
  620. tmp = nphy->bb_mult_save & 0xFFFF;
  621. b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
  622. nphy->bb_mult_save = 0;
  623. }
  624. if (nphy->hang_avoid)
  625. b43_nphy_stay_in_carrier_search(dev, 0);
  626. }
  627. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SpurWar */
  628. static void b43_nphy_spur_workaround(struct b43_wldev *dev)
  629. {
  630. struct b43_phy_n *nphy = dev->phy.n;
  631. unsigned int channel;
  632. int tone[2] = { 57, 58 };
  633. u32 noise[2] = { 0x3FF, 0x3FF };
  634. B43_WARN_ON(dev->phy.rev < 3);
  635. if (nphy->hang_avoid)
  636. b43_nphy_stay_in_carrier_search(dev, 1);
  637. /* FIXME: channel = radio_chanspec */
  638. if (nphy->gband_spurwar_en) {
  639. /* TODO: N PHY Adjust Analog Pfbw (7) */
  640. if (channel == 11 && dev->phy.is_40mhz)
  641. ; /* TODO: N PHY Adjust Min Noise Var(2, tone, noise)*/
  642. else
  643. ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
  644. /* TODO: N PHY Adjust CRS Min Power (0x1E) */
  645. }
  646. if (nphy->aband_spurwar_en) {
  647. if (channel == 54) {
  648. tone[0] = 0x20;
  649. noise[0] = 0x25F;
  650. } else if (channel == 38 || channel == 102 || channel == 118) {
  651. if (0 /* FIXME */) {
  652. tone[0] = 0x20;
  653. noise[0] = 0x21F;
  654. } else {
  655. tone[0] = 0;
  656. noise[0] = 0;
  657. }
  658. } else if (channel == 134) {
  659. tone[0] = 0x20;
  660. noise[0] = 0x21F;
  661. } else if (channel == 151) {
  662. tone[0] = 0x10;
  663. noise[0] = 0x23F;
  664. } else if (channel == 153 || channel == 161) {
  665. tone[0] = 0x30;
  666. noise[0] = 0x23F;
  667. } else {
  668. tone[0] = 0;
  669. noise[0] = 0;
  670. }
  671. if (!tone[0] && !noise[0])
  672. ; /* TODO: N PHY Adjust Min Noise Var(1, tone, noise)*/
  673. else
  674. ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
  675. }
  676. if (nphy->hang_avoid)
  677. b43_nphy_stay_in_carrier_search(dev, 0);
  678. }
  679. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/WorkaroundsGainCtrl */
  680. static void b43_nphy_gain_crtl_workarounds(struct b43_wldev *dev)
  681. {
  682. struct b43_phy_n *nphy = dev->phy.n;
  683. u8 i, j;
  684. u8 code;
  685. /* TODO: for PHY >= 3
  686. s8 *lna1_gain, *lna2_gain;
  687. u8 *gain_db, *gain_bits;
  688. u16 *rfseq_init;
  689. u8 lpf_gain[6] = { 0x00, 0x06, 0x0C, 0x12, 0x12, 0x12 };
  690. u8 lpf_bits[6] = { 0, 1, 2, 3, 3, 3 };
  691. */
  692. u8 rfseq_events[3] = { 6, 8, 7 };
  693. u8 rfseq_delays[3] = { 10, 30, 1 };
  694. if (dev->phy.rev >= 3) {
  695. /* TODO */
  696. } else {
  697. /* Set Clip 2 detect */
  698. b43_phy_set(dev, B43_NPHY_C1_CGAINI,
  699. B43_NPHY_C1_CGAINI_CL2DETECT);
  700. b43_phy_set(dev, B43_NPHY_C2_CGAINI,
  701. B43_NPHY_C2_CGAINI_CL2DETECT);
  702. /* Set narrowband clip threshold */
  703. b43_phy_set(dev, B43_NPHY_C1_NBCLIPTHRES, 0x84);
  704. b43_phy_set(dev, B43_NPHY_C2_NBCLIPTHRES, 0x84);
  705. if (!dev->phy.is_40mhz) {
  706. /* Set dwell lengths */
  707. b43_phy_set(dev, B43_NPHY_CLIP1_NBDWELL_LEN, 0x002B);
  708. b43_phy_set(dev, B43_NPHY_CLIP2_NBDWELL_LEN, 0x002B);
  709. b43_phy_set(dev, B43_NPHY_W1CLIP1_DWELL_LEN, 0x0009);
  710. b43_phy_set(dev, B43_NPHY_W1CLIP2_DWELL_LEN, 0x0009);
  711. }
  712. /* Set wideband clip 2 threshold */
  713. b43_phy_maskset(dev, B43_NPHY_C1_CLIPWBTHRES,
  714. ~B43_NPHY_C1_CLIPWBTHRES_CLIP2,
  715. 21);
  716. b43_phy_maskset(dev, B43_NPHY_C2_CLIPWBTHRES,
  717. ~B43_NPHY_C2_CLIPWBTHRES_CLIP2,
  718. 21);
  719. if (!dev->phy.is_40mhz) {
  720. b43_phy_maskset(dev, B43_NPHY_C1_CGAINI,
  721. ~B43_NPHY_C1_CGAINI_GAINBKOFF, 0x1);
  722. b43_phy_maskset(dev, B43_NPHY_C2_CGAINI,
  723. ~B43_NPHY_C2_CGAINI_GAINBKOFF, 0x1);
  724. b43_phy_maskset(dev, B43_NPHY_C1_CCK_CGAINI,
  725. ~B43_NPHY_C1_CCK_CGAINI_GAINBKOFF, 0x1);
  726. b43_phy_maskset(dev, B43_NPHY_C2_CCK_CGAINI,
  727. ~B43_NPHY_C2_CCK_CGAINI_GAINBKOFF, 0x1);
  728. }
  729. b43_phy_set(dev, B43_NPHY_CCK_SHIFTB_REF, 0x809C);
  730. if (nphy->gain_boost) {
  731. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ &&
  732. dev->phy.is_40mhz)
  733. code = 4;
  734. else
  735. code = 5;
  736. } else {
  737. code = dev->phy.is_40mhz ? 6 : 7;
  738. }
  739. /* Set HPVGA2 index */
  740. b43_phy_maskset(dev, B43_NPHY_C1_INITGAIN,
  741. ~B43_NPHY_C1_INITGAIN_HPVGA2,
  742. code << B43_NPHY_C1_INITGAIN_HPVGA2_SHIFT);
  743. b43_phy_maskset(dev, B43_NPHY_C2_INITGAIN,
  744. ~B43_NPHY_C2_INITGAIN_HPVGA2,
  745. code << B43_NPHY_C2_INITGAIN_HPVGA2_SHIFT);
  746. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
  747. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  748. (code << 8 | 0x7C));
  749. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  750. (code << 8 | 0x7C));
  751. /* TODO: b43_nphy_adjust_lna_gain_table(dev); */
  752. if (nphy->elna_gain_config) {
  753. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0808);
  754. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
  755. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  756. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  757. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  758. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0C08);
  759. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
  760. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  761. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  762. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  763. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
  764. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  765. (code << 8 | 0x74));
  766. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  767. (code << 8 | 0x74));
  768. }
  769. if (dev->phy.rev == 2) {
  770. for (i = 0; i < 4; i++) {
  771. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  772. (0x0400 * i) + 0x0020);
  773. for (j = 0; j < 21; j++)
  774. b43_phy_write(dev,
  775. B43_NPHY_TABLE_DATALO, 3 * j);
  776. }
  777. b43_nphy_set_rf_sequence(dev, 5,
  778. rfseq_events, rfseq_delays, 3);
  779. b43_phy_maskset(dev, B43_NPHY_OVER_DGAIN1,
  780. (u16)~B43_NPHY_OVER_DGAIN_CCKDGECV,
  781. 0x5A << B43_NPHY_OVER_DGAIN_CCKDGECV_SHIFT);
  782. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  783. b43_phy_maskset(dev, B43_PHY_N(0xC5D),
  784. 0xFF80, 4);
  785. }
  786. }
  787. }
  788. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Workarounds */
  789. static void b43_nphy_workarounds(struct b43_wldev *dev)
  790. {
  791. struct ssb_bus *bus = dev->dev->bus;
  792. struct b43_phy *phy = &dev->phy;
  793. struct b43_phy_n *nphy = phy->n;
  794. u8 events1[7] = { 0x0, 0x1, 0x2, 0x8, 0x4, 0x5, 0x3 };
  795. u8 delays1[7] = { 0x8, 0x6, 0x6, 0x2, 0x4, 0x3C, 0x1 };
  796. u8 events2[7] = { 0x0, 0x3, 0x5, 0x4, 0x2, 0x1, 0x8 };
  797. u8 delays2[7] = { 0x8, 0x6, 0x2, 0x4, 0x4, 0x6, 0x1 };
  798. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  799. b43_nphy_classifier(dev, 1, 0);
  800. else
  801. b43_nphy_classifier(dev, 1, 1);
  802. if (nphy->hang_avoid)
  803. b43_nphy_stay_in_carrier_search(dev, 1);
  804. b43_phy_set(dev, B43_NPHY_IQFLIP,
  805. B43_NPHY_IQFLIP_ADC1 | B43_NPHY_IQFLIP_ADC2);
  806. if (dev->phy.rev >= 3) {
  807. /* TODO */
  808. } else {
  809. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ &&
  810. nphy->band5g_pwrgain) {
  811. b43_radio_mask(dev, B2055_C1_TX_RF_SPARE, ~0x8);
  812. b43_radio_mask(dev, B2055_C2_TX_RF_SPARE, ~0x8);
  813. } else {
  814. b43_radio_set(dev, B2055_C1_TX_RF_SPARE, 0x8);
  815. b43_radio_set(dev, B2055_C2_TX_RF_SPARE, 0x8);
  816. }
  817. /* TODO: convert to b43_ntab_write? */
  818. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2000);
  819. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x000A);
  820. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2010);
  821. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x000A);
  822. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2002);
  823. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0xCDAA);
  824. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2012);
  825. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0xCDAA);
  826. if (dev->phy.rev < 2) {
  827. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2008);
  828. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0000);
  829. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2018);
  830. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0000);
  831. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2007);
  832. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x7AAB);
  833. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2017);
  834. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x7AAB);
  835. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2006);
  836. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0800);
  837. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2016);
  838. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0800);
  839. }
  840. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
  841. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
  842. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
  843. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
  844. if (bus->sprom.boardflags2_lo & 0x100 &&
  845. bus->boardinfo.type == 0x8B) {
  846. delays1[0] = 0x1;
  847. delays1[5] = 0x14;
  848. }
  849. b43_nphy_set_rf_sequence(dev, 0, events1, delays1, 7);
  850. b43_nphy_set_rf_sequence(dev, 1, events2, delays2, 7);
  851. b43_nphy_gain_crtl_workarounds(dev);
  852. if (dev->phy.rev < 2) {
  853. if (b43_phy_read(dev, B43_NPHY_RXCTL) & 0x2)
  854. ; /*TODO: b43_mhf(dev, 2, 0x0010, 0x0010, 3);*/
  855. } else if (dev->phy.rev == 2) {
  856. b43_phy_write(dev, B43_NPHY_CRSCHECK2, 0);
  857. b43_phy_write(dev, B43_NPHY_CRSCHECK3, 0);
  858. }
  859. if (dev->phy.rev < 2)
  860. b43_phy_mask(dev, B43_NPHY_SCRAM_SIGCTL,
  861. ~B43_NPHY_SCRAM_SIGCTL_SCM);
  862. /* Set phase track alpha and beta */
  863. b43_phy_write(dev, B43_NPHY_PHASETR_A0, 0x125);
  864. b43_phy_write(dev, B43_NPHY_PHASETR_A1, 0x1B3);
  865. b43_phy_write(dev, B43_NPHY_PHASETR_A2, 0x105);
  866. b43_phy_write(dev, B43_NPHY_PHASETR_B0, 0x16E);
  867. b43_phy_write(dev, B43_NPHY_PHASETR_B1, 0xCD);
  868. b43_phy_write(dev, B43_NPHY_PHASETR_B2, 0x20);
  869. b43_phy_mask(dev, B43_NPHY_PIL_DW1,
  870. (u16)~B43_NPHY_PIL_DW_64QAM);
  871. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B1, 0xB5);
  872. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B2, 0xA4);
  873. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B3, 0x00);
  874. if (dev->phy.rev == 2)
  875. b43_phy_set(dev, B43_NPHY_FINERX2_CGC,
  876. B43_NPHY_FINERX2_CGC_DECGC);
  877. }
  878. if (nphy->hang_avoid)
  879. b43_nphy_stay_in_carrier_search(dev, 0);
  880. }
  881. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/LoadSampleTable */
  882. static int b43_nphy_load_samples(struct b43_wldev *dev,
  883. struct b43_c32 *samples, u16 len) {
  884. struct b43_phy_n *nphy = dev->phy.n;
  885. u16 i;
  886. u32 *data;
  887. data = kzalloc(len * sizeof(u32), GFP_KERNEL);
  888. if (!data) {
  889. b43err(dev->wl, "allocation for samples loading failed\n");
  890. return -ENOMEM;
  891. }
  892. if (nphy->hang_avoid)
  893. b43_nphy_stay_in_carrier_search(dev, 1);
  894. for (i = 0; i < len; i++) {
  895. data[i] = (samples[i].i & 0x3FF << 10);
  896. data[i] |= samples[i].q & 0x3FF;
  897. }
  898. b43_ntab_write_bulk(dev, B43_NTAB32(17, 0), len, data);
  899. kfree(data);
  900. if (nphy->hang_avoid)
  901. b43_nphy_stay_in_carrier_search(dev, 0);
  902. return 0;
  903. }
  904. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GenLoadSamples */
  905. static u16 b43_nphy_gen_load_samples(struct b43_wldev *dev, u32 freq, u16 max,
  906. bool test)
  907. {
  908. int i;
  909. u16 bw, len, rot, angle;
  910. struct b43_c32 *samples;
  911. bw = (dev->phy.is_40mhz) ? 40 : 20;
  912. len = bw << 3;
  913. if (test) {
  914. if (b43_phy_read(dev, B43_NPHY_BBCFG) & B43_NPHY_BBCFG_RSTRX)
  915. bw = 82;
  916. else
  917. bw = 80;
  918. if (dev->phy.is_40mhz)
  919. bw <<= 1;
  920. len = bw << 1;
  921. }
  922. samples = kzalloc(len * sizeof(struct b43_c32), GFP_KERNEL);
  923. if (!samples) {
  924. b43err(dev->wl, "allocation for samples generation failed\n");
  925. return 0;
  926. }
  927. rot = (((freq * 36) / bw) << 16) / 100;
  928. angle = 0;
  929. for (i = 0; i < len; i++) {
  930. samples[i] = b43_cordic(angle);
  931. angle += rot;
  932. samples[i].q = CORDIC_CONVERT(samples[i].q * max);
  933. samples[i].i = CORDIC_CONVERT(samples[i].i * max);
  934. }
  935. i = b43_nphy_load_samples(dev, samples, len);
  936. kfree(samples);
  937. return (i < 0) ? 0 : len;
  938. }
  939. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RunSamples */
  940. static void b43_nphy_run_samples(struct b43_wldev *dev, u16 samps, u16 loops,
  941. u16 wait, bool iqmode, bool dac_test)
  942. {
  943. struct b43_phy_n *nphy = dev->phy.n;
  944. int i;
  945. u16 seq_mode;
  946. u32 tmp;
  947. if (nphy->hang_avoid)
  948. b43_nphy_stay_in_carrier_search(dev, true);
  949. if ((nphy->bb_mult_save & 0x80000000) == 0) {
  950. tmp = b43_ntab_read(dev, B43_NTAB16(15, 87));
  951. nphy->bb_mult_save = (tmp & 0xFFFF) | 0x80000000;
  952. }
  953. if (!dev->phy.is_40mhz)
  954. tmp = 0x6464;
  955. else
  956. tmp = 0x4747;
  957. b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
  958. if (nphy->hang_avoid)
  959. b43_nphy_stay_in_carrier_search(dev, false);
  960. b43_phy_write(dev, B43_NPHY_SAMP_DEPCNT, (samps - 1));
  961. if (loops != 0xFFFF)
  962. b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, (loops - 1));
  963. else
  964. b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, loops);
  965. b43_phy_write(dev, B43_NPHY_SAMP_WAITCNT, wait);
  966. seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
  967. b43_phy_set(dev, B43_NPHY_RFSEQMODE, B43_NPHY_RFSEQMODE_CAOVER);
  968. if (iqmode) {
  969. b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x7FFF);
  970. b43_phy_set(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8000);
  971. } else {
  972. if (dac_test)
  973. b43_phy_write(dev, B43_NPHY_SAMP_CMD, 5);
  974. else
  975. b43_phy_write(dev, B43_NPHY_SAMP_CMD, 1);
  976. }
  977. for (i = 0; i < 100; i++) {
  978. if (b43_phy_read(dev, B43_NPHY_RFSEQST) & 1) {
  979. i = 0;
  980. break;
  981. }
  982. udelay(10);
  983. }
  984. if (i)
  985. b43err(dev->wl, "run samples timeout\n");
  986. b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
  987. }
  988. /*
  989. * Transmits a known value for LO calibration
  990. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/TXTone
  991. */
  992. static int b43_nphy_tx_tone(struct b43_wldev *dev, u32 freq, u16 max_val,
  993. bool iqmode, bool dac_test)
  994. {
  995. u16 samp = b43_nphy_gen_load_samples(dev, freq, max_val, dac_test);
  996. if (samp == 0)
  997. return -1;
  998. b43_nphy_run_samples(dev, samp, 0xFFFF, 0, iqmode, dac_test);
  999. return 0;
  1000. }
  1001. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlCoefSetup */
  1002. static void b43_nphy_tx_pwr_ctrl_coef_setup(struct b43_wldev *dev)
  1003. {
  1004. struct b43_phy_n *nphy = dev->phy.n;
  1005. int i, j;
  1006. u32 tmp;
  1007. u32 cur_real, cur_imag, real_part, imag_part;
  1008. u16 buffer[7];
  1009. if (nphy->hang_avoid)
  1010. b43_nphy_stay_in_carrier_search(dev, true);
  1011. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
  1012. for (i = 0; i < 2; i++) {
  1013. tmp = ((buffer[i * 2] & 0x3FF) << 10) |
  1014. (buffer[i * 2 + 1] & 0x3FF);
  1015. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  1016. (((i + 26) << 10) | 320));
  1017. for (j = 0; j < 128; j++) {
  1018. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  1019. ((tmp >> 16) & 0xFFFF));
  1020. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1021. (tmp & 0xFFFF));
  1022. }
  1023. }
  1024. for (i = 0; i < 2; i++) {
  1025. tmp = buffer[5 + i];
  1026. real_part = (tmp >> 8) & 0xFF;
  1027. imag_part = (tmp & 0xFF);
  1028. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  1029. (((i + 26) << 10) | 448));
  1030. if (dev->phy.rev >= 3) {
  1031. cur_real = real_part;
  1032. cur_imag = imag_part;
  1033. tmp = ((cur_real & 0xFF) << 8) | (cur_imag & 0xFF);
  1034. }
  1035. for (j = 0; j < 128; j++) {
  1036. if (dev->phy.rev < 3) {
  1037. cur_real = (real_part * loscale[j] + 128) >> 8;
  1038. cur_imag = (imag_part * loscale[j] + 128) >> 8;
  1039. tmp = ((cur_real & 0xFF) << 8) |
  1040. (cur_imag & 0xFF);
  1041. }
  1042. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  1043. ((tmp >> 16) & 0xFFFF));
  1044. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1045. (tmp & 0xFFFF));
  1046. }
  1047. }
  1048. if (dev->phy.rev >= 3) {
  1049. b43_shm_write16(dev, B43_SHM_SHARED,
  1050. B43_SHM_SH_NPHY_TXPWR_INDX0, 0xFFFF);
  1051. b43_shm_write16(dev, B43_SHM_SHARED,
  1052. B43_SHM_SH_NPHY_TXPWR_INDX1, 0xFFFF);
  1053. }
  1054. if (nphy->hang_avoid)
  1055. b43_nphy_stay_in_carrier_search(dev, false);
  1056. }
  1057. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRfSeq */
  1058. static void b43_nphy_set_rf_sequence(struct b43_wldev *dev, u8 cmd,
  1059. u8 *events, u8 *delays, u8 length)
  1060. {
  1061. struct b43_phy_n *nphy = dev->phy.n;
  1062. u8 i;
  1063. u8 end = (dev->phy.rev >= 3) ? 0x1F : 0x0F;
  1064. u16 offset1 = cmd << 4;
  1065. u16 offset2 = offset1 + 0x80;
  1066. if (nphy->hang_avoid)
  1067. b43_nphy_stay_in_carrier_search(dev, true);
  1068. b43_ntab_write_bulk(dev, B43_NTAB8(7, offset1), length, events);
  1069. b43_ntab_write_bulk(dev, B43_NTAB8(7, offset2), length, delays);
  1070. for (i = length; i < 16; i++) {
  1071. b43_ntab_write(dev, B43_NTAB8(7, offset1 + i), end);
  1072. b43_ntab_write(dev, B43_NTAB8(7, offset2 + i), 1);
  1073. }
  1074. if (nphy->hang_avoid)
  1075. b43_nphy_stay_in_carrier_search(dev, false);
  1076. }
  1077. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ForceRFSeq */
  1078. static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
  1079. enum b43_nphy_rf_sequence seq)
  1080. {
  1081. static const u16 trigger[] = {
  1082. [B43_RFSEQ_RX2TX] = B43_NPHY_RFSEQTR_RX2TX,
  1083. [B43_RFSEQ_TX2RX] = B43_NPHY_RFSEQTR_TX2RX,
  1084. [B43_RFSEQ_RESET2RX] = B43_NPHY_RFSEQTR_RST2RX,
  1085. [B43_RFSEQ_UPDATE_GAINH] = B43_NPHY_RFSEQTR_UPGH,
  1086. [B43_RFSEQ_UPDATE_GAINL] = B43_NPHY_RFSEQTR_UPGL,
  1087. [B43_RFSEQ_UPDATE_GAINU] = B43_NPHY_RFSEQTR_UPGU,
  1088. };
  1089. int i;
  1090. u16 seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
  1091. B43_WARN_ON(seq >= ARRAY_SIZE(trigger));
  1092. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  1093. B43_NPHY_RFSEQMODE_CAOVER | B43_NPHY_RFSEQMODE_TROVER);
  1094. b43_phy_set(dev, B43_NPHY_RFSEQTR, trigger[seq]);
  1095. for (i = 0; i < 200; i++) {
  1096. if (!(b43_phy_read(dev, B43_NPHY_RFSEQST) & trigger[seq]))
  1097. goto ok;
  1098. msleep(1);
  1099. }
  1100. b43err(dev->wl, "RF sequence status timeout\n");
  1101. ok:
  1102. b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
  1103. }
  1104. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlOverride */
  1105. static void b43_nphy_rf_control_override(struct b43_wldev *dev, u16 field,
  1106. u16 value, u8 core, bool off)
  1107. {
  1108. int i;
  1109. u8 index = fls(field);
  1110. u8 addr, en_addr, val_addr;
  1111. /* we expect only one bit set */
  1112. B43_WARN_ON(field & (~(1 << (index - 1))));
  1113. if (dev->phy.rev >= 3) {
  1114. const struct nphy_rf_control_override_rev3 *rf_ctrl;
  1115. for (i = 0; i < 2; i++) {
  1116. if (index == 0 || index == 16) {
  1117. b43err(dev->wl,
  1118. "Unsupported RF Ctrl Override call\n");
  1119. return;
  1120. }
  1121. rf_ctrl = &tbl_rf_control_override_rev3[index - 1];
  1122. en_addr = B43_PHY_N((i == 0) ?
  1123. rf_ctrl->en_addr0 : rf_ctrl->en_addr1);
  1124. val_addr = B43_PHY_N((i == 0) ?
  1125. rf_ctrl->val_addr0 : rf_ctrl->val_addr1);
  1126. if (off) {
  1127. b43_phy_mask(dev, en_addr, ~(field));
  1128. b43_phy_mask(dev, val_addr,
  1129. ~(rf_ctrl->val_mask));
  1130. } else {
  1131. if (core == 0 || ((1 << core) & i) != 0) {
  1132. b43_phy_set(dev, en_addr, field);
  1133. b43_phy_maskset(dev, val_addr,
  1134. ~(rf_ctrl->val_mask),
  1135. (value << rf_ctrl->val_shift));
  1136. }
  1137. }
  1138. }
  1139. } else {
  1140. const struct nphy_rf_control_override_rev2 *rf_ctrl;
  1141. if (off) {
  1142. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~(field));
  1143. value = 0;
  1144. } else {
  1145. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, field);
  1146. }
  1147. for (i = 0; i < 2; i++) {
  1148. if (index <= 1 || index == 16) {
  1149. b43err(dev->wl,
  1150. "Unsupported RF Ctrl Override call\n");
  1151. return;
  1152. }
  1153. if (index == 2 || index == 10 ||
  1154. (index >= 13 && index <= 15)) {
  1155. core = 1;
  1156. }
  1157. rf_ctrl = &tbl_rf_control_override_rev2[index - 2];
  1158. addr = B43_PHY_N((i == 0) ?
  1159. rf_ctrl->addr0 : rf_ctrl->addr1);
  1160. if ((core & (1 << i)) != 0)
  1161. b43_phy_maskset(dev, addr, ~(rf_ctrl->bmask),
  1162. (value << rf_ctrl->shift));
  1163. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, 0x1);
  1164. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1165. B43_NPHY_RFCTL_CMD_START);
  1166. udelay(1);
  1167. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, 0xFFFE);
  1168. }
  1169. }
  1170. }
  1171. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlIntcOverride */
  1172. static void b43_nphy_rf_control_intc_override(struct b43_wldev *dev, u8 field,
  1173. u16 value, u8 core)
  1174. {
  1175. u8 i, j;
  1176. u16 reg, tmp, val;
  1177. B43_WARN_ON(dev->phy.rev < 3);
  1178. B43_WARN_ON(field > 4);
  1179. for (i = 0; i < 2; i++) {
  1180. if ((core == 1 && i == 1) || (core == 2 && !i))
  1181. continue;
  1182. reg = (i == 0) ?
  1183. B43_NPHY_RFCTL_INTC1 : B43_NPHY_RFCTL_INTC2;
  1184. b43_phy_mask(dev, reg, 0xFBFF);
  1185. switch (field) {
  1186. case 0:
  1187. b43_phy_write(dev, reg, 0);
  1188. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  1189. break;
  1190. case 1:
  1191. if (!i) {
  1192. b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC1,
  1193. 0xFC3F, (value << 6));
  1194. b43_phy_maskset(dev, B43_NPHY_TXF_40CO_B1S1,
  1195. 0xFFFE, 1);
  1196. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1197. B43_NPHY_RFCTL_CMD_START);
  1198. for (j = 0; j < 100; j++) {
  1199. if (b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_START) {
  1200. j = 0;
  1201. break;
  1202. }
  1203. udelay(10);
  1204. }
  1205. if (j)
  1206. b43err(dev->wl,
  1207. "intc override timeout\n");
  1208. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S1,
  1209. 0xFFFE);
  1210. } else {
  1211. b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC2,
  1212. 0xFC3F, (value << 6));
  1213. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
  1214. 0xFFFE, 1);
  1215. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1216. B43_NPHY_RFCTL_CMD_RXTX);
  1217. for (j = 0; j < 100; j++) {
  1218. if (b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_RXTX) {
  1219. j = 0;
  1220. break;
  1221. }
  1222. udelay(10);
  1223. }
  1224. if (j)
  1225. b43err(dev->wl,
  1226. "intc override timeout\n");
  1227. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER,
  1228. 0xFFFE);
  1229. }
  1230. break;
  1231. case 2:
  1232. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1233. tmp = 0x0020;
  1234. val = value << 5;
  1235. } else {
  1236. tmp = 0x0010;
  1237. val = value << 4;
  1238. }
  1239. b43_phy_maskset(dev, reg, ~tmp, val);
  1240. break;
  1241. case 3:
  1242. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1243. tmp = 0x0001;
  1244. val = value;
  1245. } else {
  1246. tmp = 0x0004;
  1247. val = value << 2;
  1248. }
  1249. b43_phy_maskset(dev, reg, ~tmp, val);
  1250. break;
  1251. case 4:
  1252. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1253. tmp = 0x0002;
  1254. val = value << 1;
  1255. } else {
  1256. tmp = 0x0008;
  1257. val = value << 3;
  1258. }
  1259. b43_phy_maskset(dev, reg, ~tmp, val);
  1260. break;
  1261. }
  1262. }
  1263. }
  1264. static void b43_nphy_bphy_init(struct b43_wldev *dev)
  1265. {
  1266. unsigned int i;
  1267. u16 val;
  1268. val = 0x1E1F;
  1269. for (i = 0; i < 14; i++) {
  1270. b43_phy_write(dev, B43_PHY_N_BMODE(0x88 + i), val);
  1271. val -= 0x202;
  1272. }
  1273. val = 0x3E3F;
  1274. for (i = 0; i < 16; i++) {
  1275. b43_phy_write(dev, B43_PHY_N_BMODE(0x97 + i), val);
  1276. val -= 0x202;
  1277. }
  1278. b43_phy_write(dev, B43_PHY_N_BMODE(0x38), 0x668);
  1279. }
  1280. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ScaleOffsetRssi */
  1281. static void b43_nphy_scale_offset_rssi(struct b43_wldev *dev, u16 scale,
  1282. s8 offset, u8 core, u8 rail, u8 type)
  1283. {
  1284. u16 tmp;
  1285. bool core1or5 = (core == 1) || (core == 5);
  1286. bool core2or5 = (core == 2) || (core == 5);
  1287. offset = clamp_val(offset, -32, 31);
  1288. tmp = ((scale & 0x3F) << 8) | (offset & 0x3F);
  1289. if (core1or5 && (rail == 0) && (type == 2))
  1290. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, tmp);
  1291. if (core1or5 && (rail == 1) && (type == 2))
  1292. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, tmp);
  1293. if (core2or5 && (rail == 0) && (type == 2))
  1294. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, tmp);
  1295. if (core2or5 && (rail == 1) && (type == 2))
  1296. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, tmp);
  1297. if (core1or5 && (rail == 0) && (type == 0))
  1298. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, tmp);
  1299. if (core1or5 && (rail == 1) && (type == 0))
  1300. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, tmp);
  1301. if (core2or5 && (rail == 0) && (type == 0))
  1302. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, tmp);
  1303. if (core2or5 && (rail == 1) && (type == 0))
  1304. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, tmp);
  1305. if (core1or5 && (rail == 0) && (type == 1))
  1306. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, tmp);
  1307. if (core1or5 && (rail == 1) && (type == 1))
  1308. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, tmp);
  1309. if (core2or5 && (rail == 0) && (type == 1))
  1310. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, tmp);
  1311. if (core2or5 && (rail == 1) && (type == 1))
  1312. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, tmp);
  1313. if (core1or5 && (rail == 0) && (type == 6))
  1314. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TBD, tmp);
  1315. if (core1or5 && (rail == 1) && (type == 6))
  1316. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TBD, tmp);
  1317. if (core2or5 && (rail == 0) && (type == 6))
  1318. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TBD, tmp);
  1319. if (core2or5 && (rail == 1) && (type == 6))
  1320. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TBD, tmp);
  1321. if (core1or5 && (rail == 0) && (type == 3))
  1322. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_PWRDET, tmp);
  1323. if (core1or5 && (rail == 1) && (type == 3))
  1324. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_PWRDET, tmp);
  1325. if (core2or5 && (rail == 0) && (type == 3))
  1326. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_PWRDET, tmp);
  1327. if (core2or5 && (rail == 1) && (type == 3))
  1328. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_PWRDET, tmp);
  1329. if (core1or5 && (type == 4))
  1330. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TSSI, tmp);
  1331. if (core2or5 && (type == 4))
  1332. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TSSI, tmp);
  1333. if (core1or5 && (type == 5))
  1334. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TSSI, tmp);
  1335. if (core2or5 && (type == 5))
  1336. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TSSI, tmp);
  1337. }
  1338. static void b43_nphy_rev2_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1339. {
  1340. u16 val;
  1341. if (type < 3)
  1342. val = 0;
  1343. else if (type == 6)
  1344. val = 1;
  1345. else if (type == 3)
  1346. val = 2;
  1347. else
  1348. val = 3;
  1349. val = (val << 12) | (val << 14);
  1350. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, val);
  1351. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, val);
  1352. if (type < 3) {
  1353. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO1, 0xFFCF,
  1354. (type + 1) << 4);
  1355. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO2, 0xFFCF,
  1356. (type + 1) << 4);
  1357. }
  1358. /* TODO use some definitions */
  1359. if (code == 0) {
  1360. b43_phy_maskset(dev, B43_NPHY_AFECTL_OVER, 0xCFFF, 0);
  1361. if (type < 3) {
  1362. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD, 0xFEC7, 0);
  1363. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER, 0xEFDC, 0);
  1364. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD, 0xFFFE, 0);
  1365. udelay(20);
  1366. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER, 0xFFFE, 0);
  1367. }
  1368. } else {
  1369. b43_phy_maskset(dev, B43_NPHY_AFECTL_OVER, 0xCFFF,
  1370. 0x3000);
  1371. if (type < 3) {
  1372. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
  1373. 0xFEC7, 0x0180);
  1374. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
  1375. 0xEFDC, (code << 1 | 0x1021));
  1376. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD, 0xFFFE, 0x1);
  1377. udelay(20);
  1378. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER, 0xFFFE, 0);
  1379. }
  1380. }
  1381. }
  1382. static void b43_nphy_rev3_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1383. {
  1384. struct b43_phy_n *nphy = dev->phy.n;
  1385. u8 i;
  1386. u16 reg, val;
  1387. if (code == 0) {
  1388. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER1, 0xFDFF);
  1389. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, 0xFDFF);
  1390. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, 0xFCFF);
  1391. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, 0xFCFF);
  1392. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S0, 0xFFDF);
  1393. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B32S1, 0xFFDF);
  1394. b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0xFFC3);
  1395. b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0xFFC3);
  1396. } else {
  1397. for (i = 0; i < 2; i++) {
  1398. if ((code == 1 && i == 1) || (code == 2 && !i))
  1399. continue;
  1400. reg = (i == 0) ?
  1401. B43_NPHY_AFECTL_OVER1 : B43_NPHY_AFECTL_OVER;
  1402. b43_phy_maskset(dev, reg, 0xFDFF, 0x0200);
  1403. if (type < 3) {
  1404. reg = (i == 0) ?
  1405. B43_NPHY_AFECTL_C1 :
  1406. B43_NPHY_AFECTL_C2;
  1407. b43_phy_maskset(dev, reg, 0xFCFF, 0);
  1408. reg = (i == 0) ?
  1409. B43_NPHY_RFCTL_LUT_TRSW_UP1 :
  1410. B43_NPHY_RFCTL_LUT_TRSW_UP2;
  1411. b43_phy_maskset(dev, reg, 0xFFC3, 0);
  1412. if (type == 0)
  1413. val = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ? 4 : 8;
  1414. else if (type == 1)
  1415. val = 16;
  1416. else
  1417. val = 32;
  1418. b43_phy_set(dev, reg, val);
  1419. reg = (i == 0) ?
  1420. B43_NPHY_TXF_40CO_B1S0 :
  1421. B43_NPHY_TXF_40CO_B32S1;
  1422. b43_phy_set(dev, reg, 0x0020);
  1423. } else {
  1424. if (type == 6)
  1425. val = 0x0100;
  1426. else if (type == 3)
  1427. val = 0x0200;
  1428. else
  1429. val = 0x0300;
  1430. reg = (i == 0) ?
  1431. B43_NPHY_AFECTL_C1 :
  1432. B43_NPHY_AFECTL_C2;
  1433. b43_phy_maskset(dev, reg, 0xFCFF, val);
  1434. b43_phy_maskset(dev, reg, 0xF3FF, val << 2);
  1435. if (type != 3 && type != 6) {
  1436. enum ieee80211_band band =
  1437. b43_current_band(dev->wl);
  1438. if ((nphy->ipa2g_on &&
  1439. band == IEEE80211_BAND_2GHZ) ||
  1440. (nphy->ipa5g_on &&
  1441. band == IEEE80211_BAND_5GHZ))
  1442. val = (band == IEEE80211_BAND_5GHZ) ? 0xC : 0xE;
  1443. else
  1444. val = 0x11;
  1445. reg = (i == 0) ? 0x2000 : 0x3000;
  1446. reg |= B2055_PADDRV;
  1447. b43_radio_write16(dev, reg, val);
  1448. reg = (i == 0) ?
  1449. B43_NPHY_AFECTL_OVER1 :
  1450. B43_NPHY_AFECTL_OVER;
  1451. b43_phy_set(dev, reg, 0x0200);
  1452. }
  1453. }
  1454. }
  1455. }
  1456. }
  1457. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSISel */
  1458. static void b43_nphy_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1459. {
  1460. if (dev->phy.rev >= 3)
  1461. b43_nphy_rev3_rssi_select(dev, code, type);
  1462. else
  1463. b43_nphy_rev2_rssi_select(dev, code, type);
  1464. }
  1465. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRssi2055Vcm */
  1466. static void b43_nphy_set_rssi_2055_vcm(struct b43_wldev *dev, u8 type, u8 *buf)
  1467. {
  1468. int i;
  1469. for (i = 0; i < 2; i++) {
  1470. if (type == 2) {
  1471. if (i == 0) {
  1472. b43_radio_maskset(dev, B2055_C1_B0NB_RSSIVCM,
  1473. 0xFC, buf[0]);
  1474. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  1475. 0xFC, buf[1]);
  1476. } else {
  1477. b43_radio_maskset(dev, B2055_C2_B0NB_RSSIVCM,
  1478. 0xFC, buf[2 * i]);
  1479. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  1480. 0xFC, buf[2 * i + 1]);
  1481. }
  1482. } else {
  1483. if (i == 0)
  1484. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  1485. 0xF3, buf[0] << 2);
  1486. else
  1487. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  1488. 0xF3, buf[2 * i + 1] << 2);
  1489. }
  1490. }
  1491. }
  1492. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PollRssi */
  1493. static int b43_nphy_poll_rssi(struct b43_wldev *dev, u8 type, s32 *buf,
  1494. u8 nsamp)
  1495. {
  1496. int i;
  1497. int out;
  1498. u16 save_regs_phy[9];
  1499. u16 s[2];
  1500. if (dev->phy.rev >= 3) {
  1501. save_regs_phy[0] = b43_phy_read(dev,
  1502. B43_NPHY_RFCTL_LUT_TRSW_UP1);
  1503. save_regs_phy[1] = b43_phy_read(dev,
  1504. B43_NPHY_RFCTL_LUT_TRSW_UP2);
  1505. save_regs_phy[2] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  1506. save_regs_phy[3] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  1507. save_regs_phy[4] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  1508. save_regs_phy[5] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  1509. save_regs_phy[6] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S0);
  1510. save_regs_phy[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B32S1);
  1511. }
  1512. b43_nphy_rssi_select(dev, 5, type);
  1513. if (dev->phy.rev < 2) {
  1514. save_regs_phy[8] = b43_phy_read(dev, B43_NPHY_GPIO_SEL);
  1515. b43_phy_write(dev, B43_NPHY_GPIO_SEL, 5);
  1516. }
  1517. for (i = 0; i < 4; i++)
  1518. buf[i] = 0;
  1519. for (i = 0; i < nsamp; i++) {
  1520. if (dev->phy.rev < 2) {
  1521. s[0] = b43_phy_read(dev, B43_NPHY_GPIO_LOOUT);
  1522. s[1] = b43_phy_read(dev, B43_NPHY_GPIO_HIOUT);
  1523. } else {
  1524. s[0] = b43_phy_read(dev, B43_NPHY_RSSI1);
  1525. s[1] = b43_phy_read(dev, B43_NPHY_RSSI2);
  1526. }
  1527. buf[0] += ((s8)((s[0] & 0x3F) << 2)) >> 2;
  1528. buf[1] += ((s8)(((s[0] >> 8) & 0x3F) << 2)) >> 2;
  1529. buf[2] += ((s8)((s[1] & 0x3F) << 2)) >> 2;
  1530. buf[3] += ((s8)(((s[1] >> 8) & 0x3F) << 2)) >> 2;
  1531. }
  1532. out = (buf[0] & 0xFF) << 24 | (buf[1] & 0xFF) << 16 |
  1533. (buf[2] & 0xFF) << 8 | (buf[3] & 0xFF);
  1534. if (dev->phy.rev < 2)
  1535. b43_phy_write(dev, B43_NPHY_GPIO_SEL, save_regs_phy[8]);
  1536. if (dev->phy.rev >= 3) {
  1537. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1,
  1538. save_regs_phy[0]);
  1539. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2,
  1540. save_regs_phy[1]);
  1541. b43_phy_write(dev, B43_NPHY_AFECTL_C1, save_regs_phy[2]);
  1542. b43_phy_write(dev, B43_NPHY_AFECTL_C2, save_regs_phy[3]);
  1543. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, save_regs_phy[4]);
  1544. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, save_regs_phy[5]);
  1545. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, save_regs_phy[6]);
  1546. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, save_regs_phy[7]);
  1547. }
  1548. return out;
  1549. }
  1550. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal */
  1551. static void b43_nphy_rev2_rssi_cal(struct b43_wldev *dev, u8 type)
  1552. {
  1553. int i, j;
  1554. u8 state[4];
  1555. u8 code, val;
  1556. u16 class, override;
  1557. u8 regs_save_radio[2];
  1558. u16 regs_save_phy[2];
  1559. s8 offset[4];
  1560. u16 clip_state[2];
  1561. u16 clip_off[2] = { 0xFFFF, 0xFFFF };
  1562. s32 results_min[4] = { };
  1563. u8 vcm_final[4] = { };
  1564. s32 results[4][4] = { };
  1565. s32 miniq[4][2] = { };
  1566. if (type == 2) {
  1567. code = 0;
  1568. val = 6;
  1569. } else if (type < 2) {
  1570. code = 25;
  1571. val = 4;
  1572. } else {
  1573. B43_WARN_ON(1);
  1574. return;
  1575. }
  1576. class = b43_nphy_classifier(dev, 0, 0);
  1577. b43_nphy_classifier(dev, 7, 4);
  1578. b43_nphy_read_clip_detection(dev, clip_state);
  1579. b43_nphy_write_clip_detection(dev, clip_off);
  1580. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  1581. override = 0x140;
  1582. else
  1583. override = 0x110;
  1584. regs_save_phy[0] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  1585. regs_save_radio[0] = b43_radio_read16(dev, B2055_C1_PD_RXTX);
  1586. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, override);
  1587. b43_radio_write16(dev, B2055_C1_PD_RXTX, val);
  1588. regs_save_phy[1] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  1589. regs_save_radio[1] = b43_radio_read16(dev, B2055_C2_PD_RXTX);
  1590. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, override);
  1591. b43_radio_write16(dev, B2055_C2_PD_RXTX, val);
  1592. state[0] = b43_radio_read16(dev, B2055_C1_PD_RSSIMISC) & 0x07;
  1593. state[1] = b43_radio_read16(dev, B2055_C2_PD_RSSIMISC) & 0x07;
  1594. b43_radio_mask(dev, B2055_C1_PD_RSSIMISC, 0xF8);
  1595. b43_radio_mask(dev, B2055_C2_PD_RSSIMISC, 0xF8);
  1596. state[2] = b43_radio_read16(dev, B2055_C1_SP_RSSI) & 0x07;
  1597. state[3] = b43_radio_read16(dev, B2055_C2_SP_RSSI) & 0x07;
  1598. b43_nphy_rssi_select(dev, 5, type);
  1599. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 0, type);
  1600. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 1, type);
  1601. for (i = 0; i < 4; i++) {
  1602. u8 tmp[4];
  1603. for (j = 0; j < 4; j++)
  1604. tmp[j] = i;
  1605. if (type != 1)
  1606. b43_nphy_set_rssi_2055_vcm(dev, type, tmp);
  1607. b43_nphy_poll_rssi(dev, type, results[i], 8);
  1608. if (type < 2)
  1609. for (j = 0; j < 2; j++)
  1610. miniq[i][j] = min(results[i][2 * j],
  1611. results[i][2 * j + 1]);
  1612. }
  1613. for (i = 0; i < 4; i++) {
  1614. s32 mind = 40;
  1615. u8 minvcm = 0;
  1616. s32 minpoll = 249;
  1617. s32 curr;
  1618. for (j = 0; j < 4; j++) {
  1619. if (type == 2)
  1620. curr = abs(results[j][i]);
  1621. else
  1622. curr = abs(miniq[j][i / 2] - code * 8);
  1623. if (curr < mind) {
  1624. mind = curr;
  1625. minvcm = j;
  1626. }
  1627. if (results[j][i] < minpoll)
  1628. minpoll = results[j][i];
  1629. }
  1630. results_min[i] = minpoll;
  1631. vcm_final[i] = minvcm;
  1632. }
  1633. if (type != 1)
  1634. b43_nphy_set_rssi_2055_vcm(dev, type, vcm_final);
  1635. for (i = 0; i < 4; i++) {
  1636. offset[i] = (code * 8) - results[vcm_final[i]][i];
  1637. if (offset[i] < 0)
  1638. offset[i] = -((abs(offset[i]) + 4) / 8);
  1639. else
  1640. offset[i] = (offset[i] + 4) / 8;
  1641. if (results_min[i] == 248)
  1642. offset[i] = code - 32;
  1643. if (i % 2 == 0)
  1644. b43_nphy_scale_offset_rssi(dev, 0, offset[i], 1, 0,
  1645. type);
  1646. else
  1647. b43_nphy_scale_offset_rssi(dev, 0, offset[i], 2, 1,
  1648. type);
  1649. }
  1650. b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[0]);
  1651. b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[1]);
  1652. switch (state[2]) {
  1653. case 1:
  1654. b43_nphy_rssi_select(dev, 1, 2);
  1655. break;
  1656. case 4:
  1657. b43_nphy_rssi_select(dev, 1, 0);
  1658. break;
  1659. case 2:
  1660. b43_nphy_rssi_select(dev, 1, 1);
  1661. break;
  1662. default:
  1663. b43_nphy_rssi_select(dev, 1, 1);
  1664. break;
  1665. }
  1666. switch (state[3]) {
  1667. case 1:
  1668. b43_nphy_rssi_select(dev, 2, 2);
  1669. break;
  1670. case 4:
  1671. b43_nphy_rssi_select(dev, 2, 0);
  1672. break;
  1673. default:
  1674. b43_nphy_rssi_select(dev, 2, 1);
  1675. break;
  1676. }
  1677. b43_nphy_rssi_select(dev, 0, type);
  1678. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs_save_phy[0]);
  1679. b43_radio_write16(dev, B2055_C1_PD_RXTX, regs_save_radio[0]);
  1680. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs_save_phy[1]);
  1681. b43_radio_write16(dev, B2055_C2_PD_RXTX, regs_save_radio[1]);
  1682. b43_nphy_classifier(dev, 7, class);
  1683. b43_nphy_write_clip_detection(dev, clip_state);
  1684. }
  1685. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICalRev3 */
  1686. static void b43_nphy_rev3_rssi_cal(struct b43_wldev *dev)
  1687. {
  1688. /* TODO */
  1689. }
  1690. /*
  1691. * RSSI Calibration
  1692. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal
  1693. */
  1694. static void b43_nphy_rssi_cal(struct b43_wldev *dev)
  1695. {
  1696. if (dev->phy.rev >= 3) {
  1697. b43_nphy_rev3_rssi_cal(dev);
  1698. } else {
  1699. b43_nphy_rev2_rssi_cal(dev, 2);
  1700. b43_nphy_rev2_rssi_cal(dev, 0);
  1701. b43_nphy_rev2_rssi_cal(dev, 1);
  1702. }
  1703. }
  1704. /*
  1705. * Restore RSSI Calibration
  1706. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreRssiCal
  1707. */
  1708. static void b43_nphy_restore_rssi_cal(struct b43_wldev *dev)
  1709. {
  1710. struct b43_phy_n *nphy = dev->phy.n;
  1711. u16 *rssical_radio_regs = NULL;
  1712. u16 *rssical_phy_regs = NULL;
  1713. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1714. if (!nphy->rssical_chanspec_2G)
  1715. return;
  1716. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_2G;
  1717. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_2G;
  1718. } else {
  1719. if (!nphy->rssical_chanspec_5G)
  1720. return;
  1721. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_5G;
  1722. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_5G;
  1723. }
  1724. /* TODO use some definitions */
  1725. b43_radio_maskset(dev, 0x602B, 0xE3, rssical_radio_regs[0]);
  1726. b43_radio_maskset(dev, 0x702B, 0xE3, rssical_radio_regs[1]);
  1727. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, rssical_phy_regs[0]);
  1728. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, rssical_phy_regs[1]);
  1729. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, rssical_phy_regs[2]);
  1730. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, rssical_phy_regs[3]);
  1731. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, rssical_phy_regs[4]);
  1732. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, rssical_phy_regs[5]);
  1733. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, rssical_phy_regs[6]);
  1734. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, rssical_phy_regs[7]);
  1735. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, rssical_phy_regs[8]);
  1736. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, rssical_phy_regs[9]);
  1737. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, rssical_phy_regs[10]);
  1738. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, rssical_phy_regs[11]);
  1739. }
  1740. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetIpaGainTbl */
  1741. static const u32 *b43_nphy_get_ipa_gain_table(struct b43_wldev *dev)
  1742. {
  1743. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1744. if (dev->phy.rev >= 6) {
  1745. /* TODO If the chip is 47162
  1746. return txpwrctrl_tx_gain_ipa_rev5 */
  1747. return txpwrctrl_tx_gain_ipa_rev6;
  1748. } else if (dev->phy.rev >= 5) {
  1749. return txpwrctrl_tx_gain_ipa_rev5;
  1750. } else {
  1751. return txpwrctrl_tx_gain_ipa;
  1752. }
  1753. } else {
  1754. return txpwrctrl_tx_gain_ipa_5g;
  1755. }
  1756. }
  1757. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalRadioSetup */
  1758. static void b43_nphy_tx_cal_radio_setup(struct b43_wldev *dev)
  1759. {
  1760. struct b43_phy_n *nphy = dev->phy.n;
  1761. u16 *save = nphy->tx_rx_cal_radio_saveregs;
  1762. u16 tmp;
  1763. u8 offset, i;
  1764. if (dev->phy.rev >= 3) {
  1765. for (i = 0; i < 2; i++) {
  1766. tmp = (i == 0) ? 0x2000 : 0x3000;
  1767. offset = i * 11;
  1768. save[offset + 0] = b43_radio_read16(dev, B2055_CAL_RVARCTL);
  1769. save[offset + 1] = b43_radio_read16(dev, B2055_CAL_LPOCTL);
  1770. save[offset + 2] = b43_radio_read16(dev, B2055_CAL_TS);
  1771. save[offset + 3] = b43_radio_read16(dev, B2055_CAL_RCCALRTS);
  1772. save[offset + 4] = b43_radio_read16(dev, B2055_CAL_RCALRTS);
  1773. save[offset + 5] = b43_radio_read16(dev, B2055_PADDRV);
  1774. save[offset + 6] = b43_radio_read16(dev, B2055_XOCTL1);
  1775. save[offset + 7] = b43_radio_read16(dev, B2055_XOCTL2);
  1776. save[offset + 8] = b43_radio_read16(dev, B2055_XOREGUL);
  1777. save[offset + 9] = b43_radio_read16(dev, B2055_XOMISC);
  1778. save[offset + 10] = b43_radio_read16(dev, B2055_PLL_LFC1);
  1779. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1780. b43_radio_write16(dev, tmp | B2055_CAL_RVARCTL, 0x0A);
  1781. b43_radio_write16(dev, tmp | B2055_CAL_LPOCTL, 0x40);
  1782. b43_radio_write16(dev, tmp | B2055_CAL_TS, 0x55);
  1783. b43_radio_write16(dev, tmp | B2055_CAL_RCCALRTS, 0);
  1784. b43_radio_write16(dev, tmp | B2055_CAL_RCALRTS, 0);
  1785. if (nphy->ipa5g_on) {
  1786. b43_radio_write16(dev, tmp | B2055_PADDRV, 4);
  1787. b43_radio_write16(dev, tmp | B2055_XOCTL1, 1);
  1788. } else {
  1789. b43_radio_write16(dev, tmp | B2055_PADDRV, 0);
  1790. b43_radio_write16(dev, tmp | B2055_XOCTL1, 0x2F);
  1791. }
  1792. b43_radio_write16(dev, tmp | B2055_XOCTL2, 0);
  1793. } else {
  1794. b43_radio_write16(dev, tmp | B2055_CAL_RVARCTL, 0x06);
  1795. b43_radio_write16(dev, tmp | B2055_CAL_LPOCTL, 0x40);
  1796. b43_radio_write16(dev, tmp | B2055_CAL_TS, 0x55);
  1797. b43_radio_write16(dev, tmp | B2055_CAL_RCCALRTS, 0);
  1798. b43_radio_write16(dev, tmp | B2055_CAL_RCALRTS, 0);
  1799. b43_radio_write16(dev, tmp | B2055_XOCTL1, 0);
  1800. if (nphy->ipa2g_on) {
  1801. b43_radio_write16(dev, tmp | B2055_PADDRV, 6);
  1802. b43_radio_write16(dev, tmp | B2055_XOCTL2,
  1803. (dev->phy.rev < 5) ? 0x11 : 0x01);
  1804. } else {
  1805. b43_radio_write16(dev, tmp | B2055_PADDRV, 0);
  1806. b43_radio_write16(dev, tmp | B2055_XOCTL2, 0);
  1807. }
  1808. }
  1809. b43_radio_write16(dev, tmp | B2055_XOREGUL, 0);
  1810. b43_radio_write16(dev, tmp | B2055_XOMISC, 0);
  1811. b43_radio_write16(dev, tmp | B2055_PLL_LFC1, 0);
  1812. }
  1813. } else {
  1814. save[0] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL1);
  1815. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL1, 0x29);
  1816. save[1] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL2);
  1817. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL2, 0x54);
  1818. save[2] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL1);
  1819. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL1, 0x29);
  1820. save[3] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL2);
  1821. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL2, 0x54);
  1822. save[3] = b43_radio_read16(dev, B2055_C1_PWRDET_RXTX);
  1823. save[4] = b43_radio_read16(dev, B2055_C2_PWRDET_RXTX);
  1824. if (!(b43_phy_read(dev, B43_NPHY_BANDCTL) &
  1825. B43_NPHY_BANDCTL_5GHZ)) {
  1826. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x04);
  1827. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x04);
  1828. } else {
  1829. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x20);
  1830. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x20);
  1831. }
  1832. if (dev->phy.rev < 2) {
  1833. b43_radio_set(dev, B2055_C1_TX_BB_MXGM, 0x20);
  1834. b43_radio_set(dev, B2055_C2_TX_BB_MXGM, 0x20);
  1835. } else {
  1836. b43_radio_mask(dev, B2055_C1_TX_BB_MXGM, ~0x20);
  1837. b43_radio_mask(dev, B2055_C2_TX_BB_MXGM, ~0x20);
  1838. }
  1839. }
  1840. }
  1841. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IqCalGainParams */
  1842. static void b43_nphy_iq_cal_gain_params(struct b43_wldev *dev, u16 core,
  1843. struct nphy_txgains target,
  1844. struct nphy_iqcal_params *params)
  1845. {
  1846. int i, j, indx;
  1847. u16 gain;
  1848. if (dev->phy.rev >= 3) {
  1849. params->txgm = target.txgm[core];
  1850. params->pga = target.pga[core];
  1851. params->pad = target.pad[core];
  1852. params->ipa = target.ipa[core];
  1853. params->cal_gain = (params->txgm << 12) | (params->pga << 8) |
  1854. (params->pad << 4) | (params->ipa);
  1855. for (j = 0; j < 5; j++)
  1856. params->ncorr[j] = 0x79;
  1857. } else {
  1858. gain = (target.pad[core]) | (target.pga[core] << 4) |
  1859. (target.txgm[core] << 8);
  1860. indx = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ?
  1861. 1 : 0;
  1862. for (i = 0; i < 9; i++)
  1863. if (tbl_iqcal_gainparams[indx][i][0] == gain)
  1864. break;
  1865. i = min(i, 8);
  1866. params->txgm = tbl_iqcal_gainparams[indx][i][1];
  1867. params->pga = tbl_iqcal_gainparams[indx][i][2];
  1868. params->pad = tbl_iqcal_gainparams[indx][i][3];
  1869. params->cal_gain = (params->txgm << 7) | (params->pga << 4) |
  1870. (params->pad << 2);
  1871. for (j = 0; j < 4; j++)
  1872. params->ncorr[j] = tbl_iqcal_gainparams[indx][i][4 + j];
  1873. }
  1874. }
  1875. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/UpdateTxCalLadder */
  1876. static void b43_nphy_update_tx_cal_ladder(struct b43_wldev *dev, u16 core)
  1877. {
  1878. struct b43_phy_n *nphy = dev->phy.n;
  1879. int i;
  1880. u16 scale, entry;
  1881. u16 tmp = nphy->txcal_bbmult;
  1882. if (core == 0)
  1883. tmp >>= 8;
  1884. tmp &= 0xff;
  1885. for (i = 0; i < 18; i++) {
  1886. scale = (ladder_lo[i].percent * tmp) / 100;
  1887. entry = ((scale & 0xFF) << 8) | ladder_lo[i].g_env;
  1888. b43_ntab_write(dev, B43_NTAB16(15, i), entry);
  1889. scale = (ladder_iq[i].percent * tmp) / 100;
  1890. entry = ((scale & 0xFF) << 8) | ladder_iq[i].g_env;
  1891. b43_ntab_write(dev, B43_NTAB16(15, i + 32), entry);
  1892. }
  1893. }
  1894. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ExtPaSetTxDigiFilts */
  1895. static void b43_nphy_ext_pa_set_tx_dig_filters(struct b43_wldev *dev)
  1896. {
  1897. int i;
  1898. for (i = 0; i < 15; i++)
  1899. b43_phy_write(dev, B43_PHY_N(0x2C5 + i),
  1900. tbl_tx_filter_coef_rev4[2][i]);
  1901. }
  1902. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IpaSetTxDigiFilts */
  1903. static void b43_nphy_int_pa_set_tx_dig_filters(struct b43_wldev *dev)
  1904. {
  1905. int i, j;
  1906. /* B43_NPHY_TXF_20CO_S0A1, B43_NPHY_TXF_40CO_S0A1, unknown */
  1907. u16 offset[] = { 0x186, 0x195, 0x2C5 };
  1908. for (i = 0; i < 3; i++)
  1909. for (j = 0; j < 15; j++)
  1910. b43_phy_write(dev, B43_PHY_N(offset[i] + j),
  1911. tbl_tx_filter_coef_rev4[i][j]);
  1912. if (dev->phy.is_40mhz) {
  1913. for (j = 0; j < 15; j++)
  1914. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  1915. tbl_tx_filter_coef_rev4[3][j]);
  1916. } else if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1917. for (j = 0; j < 15; j++)
  1918. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  1919. tbl_tx_filter_coef_rev4[5][j]);
  1920. }
  1921. if (dev->phy.channel == 14)
  1922. for (j = 0; j < 15; j++)
  1923. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  1924. tbl_tx_filter_coef_rev4[6][j]);
  1925. }
  1926. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetTxGain */
  1927. static struct nphy_txgains b43_nphy_get_tx_gains(struct b43_wldev *dev)
  1928. {
  1929. struct b43_phy_n *nphy = dev->phy.n;
  1930. u16 curr_gain[2];
  1931. struct nphy_txgains target;
  1932. const u32 *table = NULL;
  1933. if (nphy->txpwrctrl == 0) {
  1934. int i;
  1935. if (nphy->hang_avoid)
  1936. b43_nphy_stay_in_carrier_search(dev, true);
  1937. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, curr_gain);
  1938. if (nphy->hang_avoid)
  1939. b43_nphy_stay_in_carrier_search(dev, false);
  1940. for (i = 0; i < 2; ++i) {
  1941. if (dev->phy.rev >= 3) {
  1942. target.ipa[i] = curr_gain[i] & 0x000F;
  1943. target.pad[i] = (curr_gain[i] & 0x00F0) >> 4;
  1944. target.pga[i] = (curr_gain[i] & 0x0F00) >> 8;
  1945. target.txgm[i] = (curr_gain[i] & 0x7000) >> 12;
  1946. } else {
  1947. target.ipa[i] = curr_gain[i] & 0x0003;
  1948. target.pad[i] = (curr_gain[i] & 0x000C) >> 2;
  1949. target.pga[i] = (curr_gain[i] & 0x0070) >> 4;
  1950. target.txgm[i] = (curr_gain[i] & 0x0380) >> 7;
  1951. }
  1952. }
  1953. } else {
  1954. int i;
  1955. u16 index[2];
  1956. index[0] = (b43_phy_read(dev, B43_NPHY_C1_TXPCTL_STAT) &
  1957. B43_NPHY_TXPCTL_STAT_BIDX) >>
  1958. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  1959. index[1] = (b43_phy_read(dev, B43_NPHY_C2_TXPCTL_STAT) &
  1960. B43_NPHY_TXPCTL_STAT_BIDX) >>
  1961. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  1962. for (i = 0; i < 2; ++i) {
  1963. if (dev->phy.rev >= 3) {
  1964. enum ieee80211_band band =
  1965. b43_current_band(dev->wl);
  1966. if ((nphy->ipa2g_on &&
  1967. band == IEEE80211_BAND_2GHZ) ||
  1968. (nphy->ipa5g_on &&
  1969. band == IEEE80211_BAND_5GHZ)) {
  1970. table = b43_nphy_get_ipa_gain_table(dev);
  1971. } else {
  1972. if (band == IEEE80211_BAND_5GHZ) {
  1973. if (dev->phy.rev == 3)
  1974. table = b43_ntab_tx_gain_rev3_5ghz;
  1975. else if (dev->phy.rev == 4)
  1976. table = b43_ntab_tx_gain_rev4_5ghz;
  1977. else
  1978. table = b43_ntab_tx_gain_rev5plus_5ghz;
  1979. } else {
  1980. table = b43_ntab_tx_gain_rev3plus_2ghz;
  1981. }
  1982. }
  1983. target.ipa[i] = (table[index[i]] >> 16) & 0xF;
  1984. target.pad[i] = (table[index[i]] >> 20) & 0xF;
  1985. target.pga[i] = (table[index[i]] >> 24) & 0xF;
  1986. target.txgm[i] = (table[index[i]] >> 28) & 0xF;
  1987. } else {
  1988. table = b43_ntab_tx_gain_rev0_1_2;
  1989. target.ipa[i] = (table[index[i]] >> 16) & 0x3;
  1990. target.pad[i] = (table[index[i]] >> 18) & 0x3;
  1991. target.pga[i] = (table[index[i]] >> 20) & 0x7;
  1992. target.txgm[i] = (table[index[i]] >> 23) & 0x7;
  1993. }
  1994. }
  1995. }
  1996. return target;
  1997. }
  1998. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhyCleanup */
  1999. static void b43_nphy_tx_cal_phy_cleanup(struct b43_wldev *dev)
  2000. {
  2001. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  2002. if (dev->phy.rev >= 3) {
  2003. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[0]);
  2004. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  2005. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  2006. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[3]);
  2007. b43_phy_write(dev, B43_NPHY_BBCFG, regs[4]);
  2008. b43_ntab_write(dev, B43_NTAB16(8, 3), regs[5]);
  2009. b43_ntab_write(dev, B43_NTAB16(8, 19), regs[6]);
  2010. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[7]);
  2011. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[8]);
  2012. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  2013. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  2014. b43_nphy_reset_cca(dev);
  2015. } else {
  2016. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, regs[0]);
  2017. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, regs[1]);
  2018. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  2019. b43_ntab_write(dev, B43_NTAB16(8, 2), regs[3]);
  2020. b43_ntab_write(dev, B43_NTAB16(8, 18), regs[4]);
  2021. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[5]);
  2022. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[6]);
  2023. }
  2024. }
  2025. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhySetup */
  2026. static void b43_nphy_tx_cal_phy_setup(struct b43_wldev *dev)
  2027. {
  2028. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  2029. u16 tmp;
  2030. regs[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  2031. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  2032. if (dev->phy.rev >= 3) {
  2033. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0xF0FF, 0x0A00);
  2034. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0xF0FF, 0x0A00);
  2035. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  2036. regs[2] = tmp;
  2037. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, tmp | 0x0600);
  2038. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2039. regs[3] = tmp;
  2040. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x0600);
  2041. regs[4] = b43_phy_read(dev, B43_NPHY_BBCFG);
  2042. b43_phy_mask(dev, B43_NPHY_BBCFG, (u16)~B43_NPHY_BBCFG_RSTRX);
  2043. tmp = b43_ntab_read(dev, B43_NTAB16(8, 3));
  2044. regs[5] = tmp;
  2045. b43_ntab_write(dev, B43_NTAB16(8, 3), 0);
  2046. tmp = b43_ntab_read(dev, B43_NTAB16(8, 19));
  2047. regs[6] = tmp;
  2048. b43_ntab_write(dev, B43_NTAB16(8, 19), 0);
  2049. regs[7] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  2050. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  2051. b43_nphy_rf_control_intc_override(dev, 2, 1, 3);
  2052. b43_nphy_rf_control_intc_override(dev, 1, 2, 1);
  2053. b43_nphy_rf_control_intc_override(dev, 1, 8, 2);
  2054. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  2055. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  2056. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  2057. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  2058. } else {
  2059. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, 0xA000);
  2060. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, 0xA000);
  2061. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2062. regs[2] = tmp;
  2063. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x3000);
  2064. tmp = b43_ntab_read(dev, B43_NTAB16(8, 2));
  2065. regs[3] = tmp;
  2066. tmp |= 0x2000;
  2067. b43_ntab_write(dev, B43_NTAB16(8, 2), tmp);
  2068. tmp = b43_ntab_read(dev, B43_NTAB16(8, 18));
  2069. regs[4] = tmp;
  2070. tmp |= 0x2000;
  2071. b43_ntab_write(dev, B43_NTAB16(8, 18), tmp);
  2072. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  2073. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  2074. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  2075. tmp = 0x0180;
  2076. else
  2077. tmp = 0x0120;
  2078. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  2079. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  2080. }
  2081. }
  2082. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SaveCal */
  2083. static void b43_nphy_save_cal(struct b43_wldev *dev)
  2084. {
  2085. struct b43_phy_n *nphy = dev->phy.n;
  2086. struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
  2087. u16 *txcal_radio_regs = NULL;
  2088. u8 *iqcal_chanspec;
  2089. u16 *table = NULL;
  2090. if (nphy->hang_avoid)
  2091. b43_nphy_stay_in_carrier_search(dev, 1);
  2092. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2093. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
  2094. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
  2095. iqcal_chanspec = &nphy->iqcal_chanspec_2G;
  2096. table = nphy->cal_cache.txcal_coeffs_2G;
  2097. } else {
  2098. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
  2099. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
  2100. iqcal_chanspec = &nphy->iqcal_chanspec_5G;
  2101. table = nphy->cal_cache.txcal_coeffs_5G;
  2102. }
  2103. b43_nphy_rx_iq_coeffs(dev, false, rxcal_coeffs);
  2104. /* TODO use some definitions */
  2105. if (dev->phy.rev >= 3) {
  2106. txcal_radio_regs[0] = b43_radio_read(dev, 0x2021);
  2107. txcal_radio_regs[1] = b43_radio_read(dev, 0x2022);
  2108. txcal_radio_regs[2] = b43_radio_read(dev, 0x3021);
  2109. txcal_radio_regs[3] = b43_radio_read(dev, 0x3022);
  2110. txcal_radio_regs[4] = b43_radio_read(dev, 0x2023);
  2111. txcal_radio_regs[5] = b43_radio_read(dev, 0x2024);
  2112. txcal_radio_regs[6] = b43_radio_read(dev, 0x3023);
  2113. txcal_radio_regs[7] = b43_radio_read(dev, 0x3024);
  2114. } else {
  2115. txcal_radio_regs[0] = b43_radio_read(dev, 0x8B);
  2116. txcal_radio_regs[1] = b43_radio_read(dev, 0xBA);
  2117. txcal_radio_regs[2] = b43_radio_read(dev, 0x8D);
  2118. txcal_radio_regs[3] = b43_radio_read(dev, 0xBC);
  2119. }
  2120. *iqcal_chanspec = nphy->radio_chanspec;
  2121. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 8, table);
  2122. if (nphy->hang_avoid)
  2123. b43_nphy_stay_in_carrier_search(dev, 0);
  2124. }
  2125. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreCal */
  2126. static void b43_nphy_restore_cal(struct b43_wldev *dev)
  2127. {
  2128. struct b43_phy_n *nphy = dev->phy.n;
  2129. u16 coef[4];
  2130. u16 *loft = NULL;
  2131. u16 *table = NULL;
  2132. int i;
  2133. u16 *txcal_radio_regs = NULL;
  2134. struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
  2135. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2136. if (nphy->iqcal_chanspec_2G == 0)
  2137. return;
  2138. table = nphy->cal_cache.txcal_coeffs_2G;
  2139. loft = &nphy->cal_cache.txcal_coeffs_2G[5];
  2140. } else {
  2141. if (nphy->iqcal_chanspec_5G == 0)
  2142. return;
  2143. table = nphy->cal_cache.txcal_coeffs_5G;
  2144. loft = &nphy->cal_cache.txcal_coeffs_5G[5];
  2145. }
  2146. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4, table);
  2147. for (i = 0; i < 4; i++) {
  2148. if (dev->phy.rev >= 3)
  2149. table[i] = coef[i];
  2150. else
  2151. coef[i] = 0;
  2152. }
  2153. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4, coef);
  2154. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2, loft);
  2155. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2, loft);
  2156. if (dev->phy.rev < 2)
  2157. b43_nphy_tx_iq_workaround(dev);
  2158. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2159. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
  2160. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
  2161. } else {
  2162. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
  2163. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
  2164. }
  2165. /* TODO use some definitions */
  2166. if (dev->phy.rev >= 3) {
  2167. b43_radio_write(dev, 0x2021, txcal_radio_regs[0]);
  2168. b43_radio_write(dev, 0x2022, txcal_radio_regs[1]);
  2169. b43_radio_write(dev, 0x3021, txcal_radio_regs[2]);
  2170. b43_radio_write(dev, 0x3022, txcal_radio_regs[3]);
  2171. b43_radio_write(dev, 0x2023, txcal_radio_regs[4]);
  2172. b43_radio_write(dev, 0x2024, txcal_radio_regs[5]);
  2173. b43_radio_write(dev, 0x3023, txcal_radio_regs[6]);
  2174. b43_radio_write(dev, 0x3024, txcal_radio_regs[7]);
  2175. } else {
  2176. b43_radio_write(dev, 0x8B, txcal_radio_regs[0]);
  2177. b43_radio_write(dev, 0xBA, txcal_radio_regs[1]);
  2178. b43_radio_write(dev, 0x8D, txcal_radio_regs[2]);
  2179. b43_radio_write(dev, 0xBC, txcal_radio_regs[3]);
  2180. }
  2181. b43_nphy_rx_iq_coeffs(dev, true, rxcal_coeffs);
  2182. }
  2183. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalTxIqlo */
  2184. static int b43_nphy_cal_tx_iq_lo(struct b43_wldev *dev,
  2185. struct nphy_txgains target,
  2186. bool full, bool mphase)
  2187. {
  2188. struct b43_phy_n *nphy = dev->phy.n;
  2189. int i;
  2190. int error = 0;
  2191. int freq;
  2192. bool avoid = false;
  2193. u8 length;
  2194. u16 tmp, core, type, count, max, numb, last, cmd;
  2195. const u16 *table;
  2196. bool phy6or5x;
  2197. u16 buffer[11];
  2198. u16 diq_start = 0;
  2199. u16 save[2];
  2200. u16 gain[2];
  2201. struct nphy_iqcal_params params[2];
  2202. bool updated[2] = { };
  2203. b43_nphy_stay_in_carrier_search(dev, true);
  2204. if (dev->phy.rev >= 4) {
  2205. avoid = nphy->hang_avoid;
  2206. nphy->hang_avoid = 0;
  2207. }
  2208. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
  2209. for (i = 0; i < 2; i++) {
  2210. b43_nphy_iq_cal_gain_params(dev, i, target, &params[i]);
  2211. gain[i] = params[i].cal_gain;
  2212. }
  2213. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain);
  2214. b43_nphy_tx_cal_radio_setup(dev);
  2215. b43_nphy_tx_cal_phy_setup(dev);
  2216. phy6or5x = dev->phy.rev >= 6 ||
  2217. (dev->phy.rev == 5 && nphy->ipa2g_on &&
  2218. b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ);
  2219. if (phy6or5x) {
  2220. if (dev->phy.is_40mhz) {
  2221. b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
  2222. tbl_tx_iqlo_cal_loft_ladder_40);
  2223. b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
  2224. tbl_tx_iqlo_cal_iqimb_ladder_40);
  2225. } else {
  2226. b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
  2227. tbl_tx_iqlo_cal_loft_ladder_20);
  2228. b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
  2229. tbl_tx_iqlo_cal_iqimb_ladder_20);
  2230. }
  2231. }
  2232. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8AA9);
  2233. if (!dev->phy.is_40mhz)
  2234. freq = 2500;
  2235. else
  2236. freq = 5000;
  2237. if (nphy->mphase_cal_phase_id > 2)
  2238. b43_nphy_run_samples(dev, (dev->phy.is_40mhz ? 40 : 20) * 8,
  2239. 0xFFFF, 0, true, false);
  2240. else
  2241. error = b43_nphy_tx_tone(dev, freq, 250, true, false);
  2242. if (error == 0) {
  2243. if (nphy->mphase_cal_phase_id > 2) {
  2244. table = nphy->mphase_txcal_bestcoeffs;
  2245. length = 11;
  2246. if (dev->phy.rev < 3)
  2247. length -= 2;
  2248. } else {
  2249. if (!full && nphy->txiqlocal_coeffsvalid) {
  2250. table = nphy->txiqlocal_bestc;
  2251. length = 11;
  2252. if (dev->phy.rev < 3)
  2253. length -= 2;
  2254. } else {
  2255. full = true;
  2256. if (dev->phy.rev >= 3) {
  2257. table = tbl_tx_iqlo_cal_startcoefs_nphyrev3;
  2258. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS_REV3;
  2259. } else {
  2260. table = tbl_tx_iqlo_cal_startcoefs;
  2261. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS;
  2262. }
  2263. }
  2264. }
  2265. b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length, table);
  2266. if (full) {
  2267. if (dev->phy.rev >= 3)
  2268. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL_REV3;
  2269. else
  2270. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL;
  2271. } else {
  2272. if (dev->phy.rev >= 3)
  2273. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL_REV3;
  2274. else
  2275. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL;
  2276. }
  2277. if (mphase) {
  2278. count = nphy->mphase_txcal_cmdidx;
  2279. numb = min(max,
  2280. (u16)(count + nphy->mphase_txcal_numcmds));
  2281. } else {
  2282. count = 0;
  2283. numb = max;
  2284. }
  2285. for (; count < numb; count++) {
  2286. if (full) {
  2287. if (dev->phy.rev >= 3)
  2288. cmd = tbl_tx_iqlo_cal_cmds_fullcal_nphyrev3[count];
  2289. else
  2290. cmd = tbl_tx_iqlo_cal_cmds_fullcal[count];
  2291. } else {
  2292. if (dev->phy.rev >= 3)
  2293. cmd = tbl_tx_iqlo_cal_cmds_recal_nphyrev3[count];
  2294. else
  2295. cmd = tbl_tx_iqlo_cal_cmds_recal[count];
  2296. }
  2297. core = (cmd & 0x3000) >> 12;
  2298. type = (cmd & 0x0F00) >> 8;
  2299. if (phy6or5x && updated[core] == 0) {
  2300. b43_nphy_update_tx_cal_ladder(dev, core);
  2301. updated[core] = 1;
  2302. }
  2303. tmp = (params[core].ncorr[type] << 8) | 0x66;
  2304. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDNNUM, tmp);
  2305. if (type == 1 || type == 3 || type == 4) {
  2306. buffer[0] = b43_ntab_read(dev,
  2307. B43_NTAB16(15, 69 + core));
  2308. diq_start = buffer[0];
  2309. buffer[0] = 0;
  2310. b43_ntab_write(dev, B43_NTAB16(15, 69 + core),
  2311. 0);
  2312. }
  2313. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMD, cmd);
  2314. for (i = 0; i < 2000; i++) {
  2315. tmp = b43_phy_read(dev, B43_NPHY_IQLOCAL_CMD);
  2316. if (tmp & 0xC000)
  2317. break;
  2318. udelay(10);
  2319. }
  2320. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  2321. buffer);
  2322. b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length,
  2323. buffer);
  2324. if (type == 1 || type == 3 || type == 4)
  2325. buffer[0] = diq_start;
  2326. }
  2327. if (mphase)
  2328. nphy->mphase_txcal_cmdidx = (numb >= max) ? 0 : numb;
  2329. last = (dev->phy.rev < 3) ? 6 : 7;
  2330. if (!mphase || nphy->mphase_cal_phase_id == last) {
  2331. b43_ntab_write_bulk(dev, B43_NTAB16(15, 96), 4, buffer);
  2332. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 4, buffer);
  2333. if (dev->phy.rev < 3) {
  2334. buffer[0] = 0;
  2335. buffer[1] = 0;
  2336. buffer[2] = 0;
  2337. buffer[3] = 0;
  2338. }
  2339. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
  2340. buffer);
  2341. b43_ntab_write_bulk(dev, B43_NTAB16(15, 101), 2,
  2342. buffer);
  2343. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
  2344. buffer);
  2345. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
  2346. buffer);
  2347. length = 11;
  2348. if (dev->phy.rev < 3)
  2349. length -= 2;
  2350. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  2351. nphy->txiqlocal_bestc);
  2352. nphy->txiqlocal_coeffsvalid = true;
  2353. /* TODO: Set nphy->txiqlocal_chanspec to
  2354. the current channel */
  2355. } else {
  2356. length = 11;
  2357. if (dev->phy.rev < 3)
  2358. length -= 2;
  2359. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  2360. nphy->mphase_txcal_bestcoeffs);
  2361. }
  2362. b43_nphy_stop_playback(dev);
  2363. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0);
  2364. }
  2365. b43_nphy_tx_cal_phy_cleanup(dev);
  2366. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
  2367. if (dev->phy.rev < 2 && (!mphase || nphy->mphase_cal_phase_id == last))
  2368. b43_nphy_tx_iq_workaround(dev);
  2369. if (dev->phy.rev >= 4)
  2370. nphy->hang_avoid = avoid;
  2371. b43_nphy_stay_in_carrier_search(dev, false);
  2372. return error;
  2373. }
  2374. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ReapplyTxCalCoeffs */
  2375. static void b43_nphy_reapply_tx_cal_coeffs(struct b43_wldev *dev)
  2376. {
  2377. struct b43_phy_n *nphy = dev->phy.n;
  2378. u8 i;
  2379. u16 buffer[7];
  2380. bool equal = true;
  2381. if (!nphy->txiqlocal_coeffsvalid || 1 /* FIXME */)
  2382. return;
  2383. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
  2384. for (i = 0; i < 4; i++) {
  2385. if (buffer[i] != nphy->txiqlocal_bestc[i]) {
  2386. equal = false;
  2387. break;
  2388. }
  2389. }
  2390. if (!equal) {
  2391. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4,
  2392. nphy->txiqlocal_bestc);
  2393. for (i = 0; i < 4; i++)
  2394. buffer[i] = 0;
  2395. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
  2396. buffer);
  2397. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
  2398. &nphy->txiqlocal_bestc[5]);
  2399. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
  2400. &nphy->txiqlocal_bestc[5]);
  2401. }
  2402. }
  2403. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIqRev2 */
  2404. static int b43_nphy_rev2_cal_rx_iq(struct b43_wldev *dev,
  2405. struct nphy_txgains target, u8 type, bool debug)
  2406. {
  2407. struct b43_phy_n *nphy = dev->phy.n;
  2408. int i, j, index;
  2409. u8 rfctl[2];
  2410. u8 afectl_core;
  2411. u16 tmp[6];
  2412. u16 cur_hpf1, cur_hpf2, cur_lna;
  2413. u32 real, imag;
  2414. enum ieee80211_band band;
  2415. u8 use;
  2416. u16 cur_hpf;
  2417. u16 lna[3] = { 3, 3, 1 };
  2418. u16 hpf1[3] = { 7, 2, 0 };
  2419. u16 hpf2[3] = { 2, 0, 0 };
  2420. u32 power[3] = { };
  2421. u16 gain_save[2];
  2422. u16 cal_gain[2];
  2423. struct nphy_iqcal_params cal_params[2];
  2424. struct nphy_iq_est est;
  2425. int ret = 0;
  2426. bool playtone = true;
  2427. int desired = 13;
  2428. b43_nphy_stay_in_carrier_search(dev, 1);
  2429. if (dev->phy.rev < 2)
  2430. b43_nphy_reapply_tx_cal_coeffs(dev);
  2431. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
  2432. for (i = 0; i < 2; i++) {
  2433. b43_nphy_iq_cal_gain_params(dev, i, target, &cal_params[i]);
  2434. cal_gain[i] = cal_params[i].cal_gain;
  2435. }
  2436. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, cal_gain);
  2437. for (i = 0; i < 2; i++) {
  2438. if (i == 0) {
  2439. rfctl[0] = B43_NPHY_RFCTL_INTC1;
  2440. rfctl[1] = B43_NPHY_RFCTL_INTC2;
  2441. afectl_core = B43_NPHY_AFECTL_C1;
  2442. } else {
  2443. rfctl[0] = B43_NPHY_RFCTL_INTC2;
  2444. rfctl[1] = B43_NPHY_RFCTL_INTC1;
  2445. afectl_core = B43_NPHY_AFECTL_C2;
  2446. }
  2447. tmp[1] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  2448. tmp[2] = b43_phy_read(dev, afectl_core);
  2449. tmp[3] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2450. tmp[4] = b43_phy_read(dev, rfctl[0]);
  2451. tmp[5] = b43_phy_read(dev, rfctl[1]);
  2452. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  2453. (u16)~B43_NPHY_RFSEQCA_RXDIS,
  2454. ((1 - i) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  2455. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  2456. (1 - i));
  2457. b43_phy_set(dev, afectl_core, 0x0006);
  2458. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0006);
  2459. band = b43_current_band(dev->wl);
  2460. if (nphy->rxcalparams & 0xFF000000) {
  2461. if (band == IEEE80211_BAND_5GHZ)
  2462. b43_phy_write(dev, rfctl[0], 0x140);
  2463. else
  2464. b43_phy_write(dev, rfctl[0], 0x110);
  2465. } else {
  2466. if (band == IEEE80211_BAND_5GHZ)
  2467. b43_phy_write(dev, rfctl[0], 0x180);
  2468. else
  2469. b43_phy_write(dev, rfctl[0], 0x120);
  2470. }
  2471. if (band == IEEE80211_BAND_5GHZ)
  2472. b43_phy_write(dev, rfctl[1], 0x148);
  2473. else
  2474. b43_phy_write(dev, rfctl[1], 0x114);
  2475. if (nphy->rxcalparams & 0x10000) {
  2476. b43_radio_maskset(dev, B2055_C1_GENSPARE2, 0xFC,
  2477. (i + 1));
  2478. b43_radio_maskset(dev, B2055_C2_GENSPARE2, 0xFC,
  2479. (2 - i));
  2480. }
  2481. for (j = 0; i < 4; j++) {
  2482. if (j < 3) {
  2483. cur_lna = lna[j];
  2484. cur_hpf1 = hpf1[j];
  2485. cur_hpf2 = hpf2[j];
  2486. } else {
  2487. if (power[1] > 10000) {
  2488. use = 1;
  2489. cur_hpf = cur_hpf1;
  2490. index = 2;
  2491. } else {
  2492. if (power[0] > 10000) {
  2493. use = 1;
  2494. cur_hpf = cur_hpf1;
  2495. index = 1;
  2496. } else {
  2497. index = 0;
  2498. use = 2;
  2499. cur_hpf = cur_hpf2;
  2500. }
  2501. }
  2502. cur_lna = lna[index];
  2503. cur_hpf1 = hpf1[index];
  2504. cur_hpf2 = hpf2[index];
  2505. cur_hpf += desired - hweight32(power[index]);
  2506. cur_hpf = clamp_val(cur_hpf, 0, 10);
  2507. if (use == 1)
  2508. cur_hpf1 = cur_hpf;
  2509. else
  2510. cur_hpf2 = cur_hpf;
  2511. }
  2512. tmp[0] = ((cur_hpf2 << 8) | (cur_hpf1 << 4) |
  2513. (cur_lna << 2));
  2514. b43_nphy_rf_control_override(dev, 0x400, tmp[0], 3,
  2515. false);
  2516. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  2517. b43_nphy_stop_playback(dev);
  2518. if (playtone) {
  2519. ret = b43_nphy_tx_tone(dev, 4000,
  2520. (nphy->rxcalparams & 0xFFFF),
  2521. false, false);
  2522. playtone = false;
  2523. } else {
  2524. b43_nphy_run_samples(dev, 160, 0xFFFF, 0,
  2525. false, false);
  2526. }
  2527. if (ret == 0) {
  2528. if (j < 3) {
  2529. b43_nphy_rx_iq_est(dev, &est, 1024, 32,
  2530. false);
  2531. if (i == 0) {
  2532. real = est.i0_pwr;
  2533. imag = est.q0_pwr;
  2534. } else {
  2535. real = est.i1_pwr;
  2536. imag = est.q1_pwr;
  2537. }
  2538. power[i] = ((real + imag) / 1024) + 1;
  2539. } else {
  2540. b43_nphy_calc_rx_iq_comp(dev, 1 << i);
  2541. }
  2542. b43_nphy_stop_playback(dev);
  2543. }
  2544. if (ret != 0)
  2545. break;
  2546. }
  2547. b43_radio_mask(dev, B2055_C1_GENSPARE2, 0xFC);
  2548. b43_radio_mask(dev, B2055_C2_GENSPARE2, 0xFC);
  2549. b43_phy_write(dev, rfctl[1], tmp[5]);
  2550. b43_phy_write(dev, rfctl[0], tmp[4]);
  2551. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp[3]);
  2552. b43_phy_write(dev, afectl_core, tmp[2]);
  2553. b43_phy_write(dev, B43_NPHY_RFSEQCA, tmp[1]);
  2554. if (ret != 0)
  2555. break;
  2556. }
  2557. b43_nphy_rf_control_override(dev, 0x400, 0, 3, true);
  2558. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  2559. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
  2560. b43_nphy_stay_in_carrier_search(dev, 0);
  2561. return ret;
  2562. }
  2563. static int b43_nphy_rev3_cal_rx_iq(struct b43_wldev *dev,
  2564. struct nphy_txgains target, u8 type, bool debug)
  2565. {
  2566. return -1;
  2567. }
  2568. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIq */
  2569. static int b43_nphy_cal_rx_iq(struct b43_wldev *dev,
  2570. struct nphy_txgains target, u8 type, bool debug)
  2571. {
  2572. if (dev->phy.rev >= 3)
  2573. return b43_nphy_rev3_cal_rx_iq(dev, target, type, debug);
  2574. else
  2575. return b43_nphy_rev2_cal_rx_iq(dev, target, type, debug);
  2576. }
  2577. /*
  2578. * Init N-PHY
  2579. * http://bcm-v4.sipsolutions.net/802.11/PHY/Init/N
  2580. */
  2581. int b43_phy_initn(struct b43_wldev *dev)
  2582. {
  2583. struct ssb_bus *bus = dev->dev->bus;
  2584. struct b43_phy *phy = &dev->phy;
  2585. struct b43_phy_n *nphy = phy->n;
  2586. u8 tx_pwr_state;
  2587. struct nphy_txgains target;
  2588. u16 tmp;
  2589. enum ieee80211_band tmp2;
  2590. bool do_rssi_cal;
  2591. u16 clip[2];
  2592. bool do_cal = false;
  2593. if ((dev->phy.rev >= 3) &&
  2594. (bus->sprom.boardflags_lo & B43_BFL_EXTLNA) &&
  2595. (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)) {
  2596. chipco_set32(&dev->dev->bus->chipco, SSB_CHIPCO_CHIPCTL, 0x40);
  2597. }
  2598. nphy->deaf_count = 0;
  2599. b43_nphy_tables_init(dev);
  2600. nphy->crsminpwr_adjusted = false;
  2601. nphy->noisevars_adjusted = false;
  2602. /* Clear all overrides */
  2603. if (dev->phy.rev >= 3) {
  2604. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, 0);
  2605. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  2606. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, 0);
  2607. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, 0);
  2608. } else {
  2609. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  2610. }
  2611. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, 0);
  2612. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, 0);
  2613. if (dev->phy.rev < 6) {
  2614. b43_phy_write(dev, B43_NPHY_RFCTL_INTC3, 0);
  2615. b43_phy_write(dev, B43_NPHY_RFCTL_INTC4, 0);
  2616. }
  2617. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  2618. ~(B43_NPHY_RFSEQMODE_CAOVER |
  2619. B43_NPHY_RFSEQMODE_TROVER));
  2620. if (dev->phy.rev >= 3)
  2621. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, 0);
  2622. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, 0);
  2623. if (dev->phy.rev <= 2) {
  2624. tmp = (dev->phy.rev == 2) ? 0x3B : 0x40;
  2625. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  2626. ~B43_NPHY_BPHY_CTL3_SCALE,
  2627. tmp << B43_NPHY_BPHY_CTL3_SCALE_SHIFT);
  2628. }
  2629. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_20M, 0x20);
  2630. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_40M, 0x20);
  2631. if (bus->sprom.boardflags2_lo & 0x100 ||
  2632. (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
  2633. bus->boardinfo.type == 0x8B))
  2634. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xA0);
  2635. else
  2636. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xB8);
  2637. b43_phy_write(dev, B43_NPHY_MIMO_CRSTXEXT, 0xC8);
  2638. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x50);
  2639. b43_phy_write(dev, B43_NPHY_TXRIFS_FRDEL, 0x30);
  2640. b43_nphy_update_mimo_config(dev, nphy->preamble_override);
  2641. b43_nphy_update_txrx_chain(dev);
  2642. if (phy->rev < 2) {
  2643. b43_phy_write(dev, B43_NPHY_DUP40_GFBL, 0xAA8);
  2644. b43_phy_write(dev, B43_NPHY_DUP40_BL, 0x9A4);
  2645. }
  2646. tmp2 = b43_current_band(dev->wl);
  2647. if ((nphy->ipa2g_on && tmp2 == IEEE80211_BAND_2GHZ) ||
  2648. (nphy->ipa5g_on && tmp2 == IEEE80211_BAND_5GHZ)) {
  2649. b43_phy_set(dev, B43_NPHY_PAPD_EN0, 0x1);
  2650. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ0, 0x007F,
  2651. nphy->papd_epsilon_offset[0] << 7);
  2652. b43_phy_set(dev, B43_NPHY_PAPD_EN1, 0x1);
  2653. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ1, 0x007F,
  2654. nphy->papd_epsilon_offset[1] << 7);
  2655. b43_nphy_int_pa_set_tx_dig_filters(dev);
  2656. } else if (phy->rev >= 5) {
  2657. b43_nphy_ext_pa_set_tx_dig_filters(dev);
  2658. }
  2659. b43_nphy_workarounds(dev);
  2660. /* Reset CCA, in init code it differs a little from standard way */
  2661. b43_nphy_bmac_clock_fgc(dev, 1);
  2662. tmp = b43_phy_read(dev, B43_NPHY_BBCFG);
  2663. b43_phy_write(dev, B43_NPHY_BBCFG, tmp | B43_NPHY_BBCFG_RSTCCA);
  2664. b43_phy_write(dev, B43_NPHY_BBCFG, tmp & ~B43_NPHY_BBCFG_RSTCCA);
  2665. b43_nphy_bmac_clock_fgc(dev, 0);
  2666. /* TODO N PHY MAC PHY Clock Set with argument 1 */
  2667. b43_nphy_pa_override(dev, false);
  2668. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  2669. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  2670. b43_nphy_pa_override(dev, true);
  2671. b43_nphy_classifier(dev, 0, 0);
  2672. b43_nphy_read_clip_detection(dev, clip);
  2673. tx_pwr_state = nphy->txpwrctrl;
  2674. /* TODO N PHY TX power control with argument 0
  2675. (turning off power control) */
  2676. /* TODO Fix the TX Power Settings */
  2677. /* TODO N PHY TX Power Control Idle TSSI */
  2678. /* TODO N PHY TX Power Control Setup */
  2679. if (phy->rev >= 3) {
  2680. /* TODO */
  2681. } else {
  2682. b43_ntab_write_bulk(dev, B43_NTAB32(26, 192), 128,
  2683. b43_ntab_tx_gain_rev0_1_2);
  2684. b43_ntab_write_bulk(dev, B43_NTAB32(27, 192), 128,
  2685. b43_ntab_tx_gain_rev0_1_2);
  2686. }
  2687. if (nphy->phyrxchain != 3)
  2688. ;/* TODO N PHY RX Core Set State with phyrxchain as argument */
  2689. if (nphy->mphase_cal_phase_id > 0)
  2690. ;/* TODO PHY Periodic Calibration Multi-Phase Restart */
  2691. do_rssi_cal = false;
  2692. if (phy->rev >= 3) {
  2693. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  2694. do_rssi_cal = (nphy->rssical_chanspec_2G == 0);
  2695. else
  2696. do_rssi_cal = (nphy->rssical_chanspec_5G == 0);
  2697. if (do_rssi_cal)
  2698. b43_nphy_rssi_cal(dev);
  2699. else
  2700. b43_nphy_restore_rssi_cal(dev);
  2701. } else {
  2702. b43_nphy_rssi_cal(dev);
  2703. }
  2704. if (!((nphy->measure_hold & 0x6) != 0)) {
  2705. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  2706. do_cal = (nphy->iqcal_chanspec_2G == 0);
  2707. else
  2708. do_cal = (nphy->iqcal_chanspec_5G == 0);
  2709. if (nphy->mute)
  2710. do_cal = false;
  2711. if (do_cal) {
  2712. target = b43_nphy_get_tx_gains(dev);
  2713. if (nphy->antsel_type == 2)
  2714. ;/*TODO NPHY Superswitch Init with argument 1*/
  2715. if (nphy->perical != 2) {
  2716. b43_nphy_rssi_cal(dev);
  2717. if (phy->rev >= 3) {
  2718. nphy->cal_orig_pwr_idx[0] =
  2719. nphy->txpwrindex[0].index_internal;
  2720. nphy->cal_orig_pwr_idx[1] =
  2721. nphy->txpwrindex[1].index_internal;
  2722. /* TODO N PHY Pre Calibrate TX Gain */
  2723. target = b43_nphy_get_tx_gains(dev);
  2724. }
  2725. }
  2726. }
  2727. }
  2728. if (!b43_nphy_cal_tx_iq_lo(dev, target, true, false)) {
  2729. if (b43_nphy_cal_rx_iq(dev, target, 2, 0) == 0)
  2730. b43_nphy_save_cal(dev);
  2731. else if (nphy->mphase_cal_phase_id == 0)
  2732. ;/* N PHY Periodic Calibration with argument 3 */
  2733. } else {
  2734. b43_nphy_restore_cal(dev);
  2735. }
  2736. b43_nphy_tx_pwr_ctrl_coef_setup(dev);
  2737. /* TODO N PHY TX Power Control Enable with argument tx_pwr_state */
  2738. b43_phy_write(dev, B43_NPHY_TXMACIF_HOLDOFF, 0x0015);
  2739. b43_phy_write(dev, B43_NPHY_TXMACDELAY, 0x0320);
  2740. if (phy->rev >= 3 && phy->rev <= 6)
  2741. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x0014);
  2742. b43_nphy_tx_lp_fbw(dev);
  2743. if (phy->rev >= 3)
  2744. b43_nphy_spur_workaround(dev);
  2745. b43err(dev->wl, "IEEE 802.11n devices are not supported, yet.\n");
  2746. return 0;
  2747. }
  2748. static int b43_nphy_op_allocate(struct b43_wldev *dev)
  2749. {
  2750. struct b43_phy_n *nphy;
  2751. nphy = kzalloc(sizeof(*nphy), GFP_KERNEL);
  2752. if (!nphy)
  2753. return -ENOMEM;
  2754. dev->phy.n = nphy;
  2755. return 0;
  2756. }
  2757. static void b43_nphy_op_prepare_structs(struct b43_wldev *dev)
  2758. {
  2759. struct b43_phy *phy = &dev->phy;
  2760. struct b43_phy_n *nphy = phy->n;
  2761. memset(nphy, 0, sizeof(*nphy));
  2762. //TODO init struct b43_phy_n
  2763. }
  2764. static void b43_nphy_op_free(struct b43_wldev *dev)
  2765. {
  2766. struct b43_phy *phy = &dev->phy;
  2767. struct b43_phy_n *nphy = phy->n;
  2768. kfree(nphy);
  2769. phy->n = NULL;
  2770. }
  2771. static int b43_nphy_op_init(struct b43_wldev *dev)
  2772. {
  2773. return b43_phy_initn(dev);
  2774. }
  2775. static inline void check_phyreg(struct b43_wldev *dev, u16 offset)
  2776. {
  2777. #if B43_DEBUG
  2778. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_OFDM_GPHY) {
  2779. /* OFDM registers are onnly available on A/G-PHYs */
  2780. b43err(dev->wl, "Invalid OFDM PHY access at "
  2781. "0x%04X on N-PHY\n", offset);
  2782. dump_stack();
  2783. }
  2784. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_EXT_GPHY) {
  2785. /* Ext-G registers are only available on G-PHYs */
  2786. b43err(dev->wl, "Invalid EXT-G PHY access at "
  2787. "0x%04X on N-PHY\n", offset);
  2788. dump_stack();
  2789. }
  2790. #endif /* B43_DEBUG */
  2791. }
  2792. static u16 b43_nphy_op_read(struct b43_wldev *dev, u16 reg)
  2793. {
  2794. check_phyreg(dev, reg);
  2795. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  2796. return b43_read16(dev, B43_MMIO_PHY_DATA);
  2797. }
  2798. static void b43_nphy_op_write(struct b43_wldev *dev, u16 reg, u16 value)
  2799. {
  2800. check_phyreg(dev, reg);
  2801. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  2802. b43_write16(dev, B43_MMIO_PHY_DATA, value);
  2803. }
  2804. static u16 b43_nphy_op_radio_read(struct b43_wldev *dev, u16 reg)
  2805. {
  2806. /* Register 1 is a 32-bit register. */
  2807. B43_WARN_ON(reg == 1);
  2808. /* N-PHY needs 0x100 for read access */
  2809. reg |= 0x100;
  2810. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  2811. return b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  2812. }
  2813. static void b43_nphy_op_radio_write(struct b43_wldev *dev, u16 reg, u16 value)
  2814. {
  2815. /* Register 1 is a 32-bit register. */
  2816. B43_WARN_ON(reg == 1);
  2817. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  2818. b43_write16(dev, B43_MMIO_RADIO_DATA_LOW, value);
  2819. }
  2820. static void b43_nphy_op_software_rfkill(struct b43_wldev *dev,
  2821. bool blocked)
  2822. {//TODO
  2823. }
  2824. static void b43_nphy_op_switch_analog(struct b43_wldev *dev, bool on)
  2825. {
  2826. b43_phy_write(dev, B43_NPHY_AFECTL_OVER,
  2827. on ? 0 : 0x7FFF);
  2828. }
  2829. static int b43_nphy_op_switch_channel(struct b43_wldev *dev,
  2830. unsigned int new_channel)
  2831. {
  2832. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2833. if ((new_channel < 1) || (new_channel > 14))
  2834. return -EINVAL;
  2835. } else {
  2836. if (new_channel > 200)
  2837. return -EINVAL;
  2838. }
  2839. return nphy_channel_switch(dev, new_channel);
  2840. }
  2841. static unsigned int b43_nphy_op_get_default_chan(struct b43_wldev *dev)
  2842. {
  2843. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  2844. return 1;
  2845. return 36;
  2846. }
  2847. const struct b43_phy_operations b43_phyops_n = {
  2848. .allocate = b43_nphy_op_allocate,
  2849. .free = b43_nphy_op_free,
  2850. .prepare_structs = b43_nphy_op_prepare_structs,
  2851. .init = b43_nphy_op_init,
  2852. .phy_read = b43_nphy_op_read,
  2853. .phy_write = b43_nphy_op_write,
  2854. .radio_read = b43_nphy_op_radio_read,
  2855. .radio_write = b43_nphy_op_radio_write,
  2856. .software_rfkill = b43_nphy_op_software_rfkill,
  2857. .switch_analog = b43_nphy_op_switch_analog,
  2858. .switch_channel = b43_nphy_op_switch_channel,
  2859. .get_default_chan = b43_nphy_op_get_default_chan,
  2860. .recalc_txpower = b43_nphy_op_recalc_txpower,
  2861. .adjust_txpower = b43_nphy_op_adjust_txpower,
  2862. };