pci.c 8.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320
  1. /*
  2. * Copyright (c) 2008-2009 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include <linux/nl80211.h>
  17. #include <linux/pci.h>
  18. #include "ath9k.h"
  19. static DEFINE_PCI_DEVICE_TABLE(ath_pci_id_table) = {
  20. { PCI_VDEVICE(ATHEROS, 0x0023) }, /* PCI */
  21. { PCI_VDEVICE(ATHEROS, 0x0024) }, /* PCI-E */
  22. { PCI_VDEVICE(ATHEROS, 0x0027) }, /* PCI */
  23. { PCI_VDEVICE(ATHEROS, 0x0029) }, /* PCI */
  24. { PCI_VDEVICE(ATHEROS, 0x002A) }, /* PCI-E */
  25. { PCI_VDEVICE(ATHEROS, 0x002B) }, /* PCI-E */
  26. { PCI_VDEVICE(ATHEROS, 0x002C) }, /* PCI-E 802.11n bonded out */
  27. { PCI_VDEVICE(ATHEROS, 0x002D) }, /* PCI */
  28. { PCI_VDEVICE(ATHEROS, 0x002E) }, /* PCI-E */
  29. { 0 }
  30. };
  31. /* return bus cachesize in 4B word units */
  32. static void ath_pci_read_cachesize(struct ath_common *common, int *csz)
  33. {
  34. struct ath_softc *sc = (struct ath_softc *) common->priv;
  35. u8 u8tmp;
  36. pci_read_config_byte(to_pci_dev(sc->dev), PCI_CACHE_LINE_SIZE, &u8tmp);
  37. *csz = (int)u8tmp;
  38. /*
  39. * This check was put in to avoid "unplesant" consequences if
  40. * the bootrom has not fully initialized all PCI devices.
  41. * Sometimes the cache line size register is not set
  42. */
  43. if (*csz == 0)
  44. *csz = DEFAULT_CACHELINE >> 2; /* Use the default size */
  45. }
  46. static bool ath_pci_eeprom_read(struct ath_common *common, u32 off, u16 *data)
  47. {
  48. struct ath_hw *ah = (struct ath_hw *) common->ah;
  49. common->ops->read(ah, AR5416_EEPROM_OFFSET + (off << AR5416_EEPROM_S));
  50. if (!ath9k_hw_wait(ah,
  51. AR_EEPROM_STATUS_DATA,
  52. AR_EEPROM_STATUS_DATA_BUSY |
  53. AR_EEPROM_STATUS_DATA_PROT_ACCESS, 0,
  54. AH_WAIT_TIMEOUT)) {
  55. return false;
  56. }
  57. *data = MS(common->ops->read(ah, AR_EEPROM_STATUS_DATA),
  58. AR_EEPROM_STATUS_DATA_VAL);
  59. return true;
  60. }
  61. /*
  62. * Bluetooth coexistance requires disabling ASPM.
  63. */
  64. static void ath_pci_bt_coex_prep(struct ath_common *common)
  65. {
  66. struct ath_softc *sc = (struct ath_softc *) common->priv;
  67. struct pci_dev *pdev = to_pci_dev(sc->dev);
  68. u8 aspm;
  69. if (!pdev->is_pcie)
  70. return;
  71. pci_read_config_byte(pdev, ATH_PCIE_CAP_LINK_CTRL, &aspm);
  72. aspm &= ~(ATH_PCIE_CAP_LINK_L0S | ATH_PCIE_CAP_LINK_L1);
  73. pci_write_config_byte(pdev, ATH_PCIE_CAP_LINK_CTRL, aspm);
  74. }
  75. static const struct ath_bus_ops ath_pci_bus_ops = {
  76. .read_cachesize = ath_pci_read_cachesize,
  77. .eeprom_read = ath_pci_eeprom_read,
  78. .bt_coex_prep = ath_pci_bt_coex_prep,
  79. };
  80. static int ath_pci_probe(struct pci_dev *pdev, const struct pci_device_id *id)
  81. {
  82. void __iomem *mem;
  83. struct ath_wiphy *aphy;
  84. struct ath_softc *sc;
  85. struct ieee80211_hw *hw;
  86. u8 csz;
  87. u16 subsysid;
  88. u32 val;
  89. int ret = 0;
  90. char hw_name[64];
  91. if (pci_enable_device(pdev))
  92. return -EIO;
  93. ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  94. if (ret) {
  95. printk(KERN_ERR "ath9k: 32-bit DMA not available\n");
  96. goto err_dma;
  97. }
  98. ret = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  99. if (ret) {
  100. printk(KERN_ERR "ath9k: 32-bit DMA consistent "
  101. "DMA enable failed\n");
  102. goto err_dma;
  103. }
  104. /*
  105. * Cache line size is used to size and align various
  106. * structures used to communicate with the hardware.
  107. */
  108. pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
  109. if (csz == 0) {
  110. /*
  111. * Linux 2.4.18 (at least) writes the cache line size
  112. * register as a 16-bit wide register which is wrong.
  113. * We must have this setup properly for rx buffer
  114. * DMA to work so force a reasonable value here if it
  115. * comes up zero.
  116. */
  117. csz = L1_CACHE_BYTES / sizeof(u32);
  118. pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
  119. }
  120. /*
  121. * The default setting of latency timer yields poor results,
  122. * set it to the value used by other systems. It may be worth
  123. * tweaking this setting more.
  124. */
  125. pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
  126. pci_set_master(pdev);
  127. /*
  128. * Disable the RETRY_TIMEOUT register (0x41) to keep
  129. * PCI Tx retries from interfering with C3 CPU state.
  130. */
  131. pci_read_config_dword(pdev, 0x40, &val);
  132. if ((val & 0x0000ff00) != 0)
  133. pci_write_config_dword(pdev, 0x40, val & 0xffff00ff);
  134. ret = pci_request_region(pdev, 0, "ath9k");
  135. if (ret) {
  136. dev_err(&pdev->dev, "PCI memory region reserve error\n");
  137. ret = -ENODEV;
  138. goto err_region;
  139. }
  140. mem = pci_iomap(pdev, 0, 0);
  141. if (!mem) {
  142. printk(KERN_ERR "PCI memory map error\n") ;
  143. ret = -EIO;
  144. goto err_iomap;
  145. }
  146. hw = ieee80211_alloc_hw(sizeof(struct ath_wiphy) +
  147. sizeof(struct ath_softc), &ath9k_ops);
  148. if (!hw) {
  149. dev_err(&pdev->dev, "No memory for ieee80211_hw\n");
  150. ret = -ENOMEM;
  151. goto err_alloc_hw;
  152. }
  153. SET_IEEE80211_DEV(hw, &pdev->dev);
  154. pci_set_drvdata(pdev, hw);
  155. aphy = hw->priv;
  156. sc = (struct ath_softc *) (aphy + 1);
  157. aphy->sc = sc;
  158. aphy->hw = hw;
  159. sc->pri_wiphy = aphy;
  160. sc->hw = hw;
  161. sc->dev = &pdev->dev;
  162. sc->mem = mem;
  163. /* Will be cleared in ath9k_start() */
  164. sc->sc_flags |= SC_OP_INVALID;
  165. ret = request_irq(pdev->irq, ath_isr, IRQF_SHARED, "ath9k", sc);
  166. if (ret) {
  167. dev_err(&pdev->dev, "request_irq failed\n");
  168. goto err_irq;
  169. }
  170. sc->irq = pdev->irq;
  171. pci_read_config_word(pdev, PCI_SUBSYSTEM_ID, &subsysid);
  172. ret = ath9k_init_device(id->device, sc, subsysid, &ath_pci_bus_ops);
  173. if (ret) {
  174. dev_err(&pdev->dev, "Failed to initialize device\n");
  175. goto err_init;
  176. }
  177. ath9k_hw_name(sc->sc_ah, hw_name, sizeof(hw_name));
  178. printk(KERN_INFO
  179. "%s: %s mem=0x%lx, irq=%d\n",
  180. wiphy_name(hw->wiphy),
  181. hw_name,
  182. (unsigned long)mem, pdev->irq);
  183. return 0;
  184. err_init:
  185. free_irq(sc->irq, sc);
  186. err_irq:
  187. ieee80211_free_hw(hw);
  188. err_alloc_hw:
  189. pci_iounmap(pdev, mem);
  190. err_iomap:
  191. pci_release_region(pdev, 0);
  192. err_region:
  193. /* Nothing */
  194. err_dma:
  195. pci_disable_device(pdev);
  196. return ret;
  197. }
  198. static void ath_pci_remove(struct pci_dev *pdev)
  199. {
  200. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  201. struct ath_wiphy *aphy = hw->priv;
  202. struct ath_softc *sc = aphy->sc;
  203. void __iomem *mem = sc->mem;
  204. ath9k_deinit_device(sc);
  205. free_irq(sc->irq, sc);
  206. ieee80211_free_hw(sc->hw);
  207. pci_iounmap(pdev, mem);
  208. pci_disable_device(pdev);
  209. pci_release_region(pdev, 0);
  210. }
  211. #ifdef CONFIG_PM
  212. static int ath_pci_suspend(struct pci_dev *pdev, pm_message_t state)
  213. {
  214. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  215. struct ath_wiphy *aphy = hw->priv;
  216. struct ath_softc *sc = aphy->sc;
  217. ath9k_hw_set_gpio(sc->sc_ah, sc->sc_ah->led_pin, 1);
  218. pci_save_state(pdev);
  219. pci_disable_device(pdev);
  220. pci_set_power_state(pdev, PCI_D3hot);
  221. return 0;
  222. }
  223. static int ath_pci_resume(struct pci_dev *pdev)
  224. {
  225. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  226. struct ath_wiphy *aphy = hw->priv;
  227. struct ath_softc *sc = aphy->sc;
  228. u32 val;
  229. int err;
  230. pci_restore_state(pdev);
  231. err = pci_enable_device(pdev);
  232. if (err)
  233. return err;
  234. /*
  235. * Suspend/Resume resets the PCI configuration space, so we have to
  236. * re-disable the RETRY_TIMEOUT register (0x41) to keep
  237. * PCI Tx retries from interfering with C3 CPU state
  238. */
  239. pci_read_config_dword(pdev, 0x40, &val);
  240. if ((val & 0x0000ff00) != 0)
  241. pci_write_config_dword(pdev, 0x40, val & 0xffff00ff);
  242. /* Enable LED */
  243. ath9k_hw_cfg_output(sc->sc_ah, sc->sc_ah->led_pin,
  244. AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
  245. ath9k_hw_set_gpio(sc->sc_ah, sc->sc_ah->led_pin, 1);
  246. return 0;
  247. }
  248. #endif /* CONFIG_PM */
  249. MODULE_DEVICE_TABLE(pci, ath_pci_id_table);
  250. static struct pci_driver ath_pci_driver = {
  251. .name = "ath9k",
  252. .id_table = ath_pci_id_table,
  253. .probe = ath_pci_probe,
  254. .remove = ath_pci_remove,
  255. #ifdef CONFIG_PM
  256. .suspend = ath_pci_suspend,
  257. .resume = ath_pci_resume,
  258. #endif /* CONFIG_PM */
  259. };
  260. int ath_pci_init(void)
  261. {
  262. return pci_register_driver(&ath_pci_driver);
  263. }
  264. void ath_pci_exit(void)
  265. {
  266. pci_unregister_driver(&ath_pci_driver);
  267. }