mac.h 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720
  1. /*
  2. * Copyright (c) 2008-2009 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef MAC_H
  17. #define MAC_H
  18. #define RXSTATUS_RATE(ah, ads) (AR_SREV_5416_20_OR_LATER(ah) ? \
  19. MS(ads->ds_rxstatus0, AR_RxRate) : \
  20. (ads->ds_rxstatus3 >> 2) & 0xFF)
  21. #define set11nTries(_series, _index) \
  22. (SM((_series)[_index].Tries, AR_XmitDataTries##_index))
  23. #define set11nRate(_series, _index) \
  24. (SM((_series)[_index].Rate, AR_XmitRate##_index))
  25. #define set11nPktDurRTSCTS(_series, _index) \
  26. (SM((_series)[_index].PktDuration, AR_PacketDur##_index) | \
  27. ((_series)[_index].RateFlags & ATH9K_RATESERIES_RTS_CTS ? \
  28. AR_RTSCTSQual##_index : 0))
  29. #define set11nRateFlags(_series, _index) \
  30. (((_series)[_index].RateFlags & ATH9K_RATESERIES_2040 ? \
  31. AR_2040_##_index : 0) \
  32. |((_series)[_index].RateFlags & ATH9K_RATESERIES_HALFGI ? \
  33. AR_GI##_index : 0) \
  34. |SM((_series)[_index].ChSel, AR_ChainSel##_index))
  35. #define CCK_SIFS_TIME 10
  36. #define CCK_PREAMBLE_BITS 144
  37. #define CCK_PLCP_BITS 48
  38. #define OFDM_SIFS_TIME 16
  39. #define OFDM_PREAMBLE_TIME 20
  40. #define OFDM_PLCP_BITS 22
  41. #define OFDM_SYMBOL_TIME 4
  42. #define OFDM_SIFS_TIME_HALF 32
  43. #define OFDM_PREAMBLE_TIME_HALF 40
  44. #define OFDM_PLCP_BITS_HALF 22
  45. #define OFDM_SYMBOL_TIME_HALF 8
  46. #define OFDM_SIFS_TIME_QUARTER 64
  47. #define OFDM_PREAMBLE_TIME_QUARTER 80
  48. #define OFDM_PLCP_BITS_QUARTER 22
  49. #define OFDM_SYMBOL_TIME_QUARTER 16
  50. #define INIT_AIFS 2
  51. #define INIT_CWMIN 15
  52. #define INIT_CWMIN_11B 31
  53. #define INIT_CWMAX 1023
  54. #define INIT_SH_RETRY 10
  55. #define INIT_LG_RETRY 10
  56. #define INIT_SSH_RETRY 32
  57. #define INIT_SLG_RETRY 32
  58. #define ATH9K_SLOT_TIME_6 6
  59. #define ATH9K_SLOT_TIME_9 9
  60. #define ATH9K_SLOT_TIME_20 20
  61. #define ATH9K_TXERR_XRETRY 0x01
  62. #define ATH9K_TXERR_FILT 0x02
  63. #define ATH9K_TXERR_FIFO 0x04
  64. #define ATH9K_TXERR_XTXOP 0x08
  65. #define ATH9K_TXERR_TIMER_EXPIRED 0x10
  66. #define ATH9K_TX_ACKED 0x20
  67. #define ATH9K_TXERR_MASK \
  68. (ATH9K_TXERR_XRETRY | ATH9K_TXERR_FILT | ATH9K_TXERR_FIFO | \
  69. ATH9K_TXERR_XTXOP | ATH9K_TXERR_TIMER_EXPIRED)
  70. #define ATH9K_TX_BA 0x01
  71. #define ATH9K_TX_PWRMGMT 0x02
  72. #define ATH9K_TX_DESC_CFG_ERR 0x04
  73. #define ATH9K_TX_DATA_UNDERRUN 0x08
  74. #define ATH9K_TX_DELIM_UNDERRUN 0x10
  75. #define ATH9K_TX_SW_ABORTED 0x40
  76. #define ATH9K_TX_SW_FILTERED 0x80
  77. /* 64 bytes */
  78. #define MIN_TX_FIFO_THRESHOLD 0x1
  79. /*
  80. * Single stream device AR9285 and AR9271 require 2 KB
  81. * to work around a hardware issue, all other devices
  82. * have can use the max 4 KB limit.
  83. */
  84. #define MAX_TX_FIFO_THRESHOLD ((4096 / 64) - 1)
  85. struct ath_tx_status {
  86. u32 ts_tstamp;
  87. u16 ts_seqnum;
  88. u8 ts_status;
  89. u8 ts_ratecode;
  90. u8 ts_rateindex;
  91. int8_t ts_rssi;
  92. u8 ts_shortretry;
  93. u8 ts_longretry;
  94. u8 ts_virtcol;
  95. u8 ts_antenna;
  96. u8 ts_flags;
  97. int8_t ts_rssi_ctl0;
  98. int8_t ts_rssi_ctl1;
  99. int8_t ts_rssi_ctl2;
  100. int8_t ts_rssi_ext0;
  101. int8_t ts_rssi_ext1;
  102. int8_t ts_rssi_ext2;
  103. u8 pad[3];
  104. u32 ba_low;
  105. u32 ba_high;
  106. u32 evm0;
  107. u32 evm1;
  108. u32 evm2;
  109. };
  110. struct ath_rx_status {
  111. u32 rs_tstamp;
  112. u16 rs_datalen;
  113. u8 rs_status;
  114. u8 rs_phyerr;
  115. int8_t rs_rssi;
  116. u8 rs_keyix;
  117. u8 rs_rate;
  118. u8 rs_antenna;
  119. u8 rs_more;
  120. int8_t rs_rssi_ctl0;
  121. int8_t rs_rssi_ctl1;
  122. int8_t rs_rssi_ctl2;
  123. int8_t rs_rssi_ext0;
  124. int8_t rs_rssi_ext1;
  125. int8_t rs_rssi_ext2;
  126. u8 rs_isaggr;
  127. u8 rs_moreaggr;
  128. u8 rs_num_delims;
  129. u8 rs_flags;
  130. u32 evm0;
  131. u32 evm1;
  132. u32 evm2;
  133. };
  134. #define ATH9K_RXERR_CRC 0x01
  135. #define ATH9K_RXERR_PHY 0x02
  136. #define ATH9K_RXERR_FIFO 0x04
  137. #define ATH9K_RXERR_DECRYPT 0x08
  138. #define ATH9K_RXERR_MIC 0x10
  139. #define ATH9K_RX_MORE 0x01
  140. #define ATH9K_RX_MORE_AGGR 0x02
  141. #define ATH9K_RX_GI 0x04
  142. #define ATH9K_RX_2040 0x08
  143. #define ATH9K_RX_DELIM_CRC_PRE 0x10
  144. #define ATH9K_RX_DELIM_CRC_POST 0x20
  145. #define ATH9K_RX_DECRYPT_BUSY 0x40
  146. #define ATH9K_RXKEYIX_INVALID ((u8)-1)
  147. #define ATH9K_TXKEYIX_INVALID ((u32)-1)
  148. enum ath9k_phyerr {
  149. ATH9K_PHYERR_UNDERRUN = 0, /* Transmit underrun */
  150. ATH9K_PHYERR_TIMING = 1, /* Timing error */
  151. ATH9K_PHYERR_PARITY = 2, /* Illegal parity */
  152. ATH9K_PHYERR_RATE = 3, /* Illegal rate */
  153. ATH9K_PHYERR_LENGTH = 4, /* Illegal length */
  154. ATH9K_PHYERR_RADAR = 5, /* Radar detect */
  155. ATH9K_PHYERR_SERVICE = 6, /* Illegal service */
  156. ATH9K_PHYERR_TOR = 7, /* Transmit override receive */
  157. ATH9K_PHYERR_OFDM_TIMING = 17,
  158. ATH9K_PHYERR_OFDM_SIGNAL_PARITY = 18,
  159. ATH9K_PHYERR_OFDM_RATE_ILLEGAL = 19,
  160. ATH9K_PHYERR_OFDM_LENGTH_ILLEGAL = 20,
  161. ATH9K_PHYERR_OFDM_POWER_DROP = 21,
  162. ATH9K_PHYERR_OFDM_SERVICE = 22,
  163. ATH9K_PHYERR_OFDM_RESTART = 23,
  164. ATH9K_PHYERR_FALSE_RADAR_EXT = 24,
  165. ATH9K_PHYERR_CCK_TIMING = 25,
  166. ATH9K_PHYERR_CCK_HEADER_CRC = 26,
  167. ATH9K_PHYERR_CCK_RATE_ILLEGAL = 27,
  168. ATH9K_PHYERR_CCK_SERVICE = 30,
  169. ATH9K_PHYERR_CCK_RESTART = 31,
  170. ATH9K_PHYERR_CCK_LENGTH_ILLEGAL = 32,
  171. ATH9K_PHYERR_CCK_POWER_DROP = 33,
  172. ATH9K_PHYERR_HT_CRC_ERROR = 34,
  173. ATH9K_PHYERR_HT_LENGTH_ILLEGAL = 35,
  174. ATH9K_PHYERR_HT_RATE_ILLEGAL = 36,
  175. ATH9K_PHYERR_MAX = 37,
  176. };
  177. struct ath_desc {
  178. u32 ds_link;
  179. u32 ds_data;
  180. u32 ds_ctl0;
  181. u32 ds_ctl1;
  182. u32 ds_hw[20];
  183. union {
  184. struct ath_tx_status tx;
  185. struct ath_rx_status rx;
  186. void *stats;
  187. } ds_us;
  188. void *ds_vdata;
  189. } __packed;
  190. #define ds_txstat ds_us.tx
  191. #define ds_rxstat ds_us.rx
  192. #define ds_stat ds_us.stats
  193. #define ATH9K_TXDESC_CLRDMASK 0x0001
  194. #define ATH9K_TXDESC_NOACK 0x0002
  195. #define ATH9K_TXDESC_RTSENA 0x0004
  196. #define ATH9K_TXDESC_CTSENA 0x0008
  197. /* ATH9K_TXDESC_INTREQ forces a tx interrupt to be generated for
  198. * the descriptor its marked on. We take a tx interrupt to reap
  199. * descriptors when the h/w hits an EOL condition or
  200. * when the descriptor is specifically marked to generate
  201. * an interrupt with this flag. Descriptors should be
  202. * marked periodically to insure timely replenishing of the
  203. * supply needed for sending frames. Defering interrupts
  204. * reduces system load and potentially allows more concurrent
  205. * work to be done but if done to aggressively can cause
  206. * senders to backup. When the hardware queue is left too
  207. * large rate control information may also be too out of
  208. * date. An Alternative for this is TX interrupt mitigation
  209. * but this needs more testing. */
  210. #define ATH9K_TXDESC_INTREQ 0x0010
  211. #define ATH9K_TXDESC_VEOL 0x0020
  212. #define ATH9K_TXDESC_EXT_ONLY 0x0040
  213. #define ATH9K_TXDESC_EXT_AND_CTL 0x0080
  214. #define ATH9K_TXDESC_VMF 0x0100
  215. #define ATH9K_TXDESC_FRAG_IS_ON 0x0200
  216. #define ATH9K_TXDESC_CAB 0x0400
  217. #define ATH9K_RXDESC_INTREQ 0x0020
  218. struct ar5416_desc {
  219. u32 ds_link;
  220. u32 ds_data;
  221. u32 ds_ctl0;
  222. u32 ds_ctl1;
  223. union {
  224. struct {
  225. u32 ctl2;
  226. u32 ctl3;
  227. u32 ctl4;
  228. u32 ctl5;
  229. u32 ctl6;
  230. u32 ctl7;
  231. u32 ctl8;
  232. u32 ctl9;
  233. u32 ctl10;
  234. u32 ctl11;
  235. u32 status0;
  236. u32 status1;
  237. u32 status2;
  238. u32 status3;
  239. u32 status4;
  240. u32 status5;
  241. u32 status6;
  242. u32 status7;
  243. u32 status8;
  244. u32 status9;
  245. } tx;
  246. struct {
  247. u32 status0;
  248. u32 status1;
  249. u32 status2;
  250. u32 status3;
  251. u32 status4;
  252. u32 status5;
  253. u32 status6;
  254. u32 status7;
  255. u32 status8;
  256. } rx;
  257. } u;
  258. } __packed;
  259. #define AR5416DESC(_ds) ((struct ar5416_desc *)(_ds))
  260. #define AR5416DESC_CONST(_ds) ((const struct ar5416_desc *)(_ds))
  261. #define ds_ctl2 u.tx.ctl2
  262. #define ds_ctl3 u.tx.ctl3
  263. #define ds_ctl4 u.tx.ctl4
  264. #define ds_ctl5 u.tx.ctl5
  265. #define ds_ctl6 u.tx.ctl6
  266. #define ds_ctl7 u.tx.ctl7
  267. #define ds_ctl8 u.tx.ctl8
  268. #define ds_ctl9 u.tx.ctl9
  269. #define ds_ctl10 u.tx.ctl10
  270. #define ds_ctl11 u.tx.ctl11
  271. #define ds_txstatus0 u.tx.status0
  272. #define ds_txstatus1 u.tx.status1
  273. #define ds_txstatus2 u.tx.status2
  274. #define ds_txstatus3 u.tx.status3
  275. #define ds_txstatus4 u.tx.status4
  276. #define ds_txstatus5 u.tx.status5
  277. #define ds_txstatus6 u.tx.status6
  278. #define ds_txstatus7 u.tx.status7
  279. #define ds_txstatus8 u.tx.status8
  280. #define ds_txstatus9 u.tx.status9
  281. #define ds_rxstatus0 u.rx.status0
  282. #define ds_rxstatus1 u.rx.status1
  283. #define ds_rxstatus2 u.rx.status2
  284. #define ds_rxstatus3 u.rx.status3
  285. #define ds_rxstatus4 u.rx.status4
  286. #define ds_rxstatus5 u.rx.status5
  287. #define ds_rxstatus6 u.rx.status6
  288. #define ds_rxstatus7 u.rx.status7
  289. #define ds_rxstatus8 u.rx.status8
  290. #define AR_FrameLen 0x00000fff
  291. #define AR_VirtMoreFrag 0x00001000
  292. #define AR_TxCtlRsvd00 0x0000e000
  293. #define AR_XmitPower 0x003f0000
  294. #define AR_XmitPower_S 16
  295. #define AR_RTSEnable 0x00400000
  296. #define AR_VEOL 0x00800000
  297. #define AR_ClrDestMask 0x01000000
  298. #define AR_TxCtlRsvd01 0x1e000000
  299. #define AR_TxIntrReq 0x20000000
  300. #define AR_DestIdxValid 0x40000000
  301. #define AR_CTSEnable 0x80000000
  302. #define AR_BufLen 0x00000fff
  303. #define AR_TxMore 0x00001000
  304. #define AR_DestIdx 0x000fe000
  305. #define AR_DestIdx_S 13
  306. #define AR_FrameType 0x00f00000
  307. #define AR_FrameType_S 20
  308. #define AR_NoAck 0x01000000
  309. #define AR_InsertTS 0x02000000
  310. #define AR_CorruptFCS 0x04000000
  311. #define AR_ExtOnly 0x08000000
  312. #define AR_ExtAndCtl 0x10000000
  313. #define AR_MoreAggr 0x20000000
  314. #define AR_IsAggr 0x40000000
  315. #define AR_BurstDur 0x00007fff
  316. #define AR_BurstDur_S 0
  317. #define AR_DurUpdateEna 0x00008000
  318. #define AR_XmitDataTries0 0x000f0000
  319. #define AR_XmitDataTries0_S 16
  320. #define AR_XmitDataTries1 0x00f00000
  321. #define AR_XmitDataTries1_S 20
  322. #define AR_XmitDataTries2 0x0f000000
  323. #define AR_XmitDataTries2_S 24
  324. #define AR_XmitDataTries3 0xf0000000
  325. #define AR_XmitDataTries3_S 28
  326. #define AR_XmitRate0 0x000000ff
  327. #define AR_XmitRate0_S 0
  328. #define AR_XmitRate1 0x0000ff00
  329. #define AR_XmitRate1_S 8
  330. #define AR_XmitRate2 0x00ff0000
  331. #define AR_XmitRate2_S 16
  332. #define AR_XmitRate3 0xff000000
  333. #define AR_XmitRate3_S 24
  334. #define AR_PacketDur0 0x00007fff
  335. #define AR_PacketDur0_S 0
  336. #define AR_RTSCTSQual0 0x00008000
  337. #define AR_PacketDur1 0x7fff0000
  338. #define AR_PacketDur1_S 16
  339. #define AR_RTSCTSQual1 0x80000000
  340. #define AR_PacketDur2 0x00007fff
  341. #define AR_PacketDur2_S 0
  342. #define AR_RTSCTSQual2 0x00008000
  343. #define AR_PacketDur3 0x7fff0000
  344. #define AR_PacketDur3_S 16
  345. #define AR_RTSCTSQual3 0x80000000
  346. #define AR_AggrLen 0x0000ffff
  347. #define AR_AggrLen_S 0
  348. #define AR_TxCtlRsvd60 0x00030000
  349. #define AR_PadDelim 0x03fc0000
  350. #define AR_PadDelim_S 18
  351. #define AR_EncrType 0x0c000000
  352. #define AR_EncrType_S 26
  353. #define AR_TxCtlRsvd61 0xf0000000
  354. #define AR_2040_0 0x00000001
  355. #define AR_GI0 0x00000002
  356. #define AR_ChainSel0 0x0000001c
  357. #define AR_ChainSel0_S 2
  358. #define AR_2040_1 0x00000020
  359. #define AR_GI1 0x00000040
  360. #define AR_ChainSel1 0x00000380
  361. #define AR_ChainSel1_S 7
  362. #define AR_2040_2 0x00000400
  363. #define AR_GI2 0x00000800
  364. #define AR_ChainSel2 0x00007000
  365. #define AR_ChainSel2_S 12
  366. #define AR_2040_3 0x00008000
  367. #define AR_GI3 0x00010000
  368. #define AR_ChainSel3 0x000e0000
  369. #define AR_ChainSel3_S 17
  370. #define AR_RTSCTSRate 0x0ff00000
  371. #define AR_RTSCTSRate_S 20
  372. #define AR_TxCtlRsvd70 0xf0000000
  373. #define AR_TxRSSIAnt00 0x000000ff
  374. #define AR_TxRSSIAnt00_S 0
  375. #define AR_TxRSSIAnt01 0x0000ff00
  376. #define AR_TxRSSIAnt01_S 8
  377. #define AR_TxRSSIAnt02 0x00ff0000
  378. #define AR_TxRSSIAnt02_S 16
  379. #define AR_TxStatusRsvd00 0x3f000000
  380. #define AR_TxBaStatus 0x40000000
  381. #define AR_TxStatusRsvd01 0x80000000
  382. /*
  383. * AR_FrmXmitOK - Frame transmission success flag. If set, the frame was
  384. * transmitted successfully. If clear, no ACK or BA was received to indicate
  385. * successful transmission when we were expecting an ACK or BA.
  386. */
  387. #define AR_FrmXmitOK 0x00000001
  388. #define AR_ExcessiveRetries 0x00000002
  389. #define AR_FIFOUnderrun 0x00000004
  390. #define AR_Filtered 0x00000008
  391. #define AR_RTSFailCnt 0x000000f0
  392. #define AR_RTSFailCnt_S 4
  393. #define AR_DataFailCnt 0x00000f00
  394. #define AR_DataFailCnt_S 8
  395. #define AR_VirtRetryCnt 0x0000f000
  396. #define AR_VirtRetryCnt_S 12
  397. #define AR_TxDelimUnderrun 0x00010000
  398. #define AR_TxDataUnderrun 0x00020000
  399. #define AR_DescCfgErr 0x00040000
  400. #define AR_TxTimerExpired 0x00080000
  401. #define AR_TxStatusRsvd10 0xfff00000
  402. #define AR_SendTimestamp ds_txstatus2
  403. #define AR_BaBitmapLow ds_txstatus3
  404. #define AR_BaBitmapHigh ds_txstatus4
  405. #define AR_TxRSSIAnt10 0x000000ff
  406. #define AR_TxRSSIAnt10_S 0
  407. #define AR_TxRSSIAnt11 0x0000ff00
  408. #define AR_TxRSSIAnt11_S 8
  409. #define AR_TxRSSIAnt12 0x00ff0000
  410. #define AR_TxRSSIAnt12_S 16
  411. #define AR_TxRSSICombined 0xff000000
  412. #define AR_TxRSSICombined_S 24
  413. #define AR_TxEVM0 ds_txstatus5
  414. #define AR_TxEVM1 ds_txstatus6
  415. #define AR_TxEVM2 ds_txstatus7
  416. #define AR_TxDone 0x00000001
  417. #define AR_SeqNum 0x00001ffe
  418. #define AR_SeqNum_S 1
  419. #define AR_TxStatusRsvd80 0x0001e000
  420. #define AR_TxOpExceeded 0x00020000
  421. #define AR_TxStatusRsvd81 0x001c0000
  422. #define AR_FinalTxIdx 0x00600000
  423. #define AR_FinalTxIdx_S 21
  424. #define AR_TxStatusRsvd82 0x01800000
  425. #define AR_PowerMgmt 0x02000000
  426. #define AR_TxStatusRsvd83 0xfc000000
  427. #define AR_RxCTLRsvd00 0xffffffff
  428. #define AR_BufLen 0x00000fff
  429. #define AR_RxCtlRsvd00 0x00001000
  430. #define AR_RxIntrReq 0x00002000
  431. #define AR_RxCtlRsvd01 0xffffc000
  432. #define AR_RxRSSIAnt00 0x000000ff
  433. #define AR_RxRSSIAnt00_S 0
  434. #define AR_RxRSSIAnt01 0x0000ff00
  435. #define AR_RxRSSIAnt01_S 8
  436. #define AR_RxRSSIAnt02 0x00ff0000
  437. #define AR_RxRSSIAnt02_S 16
  438. #define AR_RxRate 0xff000000
  439. #define AR_RxRate_S 24
  440. #define AR_RxStatusRsvd00 0xff000000
  441. #define AR_DataLen 0x00000fff
  442. #define AR_RxMore 0x00001000
  443. #define AR_NumDelim 0x003fc000
  444. #define AR_NumDelim_S 14
  445. #define AR_RxStatusRsvd10 0xff800000
  446. #define AR_RcvTimestamp ds_rxstatus2
  447. #define AR_GI 0x00000001
  448. #define AR_2040 0x00000002
  449. #define AR_Parallel40 0x00000004
  450. #define AR_Parallel40_S 2
  451. #define AR_RxStatusRsvd30 0x000000f8
  452. #define AR_RxAntenna 0xffffff00
  453. #define AR_RxAntenna_S 8
  454. #define AR_RxRSSIAnt10 0x000000ff
  455. #define AR_RxRSSIAnt10_S 0
  456. #define AR_RxRSSIAnt11 0x0000ff00
  457. #define AR_RxRSSIAnt11_S 8
  458. #define AR_RxRSSIAnt12 0x00ff0000
  459. #define AR_RxRSSIAnt12_S 16
  460. #define AR_RxRSSICombined 0xff000000
  461. #define AR_RxRSSICombined_S 24
  462. #define AR_RxEVM0 ds_rxstatus4
  463. #define AR_RxEVM1 ds_rxstatus5
  464. #define AR_RxEVM2 ds_rxstatus6
  465. #define AR_RxDone 0x00000001
  466. #define AR_RxFrameOK 0x00000002
  467. #define AR_CRCErr 0x00000004
  468. #define AR_DecryptCRCErr 0x00000008
  469. #define AR_PHYErr 0x00000010
  470. #define AR_MichaelErr 0x00000020
  471. #define AR_PreDelimCRCErr 0x00000040
  472. #define AR_RxStatusRsvd70 0x00000080
  473. #define AR_RxKeyIdxValid 0x00000100
  474. #define AR_KeyIdx 0x0000fe00
  475. #define AR_KeyIdx_S 9
  476. #define AR_PHYErrCode 0x0000ff00
  477. #define AR_PHYErrCode_S 8
  478. #define AR_RxMoreAggr 0x00010000
  479. #define AR_RxAggr 0x00020000
  480. #define AR_PostDelimCRCErr 0x00040000
  481. #define AR_RxStatusRsvd71 0x3ff80000
  482. #define AR_DecryptBusyErr 0x40000000
  483. #define AR_KeyMiss 0x80000000
  484. enum ath9k_tx_queue {
  485. ATH9K_TX_QUEUE_INACTIVE = 0,
  486. ATH9K_TX_QUEUE_DATA,
  487. ATH9K_TX_QUEUE_BEACON,
  488. ATH9K_TX_QUEUE_CAB,
  489. ATH9K_TX_QUEUE_UAPSD,
  490. ATH9K_TX_QUEUE_PSPOLL
  491. };
  492. #define ATH9K_NUM_TX_QUEUES 10
  493. enum ath9k_tx_queue_subtype {
  494. ATH9K_WME_AC_BK = 0,
  495. ATH9K_WME_AC_BE,
  496. ATH9K_WME_AC_VI,
  497. ATH9K_WME_AC_VO,
  498. ATH9K_WME_UPSD
  499. };
  500. enum ath9k_tx_queue_flags {
  501. TXQ_FLAG_TXOKINT_ENABLE = 0x0001,
  502. TXQ_FLAG_TXERRINT_ENABLE = 0x0001,
  503. TXQ_FLAG_TXDESCINT_ENABLE = 0x0002,
  504. TXQ_FLAG_TXEOLINT_ENABLE = 0x0004,
  505. TXQ_FLAG_TXURNINT_ENABLE = 0x0008,
  506. TXQ_FLAG_BACKOFF_DISABLE = 0x0010,
  507. TXQ_FLAG_COMPRESSION_ENABLE = 0x0020,
  508. TXQ_FLAG_RDYTIME_EXP_POLICY_ENABLE = 0x0040,
  509. TXQ_FLAG_FRAG_BURST_BACKOFF_ENABLE = 0x0080,
  510. };
  511. #define ATH9K_TXQ_USEDEFAULT ((u32) -1)
  512. #define ATH9K_TXQ_USE_LOCKOUT_BKOFF_DIS 0x00000001
  513. #define ATH9K_DECOMP_MASK_SIZE 128
  514. #define ATH9K_READY_TIME_LO_BOUND 50
  515. #define ATH9K_READY_TIME_HI_BOUND 96
  516. enum ath9k_pkt_type {
  517. ATH9K_PKT_TYPE_NORMAL = 0,
  518. ATH9K_PKT_TYPE_ATIM,
  519. ATH9K_PKT_TYPE_PSPOLL,
  520. ATH9K_PKT_TYPE_BEACON,
  521. ATH9K_PKT_TYPE_PROBE_RESP,
  522. ATH9K_PKT_TYPE_CHIRP,
  523. ATH9K_PKT_TYPE_GRP_POLL,
  524. };
  525. struct ath9k_tx_queue_info {
  526. u32 tqi_ver;
  527. enum ath9k_tx_queue tqi_type;
  528. enum ath9k_tx_queue_subtype tqi_subtype;
  529. enum ath9k_tx_queue_flags tqi_qflags;
  530. u32 tqi_priority;
  531. u32 tqi_aifs;
  532. u32 tqi_cwmin;
  533. u32 tqi_cwmax;
  534. u16 tqi_shretry;
  535. u16 tqi_lgretry;
  536. u32 tqi_cbrPeriod;
  537. u32 tqi_cbrOverflowLimit;
  538. u32 tqi_burstTime;
  539. u32 tqi_readyTime;
  540. u32 tqi_physCompBuf;
  541. u32 tqi_intFlags;
  542. };
  543. enum ath9k_rx_filter {
  544. ATH9K_RX_FILTER_UCAST = 0x00000001,
  545. ATH9K_RX_FILTER_MCAST = 0x00000002,
  546. ATH9K_RX_FILTER_BCAST = 0x00000004,
  547. ATH9K_RX_FILTER_CONTROL = 0x00000008,
  548. ATH9K_RX_FILTER_BEACON = 0x00000010,
  549. ATH9K_RX_FILTER_PROM = 0x00000020,
  550. ATH9K_RX_FILTER_PROBEREQ = 0x00000080,
  551. ATH9K_RX_FILTER_PHYERR = 0x00000100,
  552. ATH9K_RX_FILTER_MYBEACON = 0x00000200,
  553. ATH9K_RX_FILTER_COMP_BAR = 0x00000400,
  554. ATH9K_RX_FILTER_PSPOLL = 0x00004000,
  555. ATH9K_RX_FILTER_PHYRADAR = 0x00002000,
  556. ATH9K_RX_FILTER_MCAST_BCAST_ALL = 0x00008000,
  557. };
  558. #define ATH9K_RATESERIES_RTS_CTS 0x0001
  559. #define ATH9K_RATESERIES_2040 0x0002
  560. #define ATH9K_RATESERIES_HALFGI 0x0004
  561. struct ath9k_11n_rate_series {
  562. u32 Tries;
  563. u32 Rate;
  564. u32 PktDuration;
  565. u32 ChSel;
  566. u32 RateFlags;
  567. };
  568. struct ath9k_keyval {
  569. u8 kv_type;
  570. u8 kv_pad;
  571. u16 kv_len;
  572. u8 kv_val[16]; /* TK */
  573. u8 kv_mic[8]; /* Michael MIC key */
  574. u8 kv_txmic[8]; /* Michael MIC TX key (used only if the hardware
  575. * supports both MIC keys in the same key cache entry;
  576. * in that case, kv_mic is the RX key) */
  577. };
  578. enum ath9k_key_type {
  579. ATH9K_KEY_TYPE_CLEAR,
  580. ATH9K_KEY_TYPE_WEP,
  581. ATH9K_KEY_TYPE_AES,
  582. ATH9K_KEY_TYPE_TKIP,
  583. };
  584. enum ath9k_cipher {
  585. ATH9K_CIPHER_WEP = 0,
  586. ATH9K_CIPHER_AES_OCB = 1,
  587. ATH9K_CIPHER_AES_CCM = 2,
  588. ATH9K_CIPHER_CKIP = 3,
  589. ATH9K_CIPHER_TKIP = 4,
  590. ATH9K_CIPHER_CLR = 5,
  591. ATH9K_CIPHER_MIC = 127
  592. };
  593. struct ath_hw;
  594. struct ath9k_channel;
  595. u32 ath9k_hw_gettxbuf(struct ath_hw *ah, u32 q);
  596. void ath9k_hw_puttxbuf(struct ath_hw *ah, u32 q, u32 txdp);
  597. void ath9k_hw_txstart(struct ath_hw *ah, u32 q);
  598. u32 ath9k_hw_numtxpending(struct ath_hw *ah, u32 q);
  599. bool ath9k_hw_updatetxtriglevel(struct ath_hw *ah, bool bIncTrigLevel);
  600. bool ath9k_hw_stoptxdma(struct ath_hw *ah, u32 q);
  601. void ath9k_hw_filltxdesc(struct ath_hw *ah, struct ath_desc *ds,
  602. u32 segLen, bool firstSeg,
  603. bool lastSeg, const struct ath_desc *ds0);
  604. void ath9k_hw_cleartxdesc(struct ath_hw *ah, struct ath_desc *ds);
  605. int ath9k_hw_txprocdesc(struct ath_hw *ah, struct ath_desc *ds);
  606. void ath9k_hw_set11n_txdesc(struct ath_hw *ah, struct ath_desc *ds,
  607. u32 pktLen, enum ath9k_pkt_type type, u32 txPower,
  608. u32 keyIx, enum ath9k_key_type keyType, u32 flags);
  609. void ath9k_hw_set11n_ratescenario(struct ath_hw *ah, struct ath_desc *ds,
  610. struct ath_desc *lastds,
  611. u32 durUpdateEn, u32 rtsctsRate,
  612. u32 rtsctsDuration,
  613. struct ath9k_11n_rate_series series[],
  614. u32 nseries, u32 flags);
  615. void ath9k_hw_set11n_aggr_first(struct ath_hw *ah, struct ath_desc *ds,
  616. u32 aggrLen);
  617. void ath9k_hw_set11n_aggr_middle(struct ath_hw *ah, struct ath_desc *ds,
  618. u32 numDelims);
  619. void ath9k_hw_set11n_aggr_last(struct ath_hw *ah, struct ath_desc *ds);
  620. void ath9k_hw_clr11n_aggr(struct ath_hw *ah, struct ath_desc *ds);
  621. void ath9k_hw_set11n_burstduration(struct ath_hw *ah, struct ath_desc *ds,
  622. u32 burstDuration);
  623. void ath9k_hw_set11n_virtualmorefrag(struct ath_hw *ah, struct ath_desc *ds,
  624. u32 vmf);
  625. void ath9k_hw_gettxintrtxqs(struct ath_hw *ah, u32 *txqs);
  626. bool ath9k_hw_set_txq_props(struct ath_hw *ah, int q,
  627. const struct ath9k_tx_queue_info *qinfo);
  628. bool ath9k_hw_get_txq_props(struct ath_hw *ah, int q,
  629. struct ath9k_tx_queue_info *qinfo);
  630. int ath9k_hw_setuptxqueue(struct ath_hw *ah, enum ath9k_tx_queue type,
  631. const struct ath9k_tx_queue_info *qinfo);
  632. bool ath9k_hw_releasetxqueue(struct ath_hw *ah, u32 q);
  633. bool ath9k_hw_resettxqueue(struct ath_hw *ah, u32 q);
  634. int ath9k_hw_rxprocdesc(struct ath_hw *ah, struct ath_desc *ds,
  635. u32 pa, struct ath_desc *nds, u64 tsf);
  636. void ath9k_hw_setuprxdesc(struct ath_hw *ah, struct ath_desc *ds,
  637. u32 size, u32 flags);
  638. bool ath9k_hw_setrxabort(struct ath_hw *ah, bool set);
  639. void ath9k_hw_putrxbuf(struct ath_hw *ah, u32 rxdp);
  640. void ath9k_hw_rxena(struct ath_hw *ah);
  641. void ath9k_hw_startpcureceive(struct ath_hw *ah);
  642. void ath9k_hw_stoppcurecv(struct ath_hw *ah);
  643. bool ath9k_hw_stopdmarecv(struct ath_hw *ah);
  644. int ath9k_hw_beaconq_setup(struct ath_hw *ah);
  645. #endif /* MAC_H */