ath5k.h 45 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378
  1. /*
  2. * Copyright (c) 2004-2007 Reyk Floeter <reyk@openbsd.org>
  3. * Copyright (c) 2006-2007 Nick Kossifidis <mickflemm@gmail.com>
  4. *
  5. * Permission to use, copy, modify, and distribute this software for any
  6. * purpose with or without fee is hereby granted, provided that the above
  7. * copyright notice and this permission notice appear in all copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  10. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  11. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  12. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  13. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  14. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  15. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  16. */
  17. #ifndef _ATH5K_H
  18. #define _ATH5K_H
  19. /* TODO: Clean up channel debuging -doesn't work anyway- and start
  20. * working on reg. control code using all available eeprom information
  21. * -rev. engineering needed- */
  22. #define CHAN_DEBUG 0
  23. #include <linux/io.h>
  24. #include <linux/types.h>
  25. #include <net/mac80211.h>
  26. /* RX/TX descriptor hw structs
  27. * TODO: Driver part should only see sw structs */
  28. #include "desc.h"
  29. /* EEPROM structs/offsets
  30. * TODO: Make a more generic struct (eg. add more stuff to ath5k_capabilities)
  31. * and clean up common bits, then introduce set/get functions in eeprom.c */
  32. #include "eeprom.h"
  33. #include "../ath.h"
  34. /* PCI IDs */
  35. #define PCI_DEVICE_ID_ATHEROS_AR5210 0x0007 /* AR5210 */
  36. #define PCI_DEVICE_ID_ATHEROS_AR5311 0x0011 /* AR5311 */
  37. #define PCI_DEVICE_ID_ATHEROS_AR5211 0x0012 /* AR5211 */
  38. #define PCI_DEVICE_ID_ATHEROS_AR5212 0x0013 /* AR5212 */
  39. #define PCI_DEVICE_ID_3COM_3CRDAG675 0x0013 /* 3CRDAG675 (Atheros AR5212) */
  40. #define PCI_DEVICE_ID_3COM_2_3CRPAG175 0x0013 /* 3CRPAG175 (Atheros AR5212) */
  41. #define PCI_DEVICE_ID_ATHEROS_AR5210_AP 0x0207 /* AR5210 (Early) */
  42. #define PCI_DEVICE_ID_ATHEROS_AR5212_IBM 0x1014 /* AR5212 (IBM MiniPCI) */
  43. #define PCI_DEVICE_ID_ATHEROS_AR5210_DEFAULT 0x1107 /* AR5210 (no eeprom) */
  44. #define PCI_DEVICE_ID_ATHEROS_AR5212_DEFAULT 0x1113 /* AR5212 (no eeprom) */
  45. #define PCI_DEVICE_ID_ATHEROS_AR5211_DEFAULT 0x1112 /* AR5211 (no eeprom) */
  46. #define PCI_DEVICE_ID_ATHEROS_AR5212_FPGA 0xf013 /* AR5212 (emulation board) */
  47. #define PCI_DEVICE_ID_ATHEROS_AR5211_LEGACY 0xff12 /* AR5211 (emulation board) */
  48. #define PCI_DEVICE_ID_ATHEROS_AR5211_FPGA11B 0xf11b /* AR5211 (emulation board) */
  49. #define PCI_DEVICE_ID_ATHEROS_AR5312_REV2 0x0052 /* AR5312 WMAC (AP31) */
  50. #define PCI_DEVICE_ID_ATHEROS_AR5312_REV7 0x0057 /* AR5312 WMAC (AP30-040) */
  51. #define PCI_DEVICE_ID_ATHEROS_AR5312_REV8 0x0058 /* AR5312 WMAC (AP43-030) */
  52. #define PCI_DEVICE_ID_ATHEROS_AR5212_0014 0x0014 /* AR5212 compatible */
  53. #define PCI_DEVICE_ID_ATHEROS_AR5212_0015 0x0015 /* AR5212 compatible */
  54. #define PCI_DEVICE_ID_ATHEROS_AR5212_0016 0x0016 /* AR5212 compatible */
  55. #define PCI_DEVICE_ID_ATHEROS_AR5212_0017 0x0017 /* AR5212 compatible */
  56. #define PCI_DEVICE_ID_ATHEROS_AR5212_0018 0x0018 /* AR5212 compatible */
  57. #define PCI_DEVICE_ID_ATHEROS_AR5212_0019 0x0019 /* AR5212 compatible */
  58. #define PCI_DEVICE_ID_ATHEROS_AR2413 0x001a /* AR2413 (Griffin-lite) */
  59. #define PCI_DEVICE_ID_ATHEROS_AR5413 0x001b /* AR5413 (Eagle) */
  60. #define PCI_DEVICE_ID_ATHEROS_AR5424 0x001c /* AR5424 (Condor PCI-E) */
  61. #define PCI_DEVICE_ID_ATHEROS_AR5416 0x0023 /* AR5416 */
  62. #define PCI_DEVICE_ID_ATHEROS_AR5418 0x0024 /* AR5418 */
  63. /****************************\
  64. GENERIC DRIVER DEFINITIONS
  65. \****************************/
  66. #define ATH5K_PRINTF(fmt, ...) printk("%s: " fmt, __func__, ##__VA_ARGS__)
  67. #define ATH5K_PRINTK(_sc, _level, _fmt, ...) \
  68. printk(_level "ath5k %s: " _fmt, \
  69. ((_sc) && (_sc)->hw) ? wiphy_name((_sc)->hw->wiphy) : "", \
  70. ##__VA_ARGS__)
  71. #define ATH5K_PRINTK_LIMIT(_sc, _level, _fmt, ...) do { \
  72. if (net_ratelimit()) \
  73. ATH5K_PRINTK(_sc, _level, _fmt, ##__VA_ARGS__); \
  74. } while (0)
  75. #define ATH5K_INFO(_sc, _fmt, ...) \
  76. ATH5K_PRINTK(_sc, KERN_INFO, _fmt, ##__VA_ARGS__)
  77. #define ATH5K_WARN(_sc, _fmt, ...) \
  78. ATH5K_PRINTK_LIMIT(_sc, KERN_WARNING, _fmt, ##__VA_ARGS__)
  79. #define ATH5K_ERR(_sc, _fmt, ...) \
  80. ATH5K_PRINTK_LIMIT(_sc, KERN_ERR, _fmt, ##__VA_ARGS__)
  81. /*
  82. * AR5K REGISTER ACCESS
  83. */
  84. /* Some macros to read/write fields */
  85. /* First shift, then mask */
  86. #define AR5K_REG_SM(_val, _flags) \
  87. (((_val) << _flags##_S) & (_flags))
  88. /* First mask, then shift */
  89. #define AR5K_REG_MS(_val, _flags) \
  90. (((_val) & (_flags)) >> _flags##_S)
  91. /* Some registers can hold multiple values of interest. For this
  92. * reason when we want to write to these registers we must first
  93. * retrieve the values which we do not want to clear (lets call this
  94. * old_data) and then set the register with this and our new_value:
  95. * ( old_data | new_value) */
  96. #define AR5K_REG_WRITE_BITS(ah, _reg, _flags, _val) \
  97. ath5k_hw_reg_write(ah, (ath5k_hw_reg_read(ah, _reg) & ~(_flags)) | \
  98. (((_val) << _flags##_S) & (_flags)), _reg)
  99. #define AR5K_REG_MASKED_BITS(ah, _reg, _flags, _mask) \
  100. ath5k_hw_reg_write(ah, (ath5k_hw_reg_read(ah, _reg) & \
  101. (_mask)) | (_flags), _reg)
  102. #define AR5K_REG_ENABLE_BITS(ah, _reg, _flags) \
  103. ath5k_hw_reg_write(ah, ath5k_hw_reg_read(ah, _reg) | (_flags), _reg)
  104. #define AR5K_REG_DISABLE_BITS(ah, _reg, _flags) \
  105. ath5k_hw_reg_write(ah, ath5k_hw_reg_read(ah, _reg) & ~(_flags), _reg)
  106. /* Access to PHY registers */
  107. #define AR5K_PHY_READ(ah, _reg) \
  108. ath5k_hw_reg_read(ah, (ah)->ah_phy + ((_reg) << 2))
  109. #define AR5K_PHY_WRITE(ah, _reg, _val) \
  110. ath5k_hw_reg_write(ah, _val, (ah)->ah_phy + ((_reg) << 2))
  111. /* Access QCU registers per queue */
  112. #define AR5K_REG_READ_Q(ah, _reg, _queue) \
  113. (ath5k_hw_reg_read(ah, _reg) & (1 << _queue)) \
  114. #define AR5K_REG_WRITE_Q(ah, _reg, _queue) \
  115. ath5k_hw_reg_write(ah, (1 << _queue), _reg)
  116. #define AR5K_Q_ENABLE_BITS(_reg, _queue) do { \
  117. _reg |= 1 << _queue; \
  118. } while (0)
  119. #define AR5K_Q_DISABLE_BITS(_reg, _queue) do { \
  120. _reg &= ~(1 << _queue); \
  121. } while (0)
  122. /* Used while writing initvals */
  123. #define AR5K_REG_WAIT(_i) do { \
  124. if (_i % 64) \
  125. udelay(1); \
  126. } while (0)
  127. /* Register dumps are done per operation mode */
  128. #define AR5K_INI_RFGAIN_5GHZ 0
  129. #define AR5K_INI_RFGAIN_2GHZ 1
  130. /* TODO: Clean this up */
  131. #define AR5K_INI_VAL_11A 0
  132. #define AR5K_INI_VAL_11A_TURBO 1
  133. #define AR5K_INI_VAL_11B 2
  134. #define AR5K_INI_VAL_11G 3
  135. #define AR5K_INI_VAL_11G_TURBO 4
  136. #define AR5K_INI_VAL_XR 0
  137. #define AR5K_INI_VAL_MAX 5
  138. /*
  139. * Some tuneable values (these should be changeable by the user)
  140. * TODO: Make use of them and add more options OR use debug/configfs
  141. */
  142. #define AR5K_TUNE_DMA_BEACON_RESP 2
  143. #define AR5K_TUNE_SW_BEACON_RESP 10
  144. #define AR5K_TUNE_ADDITIONAL_SWBA_BACKOFF 0
  145. #define AR5K_TUNE_RADAR_ALERT false
  146. #define AR5K_TUNE_MIN_TX_FIFO_THRES 1
  147. #define AR5K_TUNE_MAX_TX_FIFO_THRES ((IEEE80211_MAX_LEN / 64) + 1)
  148. #define AR5K_TUNE_REGISTER_TIMEOUT 20000
  149. /* Register for RSSI threshold has a mask of 0xff, so 255 seems to
  150. * be the max value. */
  151. #define AR5K_TUNE_RSSI_THRES 129
  152. /* This must be set when setting the RSSI threshold otherwise it can
  153. * prevent a reset. If AR5K_RSSI_THR is read after writing to it
  154. * the BMISS_THRES will be seen as 0, seems harware doesn't keep
  155. * track of it. Max value depends on harware. For AR5210 this is just 7.
  156. * For AR5211+ this seems to be up to 255. */
  157. #define AR5K_TUNE_BMISS_THRES 7
  158. #define AR5K_TUNE_REGISTER_DWELL_TIME 20000
  159. #define AR5K_TUNE_BEACON_INTERVAL 100
  160. #define AR5K_TUNE_AIFS 2
  161. #define AR5K_TUNE_AIFS_11B 2
  162. #define AR5K_TUNE_AIFS_XR 0
  163. #define AR5K_TUNE_CWMIN 15
  164. #define AR5K_TUNE_CWMIN_11B 31
  165. #define AR5K_TUNE_CWMIN_XR 3
  166. #define AR5K_TUNE_CWMAX 1023
  167. #define AR5K_TUNE_CWMAX_11B 1023
  168. #define AR5K_TUNE_CWMAX_XR 7
  169. #define AR5K_TUNE_NOISE_FLOOR -72
  170. #define AR5K_TUNE_CCA_MAX_GOOD_VALUE -95
  171. #define AR5K_TUNE_MAX_TXPOWER 63
  172. #define AR5K_TUNE_DEFAULT_TXPOWER 25
  173. #define AR5K_TUNE_TPC_TXPOWER false
  174. #define AR5K_TUNE_HWTXTRIES 4
  175. #define AR5K_INIT_CARR_SENSE_EN 1
  176. /*Swap RX/TX Descriptor for big endian archs*/
  177. #if defined(__BIG_ENDIAN)
  178. #define AR5K_INIT_CFG ( \
  179. AR5K_CFG_SWTD | AR5K_CFG_SWRD \
  180. )
  181. #else
  182. #define AR5K_INIT_CFG 0x00000000
  183. #endif
  184. /* Initial values */
  185. #define AR5K_INIT_CYCRSSI_THR1 2
  186. #define AR5K_INIT_TX_LATENCY 502
  187. #define AR5K_INIT_USEC 39
  188. #define AR5K_INIT_USEC_TURBO 79
  189. #define AR5K_INIT_USEC_32 31
  190. #define AR5K_INIT_SLOT_TIME 396
  191. #define AR5K_INIT_SLOT_TIME_TURBO 480
  192. #define AR5K_INIT_ACK_CTS_TIMEOUT 1024
  193. #define AR5K_INIT_ACK_CTS_TIMEOUT_TURBO 0x08000800
  194. #define AR5K_INIT_PROG_IFS 920
  195. #define AR5K_INIT_PROG_IFS_TURBO 960
  196. #define AR5K_INIT_EIFS 3440
  197. #define AR5K_INIT_EIFS_TURBO 6880
  198. #define AR5K_INIT_SIFS 560
  199. #define AR5K_INIT_SIFS_TURBO 480
  200. #define AR5K_INIT_SH_RETRY 10
  201. #define AR5K_INIT_LG_RETRY AR5K_INIT_SH_RETRY
  202. #define AR5K_INIT_SSH_RETRY 32
  203. #define AR5K_INIT_SLG_RETRY AR5K_INIT_SSH_RETRY
  204. #define AR5K_INIT_TX_RETRY 10
  205. #define AR5K_INIT_TRANSMIT_LATENCY ( \
  206. (AR5K_INIT_TX_LATENCY << 14) | (AR5K_INIT_USEC_32 << 7) | \
  207. (AR5K_INIT_USEC) \
  208. )
  209. #define AR5K_INIT_TRANSMIT_LATENCY_TURBO ( \
  210. (AR5K_INIT_TX_LATENCY << 14) | (AR5K_INIT_USEC_32 << 7) | \
  211. (AR5K_INIT_USEC_TURBO) \
  212. )
  213. #define AR5K_INIT_PROTO_TIME_CNTRL ( \
  214. (AR5K_INIT_CARR_SENSE_EN << 26) | (AR5K_INIT_EIFS << 12) | \
  215. (AR5K_INIT_PROG_IFS) \
  216. )
  217. #define AR5K_INIT_PROTO_TIME_CNTRL_TURBO ( \
  218. (AR5K_INIT_CARR_SENSE_EN << 26) | (AR5K_INIT_EIFS_TURBO << 12) | \
  219. (AR5K_INIT_PROG_IFS_TURBO) \
  220. )
  221. /* token to use for aifs, cwmin, cwmax in MadWiFi */
  222. #define AR5K_TXQ_USEDEFAULT ((u32) -1)
  223. /* GENERIC CHIPSET DEFINITIONS */
  224. /* MAC Chips */
  225. enum ath5k_version {
  226. AR5K_AR5210 = 0,
  227. AR5K_AR5211 = 1,
  228. AR5K_AR5212 = 2,
  229. };
  230. /* PHY Chips */
  231. enum ath5k_radio {
  232. AR5K_RF5110 = 0,
  233. AR5K_RF5111 = 1,
  234. AR5K_RF5112 = 2,
  235. AR5K_RF2413 = 3,
  236. AR5K_RF5413 = 4,
  237. AR5K_RF2316 = 5,
  238. AR5K_RF2317 = 6,
  239. AR5K_RF2425 = 7,
  240. };
  241. /*
  242. * Common silicon revision/version values
  243. */
  244. enum ath5k_srev_type {
  245. AR5K_VERSION_MAC,
  246. AR5K_VERSION_RAD,
  247. };
  248. struct ath5k_srev_name {
  249. const char *sr_name;
  250. enum ath5k_srev_type sr_type;
  251. u_int sr_val;
  252. };
  253. #define AR5K_SREV_UNKNOWN 0xffff
  254. #define AR5K_SREV_AR5210 0x00 /* Crete */
  255. #define AR5K_SREV_AR5311 0x10 /* Maui 1 */
  256. #define AR5K_SREV_AR5311A 0x20 /* Maui 2 */
  257. #define AR5K_SREV_AR5311B 0x30 /* Spirit */
  258. #define AR5K_SREV_AR5211 0x40 /* Oahu */
  259. #define AR5K_SREV_AR5212 0x50 /* Venice */
  260. #define AR5K_SREV_AR5212_V4 0x54 /* ??? */
  261. #define AR5K_SREV_AR5213 0x55 /* ??? */
  262. #define AR5K_SREV_AR5213A 0x59 /* Hainan */
  263. #define AR5K_SREV_AR2413 0x78 /* Griffin lite */
  264. #define AR5K_SREV_AR2414 0x70 /* Griffin */
  265. #define AR5K_SREV_AR5424 0x90 /* Condor */
  266. #define AR5K_SREV_AR5413 0xa4 /* Eagle lite */
  267. #define AR5K_SREV_AR5414 0xa0 /* Eagle */
  268. #define AR5K_SREV_AR2415 0xb0 /* Talon */
  269. #define AR5K_SREV_AR5416 0xc0 /* PCI-E */
  270. #define AR5K_SREV_AR5418 0xca /* PCI-E */
  271. #define AR5K_SREV_AR2425 0xe0 /* Swan */
  272. #define AR5K_SREV_AR2417 0xf0 /* Nala */
  273. #define AR5K_SREV_RAD_5110 0x00
  274. #define AR5K_SREV_RAD_5111 0x10
  275. #define AR5K_SREV_RAD_5111A 0x15
  276. #define AR5K_SREV_RAD_2111 0x20
  277. #define AR5K_SREV_RAD_5112 0x30
  278. #define AR5K_SREV_RAD_5112A 0x35
  279. #define AR5K_SREV_RAD_5112B 0x36
  280. #define AR5K_SREV_RAD_2112 0x40
  281. #define AR5K_SREV_RAD_2112A 0x45
  282. #define AR5K_SREV_RAD_2112B 0x46
  283. #define AR5K_SREV_RAD_2413 0x50
  284. #define AR5K_SREV_RAD_5413 0x60
  285. #define AR5K_SREV_RAD_2316 0x70 /* Cobra SoC */
  286. #define AR5K_SREV_RAD_2317 0x80
  287. #define AR5K_SREV_RAD_5424 0xa0 /* Mostly same as 5413 */
  288. #define AR5K_SREV_RAD_2425 0xa2
  289. #define AR5K_SREV_RAD_5133 0xc0
  290. #define AR5K_SREV_PHY_5211 0x30
  291. #define AR5K_SREV_PHY_5212 0x41
  292. #define AR5K_SREV_PHY_5212A 0x42
  293. #define AR5K_SREV_PHY_5212B 0x43
  294. #define AR5K_SREV_PHY_2413 0x45
  295. #define AR5K_SREV_PHY_5413 0x61
  296. #define AR5K_SREV_PHY_2425 0x70
  297. /* IEEE defs */
  298. #define IEEE80211_MAX_LEN 2500
  299. /* TODO add support to mac80211 for vendor-specific rates and modes */
  300. /*
  301. * Some of this information is based on Documentation from:
  302. *
  303. * http://madwifi.org/wiki/ChipsetFeatures/SuperAG
  304. *
  305. * Modulation for Atheros' eXtended Range - range enhancing extension that is
  306. * supposed to double the distance an Atheros client device can keep a
  307. * connection with an Atheros access point. This is achieved by increasing
  308. * the receiver sensitivity up to, -105dBm, which is about 20dB above what
  309. * the 802.11 specifications demand. In addition, new (proprietary) data rates
  310. * are introduced: 3, 2, 1, 0.5 and 0.25 MBit/s.
  311. *
  312. * Please note that can you either use XR or TURBO but you cannot use both,
  313. * they are exclusive.
  314. *
  315. */
  316. #define MODULATION_XR 0x00000200
  317. /*
  318. * Modulation for Atheros' Turbo G and Turbo A, its supposed to provide a
  319. * throughput transmission speed up to 40Mbit/s-60Mbit/s at a 108Mbit/s
  320. * signaling rate achieved through the bonding of two 54Mbit/s 802.11g
  321. * channels. To use this feature your Access Point must also suport it.
  322. * There is also a distinction between "static" and "dynamic" turbo modes:
  323. *
  324. * - Static: is the dumb version: devices set to this mode stick to it until
  325. * the mode is turned off.
  326. * - Dynamic: is the intelligent version, the network decides itself if it
  327. * is ok to use turbo. As soon as traffic is detected on adjacent channels
  328. * (which would get used in turbo mode), or when a non-turbo station joins
  329. * the network, turbo mode won't be used until the situation changes again.
  330. * Dynamic mode is achieved by Atheros' Adaptive Radio (AR) feature which
  331. * monitors the used radio band in order to decide whether turbo mode may
  332. * be used or not.
  333. *
  334. * This article claims Super G sticks to bonding of channels 5 and 6 for
  335. * USA:
  336. *
  337. * http://www.pcworld.com/article/id,113428-page,1/article.html
  338. *
  339. * The channel bonding seems to be driver specific though. In addition to
  340. * deciding what channels will be used, these "Turbo" modes are accomplished
  341. * by also enabling the following features:
  342. *
  343. * - Bursting: allows multiple frames to be sent at once, rather than pausing
  344. * after each frame. Bursting is a standards-compliant feature that can be
  345. * used with any Access Point.
  346. * - Fast frames: increases the amount of information that can be sent per
  347. * frame, also resulting in a reduction of transmission overhead. It is a
  348. * proprietary feature that needs to be supported by the Access Point.
  349. * - Compression: data frames are compressed in real time using a Lempel Ziv
  350. * algorithm. This is done transparently. Once this feature is enabled,
  351. * compression and decompression takes place inside the chipset, without
  352. * putting additional load on the host CPU.
  353. *
  354. */
  355. #define MODULATION_TURBO 0x00000080
  356. enum ath5k_driver_mode {
  357. AR5K_MODE_11A = 0,
  358. AR5K_MODE_11A_TURBO = 1,
  359. AR5K_MODE_11B = 2,
  360. AR5K_MODE_11G = 3,
  361. AR5K_MODE_11G_TURBO = 4,
  362. AR5K_MODE_XR = 0,
  363. AR5K_MODE_MAX = 5
  364. };
  365. enum ath5k_ant_mode {
  366. AR5K_ANTMODE_DEFAULT = 0, /* default antenna setup */
  367. AR5K_ANTMODE_FIXED_A = 1, /* only antenna A is present */
  368. AR5K_ANTMODE_FIXED_B = 2, /* only antenna B is present */
  369. AR5K_ANTMODE_SINGLE_AP = 3, /* sta locked on a single ap */
  370. AR5K_ANTMODE_SECTOR_AP = 4, /* AP with tx antenna set on tx desc */
  371. AR5K_ANTMODE_SECTOR_STA = 5, /* STA with tx antenna set on tx desc */
  372. AR5K_ANTMODE_DEBUG = 6, /* Debug mode -A -> Rx, B-> Tx- */
  373. AR5K_ANTMODE_MAX,
  374. };
  375. /****************\
  376. TX DEFINITIONS
  377. \****************/
  378. /*
  379. * TX Status descriptor
  380. */
  381. struct ath5k_tx_status {
  382. u16 ts_seqnum;
  383. u16 ts_tstamp;
  384. u8 ts_status;
  385. u8 ts_rate[4];
  386. u8 ts_retry[4];
  387. u8 ts_final_idx;
  388. s8 ts_rssi;
  389. u8 ts_shortretry;
  390. u8 ts_longretry;
  391. u8 ts_virtcol;
  392. u8 ts_antenna;
  393. };
  394. #define AR5K_TXSTAT_ALTRATE 0x80
  395. #define AR5K_TXERR_XRETRY 0x01
  396. #define AR5K_TXERR_FILT 0x02
  397. #define AR5K_TXERR_FIFO 0x04
  398. /**
  399. * enum ath5k_tx_queue - Queue types used to classify tx queues.
  400. * @AR5K_TX_QUEUE_INACTIVE: q is unused -- see ath5k_hw_release_tx_queue
  401. * @AR5K_TX_QUEUE_DATA: A normal data queue
  402. * @AR5K_TX_QUEUE_XR_DATA: An XR-data queue
  403. * @AR5K_TX_QUEUE_BEACON: The beacon queue
  404. * @AR5K_TX_QUEUE_CAB: The after-beacon queue
  405. * @AR5K_TX_QUEUE_UAPSD: Unscheduled Automatic Power Save Delivery queue
  406. */
  407. enum ath5k_tx_queue {
  408. AR5K_TX_QUEUE_INACTIVE = 0,
  409. AR5K_TX_QUEUE_DATA,
  410. AR5K_TX_QUEUE_XR_DATA,
  411. AR5K_TX_QUEUE_BEACON,
  412. AR5K_TX_QUEUE_CAB,
  413. AR5K_TX_QUEUE_UAPSD,
  414. };
  415. #define AR5K_NUM_TX_QUEUES 10
  416. #define AR5K_NUM_TX_QUEUES_NOQCU 2
  417. /*
  418. * Queue syb-types to classify normal data queues.
  419. * These are the 4 Access Categories as defined in
  420. * WME spec. 0 is the lowest priority and 4 is the
  421. * highest. Normal data that hasn't been classified
  422. * goes to the Best Effort AC.
  423. */
  424. enum ath5k_tx_queue_subtype {
  425. AR5K_WME_AC_BK = 0, /*Background traffic*/
  426. AR5K_WME_AC_BE, /*Best-effort (normal) traffic)*/
  427. AR5K_WME_AC_VI, /*Video traffic*/
  428. AR5K_WME_AC_VO, /*Voice traffic*/
  429. };
  430. /*
  431. * Queue ID numbers as returned by the hw functions, each number
  432. * represents a hw queue. If hw does not support hw queues
  433. * (eg 5210) all data goes in one queue. These match
  434. * d80211 definitions (net80211/MadWiFi don't use them).
  435. */
  436. enum ath5k_tx_queue_id {
  437. AR5K_TX_QUEUE_ID_NOQCU_DATA = 0,
  438. AR5K_TX_QUEUE_ID_NOQCU_BEACON = 1,
  439. AR5K_TX_QUEUE_ID_DATA_MIN = 0, /*IEEE80211_TX_QUEUE_DATA0*/
  440. AR5K_TX_QUEUE_ID_DATA_MAX = 4, /*IEEE80211_TX_QUEUE_DATA4*/
  441. AR5K_TX_QUEUE_ID_DATA_SVP = 5, /*IEEE80211_TX_QUEUE_SVP - Spectralink Voice Protocol*/
  442. AR5K_TX_QUEUE_ID_CAB = 6, /*IEEE80211_TX_QUEUE_AFTER_BEACON*/
  443. AR5K_TX_QUEUE_ID_BEACON = 7, /*IEEE80211_TX_QUEUE_BEACON*/
  444. AR5K_TX_QUEUE_ID_UAPSD = 8,
  445. AR5K_TX_QUEUE_ID_XR_DATA = 9,
  446. };
  447. /*
  448. * Flags to set hw queue's parameters...
  449. */
  450. #define AR5K_TXQ_FLAG_TXOKINT_ENABLE 0x0001 /* Enable TXOK interrupt */
  451. #define AR5K_TXQ_FLAG_TXERRINT_ENABLE 0x0002 /* Enable TXERR interrupt */
  452. #define AR5K_TXQ_FLAG_TXEOLINT_ENABLE 0x0004 /* Enable TXEOL interrupt -not used- */
  453. #define AR5K_TXQ_FLAG_TXDESCINT_ENABLE 0x0008 /* Enable TXDESC interrupt -not used- */
  454. #define AR5K_TXQ_FLAG_TXURNINT_ENABLE 0x0010 /* Enable TXURN interrupt */
  455. #define AR5K_TXQ_FLAG_CBRORNINT_ENABLE 0x0020 /* Enable CBRORN interrupt */
  456. #define AR5K_TXQ_FLAG_CBRURNINT_ENABLE 0x0040 /* Enable CBRURN interrupt */
  457. #define AR5K_TXQ_FLAG_QTRIGINT_ENABLE 0x0080 /* Enable QTRIG interrupt */
  458. #define AR5K_TXQ_FLAG_TXNOFRMINT_ENABLE 0x0100 /* Enable TXNOFRM interrupt */
  459. #define AR5K_TXQ_FLAG_BACKOFF_DISABLE 0x0200 /* Disable random post-backoff */
  460. #define AR5K_TXQ_FLAG_RDYTIME_EXP_POLICY_ENABLE 0x0300 /* Enable ready time expiry policy (?)*/
  461. #define AR5K_TXQ_FLAG_FRAG_BURST_BACKOFF_ENABLE 0x0800 /* Enable backoff while bursting */
  462. #define AR5K_TXQ_FLAG_POST_FR_BKOFF_DIS 0x1000 /* Disable backoff while bursting */
  463. #define AR5K_TXQ_FLAG_COMPRESSION_ENABLE 0x2000 /* Enable hw compression -not implemented-*/
  464. /*
  465. * A struct to hold tx queue's parameters
  466. */
  467. struct ath5k_txq_info {
  468. enum ath5k_tx_queue tqi_type;
  469. enum ath5k_tx_queue_subtype tqi_subtype;
  470. u16 tqi_flags; /* Tx queue flags (see above) */
  471. u32 tqi_aifs; /* Arbitrated Interframe Space */
  472. s32 tqi_cw_min; /* Minimum Contention Window */
  473. s32 tqi_cw_max; /* Maximum Contention Window */
  474. u32 tqi_cbr_period; /* Constant bit rate period */
  475. u32 tqi_cbr_overflow_limit;
  476. u32 tqi_burst_time;
  477. u32 tqi_ready_time; /* Time queue waits after an event */
  478. };
  479. /*
  480. * Transmit packet types.
  481. * used on tx control descriptor
  482. */
  483. enum ath5k_pkt_type {
  484. AR5K_PKT_TYPE_NORMAL = 0,
  485. AR5K_PKT_TYPE_ATIM = 1,
  486. AR5K_PKT_TYPE_PSPOLL = 2,
  487. AR5K_PKT_TYPE_BEACON = 3,
  488. AR5K_PKT_TYPE_PROBE_RESP = 4,
  489. AR5K_PKT_TYPE_PIFS = 5,
  490. };
  491. /*
  492. * TX power and TPC settings
  493. */
  494. #define AR5K_TXPOWER_OFDM(_r, _v) ( \
  495. ((0 & 1) << ((_v) + 6)) | \
  496. (((ah->ah_txpower.txp_rates_power_table[(_r)]) & 0x3f) << (_v)) \
  497. )
  498. #define AR5K_TXPOWER_CCK(_r, _v) ( \
  499. (ah->ah_txpower.txp_rates_power_table[(_r)] & 0x3f) << (_v) \
  500. )
  501. /*
  502. * DMA size definitions (2^n+2)
  503. */
  504. enum ath5k_dmasize {
  505. AR5K_DMASIZE_4B = 0,
  506. AR5K_DMASIZE_8B,
  507. AR5K_DMASIZE_16B,
  508. AR5K_DMASIZE_32B,
  509. AR5K_DMASIZE_64B,
  510. AR5K_DMASIZE_128B,
  511. AR5K_DMASIZE_256B,
  512. AR5K_DMASIZE_512B
  513. };
  514. /****************\
  515. RX DEFINITIONS
  516. \****************/
  517. /*
  518. * RX Status descriptor
  519. */
  520. struct ath5k_rx_status {
  521. u16 rs_datalen;
  522. u16 rs_tstamp;
  523. u8 rs_status;
  524. u8 rs_phyerr;
  525. s8 rs_rssi;
  526. u8 rs_keyix;
  527. u8 rs_rate;
  528. u8 rs_antenna;
  529. u8 rs_more;
  530. };
  531. #define AR5K_RXERR_CRC 0x01
  532. #define AR5K_RXERR_PHY 0x02
  533. #define AR5K_RXERR_FIFO 0x04
  534. #define AR5K_RXERR_DECRYPT 0x08
  535. #define AR5K_RXERR_MIC 0x10
  536. #define AR5K_RXKEYIX_INVALID ((u8) - 1)
  537. #define AR5K_TXKEYIX_INVALID ((u32) - 1)
  538. /**************************\
  539. BEACON TIMERS DEFINITIONS
  540. \**************************/
  541. #define AR5K_BEACON_PERIOD 0x0000ffff
  542. #define AR5K_BEACON_ENA 0x00800000 /*enable beacon xmit*/
  543. #define AR5K_BEACON_RESET_TSF 0x01000000 /*force a TSF reset*/
  544. #if 0
  545. /**
  546. * struct ath5k_beacon_state - Per-station beacon timer state.
  547. * @bs_interval: in TU's, can also include the above flags
  548. * @bs_cfp_max_duration: if non-zero hw is setup to coexist with a
  549. * Point Coordination Function capable AP
  550. */
  551. struct ath5k_beacon_state {
  552. u32 bs_next_beacon;
  553. u32 bs_next_dtim;
  554. u32 bs_interval;
  555. u8 bs_dtim_period;
  556. u8 bs_cfp_period;
  557. u16 bs_cfp_max_duration;
  558. u16 bs_cfp_du_remain;
  559. u16 bs_tim_offset;
  560. u16 bs_sleep_duration;
  561. u16 bs_bmiss_threshold;
  562. u32 bs_cfp_next;
  563. };
  564. #endif
  565. /*
  566. * TSF to TU conversion:
  567. *
  568. * TSF is a 64bit value in usec (microseconds).
  569. * TU is a 32bit value and defined by IEEE802.11 (page 6) as "A measurement of
  570. * time equal to 1024 usec", so it's roughly milliseconds (usec / 1024).
  571. */
  572. #define TSF_TO_TU(_tsf) (u32)((_tsf) >> 10)
  573. /*******************************\
  574. GAIN OPTIMIZATION DEFINITIONS
  575. \*******************************/
  576. enum ath5k_rfgain {
  577. AR5K_RFGAIN_INACTIVE = 0,
  578. AR5K_RFGAIN_ACTIVE,
  579. AR5K_RFGAIN_READ_REQUESTED,
  580. AR5K_RFGAIN_NEED_CHANGE,
  581. };
  582. struct ath5k_gain {
  583. u8 g_step_idx;
  584. u8 g_current;
  585. u8 g_target;
  586. u8 g_low;
  587. u8 g_high;
  588. u8 g_f_corr;
  589. u8 g_state;
  590. };
  591. /********************\
  592. COMMON DEFINITIONS
  593. \********************/
  594. #define AR5K_SLOT_TIME_9 396
  595. #define AR5K_SLOT_TIME_20 880
  596. #define AR5K_SLOT_TIME_MAX 0xffff
  597. /* channel_flags */
  598. #define CHANNEL_CW_INT 0x0008 /* Contention Window interference detected */
  599. #define CHANNEL_TURBO 0x0010 /* Turbo Channel */
  600. #define CHANNEL_CCK 0x0020 /* CCK channel */
  601. #define CHANNEL_OFDM 0x0040 /* OFDM channel */
  602. #define CHANNEL_2GHZ 0x0080 /* 2GHz channel. */
  603. #define CHANNEL_5GHZ 0x0100 /* 5GHz channel */
  604. #define CHANNEL_PASSIVE 0x0200 /* Only passive scan allowed */
  605. #define CHANNEL_DYN 0x0400 /* Dynamic CCK-OFDM channel (for g operation) */
  606. #define CHANNEL_XR 0x0800 /* XR channel */
  607. #define CHANNEL_A (CHANNEL_5GHZ|CHANNEL_OFDM)
  608. #define CHANNEL_B (CHANNEL_2GHZ|CHANNEL_CCK)
  609. #define CHANNEL_G (CHANNEL_2GHZ|CHANNEL_OFDM)
  610. #define CHANNEL_T (CHANNEL_5GHZ|CHANNEL_OFDM|CHANNEL_TURBO)
  611. #define CHANNEL_TG (CHANNEL_2GHZ|CHANNEL_OFDM|CHANNEL_TURBO)
  612. #define CHANNEL_108A CHANNEL_T
  613. #define CHANNEL_108G CHANNEL_TG
  614. #define CHANNEL_X (CHANNEL_5GHZ|CHANNEL_OFDM|CHANNEL_XR)
  615. #define CHANNEL_ALL (CHANNEL_OFDM|CHANNEL_CCK|CHANNEL_2GHZ|CHANNEL_5GHZ| \
  616. CHANNEL_TURBO)
  617. #define CHANNEL_ALL_NOTURBO (CHANNEL_ALL & ~CHANNEL_TURBO)
  618. #define CHANNEL_MODES CHANNEL_ALL
  619. /*
  620. * Used internaly for reset_tx_queue).
  621. * Also see struct struct ieee80211_channel.
  622. */
  623. #define IS_CHAN_XR(_c) ((_c->hw_value & CHANNEL_XR) != 0)
  624. #define IS_CHAN_B(_c) ((_c->hw_value & CHANNEL_B) != 0)
  625. /*
  626. * The following structure is used to map 2GHz channels to
  627. * 5GHz Atheros channels.
  628. * TODO: Clean up
  629. */
  630. struct ath5k_athchan_2ghz {
  631. u32 a2_flags;
  632. u16 a2_athchan;
  633. };
  634. /******************\
  635. RATE DEFINITIONS
  636. \******************/
  637. /**
  638. * Seems the ar5xxx harware supports up to 32 rates, indexed by 1-32.
  639. *
  640. * The rate code is used to get the RX rate or set the TX rate on the
  641. * hardware descriptors. It is also used for internal modulation control
  642. * and settings.
  643. *
  644. * This is the hardware rate map we are aware of:
  645. *
  646. * rate_code 0x01 0x02 0x03 0x04 0x05 0x06 0x07 0x08
  647. * rate_kbps 3000 1000 ? ? ? 2000 500 48000
  648. *
  649. * rate_code 0x09 0x0A 0x0B 0x0C 0x0D 0x0E 0x0F 0x10
  650. * rate_kbps 24000 12000 6000 54000 36000 18000 9000 ?
  651. *
  652. * rate_code 17 18 19 20 21 22 23 24
  653. * rate_kbps ? ? ? ? ? ? ? 11000
  654. *
  655. * rate_code 25 26 27 28 29 30 31 32
  656. * rate_kbps 5500 2000 1000 11000S 5500S 2000S ? ?
  657. *
  658. * "S" indicates CCK rates with short preamble.
  659. *
  660. * AR5211 has different rate codes for CCK (802.11B) rates. It only uses the
  661. * lowest 4 bits, so they are the same as below with a 0xF mask.
  662. * (0xB, 0xA, 0x9 and 0x8 for 1M, 2M, 5.5M and 11M).
  663. * We handle this in ath5k_setup_bands().
  664. */
  665. #define AR5K_MAX_RATES 32
  666. /* B */
  667. #define ATH5K_RATE_CODE_1M 0x1B
  668. #define ATH5K_RATE_CODE_2M 0x1A
  669. #define ATH5K_RATE_CODE_5_5M 0x19
  670. #define ATH5K_RATE_CODE_11M 0x18
  671. /* A and G */
  672. #define ATH5K_RATE_CODE_6M 0x0B
  673. #define ATH5K_RATE_CODE_9M 0x0F
  674. #define ATH5K_RATE_CODE_12M 0x0A
  675. #define ATH5K_RATE_CODE_18M 0x0E
  676. #define ATH5K_RATE_CODE_24M 0x09
  677. #define ATH5K_RATE_CODE_36M 0x0D
  678. #define ATH5K_RATE_CODE_48M 0x08
  679. #define ATH5K_RATE_CODE_54M 0x0C
  680. /* XR */
  681. #define ATH5K_RATE_CODE_XR_500K 0x07
  682. #define ATH5K_RATE_CODE_XR_1M 0x02
  683. #define ATH5K_RATE_CODE_XR_2M 0x06
  684. #define ATH5K_RATE_CODE_XR_3M 0x01
  685. /* adding this flag to rate_code enables short preamble */
  686. #define AR5K_SET_SHORT_PREAMBLE 0x04
  687. /*
  688. * Crypto definitions
  689. */
  690. #define AR5K_KEYCACHE_SIZE 8
  691. /***********************\
  692. HW RELATED DEFINITIONS
  693. \***********************/
  694. /*
  695. * Misc definitions
  696. */
  697. #define AR5K_RSSI_EP_MULTIPLIER (1<<7)
  698. #define AR5K_ASSERT_ENTRY(_e, _s) do { \
  699. if (_e >= _s) \
  700. return (false); \
  701. } while (0)
  702. /*
  703. * Hardware interrupt abstraction
  704. */
  705. /**
  706. * enum ath5k_int - Hardware interrupt masks helpers
  707. *
  708. * @AR5K_INT_RX: mask to identify received frame interrupts, of type
  709. * AR5K_ISR_RXOK or AR5K_ISR_RXERR
  710. * @AR5K_INT_RXDESC: Request RX descriptor/Read RX descriptor (?)
  711. * @AR5K_INT_RXNOFRM: No frame received (?)
  712. * @AR5K_INT_RXEOL: received End Of List for VEOL (Virtual End Of List). The
  713. * Queue Control Unit (QCU) signals an EOL interrupt only if a descriptor's
  714. * LinkPtr is NULL. For more details, refer to:
  715. * http://www.freepatentsonline.com/20030225739.html
  716. * @AR5K_INT_RXORN: Indicates we got RX overrun (eg. no more descriptors).
  717. * Note that Rx overrun is not always fatal, on some chips we can continue
  718. * operation without reseting the card, that's why int_fatal is not
  719. * common for all chips.
  720. * @AR5K_INT_TX: mask to identify received frame interrupts, of type
  721. * AR5K_ISR_TXOK or AR5K_ISR_TXERR
  722. * @AR5K_INT_TXDESC: Request TX descriptor/Read TX status descriptor (?)
  723. * @AR5K_INT_TXURN: received when we should increase the TX trigger threshold
  724. * We currently do increments on interrupt by
  725. * (AR5K_TUNE_MAX_TX_FIFO_THRES - current_trigger_level) / 2
  726. * @AR5K_INT_MIB: Indicates the Management Information Base counters should be
  727. * checked. We should do this with ath5k_hw_update_mib_counters() but
  728. * it seems we should also then do some noise immunity work.
  729. * @AR5K_INT_RXPHY: RX PHY Error
  730. * @AR5K_INT_RXKCM: RX Key cache miss
  731. * @AR5K_INT_SWBA: SoftWare Beacon Alert - indicates its time to send a
  732. * beacon that must be handled in software. The alternative is if you
  733. * have VEOL support, in that case you let the hardware deal with things.
  734. * @AR5K_INT_BMISS: If in STA mode this indicates we have stopped seeing
  735. * beacons from the AP have associated with, we should probably try to
  736. * reassociate. When in IBSS mode this might mean we have not received
  737. * any beacons from any local stations. Note that every station in an
  738. * IBSS schedules to send beacons at the Target Beacon Transmission Time
  739. * (TBTT) with a random backoff.
  740. * @AR5K_INT_BNR: Beacon Not Ready interrupt - ??
  741. * @AR5K_INT_GPIO: GPIO interrupt is used for RF Kill, disabled for now
  742. * until properly handled
  743. * @AR5K_INT_FATAL: Fatal errors were encountered, typically caused by DMA
  744. * errors. These types of errors we can enable seem to be of type
  745. * AR5K_SIMR2_MCABT, AR5K_SIMR2_SSERR and AR5K_SIMR2_DPERR.
  746. * @AR5K_INT_GLOBAL: Used to clear and set the IER
  747. * @AR5K_INT_NOCARD: signals the card has been removed
  748. * @AR5K_INT_COMMON: common interrupts shared amogst MACs with the same
  749. * bit value
  750. *
  751. * These are mapped to take advantage of some common bits
  752. * between the MACs, to be able to set intr properties
  753. * easier. Some of them are not used yet inside hw.c. Most map
  754. * to the respective hw interrupt value as they are common amogst different
  755. * MACs.
  756. */
  757. enum ath5k_int {
  758. AR5K_INT_RXOK = 0x00000001,
  759. AR5K_INT_RXDESC = 0x00000002,
  760. AR5K_INT_RXERR = 0x00000004,
  761. AR5K_INT_RXNOFRM = 0x00000008,
  762. AR5K_INT_RXEOL = 0x00000010,
  763. AR5K_INT_RXORN = 0x00000020,
  764. AR5K_INT_TXOK = 0x00000040,
  765. AR5K_INT_TXDESC = 0x00000080,
  766. AR5K_INT_TXERR = 0x00000100,
  767. AR5K_INT_TXNOFRM = 0x00000200,
  768. AR5K_INT_TXEOL = 0x00000400,
  769. AR5K_INT_TXURN = 0x00000800,
  770. AR5K_INT_MIB = 0x00001000,
  771. AR5K_INT_SWI = 0x00002000,
  772. AR5K_INT_RXPHY = 0x00004000,
  773. AR5K_INT_RXKCM = 0x00008000,
  774. AR5K_INT_SWBA = 0x00010000,
  775. AR5K_INT_BRSSI = 0x00020000,
  776. AR5K_INT_BMISS = 0x00040000,
  777. AR5K_INT_FATAL = 0x00080000, /* Non common */
  778. AR5K_INT_BNR = 0x00100000, /* Non common */
  779. AR5K_INT_TIM = 0x00200000, /* Non common */
  780. AR5K_INT_DTIM = 0x00400000, /* Non common */
  781. AR5K_INT_DTIM_SYNC = 0x00800000, /* Non common */
  782. AR5K_INT_GPIO = 0x01000000,
  783. AR5K_INT_BCN_TIMEOUT = 0x02000000, /* Non common */
  784. AR5K_INT_CAB_TIMEOUT = 0x04000000, /* Non common */
  785. AR5K_INT_RX_DOPPLER = 0x08000000, /* Non common */
  786. AR5K_INT_QCBRORN = 0x10000000, /* Non common */
  787. AR5K_INT_QCBRURN = 0x20000000, /* Non common */
  788. AR5K_INT_QTRIG = 0x40000000, /* Non common */
  789. AR5K_INT_GLOBAL = 0x80000000,
  790. AR5K_INT_COMMON = AR5K_INT_RXOK
  791. | AR5K_INT_RXDESC
  792. | AR5K_INT_RXERR
  793. | AR5K_INT_RXNOFRM
  794. | AR5K_INT_RXEOL
  795. | AR5K_INT_RXORN
  796. | AR5K_INT_TXOK
  797. | AR5K_INT_TXDESC
  798. | AR5K_INT_TXERR
  799. | AR5K_INT_TXNOFRM
  800. | AR5K_INT_TXEOL
  801. | AR5K_INT_TXURN
  802. | AR5K_INT_MIB
  803. | AR5K_INT_SWI
  804. | AR5K_INT_RXPHY
  805. | AR5K_INT_RXKCM
  806. | AR5K_INT_SWBA
  807. | AR5K_INT_BRSSI
  808. | AR5K_INT_BMISS
  809. | AR5K_INT_GPIO
  810. | AR5K_INT_GLOBAL,
  811. AR5K_INT_NOCARD = 0xffffffff
  812. };
  813. /* Software interrupts used for calibration */
  814. enum ath5k_software_interrupt {
  815. AR5K_SWI_FULL_CALIBRATION = 0x01,
  816. AR5K_SWI_SHORT_CALIBRATION = 0x02,
  817. };
  818. /*
  819. * Power management
  820. */
  821. enum ath5k_power_mode {
  822. AR5K_PM_UNDEFINED = 0,
  823. AR5K_PM_AUTO,
  824. AR5K_PM_AWAKE,
  825. AR5K_PM_FULL_SLEEP,
  826. AR5K_PM_NETWORK_SLEEP,
  827. };
  828. /*
  829. * These match net80211 definitions (not used in
  830. * mac80211).
  831. * TODO: Clean this up
  832. */
  833. #define AR5K_LED_INIT 0 /*IEEE80211_S_INIT*/
  834. #define AR5K_LED_SCAN 1 /*IEEE80211_S_SCAN*/
  835. #define AR5K_LED_AUTH 2 /*IEEE80211_S_AUTH*/
  836. #define AR5K_LED_ASSOC 3 /*IEEE80211_S_ASSOC*/
  837. #define AR5K_LED_RUN 4 /*IEEE80211_S_RUN*/
  838. /* GPIO-controlled software LED */
  839. #define AR5K_SOFTLED_PIN 0
  840. #define AR5K_SOFTLED_ON 0
  841. #define AR5K_SOFTLED_OFF 1
  842. /*
  843. * Chipset capabilities -see ath5k_hw_get_capability-
  844. * get_capability function is not yet fully implemented
  845. * in ath5k so most of these don't work yet...
  846. * TODO: Implement these & merge with _TUNE_ stuff above
  847. */
  848. enum ath5k_capability_type {
  849. AR5K_CAP_REG_DMN = 0, /* Used to get current reg. domain id */
  850. AR5K_CAP_TKIP_MIC = 2, /* Can handle TKIP MIC in hardware */
  851. AR5K_CAP_TKIP_SPLIT = 3, /* TKIP uses split keys */
  852. AR5K_CAP_PHYCOUNTERS = 4, /* PHY error counters */
  853. AR5K_CAP_DIVERSITY = 5, /* Supports fast diversity */
  854. AR5K_CAP_NUM_TXQUEUES = 6, /* Used to get max number of hw txqueues */
  855. AR5K_CAP_VEOL = 7, /* Supports virtual EOL */
  856. AR5K_CAP_COMPRESSION = 8, /* Supports compression */
  857. AR5K_CAP_BURST = 9, /* Supports packet bursting */
  858. AR5K_CAP_FASTFRAME = 10, /* Supports fast frames */
  859. AR5K_CAP_TXPOW = 11, /* Used to get global tx power limit */
  860. AR5K_CAP_TPC = 12, /* Can do per-packet tx power control (needed for 802.11a) */
  861. AR5K_CAP_BSSIDMASK = 13, /* Supports bssid mask */
  862. AR5K_CAP_MCAST_KEYSRCH = 14, /* Supports multicast key search */
  863. AR5K_CAP_TSF_ADJUST = 15, /* Supports beacon tsf adjust */
  864. AR5K_CAP_XR = 16, /* Supports XR mode */
  865. AR5K_CAP_WME_TKIPMIC = 17, /* Supports TKIP MIC when using WMM */
  866. AR5K_CAP_CHAN_HALFRATE = 18, /* Supports half rate channels */
  867. AR5K_CAP_CHAN_QUARTERRATE = 19, /* Supports quarter rate channels */
  868. AR5K_CAP_RFSILENT = 20, /* Supports RFsilent */
  869. };
  870. /* XXX: we *may* move cap_range stuff to struct wiphy */
  871. struct ath5k_capabilities {
  872. /*
  873. * Supported PHY modes
  874. * (ie. CHANNEL_A, CHANNEL_B, ...)
  875. */
  876. DECLARE_BITMAP(cap_mode, AR5K_MODE_MAX);
  877. /*
  878. * Frequency range (without regulation restrictions)
  879. */
  880. struct {
  881. u16 range_2ghz_min;
  882. u16 range_2ghz_max;
  883. u16 range_5ghz_min;
  884. u16 range_5ghz_max;
  885. } cap_range;
  886. /*
  887. * Values stored in the EEPROM (some of them...)
  888. */
  889. struct ath5k_eeprom_info cap_eeprom;
  890. /*
  891. * Queue information
  892. */
  893. struct {
  894. u8 q_tx_num;
  895. } cap_queues;
  896. };
  897. /* size of noise floor history (keep it a power of two) */
  898. #define ATH5K_NF_CAL_HIST_MAX 8
  899. struct ath5k_nfcal_hist
  900. {
  901. s16 index; /* current index into nfval */
  902. s16 nfval[ATH5K_NF_CAL_HIST_MAX]; /* last few noise floors */
  903. };
  904. /***************************************\
  905. HARDWARE ABSTRACTION LAYER STRUCTURE
  906. \***************************************/
  907. /*
  908. * Misc defines
  909. */
  910. #define AR5K_MAX_GPIO 10
  911. #define AR5K_MAX_RF_BANKS 8
  912. /* TODO: Clean up and merge with ath5k_softc */
  913. struct ath5k_hw {
  914. u32 ah_magic;
  915. struct ath_common common;
  916. struct ath5k_softc *ah_sc;
  917. void __iomem *ah_iobase;
  918. enum ath5k_int ah_imr;
  919. enum nl80211_iftype ah_op_mode;
  920. struct ieee80211_channel *ah_current_channel;
  921. bool ah_turbo;
  922. bool ah_calibration;
  923. bool ah_single_chip;
  924. bool ah_aes_support;
  925. bool ah_combined_mic;
  926. enum ath5k_version ah_version;
  927. enum ath5k_radio ah_radio;
  928. u32 ah_phy;
  929. u32 ah_mac_srev;
  930. u16 ah_mac_version;
  931. u16 ah_mac_revision;
  932. u16 ah_phy_revision;
  933. u16 ah_radio_5ghz_revision;
  934. u16 ah_radio_2ghz_revision;
  935. #define ah_modes ah_capabilities.cap_mode
  936. #define ah_ee_version ah_capabilities.cap_eeprom.ee_version
  937. u32 ah_atim_window;
  938. u32 ah_aifs;
  939. u32 ah_cw_min;
  940. u32 ah_cw_max;
  941. u32 ah_limit_tx_retries;
  942. u8 ah_coverage_class;
  943. /* Antenna Control */
  944. u32 ah_ant_ctl[AR5K_EEPROM_N_MODES][AR5K_ANT_MAX];
  945. u8 ah_ant_mode;
  946. u8 ah_tx_ant;
  947. u8 ah_def_ant;
  948. bool ah_software_retry;
  949. int ah_gpio_npins;
  950. struct ath5k_capabilities ah_capabilities;
  951. struct ath5k_txq_info ah_txq[AR5K_NUM_TX_QUEUES];
  952. u32 ah_txq_status;
  953. u32 ah_txq_imr_txok;
  954. u32 ah_txq_imr_txerr;
  955. u32 ah_txq_imr_txurn;
  956. u32 ah_txq_imr_txdesc;
  957. u32 ah_txq_imr_txeol;
  958. u32 ah_txq_imr_cbrorn;
  959. u32 ah_txq_imr_cbrurn;
  960. u32 ah_txq_imr_qtrig;
  961. u32 ah_txq_imr_nofrm;
  962. u32 ah_txq_isr;
  963. u32 *ah_rf_banks;
  964. size_t ah_rf_banks_size;
  965. size_t ah_rf_regs_count;
  966. struct ath5k_gain ah_gain;
  967. u8 ah_offset[AR5K_MAX_RF_BANKS];
  968. struct {
  969. /* Temporary tables used for interpolation */
  970. u8 tmpL[AR5K_EEPROM_N_PD_GAINS]
  971. [AR5K_EEPROM_POWER_TABLE_SIZE];
  972. u8 tmpR[AR5K_EEPROM_N_PD_GAINS]
  973. [AR5K_EEPROM_POWER_TABLE_SIZE];
  974. u8 txp_pd_table[AR5K_EEPROM_POWER_TABLE_SIZE * 2];
  975. u16 txp_rates_power_table[AR5K_MAX_RATES];
  976. u8 txp_min_idx;
  977. bool txp_tpc;
  978. /* Values in 0.25dB units */
  979. s16 txp_min_pwr;
  980. s16 txp_max_pwr;
  981. /* Values in 0.5dB units */
  982. s16 txp_offset;
  983. s16 txp_ofdm;
  984. s16 txp_cck_ofdm_gainf_delta;
  985. /* Value in dB units */
  986. s16 txp_cck_ofdm_pwr_delta;
  987. } ah_txpower;
  988. struct {
  989. bool r_enabled;
  990. int r_last_alert;
  991. struct ieee80211_channel r_last_channel;
  992. } ah_radar;
  993. struct ath5k_nfcal_hist ah_nfcal_hist;
  994. /* noise floor from last periodic calibration */
  995. s32 ah_noise_floor;
  996. /* Calibration timestamp */
  997. unsigned long ah_cal_tstamp;
  998. /* Calibration interval (secs) */
  999. u8 ah_cal_intval;
  1000. /* Software interrupt mask */
  1001. u8 ah_swi_mask;
  1002. /*
  1003. * Function pointers
  1004. */
  1005. int (*ah_setup_rx_desc)(struct ath5k_hw *ah, struct ath5k_desc *desc,
  1006. u32 size, unsigned int flags);
  1007. int (*ah_setup_tx_desc)(struct ath5k_hw *, struct ath5k_desc *,
  1008. unsigned int, unsigned int, enum ath5k_pkt_type, unsigned int,
  1009. unsigned int, unsigned int, unsigned int, unsigned int,
  1010. unsigned int, unsigned int, unsigned int);
  1011. int (*ah_setup_mrr_tx_desc)(struct ath5k_hw *, struct ath5k_desc *,
  1012. unsigned int, unsigned int, unsigned int, unsigned int,
  1013. unsigned int, unsigned int);
  1014. int (*ah_proc_tx_desc)(struct ath5k_hw *, struct ath5k_desc *,
  1015. struct ath5k_tx_status *);
  1016. int (*ah_proc_rx_desc)(struct ath5k_hw *, struct ath5k_desc *,
  1017. struct ath5k_rx_status *);
  1018. };
  1019. /*
  1020. * Prototypes
  1021. */
  1022. /* Attach/Detach Functions */
  1023. extern int ath5k_hw_attach(struct ath5k_softc *sc);
  1024. extern void ath5k_hw_detach(struct ath5k_hw *ah);
  1025. /* LED functions */
  1026. extern int ath5k_init_leds(struct ath5k_softc *sc);
  1027. extern void ath5k_led_enable(struct ath5k_softc *sc);
  1028. extern void ath5k_led_off(struct ath5k_softc *sc);
  1029. extern void ath5k_unregister_leds(struct ath5k_softc *sc);
  1030. /* Reset Functions */
  1031. extern int ath5k_hw_nic_wakeup(struct ath5k_hw *ah, int flags, bool initial);
  1032. extern int ath5k_hw_on_hold(struct ath5k_hw *ah);
  1033. extern int ath5k_hw_reset(struct ath5k_hw *ah, enum nl80211_iftype op_mode, struct ieee80211_channel *channel, bool change_channel);
  1034. /* Power management functions */
  1035. extern int ath5k_hw_set_power(struct ath5k_hw *ah, enum ath5k_power_mode mode, bool set_chip, u16 sleep_duration);
  1036. /* DMA Related Functions */
  1037. extern void ath5k_hw_start_rx_dma(struct ath5k_hw *ah);
  1038. extern int ath5k_hw_stop_rx_dma(struct ath5k_hw *ah);
  1039. extern u32 ath5k_hw_get_rxdp(struct ath5k_hw *ah);
  1040. extern void ath5k_hw_set_rxdp(struct ath5k_hw *ah, u32 phys_addr);
  1041. extern int ath5k_hw_start_tx_dma(struct ath5k_hw *ah, unsigned int queue);
  1042. extern int ath5k_hw_stop_tx_dma(struct ath5k_hw *ah, unsigned int queue);
  1043. extern u32 ath5k_hw_get_txdp(struct ath5k_hw *ah, unsigned int queue);
  1044. extern int ath5k_hw_set_txdp(struct ath5k_hw *ah, unsigned int queue,
  1045. u32 phys_addr);
  1046. extern int ath5k_hw_update_tx_triglevel(struct ath5k_hw *ah, bool increase);
  1047. /* Interrupt handling */
  1048. extern bool ath5k_hw_is_intr_pending(struct ath5k_hw *ah);
  1049. extern int ath5k_hw_get_isr(struct ath5k_hw *ah, enum ath5k_int *interrupt_mask);
  1050. extern enum ath5k_int ath5k_hw_set_imr(struct ath5k_hw *ah, enum
  1051. ath5k_int new_mask);
  1052. extern void ath5k_hw_update_mib_counters(struct ath5k_hw *ah, struct ieee80211_low_level_stats *stats);
  1053. /* EEPROM access functions */
  1054. extern int ath5k_eeprom_init(struct ath5k_hw *ah);
  1055. extern void ath5k_eeprom_detach(struct ath5k_hw *ah);
  1056. extern int ath5k_eeprom_read_mac(struct ath5k_hw *ah, u8 *mac);
  1057. extern bool ath5k_eeprom_is_hb63(struct ath5k_hw *ah);
  1058. /* Protocol Control Unit Functions */
  1059. extern int ath5k_hw_set_opmode(struct ath5k_hw *ah);
  1060. extern void ath5k_hw_set_coverage_class(struct ath5k_hw *ah, u8 coverage_class);
  1061. /* BSSID Functions */
  1062. extern int ath5k_hw_set_lladdr(struct ath5k_hw *ah, const u8 *mac);
  1063. extern void ath5k_hw_set_associd(struct ath5k_hw *ah);
  1064. extern void ath5k_hw_set_bssid_mask(struct ath5k_hw *ah, const u8 *mask);
  1065. /* Receive start/stop functions */
  1066. extern void ath5k_hw_start_rx_pcu(struct ath5k_hw *ah);
  1067. extern void ath5k_hw_stop_rx_pcu(struct ath5k_hw *ah);
  1068. /* RX Filter functions */
  1069. extern void ath5k_hw_set_mcast_filter(struct ath5k_hw *ah, u32 filter0, u32 filter1);
  1070. extern int ath5k_hw_set_mcast_filter_idx(struct ath5k_hw *ah, u32 index);
  1071. extern int ath5k_hw_clear_mcast_filter_idx(struct ath5k_hw *ah, u32 index);
  1072. extern u32 ath5k_hw_get_rx_filter(struct ath5k_hw *ah);
  1073. extern void ath5k_hw_set_rx_filter(struct ath5k_hw *ah, u32 filter);
  1074. /* Beacon control functions */
  1075. extern u32 ath5k_hw_get_tsf32(struct ath5k_hw *ah);
  1076. extern u64 ath5k_hw_get_tsf64(struct ath5k_hw *ah);
  1077. extern void ath5k_hw_set_tsf64(struct ath5k_hw *ah, u64 tsf64);
  1078. extern void ath5k_hw_reset_tsf(struct ath5k_hw *ah);
  1079. extern void ath5k_hw_init_beacon(struct ath5k_hw *ah, u32 next_beacon, u32 interval);
  1080. #if 0
  1081. extern int ath5k_hw_set_beacon_timers(struct ath5k_hw *ah, const struct ath5k_beacon_state *state);
  1082. extern void ath5k_hw_reset_beacon(struct ath5k_hw *ah);
  1083. extern int ath5k_hw_beaconq_finish(struct ath5k_hw *ah, unsigned long phys_addr);
  1084. #endif
  1085. /* ACK bit rate */
  1086. void ath5k_hw_set_ack_bitrate_high(struct ath5k_hw *ah, bool high);
  1087. /* ACK/CTS Timeouts */
  1088. extern int ath5k_hw_set_ack_timeout(struct ath5k_hw *ah, unsigned int timeout);
  1089. extern unsigned int ath5k_hw_get_ack_timeout(struct ath5k_hw *ah);
  1090. extern int ath5k_hw_set_cts_timeout(struct ath5k_hw *ah, unsigned int timeout);
  1091. extern unsigned int ath5k_hw_get_cts_timeout(struct ath5k_hw *ah);
  1092. /* Clock rate related functions */
  1093. unsigned int ath5k_hw_htoclock(struct ath5k_hw *ah, unsigned int usec);
  1094. unsigned int ath5k_hw_clocktoh(struct ath5k_hw *ah, unsigned int clock);
  1095. unsigned int ath5k_hw_get_clockrate(struct ath5k_hw *ah);
  1096. /* Key table (WEP) functions */
  1097. extern int ath5k_hw_reset_key(struct ath5k_hw *ah, u16 entry);
  1098. extern int ath5k_hw_is_key_valid(struct ath5k_hw *ah, u16 entry);
  1099. extern int ath5k_hw_set_key(struct ath5k_hw *ah, u16 entry, const struct ieee80211_key_conf *key, const u8 *mac);
  1100. extern int ath5k_hw_set_key_lladdr(struct ath5k_hw *ah, u16 entry, const u8 *mac);
  1101. /* Queue Control Unit, DFS Control Unit Functions */
  1102. extern int ath5k_hw_get_tx_queueprops(struct ath5k_hw *ah, int queue, struct ath5k_txq_info *queue_info);
  1103. extern int ath5k_hw_set_tx_queueprops(struct ath5k_hw *ah, int queue,
  1104. const struct ath5k_txq_info *queue_info);
  1105. extern int ath5k_hw_setup_tx_queue(struct ath5k_hw *ah,
  1106. enum ath5k_tx_queue queue_type,
  1107. struct ath5k_txq_info *queue_info);
  1108. extern u32 ath5k_hw_num_tx_pending(struct ath5k_hw *ah, unsigned int queue);
  1109. extern void ath5k_hw_release_tx_queue(struct ath5k_hw *ah, unsigned int queue);
  1110. extern int ath5k_hw_reset_tx_queue(struct ath5k_hw *ah, unsigned int queue);
  1111. extern unsigned int ath5k_hw_get_slot_time(struct ath5k_hw *ah);
  1112. extern int ath5k_hw_set_slot_time(struct ath5k_hw *ah, unsigned int slot_time);
  1113. /* Hardware Descriptor Functions */
  1114. extern int ath5k_hw_init_desc_functions(struct ath5k_hw *ah);
  1115. /* GPIO Functions */
  1116. extern void ath5k_hw_set_ledstate(struct ath5k_hw *ah, unsigned int state);
  1117. extern int ath5k_hw_set_gpio_input(struct ath5k_hw *ah, u32 gpio);
  1118. extern int ath5k_hw_set_gpio_output(struct ath5k_hw *ah, u32 gpio);
  1119. extern u32 ath5k_hw_get_gpio(struct ath5k_hw *ah, u32 gpio);
  1120. extern int ath5k_hw_set_gpio(struct ath5k_hw *ah, u32 gpio, u32 val);
  1121. extern void ath5k_hw_set_gpio_intr(struct ath5k_hw *ah, unsigned int gpio, u32 interrupt_level);
  1122. /* rfkill Functions */
  1123. extern void ath5k_rfkill_hw_start(struct ath5k_hw *ah);
  1124. extern void ath5k_rfkill_hw_stop(struct ath5k_hw *ah);
  1125. /* Misc functions */
  1126. int ath5k_hw_set_capabilities(struct ath5k_hw *ah);
  1127. extern int ath5k_hw_get_capability(struct ath5k_hw *ah, enum ath5k_capability_type cap_type, u32 capability, u32 *result);
  1128. extern int ath5k_hw_enable_pspoll(struct ath5k_hw *ah, u8 *bssid, u16 assoc_id);
  1129. extern int ath5k_hw_disable_pspoll(struct ath5k_hw *ah);
  1130. /* Initial register settings functions */
  1131. extern int ath5k_hw_write_initvals(struct ath5k_hw *ah, u8 mode, bool change_channel);
  1132. /* Initialize RF */
  1133. extern int ath5k_hw_rfregs_init(struct ath5k_hw *ah,
  1134. struct ieee80211_channel *channel,
  1135. unsigned int mode);
  1136. extern int ath5k_hw_rfgain_init(struct ath5k_hw *ah, unsigned int freq);
  1137. extern enum ath5k_rfgain ath5k_hw_gainf_calibrate(struct ath5k_hw *ah);
  1138. extern int ath5k_hw_rfgain_opt_init(struct ath5k_hw *ah);
  1139. /* PHY/RF channel functions */
  1140. extern bool ath5k_channel_ok(struct ath5k_hw *ah, u16 freq, unsigned int flags);
  1141. extern int ath5k_hw_channel(struct ath5k_hw *ah, struct ieee80211_channel *channel);
  1142. /* PHY calibration */
  1143. void ath5k_hw_init_nfcal_hist(struct ath5k_hw *ah);
  1144. extern int ath5k_hw_phy_calibrate(struct ath5k_hw *ah, struct ieee80211_channel *channel);
  1145. extern int ath5k_hw_noise_floor_calibration(struct ath5k_hw *ah, short freq);
  1146. extern s16 ath5k_hw_get_noise_floor(struct ath5k_hw *ah);
  1147. extern void ath5k_hw_calibration_poll(struct ath5k_hw *ah);
  1148. /* Spur mitigation */
  1149. bool ath5k_hw_chan_has_spur_noise(struct ath5k_hw *ah,
  1150. struct ieee80211_channel *channel);
  1151. void ath5k_hw_set_spur_mitigation_filter(struct ath5k_hw *ah,
  1152. struct ieee80211_channel *channel);
  1153. /* Misc PHY functions */
  1154. extern u16 ath5k_hw_radio_revision(struct ath5k_hw *ah, unsigned int chan);
  1155. extern int ath5k_hw_phy_disable(struct ath5k_hw *ah);
  1156. /* Antenna control */
  1157. extern void ath5k_hw_set_antenna_mode(struct ath5k_hw *ah, u8 ant_mode);
  1158. extern void ath5k_hw_set_def_antenna(struct ath5k_hw *ah, u8 ant);
  1159. extern unsigned int ath5k_hw_get_def_antenna(struct ath5k_hw *ah);
  1160. /* TX power setup */
  1161. extern int ath5k_hw_txpower(struct ath5k_hw *ah, struct ieee80211_channel *channel, u8 ee_mode, u8 txpower);
  1162. extern int ath5k_hw_set_txpower_limit(struct ath5k_hw *ah, u8 txpower);
  1163. /*
  1164. * Functions used internaly
  1165. */
  1166. static inline struct ath_common *ath5k_hw_common(struct ath5k_hw *ah)
  1167. {
  1168. return &ah->common;
  1169. }
  1170. static inline struct ath_regulatory *ath5k_hw_regulatory(struct ath5k_hw *ah)
  1171. {
  1172. return &(ath5k_hw_common(ah)->regulatory);
  1173. }
  1174. static inline u32 ath5k_hw_reg_read(struct ath5k_hw *ah, u16 reg)
  1175. {
  1176. return ioread32(ah->ah_iobase + reg);
  1177. }
  1178. static inline void ath5k_hw_reg_write(struct ath5k_hw *ah, u32 val, u16 reg)
  1179. {
  1180. iowrite32(val, ah->ah_iobase + reg);
  1181. }
  1182. #if defined(_ATH5K_RESET) || defined(_ATH5K_PHY)
  1183. /*
  1184. * Check if a register write has been completed
  1185. */
  1186. static int ath5k_hw_register_timeout(struct ath5k_hw *ah, u32 reg, u32 flag,
  1187. u32 val, bool is_set)
  1188. {
  1189. int i;
  1190. u32 data;
  1191. for (i = AR5K_TUNE_REGISTER_TIMEOUT; i > 0; i--) {
  1192. data = ath5k_hw_reg_read(ah, reg);
  1193. if (is_set && (data & flag))
  1194. break;
  1195. else if ((data & flag) == val)
  1196. break;
  1197. udelay(15);
  1198. }
  1199. return (i <= 0) ? -EAGAIN : 0;
  1200. }
  1201. #endif
  1202. static inline u32 ath5k_hw_bitswap(u32 val, unsigned int bits)
  1203. {
  1204. u32 retval = 0, bit, i;
  1205. for (i = 0; i < bits; i++) {
  1206. bit = (val >> i) & 1;
  1207. retval = (retval << 1) | bit;
  1208. }
  1209. return retval;
  1210. }
  1211. static inline int ath5k_pad_size(int hdrlen)
  1212. {
  1213. return (hdrlen < 24) ? 0 : hdrlen & 3;
  1214. }
  1215. #endif