vxge-config.c 131 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101
  1. /******************************************************************************
  2. * This software may be used and distributed according to the terms of
  3. * the GNU General Public License (GPL), incorporated herein by reference.
  4. * Drivers based on or derived from this code fall under the GPL and must
  5. * retain the authorship, copyright and license notice. This file is not
  6. * a complete program and may only be used when the entire operating
  7. * system is licensed under the GPL.
  8. * See the file COPYING in this distribution for more information.
  9. *
  10. * vxge-config.c: Driver for Neterion Inc's X3100 Series 10GbE PCIe I/O
  11. * Virtualized Server Adapter.
  12. * Copyright(c) 2002-2009 Neterion Inc.
  13. ******************************************************************************/
  14. #include <linux/vmalloc.h>
  15. #include <linux/etherdevice.h>
  16. #include <linux/pci.h>
  17. #include <linux/pci_hotplug.h>
  18. #include <linux/slab.h>
  19. #include "vxge-traffic.h"
  20. #include "vxge-config.h"
  21. /*
  22. * __vxge_hw_channel_allocate - Allocate memory for channel
  23. * This function allocates required memory for the channel and various arrays
  24. * in the channel
  25. */
  26. struct __vxge_hw_channel*
  27. __vxge_hw_channel_allocate(struct __vxge_hw_vpath_handle *vph,
  28. enum __vxge_hw_channel_type type,
  29. u32 length, u32 per_dtr_space, void *userdata)
  30. {
  31. struct __vxge_hw_channel *channel;
  32. struct __vxge_hw_device *hldev;
  33. int size = 0;
  34. u32 vp_id;
  35. hldev = vph->vpath->hldev;
  36. vp_id = vph->vpath->vp_id;
  37. switch (type) {
  38. case VXGE_HW_CHANNEL_TYPE_FIFO:
  39. size = sizeof(struct __vxge_hw_fifo);
  40. break;
  41. case VXGE_HW_CHANNEL_TYPE_RING:
  42. size = sizeof(struct __vxge_hw_ring);
  43. break;
  44. default:
  45. break;
  46. }
  47. channel = kzalloc(size, GFP_KERNEL);
  48. if (channel == NULL)
  49. goto exit0;
  50. INIT_LIST_HEAD(&channel->item);
  51. channel->common_reg = hldev->common_reg;
  52. channel->first_vp_id = hldev->first_vp_id;
  53. channel->type = type;
  54. channel->devh = hldev;
  55. channel->vph = vph;
  56. channel->userdata = userdata;
  57. channel->per_dtr_space = per_dtr_space;
  58. channel->length = length;
  59. channel->vp_id = vp_id;
  60. channel->work_arr = kzalloc(sizeof(void *)*length, GFP_KERNEL);
  61. if (channel->work_arr == NULL)
  62. goto exit1;
  63. channel->free_arr = kzalloc(sizeof(void *)*length, GFP_KERNEL);
  64. if (channel->free_arr == NULL)
  65. goto exit1;
  66. channel->free_ptr = length;
  67. channel->reserve_arr = kzalloc(sizeof(void *)*length, GFP_KERNEL);
  68. if (channel->reserve_arr == NULL)
  69. goto exit1;
  70. channel->reserve_ptr = length;
  71. channel->reserve_top = 0;
  72. channel->orig_arr = kzalloc(sizeof(void *)*length, GFP_KERNEL);
  73. if (channel->orig_arr == NULL)
  74. goto exit1;
  75. return channel;
  76. exit1:
  77. __vxge_hw_channel_free(channel);
  78. exit0:
  79. return NULL;
  80. }
  81. /*
  82. * __vxge_hw_channel_free - Free memory allocated for channel
  83. * This function deallocates memory from the channel and various arrays
  84. * in the channel
  85. */
  86. void __vxge_hw_channel_free(struct __vxge_hw_channel *channel)
  87. {
  88. kfree(channel->work_arr);
  89. kfree(channel->free_arr);
  90. kfree(channel->reserve_arr);
  91. kfree(channel->orig_arr);
  92. kfree(channel);
  93. }
  94. /*
  95. * __vxge_hw_channel_initialize - Initialize a channel
  96. * This function initializes a channel by properly setting the
  97. * various references
  98. */
  99. enum vxge_hw_status
  100. __vxge_hw_channel_initialize(struct __vxge_hw_channel *channel)
  101. {
  102. u32 i;
  103. struct __vxge_hw_virtualpath *vpath;
  104. vpath = channel->vph->vpath;
  105. if ((channel->reserve_arr != NULL) && (channel->orig_arr != NULL)) {
  106. for (i = 0; i < channel->length; i++)
  107. channel->orig_arr[i] = channel->reserve_arr[i];
  108. }
  109. switch (channel->type) {
  110. case VXGE_HW_CHANNEL_TYPE_FIFO:
  111. vpath->fifoh = (struct __vxge_hw_fifo *)channel;
  112. channel->stats = &((struct __vxge_hw_fifo *)
  113. channel)->stats->common_stats;
  114. break;
  115. case VXGE_HW_CHANNEL_TYPE_RING:
  116. vpath->ringh = (struct __vxge_hw_ring *)channel;
  117. channel->stats = &((struct __vxge_hw_ring *)
  118. channel)->stats->common_stats;
  119. break;
  120. default:
  121. break;
  122. }
  123. return VXGE_HW_OK;
  124. }
  125. /*
  126. * __vxge_hw_channel_reset - Resets a channel
  127. * This function resets a channel by properly setting the various references
  128. */
  129. enum vxge_hw_status
  130. __vxge_hw_channel_reset(struct __vxge_hw_channel *channel)
  131. {
  132. u32 i;
  133. for (i = 0; i < channel->length; i++) {
  134. if (channel->reserve_arr != NULL)
  135. channel->reserve_arr[i] = channel->orig_arr[i];
  136. if (channel->free_arr != NULL)
  137. channel->free_arr[i] = NULL;
  138. if (channel->work_arr != NULL)
  139. channel->work_arr[i] = NULL;
  140. }
  141. channel->free_ptr = channel->length;
  142. channel->reserve_ptr = channel->length;
  143. channel->reserve_top = 0;
  144. channel->post_index = 0;
  145. channel->compl_index = 0;
  146. return VXGE_HW_OK;
  147. }
  148. /*
  149. * __vxge_hw_device_pci_e_init
  150. * Initialize certain PCI/PCI-X configuration registers
  151. * with recommended values. Save config space for future hw resets.
  152. */
  153. void
  154. __vxge_hw_device_pci_e_init(struct __vxge_hw_device *hldev)
  155. {
  156. u16 cmd = 0;
  157. /* Set the PErr Repconse bit and SERR in PCI command register. */
  158. pci_read_config_word(hldev->pdev, PCI_COMMAND, &cmd);
  159. cmd |= 0x140;
  160. pci_write_config_word(hldev->pdev, PCI_COMMAND, cmd);
  161. pci_save_state(hldev->pdev);
  162. return;
  163. }
  164. /*
  165. * __vxge_hw_device_register_poll
  166. * Will poll certain register for specified amount of time.
  167. * Will poll until masked bit is not cleared.
  168. */
  169. enum vxge_hw_status
  170. __vxge_hw_device_register_poll(void __iomem *reg, u64 mask, u32 max_millis)
  171. {
  172. u64 val64;
  173. u32 i = 0;
  174. enum vxge_hw_status ret = VXGE_HW_FAIL;
  175. udelay(10);
  176. do {
  177. val64 = readq(reg);
  178. if (!(val64 & mask))
  179. return VXGE_HW_OK;
  180. udelay(100);
  181. } while (++i <= 9);
  182. i = 0;
  183. do {
  184. val64 = readq(reg);
  185. if (!(val64 & mask))
  186. return VXGE_HW_OK;
  187. mdelay(1);
  188. } while (++i <= max_millis);
  189. return ret;
  190. }
  191. /* __vxge_hw_device_vpath_reset_in_prog_check - Check if vpath reset
  192. * in progress
  193. * This routine checks the vpath reset in progress register is turned zero
  194. */
  195. enum vxge_hw_status
  196. __vxge_hw_device_vpath_reset_in_prog_check(u64 __iomem *vpath_rst_in_prog)
  197. {
  198. enum vxge_hw_status status;
  199. status = __vxge_hw_device_register_poll(vpath_rst_in_prog,
  200. VXGE_HW_VPATH_RST_IN_PROG_VPATH_RST_IN_PROG(0x1ffff),
  201. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  202. return status;
  203. }
  204. /*
  205. * __vxge_hw_device_toc_get
  206. * This routine sets the swapper and reads the toc pointer and returns the
  207. * memory mapped address of the toc
  208. */
  209. struct vxge_hw_toc_reg __iomem *
  210. __vxge_hw_device_toc_get(void __iomem *bar0)
  211. {
  212. u64 val64;
  213. struct vxge_hw_toc_reg __iomem *toc = NULL;
  214. enum vxge_hw_status status;
  215. struct vxge_hw_legacy_reg __iomem *legacy_reg =
  216. (struct vxge_hw_legacy_reg __iomem *)bar0;
  217. status = __vxge_hw_legacy_swapper_set(legacy_reg);
  218. if (status != VXGE_HW_OK)
  219. goto exit;
  220. val64 = readq(&legacy_reg->toc_first_pointer);
  221. toc = (struct vxge_hw_toc_reg __iomem *)(bar0+val64);
  222. exit:
  223. return toc;
  224. }
  225. /*
  226. * __vxge_hw_device_reg_addr_get
  227. * This routine sets the swapper and reads the toc pointer and initializes the
  228. * register location pointers in the device object. It waits until the ric is
  229. * completed initializing registers.
  230. */
  231. enum vxge_hw_status
  232. __vxge_hw_device_reg_addr_get(struct __vxge_hw_device *hldev)
  233. {
  234. u64 val64;
  235. u32 i;
  236. enum vxge_hw_status status = VXGE_HW_OK;
  237. hldev->legacy_reg = (struct vxge_hw_legacy_reg __iomem *)hldev->bar0;
  238. hldev->toc_reg = __vxge_hw_device_toc_get(hldev->bar0);
  239. if (hldev->toc_reg == NULL) {
  240. status = VXGE_HW_FAIL;
  241. goto exit;
  242. }
  243. val64 = readq(&hldev->toc_reg->toc_common_pointer);
  244. hldev->common_reg =
  245. (struct vxge_hw_common_reg __iomem *)(hldev->bar0 + val64);
  246. val64 = readq(&hldev->toc_reg->toc_mrpcim_pointer);
  247. hldev->mrpcim_reg =
  248. (struct vxge_hw_mrpcim_reg __iomem *)(hldev->bar0 + val64);
  249. for (i = 0; i < VXGE_HW_TITAN_SRPCIM_REG_SPACES; i++) {
  250. val64 = readq(&hldev->toc_reg->toc_srpcim_pointer[i]);
  251. hldev->srpcim_reg[i] =
  252. (struct vxge_hw_srpcim_reg __iomem *)
  253. (hldev->bar0 + val64);
  254. }
  255. for (i = 0; i < VXGE_HW_TITAN_VPMGMT_REG_SPACES; i++) {
  256. val64 = readq(&hldev->toc_reg->toc_vpmgmt_pointer[i]);
  257. hldev->vpmgmt_reg[i] =
  258. (struct vxge_hw_vpmgmt_reg __iomem *)(hldev->bar0 + val64);
  259. }
  260. for (i = 0; i < VXGE_HW_TITAN_VPATH_REG_SPACES; i++) {
  261. val64 = readq(&hldev->toc_reg->toc_vpath_pointer[i]);
  262. hldev->vpath_reg[i] =
  263. (struct vxge_hw_vpath_reg __iomem *)
  264. (hldev->bar0 + val64);
  265. }
  266. val64 = readq(&hldev->toc_reg->toc_kdfc);
  267. switch (VXGE_HW_TOC_GET_KDFC_INITIAL_BIR(val64)) {
  268. case 0:
  269. hldev->kdfc = (u8 __iomem *)(hldev->bar0 +
  270. VXGE_HW_TOC_GET_KDFC_INITIAL_OFFSET(val64));
  271. break;
  272. default:
  273. break;
  274. }
  275. status = __vxge_hw_device_vpath_reset_in_prog_check(
  276. (u64 __iomem *)&hldev->common_reg->vpath_rst_in_prog);
  277. exit:
  278. return status;
  279. }
  280. /*
  281. * __vxge_hw_device_id_get
  282. * This routine returns sets the device id and revision numbers into the device
  283. * structure
  284. */
  285. void __vxge_hw_device_id_get(struct __vxge_hw_device *hldev)
  286. {
  287. u64 val64;
  288. val64 = readq(&hldev->common_reg->titan_asic_id);
  289. hldev->device_id =
  290. (u16)VXGE_HW_TITAN_ASIC_ID_GET_INITIAL_DEVICE_ID(val64);
  291. hldev->major_revision =
  292. (u8)VXGE_HW_TITAN_ASIC_ID_GET_INITIAL_MAJOR_REVISION(val64);
  293. hldev->minor_revision =
  294. (u8)VXGE_HW_TITAN_ASIC_ID_GET_INITIAL_MINOR_REVISION(val64);
  295. return;
  296. }
  297. /*
  298. * __vxge_hw_device_access_rights_get: Get Access Rights of the driver
  299. * This routine returns the Access Rights of the driver
  300. */
  301. static u32
  302. __vxge_hw_device_access_rights_get(u32 host_type, u32 func_id)
  303. {
  304. u32 access_rights = VXGE_HW_DEVICE_ACCESS_RIGHT_VPATH;
  305. switch (host_type) {
  306. case VXGE_HW_NO_MR_NO_SR_NORMAL_FUNCTION:
  307. access_rights |= VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM |
  308. VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM;
  309. break;
  310. case VXGE_HW_MR_NO_SR_VH0_BASE_FUNCTION:
  311. access_rights |= VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM |
  312. VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM;
  313. break;
  314. case VXGE_HW_NO_MR_SR_VH0_FUNCTION0:
  315. access_rights |= VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM |
  316. VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM;
  317. break;
  318. case VXGE_HW_NO_MR_SR_VH0_VIRTUAL_FUNCTION:
  319. case VXGE_HW_SR_VH_VIRTUAL_FUNCTION:
  320. case VXGE_HW_MR_SR_VH0_INVALID_CONFIG:
  321. break;
  322. case VXGE_HW_SR_VH_FUNCTION0:
  323. case VXGE_HW_VH_NORMAL_FUNCTION:
  324. access_rights |= VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM;
  325. break;
  326. }
  327. return access_rights;
  328. }
  329. /*
  330. * __vxge_hw_device_is_privilaged
  331. * This routine checks if the device function is privilaged or not
  332. */
  333. enum vxge_hw_status
  334. __vxge_hw_device_is_privilaged(u32 host_type, u32 func_id)
  335. {
  336. if (__vxge_hw_device_access_rights_get(host_type,
  337. func_id) &
  338. VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM)
  339. return VXGE_HW_OK;
  340. else
  341. return VXGE_HW_ERR_PRIVILAGED_OPEARATION;
  342. }
  343. /*
  344. * __vxge_hw_device_host_info_get
  345. * This routine returns the host type assignments
  346. */
  347. void __vxge_hw_device_host_info_get(struct __vxge_hw_device *hldev)
  348. {
  349. u64 val64;
  350. u32 i;
  351. val64 = readq(&hldev->common_reg->host_type_assignments);
  352. hldev->host_type =
  353. (u32)VXGE_HW_HOST_TYPE_ASSIGNMENTS_GET_HOST_TYPE_ASSIGNMENTS(val64);
  354. hldev->vpath_assignments = readq(&hldev->common_reg->vpath_assignments);
  355. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  356. if (!(hldev->vpath_assignments & vxge_mBIT(i)))
  357. continue;
  358. hldev->func_id =
  359. __vxge_hw_vpath_func_id_get(i, hldev->vpmgmt_reg[i]);
  360. hldev->access_rights = __vxge_hw_device_access_rights_get(
  361. hldev->host_type, hldev->func_id);
  362. hldev->first_vp_id = i;
  363. break;
  364. }
  365. return;
  366. }
  367. /*
  368. * __vxge_hw_verify_pci_e_info - Validate the pci-e link parameters such as
  369. * link width and signalling rate.
  370. */
  371. static enum vxge_hw_status
  372. __vxge_hw_verify_pci_e_info(struct __vxge_hw_device *hldev)
  373. {
  374. int exp_cap;
  375. u16 lnk;
  376. /* Get the negotiated link width and speed from PCI config space */
  377. exp_cap = pci_find_capability(hldev->pdev, PCI_CAP_ID_EXP);
  378. pci_read_config_word(hldev->pdev, exp_cap + PCI_EXP_LNKSTA, &lnk);
  379. if ((lnk & PCI_EXP_LNKSTA_CLS) != 1)
  380. return VXGE_HW_ERR_INVALID_PCI_INFO;
  381. switch ((lnk & PCI_EXP_LNKSTA_NLW) >> 4) {
  382. case PCIE_LNK_WIDTH_RESRV:
  383. case PCIE_LNK_X1:
  384. case PCIE_LNK_X2:
  385. case PCIE_LNK_X4:
  386. case PCIE_LNK_X8:
  387. break;
  388. default:
  389. return VXGE_HW_ERR_INVALID_PCI_INFO;
  390. }
  391. return VXGE_HW_OK;
  392. }
  393. /*
  394. * __vxge_hw_device_initialize
  395. * Initialize Titan-V hardware.
  396. */
  397. enum vxge_hw_status __vxge_hw_device_initialize(struct __vxge_hw_device *hldev)
  398. {
  399. enum vxge_hw_status status = VXGE_HW_OK;
  400. if (VXGE_HW_OK == __vxge_hw_device_is_privilaged(hldev->host_type,
  401. hldev->func_id)) {
  402. /* Validate the pci-e link width and speed */
  403. status = __vxge_hw_verify_pci_e_info(hldev);
  404. if (status != VXGE_HW_OK)
  405. goto exit;
  406. }
  407. exit:
  408. return status;
  409. }
  410. /**
  411. * vxge_hw_device_hw_info_get - Get the hw information
  412. * Returns the vpath mask that has the bits set for each vpath allocated
  413. * for the driver, FW version information and the first mac addresse for
  414. * each vpath
  415. */
  416. enum vxge_hw_status __devinit
  417. vxge_hw_device_hw_info_get(void __iomem *bar0,
  418. struct vxge_hw_device_hw_info *hw_info)
  419. {
  420. u32 i;
  421. u64 val64;
  422. struct vxge_hw_toc_reg __iomem *toc;
  423. struct vxge_hw_mrpcim_reg __iomem *mrpcim_reg;
  424. struct vxge_hw_common_reg __iomem *common_reg;
  425. struct vxge_hw_vpath_reg __iomem *vpath_reg;
  426. struct vxge_hw_vpmgmt_reg __iomem *vpmgmt_reg;
  427. enum vxge_hw_status status;
  428. memset(hw_info, 0, sizeof(struct vxge_hw_device_hw_info));
  429. toc = __vxge_hw_device_toc_get(bar0);
  430. if (toc == NULL) {
  431. status = VXGE_HW_ERR_CRITICAL;
  432. goto exit;
  433. }
  434. val64 = readq(&toc->toc_common_pointer);
  435. common_reg = (struct vxge_hw_common_reg __iomem *)(bar0 + val64);
  436. status = __vxge_hw_device_vpath_reset_in_prog_check(
  437. (u64 __iomem *)&common_reg->vpath_rst_in_prog);
  438. if (status != VXGE_HW_OK)
  439. goto exit;
  440. hw_info->vpath_mask = readq(&common_reg->vpath_assignments);
  441. val64 = readq(&common_reg->host_type_assignments);
  442. hw_info->host_type =
  443. (u32)VXGE_HW_HOST_TYPE_ASSIGNMENTS_GET_HOST_TYPE_ASSIGNMENTS(val64);
  444. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  445. if (!((hw_info->vpath_mask) & vxge_mBIT(i)))
  446. continue;
  447. val64 = readq(&toc->toc_vpmgmt_pointer[i]);
  448. vpmgmt_reg = (struct vxge_hw_vpmgmt_reg __iomem *)
  449. (bar0 + val64);
  450. hw_info->func_id = __vxge_hw_vpath_func_id_get(i, vpmgmt_reg);
  451. if (__vxge_hw_device_access_rights_get(hw_info->host_type,
  452. hw_info->func_id) &
  453. VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM) {
  454. val64 = readq(&toc->toc_mrpcim_pointer);
  455. mrpcim_reg = (struct vxge_hw_mrpcim_reg __iomem *)
  456. (bar0 + val64);
  457. writeq(0, &mrpcim_reg->xgmac_gen_fw_memo_mask);
  458. wmb();
  459. }
  460. val64 = readq(&toc->toc_vpath_pointer[i]);
  461. vpath_reg = (struct vxge_hw_vpath_reg __iomem *)(bar0 + val64);
  462. hw_info->function_mode =
  463. __vxge_hw_vpath_pci_func_mode_get(i, vpath_reg);
  464. status = __vxge_hw_vpath_fw_ver_get(i, vpath_reg, hw_info);
  465. if (status != VXGE_HW_OK)
  466. goto exit;
  467. status = __vxge_hw_vpath_card_info_get(i, vpath_reg, hw_info);
  468. if (status != VXGE_HW_OK)
  469. goto exit;
  470. break;
  471. }
  472. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  473. if (!((hw_info->vpath_mask) & vxge_mBIT(i)))
  474. continue;
  475. val64 = readq(&toc->toc_vpath_pointer[i]);
  476. vpath_reg = (struct vxge_hw_vpath_reg __iomem *)(bar0 + val64);
  477. status = __vxge_hw_vpath_addr_get(i, vpath_reg,
  478. hw_info->mac_addrs[i],
  479. hw_info->mac_addr_masks[i]);
  480. if (status != VXGE_HW_OK)
  481. goto exit;
  482. }
  483. exit:
  484. return status;
  485. }
  486. /*
  487. * vxge_hw_device_initialize - Initialize Titan device.
  488. * Initialize Titan device. Note that all the arguments of this public API
  489. * are 'IN', including @hldev. Driver cooperates with
  490. * OS to find new Titan device, locate its PCI and memory spaces.
  491. *
  492. * When done, the driver allocates sizeof(struct __vxge_hw_device) bytes for HW
  493. * to enable the latter to perform Titan hardware initialization.
  494. */
  495. enum vxge_hw_status __devinit
  496. vxge_hw_device_initialize(
  497. struct __vxge_hw_device **devh,
  498. struct vxge_hw_device_attr *attr,
  499. struct vxge_hw_device_config *device_config)
  500. {
  501. u32 i;
  502. u32 nblocks = 0;
  503. struct __vxge_hw_device *hldev = NULL;
  504. enum vxge_hw_status status = VXGE_HW_OK;
  505. status = __vxge_hw_device_config_check(device_config);
  506. if (status != VXGE_HW_OK)
  507. goto exit;
  508. hldev = (struct __vxge_hw_device *)
  509. vmalloc(sizeof(struct __vxge_hw_device));
  510. if (hldev == NULL) {
  511. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  512. goto exit;
  513. }
  514. memset(hldev, 0, sizeof(struct __vxge_hw_device));
  515. hldev->magic = VXGE_HW_DEVICE_MAGIC;
  516. vxge_hw_device_debug_set(hldev, VXGE_ERR, VXGE_COMPONENT_ALL);
  517. /* apply config */
  518. memcpy(&hldev->config, device_config,
  519. sizeof(struct vxge_hw_device_config));
  520. hldev->bar0 = attr->bar0;
  521. hldev->pdev = attr->pdev;
  522. hldev->uld_callbacks.link_up = attr->uld_callbacks.link_up;
  523. hldev->uld_callbacks.link_down = attr->uld_callbacks.link_down;
  524. hldev->uld_callbacks.crit_err = attr->uld_callbacks.crit_err;
  525. __vxge_hw_device_pci_e_init(hldev);
  526. status = __vxge_hw_device_reg_addr_get(hldev);
  527. if (status != VXGE_HW_OK)
  528. goto exit;
  529. __vxge_hw_device_id_get(hldev);
  530. __vxge_hw_device_host_info_get(hldev);
  531. /* Incrementing for stats blocks */
  532. nblocks++;
  533. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  534. if (!(hldev->vpath_assignments & vxge_mBIT(i)))
  535. continue;
  536. if (device_config->vp_config[i].ring.enable ==
  537. VXGE_HW_RING_ENABLE)
  538. nblocks += device_config->vp_config[i].ring.ring_blocks;
  539. if (device_config->vp_config[i].fifo.enable ==
  540. VXGE_HW_FIFO_ENABLE)
  541. nblocks += device_config->vp_config[i].fifo.fifo_blocks;
  542. nblocks++;
  543. }
  544. if (__vxge_hw_blockpool_create(hldev,
  545. &hldev->block_pool,
  546. device_config->dma_blockpool_initial + nblocks,
  547. device_config->dma_blockpool_max + nblocks) != VXGE_HW_OK) {
  548. vxge_hw_device_terminate(hldev);
  549. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  550. goto exit;
  551. }
  552. status = __vxge_hw_device_initialize(hldev);
  553. if (status != VXGE_HW_OK) {
  554. vxge_hw_device_terminate(hldev);
  555. goto exit;
  556. }
  557. *devh = hldev;
  558. exit:
  559. return status;
  560. }
  561. /*
  562. * vxge_hw_device_terminate - Terminate Titan device.
  563. * Terminate HW device.
  564. */
  565. void
  566. vxge_hw_device_terminate(struct __vxge_hw_device *hldev)
  567. {
  568. vxge_assert(hldev->magic == VXGE_HW_DEVICE_MAGIC);
  569. hldev->magic = VXGE_HW_DEVICE_DEAD;
  570. __vxge_hw_blockpool_destroy(&hldev->block_pool);
  571. vfree(hldev);
  572. }
  573. /*
  574. * vxge_hw_device_stats_get - Get the device hw statistics.
  575. * Returns the vpath h/w stats for the device.
  576. */
  577. enum vxge_hw_status
  578. vxge_hw_device_stats_get(struct __vxge_hw_device *hldev,
  579. struct vxge_hw_device_stats_hw_info *hw_stats)
  580. {
  581. u32 i;
  582. enum vxge_hw_status status = VXGE_HW_OK;
  583. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  584. if (!(hldev->vpaths_deployed & vxge_mBIT(i)) ||
  585. (hldev->virtual_paths[i].vp_open ==
  586. VXGE_HW_VP_NOT_OPEN))
  587. continue;
  588. memcpy(hldev->virtual_paths[i].hw_stats_sav,
  589. hldev->virtual_paths[i].hw_stats,
  590. sizeof(struct vxge_hw_vpath_stats_hw_info));
  591. status = __vxge_hw_vpath_stats_get(
  592. &hldev->virtual_paths[i],
  593. hldev->virtual_paths[i].hw_stats);
  594. }
  595. memcpy(hw_stats, &hldev->stats.hw_dev_info_stats,
  596. sizeof(struct vxge_hw_device_stats_hw_info));
  597. return status;
  598. }
  599. /*
  600. * vxge_hw_driver_stats_get - Get the device sw statistics.
  601. * Returns the vpath s/w stats for the device.
  602. */
  603. enum vxge_hw_status vxge_hw_driver_stats_get(
  604. struct __vxge_hw_device *hldev,
  605. struct vxge_hw_device_stats_sw_info *sw_stats)
  606. {
  607. enum vxge_hw_status status = VXGE_HW_OK;
  608. memcpy(sw_stats, &hldev->stats.sw_dev_info_stats,
  609. sizeof(struct vxge_hw_device_stats_sw_info));
  610. return status;
  611. }
  612. /*
  613. * vxge_hw_mrpcim_stats_access - Access the statistics from the given location
  614. * and offset and perform an operation
  615. * Get the statistics from the given location and offset.
  616. */
  617. enum vxge_hw_status
  618. vxge_hw_mrpcim_stats_access(struct __vxge_hw_device *hldev,
  619. u32 operation, u32 location, u32 offset, u64 *stat)
  620. {
  621. u64 val64;
  622. enum vxge_hw_status status = VXGE_HW_OK;
  623. status = __vxge_hw_device_is_privilaged(hldev->host_type,
  624. hldev->func_id);
  625. if (status != VXGE_HW_OK)
  626. goto exit;
  627. val64 = VXGE_HW_XMAC_STATS_SYS_CMD_OP(operation) |
  628. VXGE_HW_XMAC_STATS_SYS_CMD_STROBE |
  629. VXGE_HW_XMAC_STATS_SYS_CMD_LOC_SEL(location) |
  630. VXGE_HW_XMAC_STATS_SYS_CMD_OFFSET_SEL(offset);
  631. status = __vxge_hw_pio_mem_write64(val64,
  632. &hldev->mrpcim_reg->xmac_stats_sys_cmd,
  633. VXGE_HW_XMAC_STATS_SYS_CMD_STROBE,
  634. hldev->config.device_poll_millis);
  635. if ((status == VXGE_HW_OK) && (operation == VXGE_HW_STATS_OP_READ))
  636. *stat = readq(&hldev->mrpcim_reg->xmac_stats_sys_data);
  637. else
  638. *stat = 0;
  639. exit:
  640. return status;
  641. }
  642. /*
  643. * vxge_hw_device_xmac_aggr_stats_get - Get the Statistics on aggregate port
  644. * Get the Statistics on aggregate port
  645. */
  646. enum vxge_hw_status
  647. vxge_hw_device_xmac_aggr_stats_get(struct __vxge_hw_device *hldev, u32 port,
  648. struct vxge_hw_xmac_aggr_stats *aggr_stats)
  649. {
  650. u64 *val64;
  651. int i;
  652. u32 offset = VXGE_HW_STATS_AGGRn_OFFSET;
  653. enum vxge_hw_status status = VXGE_HW_OK;
  654. val64 = (u64 *)aggr_stats;
  655. status = __vxge_hw_device_is_privilaged(hldev->host_type,
  656. hldev->func_id);
  657. if (status != VXGE_HW_OK)
  658. goto exit;
  659. for (i = 0; i < sizeof(struct vxge_hw_xmac_aggr_stats) / 8; i++) {
  660. status = vxge_hw_mrpcim_stats_access(hldev,
  661. VXGE_HW_STATS_OP_READ,
  662. VXGE_HW_STATS_LOC_AGGR,
  663. ((offset + (104 * port)) >> 3), val64);
  664. if (status != VXGE_HW_OK)
  665. goto exit;
  666. offset += 8;
  667. val64++;
  668. }
  669. exit:
  670. return status;
  671. }
  672. /*
  673. * vxge_hw_device_xmac_port_stats_get - Get the Statistics on a port
  674. * Get the Statistics on port
  675. */
  676. enum vxge_hw_status
  677. vxge_hw_device_xmac_port_stats_get(struct __vxge_hw_device *hldev, u32 port,
  678. struct vxge_hw_xmac_port_stats *port_stats)
  679. {
  680. u64 *val64;
  681. enum vxge_hw_status status = VXGE_HW_OK;
  682. int i;
  683. u32 offset = 0x0;
  684. val64 = (u64 *) port_stats;
  685. status = __vxge_hw_device_is_privilaged(hldev->host_type,
  686. hldev->func_id);
  687. if (status != VXGE_HW_OK)
  688. goto exit;
  689. for (i = 0; i < sizeof(struct vxge_hw_xmac_port_stats) / 8; i++) {
  690. status = vxge_hw_mrpcim_stats_access(hldev,
  691. VXGE_HW_STATS_OP_READ,
  692. VXGE_HW_STATS_LOC_AGGR,
  693. ((offset + (608 * port)) >> 3), val64);
  694. if (status != VXGE_HW_OK)
  695. goto exit;
  696. offset += 8;
  697. val64++;
  698. }
  699. exit:
  700. return status;
  701. }
  702. /*
  703. * vxge_hw_device_xmac_stats_get - Get the XMAC Statistics
  704. * Get the XMAC Statistics
  705. */
  706. enum vxge_hw_status
  707. vxge_hw_device_xmac_stats_get(struct __vxge_hw_device *hldev,
  708. struct vxge_hw_xmac_stats *xmac_stats)
  709. {
  710. enum vxge_hw_status status = VXGE_HW_OK;
  711. u32 i;
  712. status = vxge_hw_device_xmac_aggr_stats_get(hldev,
  713. 0, &xmac_stats->aggr_stats[0]);
  714. if (status != VXGE_HW_OK)
  715. goto exit;
  716. status = vxge_hw_device_xmac_aggr_stats_get(hldev,
  717. 1, &xmac_stats->aggr_stats[1]);
  718. if (status != VXGE_HW_OK)
  719. goto exit;
  720. for (i = 0; i <= VXGE_HW_MAC_MAX_MAC_PORT_ID; i++) {
  721. status = vxge_hw_device_xmac_port_stats_get(hldev,
  722. i, &xmac_stats->port_stats[i]);
  723. if (status != VXGE_HW_OK)
  724. goto exit;
  725. }
  726. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  727. if (!(hldev->vpaths_deployed & vxge_mBIT(i)))
  728. continue;
  729. status = __vxge_hw_vpath_xmac_tx_stats_get(
  730. &hldev->virtual_paths[i],
  731. &xmac_stats->vpath_tx_stats[i]);
  732. if (status != VXGE_HW_OK)
  733. goto exit;
  734. status = __vxge_hw_vpath_xmac_rx_stats_get(
  735. &hldev->virtual_paths[i],
  736. &xmac_stats->vpath_rx_stats[i]);
  737. if (status != VXGE_HW_OK)
  738. goto exit;
  739. }
  740. exit:
  741. return status;
  742. }
  743. /*
  744. * vxge_hw_device_debug_set - Set the debug module, level and timestamp
  745. * This routine is used to dynamically change the debug output
  746. */
  747. void vxge_hw_device_debug_set(struct __vxge_hw_device *hldev,
  748. enum vxge_debug_level level, u32 mask)
  749. {
  750. if (hldev == NULL)
  751. return;
  752. #if defined(VXGE_DEBUG_TRACE_MASK) || \
  753. defined(VXGE_DEBUG_ERR_MASK)
  754. hldev->debug_module_mask = mask;
  755. hldev->debug_level = level;
  756. #endif
  757. #if defined(VXGE_DEBUG_ERR_MASK)
  758. hldev->level_err = level & VXGE_ERR;
  759. #endif
  760. #if defined(VXGE_DEBUG_TRACE_MASK)
  761. hldev->level_trace = level & VXGE_TRACE;
  762. #endif
  763. }
  764. /*
  765. * vxge_hw_device_error_level_get - Get the error level
  766. * This routine returns the current error level set
  767. */
  768. u32 vxge_hw_device_error_level_get(struct __vxge_hw_device *hldev)
  769. {
  770. #if defined(VXGE_DEBUG_ERR_MASK)
  771. if (hldev == NULL)
  772. return VXGE_ERR;
  773. else
  774. return hldev->level_err;
  775. #else
  776. return 0;
  777. #endif
  778. }
  779. /*
  780. * vxge_hw_device_trace_level_get - Get the trace level
  781. * This routine returns the current trace level set
  782. */
  783. u32 vxge_hw_device_trace_level_get(struct __vxge_hw_device *hldev)
  784. {
  785. #if defined(VXGE_DEBUG_TRACE_MASK)
  786. if (hldev == NULL)
  787. return VXGE_TRACE;
  788. else
  789. return hldev->level_trace;
  790. #else
  791. return 0;
  792. #endif
  793. }
  794. /*
  795. * vxge_hw_device_debug_mask_get - Get the debug mask
  796. * This routine returns the current debug mask set
  797. */
  798. u32 vxge_hw_device_debug_mask_get(struct __vxge_hw_device *hldev)
  799. {
  800. #if defined(VXGE_DEBUG_TRACE_MASK) || defined(VXGE_DEBUG_ERR_MASK)
  801. if (hldev == NULL)
  802. return 0;
  803. return hldev->debug_module_mask;
  804. #else
  805. return 0;
  806. #endif
  807. }
  808. /*
  809. * vxge_hw_getpause_data -Pause frame frame generation and reception.
  810. * Returns the Pause frame generation and reception capability of the NIC.
  811. */
  812. enum vxge_hw_status vxge_hw_device_getpause_data(struct __vxge_hw_device *hldev,
  813. u32 port, u32 *tx, u32 *rx)
  814. {
  815. u64 val64;
  816. enum vxge_hw_status status = VXGE_HW_OK;
  817. if ((hldev == NULL) || (hldev->magic != VXGE_HW_DEVICE_MAGIC)) {
  818. status = VXGE_HW_ERR_INVALID_DEVICE;
  819. goto exit;
  820. }
  821. if (port > VXGE_HW_MAC_MAX_MAC_PORT_ID) {
  822. status = VXGE_HW_ERR_INVALID_PORT;
  823. goto exit;
  824. }
  825. if (!(hldev->access_rights & VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM)) {
  826. status = VXGE_HW_ERR_PRIVILAGED_OPEARATION;
  827. goto exit;
  828. }
  829. val64 = readq(&hldev->mrpcim_reg->rxmac_pause_cfg_port[port]);
  830. if (val64 & VXGE_HW_RXMAC_PAUSE_CFG_PORT_GEN_EN)
  831. *tx = 1;
  832. if (val64 & VXGE_HW_RXMAC_PAUSE_CFG_PORT_RCV_EN)
  833. *rx = 1;
  834. exit:
  835. return status;
  836. }
  837. /*
  838. * vxge_hw_device_setpause_data - set/reset pause frame generation.
  839. * It can be used to set or reset Pause frame generation or reception
  840. * support of the NIC.
  841. */
  842. enum vxge_hw_status vxge_hw_device_setpause_data(struct __vxge_hw_device *hldev,
  843. u32 port, u32 tx, u32 rx)
  844. {
  845. u64 val64;
  846. enum vxge_hw_status status = VXGE_HW_OK;
  847. if ((hldev == NULL) || (hldev->magic != VXGE_HW_DEVICE_MAGIC)) {
  848. status = VXGE_HW_ERR_INVALID_DEVICE;
  849. goto exit;
  850. }
  851. if (port > VXGE_HW_MAC_MAX_MAC_PORT_ID) {
  852. status = VXGE_HW_ERR_INVALID_PORT;
  853. goto exit;
  854. }
  855. status = __vxge_hw_device_is_privilaged(hldev->host_type,
  856. hldev->func_id);
  857. if (status != VXGE_HW_OK)
  858. goto exit;
  859. val64 = readq(&hldev->mrpcim_reg->rxmac_pause_cfg_port[port]);
  860. if (tx)
  861. val64 |= VXGE_HW_RXMAC_PAUSE_CFG_PORT_GEN_EN;
  862. else
  863. val64 &= ~VXGE_HW_RXMAC_PAUSE_CFG_PORT_GEN_EN;
  864. if (rx)
  865. val64 |= VXGE_HW_RXMAC_PAUSE_CFG_PORT_RCV_EN;
  866. else
  867. val64 &= ~VXGE_HW_RXMAC_PAUSE_CFG_PORT_RCV_EN;
  868. writeq(val64, &hldev->mrpcim_reg->rxmac_pause_cfg_port[port]);
  869. exit:
  870. return status;
  871. }
  872. u16 vxge_hw_device_link_width_get(struct __vxge_hw_device *hldev)
  873. {
  874. int link_width, exp_cap;
  875. u16 lnk;
  876. exp_cap = pci_find_capability(hldev->pdev, PCI_CAP_ID_EXP);
  877. pci_read_config_word(hldev->pdev, exp_cap + PCI_EXP_LNKSTA, &lnk);
  878. link_width = (lnk & VXGE_HW_PCI_EXP_LNKCAP_LNK_WIDTH) >> 4;
  879. return link_width;
  880. }
  881. /*
  882. * __vxge_hw_ring_block_memblock_idx - Return the memblock index
  883. * This function returns the index of memory block
  884. */
  885. static inline u32
  886. __vxge_hw_ring_block_memblock_idx(u8 *block)
  887. {
  888. return (u32)*((u64 *)(block + VXGE_HW_RING_MEMBLOCK_IDX_OFFSET));
  889. }
  890. /*
  891. * __vxge_hw_ring_block_memblock_idx_set - Sets the memblock index
  892. * This function sets index to a memory block
  893. */
  894. static inline void
  895. __vxge_hw_ring_block_memblock_idx_set(u8 *block, u32 memblock_idx)
  896. {
  897. *((u64 *)(block + VXGE_HW_RING_MEMBLOCK_IDX_OFFSET)) = memblock_idx;
  898. }
  899. /*
  900. * __vxge_hw_ring_block_next_pointer_set - Sets the next block pointer
  901. * in RxD block
  902. * Sets the next block pointer in RxD block
  903. */
  904. static inline void
  905. __vxge_hw_ring_block_next_pointer_set(u8 *block, dma_addr_t dma_next)
  906. {
  907. *((u64 *)(block + VXGE_HW_RING_NEXT_BLOCK_POINTER_OFFSET)) = dma_next;
  908. }
  909. /*
  910. * __vxge_hw_ring_first_block_address_get - Returns the dma address of the
  911. * first block
  912. * Returns the dma address of the first RxD block
  913. */
  914. u64 __vxge_hw_ring_first_block_address_get(struct __vxge_hw_ring *ring)
  915. {
  916. struct vxge_hw_mempool_dma *dma_object;
  917. dma_object = ring->mempool->memblocks_dma_arr;
  918. vxge_assert(dma_object != NULL);
  919. return dma_object->addr;
  920. }
  921. /*
  922. * __vxge_hw_ring_item_dma_addr - Return the dma address of an item
  923. * This function returns the dma address of a given item
  924. */
  925. static dma_addr_t __vxge_hw_ring_item_dma_addr(struct vxge_hw_mempool *mempoolh,
  926. void *item)
  927. {
  928. u32 memblock_idx;
  929. void *memblock;
  930. struct vxge_hw_mempool_dma *memblock_dma_object;
  931. ptrdiff_t dma_item_offset;
  932. /* get owner memblock index */
  933. memblock_idx = __vxge_hw_ring_block_memblock_idx(item);
  934. /* get owner memblock by memblock index */
  935. memblock = mempoolh->memblocks_arr[memblock_idx];
  936. /* get memblock DMA object by memblock index */
  937. memblock_dma_object = mempoolh->memblocks_dma_arr + memblock_idx;
  938. /* calculate offset in the memblock of this item */
  939. dma_item_offset = (u8 *)item - (u8 *)memblock;
  940. return memblock_dma_object->addr + dma_item_offset;
  941. }
  942. /*
  943. * __vxge_hw_ring_rxdblock_link - Link the RxD blocks
  944. * This function returns the dma address of a given item
  945. */
  946. static void __vxge_hw_ring_rxdblock_link(struct vxge_hw_mempool *mempoolh,
  947. struct __vxge_hw_ring *ring, u32 from,
  948. u32 to)
  949. {
  950. u8 *to_item , *from_item;
  951. dma_addr_t to_dma;
  952. /* get "from" RxD block */
  953. from_item = mempoolh->items_arr[from];
  954. vxge_assert(from_item);
  955. /* get "to" RxD block */
  956. to_item = mempoolh->items_arr[to];
  957. vxge_assert(to_item);
  958. /* return address of the beginning of previous RxD block */
  959. to_dma = __vxge_hw_ring_item_dma_addr(mempoolh, to_item);
  960. /* set next pointer for this RxD block to point on
  961. * previous item's DMA start address */
  962. __vxge_hw_ring_block_next_pointer_set(from_item, to_dma);
  963. }
  964. /*
  965. * __vxge_hw_ring_mempool_item_alloc - Allocate List blocks for RxD
  966. * block callback
  967. * This function is callback passed to __vxge_hw_mempool_create to create memory
  968. * pool for RxD block
  969. */
  970. static void
  971. __vxge_hw_ring_mempool_item_alloc(struct vxge_hw_mempool *mempoolh,
  972. u32 memblock_index,
  973. struct vxge_hw_mempool_dma *dma_object,
  974. u32 index, u32 is_last)
  975. {
  976. u32 i;
  977. void *item = mempoolh->items_arr[index];
  978. struct __vxge_hw_ring *ring =
  979. (struct __vxge_hw_ring *)mempoolh->userdata;
  980. /* format rxds array */
  981. for (i = 0; i < ring->rxds_per_block; i++) {
  982. void *rxdblock_priv;
  983. void *uld_priv;
  984. struct vxge_hw_ring_rxd_1 *rxdp;
  985. u32 reserve_index = ring->channel.reserve_ptr -
  986. (index * ring->rxds_per_block + i + 1);
  987. u32 memblock_item_idx;
  988. ring->channel.reserve_arr[reserve_index] = ((u8 *)item) +
  989. i * ring->rxd_size;
  990. /* Note: memblock_item_idx is index of the item within
  991. * the memblock. For instance, in case of three RxD-blocks
  992. * per memblock this value can be 0, 1 or 2. */
  993. rxdblock_priv = __vxge_hw_mempool_item_priv(mempoolh,
  994. memblock_index, item,
  995. &memblock_item_idx);
  996. rxdp = (struct vxge_hw_ring_rxd_1 *)
  997. ring->channel.reserve_arr[reserve_index];
  998. uld_priv = ((u8 *)rxdblock_priv + ring->rxd_priv_size * i);
  999. /* pre-format Host_Control */
  1000. rxdp->host_control = (u64)(size_t)uld_priv;
  1001. }
  1002. __vxge_hw_ring_block_memblock_idx_set(item, memblock_index);
  1003. if (is_last) {
  1004. /* link last one with first one */
  1005. __vxge_hw_ring_rxdblock_link(mempoolh, ring, index, 0);
  1006. }
  1007. if (index > 0) {
  1008. /* link this RxD block with previous one */
  1009. __vxge_hw_ring_rxdblock_link(mempoolh, ring, index - 1, index);
  1010. }
  1011. return;
  1012. }
  1013. /*
  1014. * __vxge_hw_ring_initial_replenish - Initial replenish of RxDs
  1015. * This function replenishes the RxDs from reserve array to work array
  1016. */
  1017. enum vxge_hw_status
  1018. vxge_hw_ring_replenish(struct __vxge_hw_ring *ring, u16 min_flag)
  1019. {
  1020. void *rxd;
  1021. int i = 0;
  1022. struct __vxge_hw_channel *channel;
  1023. enum vxge_hw_status status = VXGE_HW_OK;
  1024. channel = &ring->channel;
  1025. while (vxge_hw_channel_dtr_count(channel) > 0) {
  1026. status = vxge_hw_ring_rxd_reserve(ring, &rxd);
  1027. vxge_assert(status == VXGE_HW_OK);
  1028. if (ring->rxd_init) {
  1029. status = ring->rxd_init(rxd, channel->userdata);
  1030. if (status != VXGE_HW_OK) {
  1031. vxge_hw_ring_rxd_free(ring, rxd);
  1032. goto exit;
  1033. }
  1034. }
  1035. vxge_hw_ring_rxd_post(ring, rxd);
  1036. if (min_flag) {
  1037. i++;
  1038. if (i == VXGE_HW_RING_MIN_BUFF_ALLOCATION)
  1039. break;
  1040. }
  1041. }
  1042. status = VXGE_HW_OK;
  1043. exit:
  1044. return status;
  1045. }
  1046. /*
  1047. * __vxge_hw_ring_create - Create a Ring
  1048. * This function creates Ring and initializes it.
  1049. *
  1050. */
  1051. enum vxge_hw_status
  1052. __vxge_hw_ring_create(struct __vxge_hw_vpath_handle *vp,
  1053. struct vxge_hw_ring_attr *attr)
  1054. {
  1055. enum vxge_hw_status status = VXGE_HW_OK;
  1056. struct __vxge_hw_ring *ring;
  1057. u32 ring_length;
  1058. struct vxge_hw_ring_config *config;
  1059. struct __vxge_hw_device *hldev;
  1060. u32 vp_id;
  1061. struct vxge_hw_mempool_cbs ring_mp_callback;
  1062. if ((vp == NULL) || (attr == NULL)) {
  1063. status = VXGE_HW_FAIL;
  1064. goto exit;
  1065. }
  1066. hldev = vp->vpath->hldev;
  1067. vp_id = vp->vpath->vp_id;
  1068. config = &hldev->config.vp_config[vp_id].ring;
  1069. ring_length = config->ring_blocks *
  1070. vxge_hw_ring_rxds_per_block_get(config->buffer_mode);
  1071. ring = (struct __vxge_hw_ring *)__vxge_hw_channel_allocate(vp,
  1072. VXGE_HW_CHANNEL_TYPE_RING,
  1073. ring_length,
  1074. attr->per_rxd_space,
  1075. attr->userdata);
  1076. if (ring == NULL) {
  1077. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1078. goto exit;
  1079. }
  1080. vp->vpath->ringh = ring;
  1081. ring->vp_id = vp_id;
  1082. ring->vp_reg = vp->vpath->vp_reg;
  1083. ring->common_reg = hldev->common_reg;
  1084. ring->stats = &vp->vpath->sw_stats->ring_stats;
  1085. ring->config = config;
  1086. ring->callback = attr->callback;
  1087. ring->rxd_init = attr->rxd_init;
  1088. ring->rxd_term = attr->rxd_term;
  1089. ring->buffer_mode = config->buffer_mode;
  1090. ring->rxds_limit = config->rxds_limit;
  1091. ring->rxd_size = vxge_hw_ring_rxd_size_get(config->buffer_mode);
  1092. ring->rxd_priv_size =
  1093. sizeof(struct __vxge_hw_ring_rxd_priv) + attr->per_rxd_space;
  1094. ring->per_rxd_space = attr->per_rxd_space;
  1095. ring->rxd_priv_size =
  1096. ((ring->rxd_priv_size + VXGE_CACHE_LINE_SIZE - 1) /
  1097. VXGE_CACHE_LINE_SIZE) * VXGE_CACHE_LINE_SIZE;
  1098. /* how many RxDs can fit into one block. Depends on configured
  1099. * buffer_mode. */
  1100. ring->rxds_per_block =
  1101. vxge_hw_ring_rxds_per_block_get(config->buffer_mode);
  1102. /* calculate actual RxD block private size */
  1103. ring->rxdblock_priv_size = ring->rxd_priv_size * ring->rxds_per_block;
  1104. ring_mp_callback.item_func_alloc = __vxge_hw_ring_mempool_item_alloc;
  1105. ring->mempool = __vxge_hw_mempool_create(hldev,
  1106. VXGE_HW_BLOCK_SIZE,
  1107. VXGE_HW_BLOCK_SIZE,
  1108. ring->rxdblock_priv_size,
  1109. ring->config->ring_blocks,
  1110. ring->config->ring_blocks,
  1111. &ring_mp_callback,
  1112. ring);
  1113. if (ring->mempool == NULL) {
  1114. __vxge_hw_ring_delete(vp);
  1115. return VXGE_HW_ERR_OUT_OF_MEMORY;
  1116. }
  1117. status = __vxge_hw_channel_initialize(&ring->channel);
  1118. if (status != VXGE_HW_OK) {
  1119. __vxge_hw_ring_delete(vp);
  1120. goto exit;
  1121. }
  1122. /* Note:
  1123. * Specifying rxd_init callback means two things:
  1124. * 1) rxds need to be initialized by driver at channel-open time;
  1125. * 2) rxds need to be posted at channel-open time
  1126. * (that's what the initial_replenish() below does)
  1127. * Currently we don't have a case when the 1) is done without the 2).
  1128. */
  1129. if (ring->rxd_init) {
  1130. status = vxge_hw_ring_replenish(ring, 1);
  1131. if (status != VXGE_HW_OK) {
  1132. __vxge_hw_ring_delete(vp);
  1133. goto exit;
  1134. }
  1135. }
  1136. /* initial replenish will increment the counter in its post() routine,
  1137. * we have to reset it */
  1138. ring->stats->common_stats.usage_cnt = 0;
  1139. exit:
  1140. return status;
  1141. }
  1142. /*
  1143. * __vxge_hw_ring_abort - Returns the RxD
  1144. * This function terminates the RxDs of ring
  1145. */
  1146. enum vxge_hw_status __vxge_hw_ring_abort(struct __vxge_hw_ring *ring)
  1147. {
  1148. void *rxdh;
  1149. struct __vxge_hw_channel *channel;
  1150. channel = &ring->channel;
  1151. for (;;) {
  1152. vxge_hw_channel_dtr_try_complete(channel, &rxdh);
  1153. if (rxdh == NULL)
  1154. break;
  1155. vxge_hw_channel_dtr_complete(channel);
  1156. if (ring->rxd_term)
  1157. ring->rxd_term(rxdh, VXGE_HW_RXD_STATE_POSTED,
  1158. channel->userdata);
  1159. vxge_hw_channel_dtr_free(channel, rxdh);
  1160. }
  1161. return VXGE_HW_OK;
  1162. }
  1163. /*
  1164. * __vxge_hw_ring_reset - Resets the ring
  1165. * This function resets the ring during vpath reset operation
  1166. */
  1167. enum vxge_hw_status __vxge_hw_ring_reset(struct __vxge_hw_ring *ring)
  1168. {
  1169. enum vxge_hw_status status = VXGE_HW_OK;
  1170. struct __vxge_hw_channel *channel;
  1171. channel = &ring->channel;
  1172. __vxge_hw_ring_abort(ring);
  1173. status = __vxge_hw_channel_reset(channel);
  1174. if (status != VXGE_HW_OK)
  1175. goto exit;
  1176. if (ring->rxd_init) {
  1177. status = vxge_hw_ring_replenish(ring, 1);
  1178. if (status != VXGE_HW_OK)
  1179. goto exit;
  1180. }
  1181. exit:
  1182. return status;
  1183. }
  1184. /*
  1185. * __vxge_hw_ring_delete - Removes the ring
  1186. * This function freeup the memory pool and removes the ring
  1187. */
  1188. enum vxge_hw_status __vxge_hw_ring_delete(struct __vxge_hw_vpath_handle *vp)
  1189. {
  1190. struct __vxge_hw_ring *ring = vp->vpath->ringh;
  1191. __vxge_hw_ring_abort(ring);
  1192. if (ring->mempool)
  1193. __vxge_hw_mempool_destroy(ring->mempool);
  1194. vp->vpath->ringh = NULL;
  1195. __vxge_hw_channel_free(&ring->channel);
  1196. return VXGE_HW_OK;
  1197. }
  1198. /*
  1199. * __vxge_hw_mempool_grow
  1200. * Will resize mempool up to %num_allocate value.
  1201. */
  1202. enum vxge_hw_status
  1203. __vxge_hw_mempool_grow(struct vxge_hw_mempool *mempool, u32 num_allocate,
  1204. u32 *num_allocated)
  1205. {
  1206. u32 i, first_time = mempool->memblocks_allocated == 0 ? 1 : 0;
  1207. u32 n_items = mempool->items_per_memblock;
  1208. u32 start_block_idx = mempool->memblocks_allocated;
  1209. u32 end_block_idx = mempool->memblocks_allocated + num_allocate;
  1210. enum vxge_hw_status status = VXGE_HW_OK;
  1211. *num_allocated = 0;
  1212. if (end_block_idx > mempool->memblocks_max) {
  1213. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1214. goto exit;
  1215. }
  1216. for (i = start_block_idx; i < end_block_idx; i++) {
  1217. u32 j;
  1218. u32 is_last = ((end_block_idx - 1) == i);
  1219. struct vxge_hw_mempool_dma *dma_object =
  1220. mempool->memblocks_dma_arr + i;
  1221. void *the_memblock;
  1222. /* allocate memblock's private part. Each DMA memblock
  1223. * has a space allocated for item's private usage upon
  1224. * mempool's user request. Each time mempool grows, it will
  1225. * allocate new memblock and its private part at once.
  1226. * This helps to minimize memory usage a lot. */
  1227. mempool->memblocks_priv_arr[i] =
  1228. vmalloc(mempool->items_priv_size * n_items);
  1229. if (mempool->memblocks_priv_arr[i] == NULL) {
  1230. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1231. goto exit;
  1232. }
  1233. memset(mempool->memblocks_priv_arr[i], 0,
  1234. mempool->items_priv_size * n_items);
  1235. /* allocate DMA-capable memblock */
  1236. mempool->memblocks_arr[i] =
  1237. __vxge_hw_blockpool_malloc(mempool->devh,
  1238. mempool->memblock_size, dma_object);
  1239. if (mempool->memblocks_arr[i] == NULL) {
  1240. vfree(mempool->memblocks_priv_arr[i]);
  1241. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1242. goto exit;
  1243. }
  1244. (*num_allocated)++;
  1245. mempool->memblocks_allocated++;
  1246. memset(mempool->memblocks_arr[i], 0, mempool->memblock_size);
  1247. the_memblock = mempool->memblocks_arr[i];
  1248. /* fill the items hash array */
  1249. for (j = 0; j < n_items; j++) {
  1250. u32 index = i * n_items + j;
  1251. if (first_time && index >= mempool->items_initial)
  1252. break;
  1253. mempool->items_arr[index] =
  1254. ((char *)the_memblock + j*mempool->item_size);
  1255. /* let caller to do more job on each item */
  1256. if (mempool->item_func_alloc != NULL)
  1257. mempool->item_func_alloc(mempool, i,
  1258. dma_object, index, is_last);
  1259. mempool->items_current = index + 1;
  1260. }
  1261. if (first_time && mempool->items_current ==
  1262. mempool->items_initial)
  1263. break;
  1264. }
  1265. exit:
  1266. return status;
  1267. }
  1268. /*
  1269. * vxge_hw_mempool_create
  1270. * This function will create memory pool object. Pool may grow but will
  1271. * never shrink. Pool consists of number of dynamically allocated blocks
  1272. * with size enough to hold %items_initial number of items. Memory is
  1273. * DMA-able but client must map/unmap before interoperating with the device.
  1274. */
  1275. struct vxge_hw_mempool*
  1276. __vxge_hw_mempool_create(
  1277. struct __vxge_hw_device *devh,
  1278. u32 memblock_size,
  1279. u32 item_size,
  1280. u32 items_priv_size,
  1281. u32 items_initial,
  1282. u32 items_max,
  1283. struct vxge_hw_mempool_cbs *mp_callback,
  1284. void *userdata)
  1285. {
  1286. enum vxge_hw_status status = VXGE_HW_OK;
  1287. u32 memblocks_to_allocate;
  1288. struct vxge_hw_mempool *mempool = NULL;
  1289. u32 allocated;
  1290. if (memblock_size < item_size) {
  1291. status = VXGE_HW_FAIL;
  1292. goto exit;
  1293. }
  1294. mempool = (struct vxge_hw_mempool *)
  1295. vmalloc(sizeof(struct vxge_hw_mempool));
  1296. if (mempool == NULL) {
  1297. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1298. goto exit;
  1299. }
  1300. memset(mempool, 0, sizeof(struct vxge_hw_mempool));
  1301. mempool->devh = devh;
  1302. mempool->memblock_size = memblock_size;
  1303. mempool->items_max = items_max;
  1304. mempool->items_initial = items_initial;
  1305. mempool->item_size = item_size;
  1306. mempool->items_priv_size = items_priv_size;
  1307. mempool->item_func_alloc = mp_callback->item_func_alloc;
  1308. mempool->userdata = userdata;
  1309. mempool->memblocks_allocated = 0;
  1310. mempool->items_per_memblock = memblock_size / item_size;
  1311. mempool->memblocks_max = (items_max + mempool->items_per_memblock - 1) /
  1312. mempool->items_per_memblock;
  1313. /* allocate array of memblocks */
  1314. mempool->memblocks_arr =
  1315. (void **) vmalloc(sizeof(void *) * mempool->memblocks_max);
  1316. if (mempool->memblocks_arr == NULL) {
  1317. __vxge_hw_mempool_destroy(mempool);
  1318. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1319. mempool = NULL;
  1320. goto exit;
  1321. }
  1322. memset(mempool->memblocks_arr, 0,
  1323. sizeof(void *) * mempool->memblocks_max);
  1324. /* allocate array of private parts of items per memblocks */
  1325. mempool->memblocks_priv_arr =
  1326. (void **) vmalloc(sizeof(void *) * mempool->memblocks_max);
  1327. if (mempool->memblocks_priv_arr == NULL) {
  1328. __vxge_hw_mempool_destroy(mempool);
  1329. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1330. mempool = NULL;
  1331. goto exit;
  1332. }
  1333. memset(mempool->memblocks_priv_arr, 0,
  1334. sizeof(void *) * mempool->memblocks_max);
  1335. /* allocate array of memblocks DMA objects */
  1336. mempool->memblocks_dma_arr = (struct vxge_hw_mempool_dma *)
  1337. vmalloc(sizeof(struct vxge_hw_mempool_dma) *
  1338. mempool->memblocks_max);
  1339. if (mempool->memblocks_dma_arr == NULL) {
  1340. __vxge_hw_mempool_destroy(mempool);
  1341. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1342. mempool = NULL;
  1343. goto exit;
  1344. }
  1345. memset(mempool->memblocks_dma_arr, 0,
  1346. sizeof(struct vxge_hw_mempool_dma) *
  1347. mempool->memblocks_max);
  1348. /* allocate hash array of items */
  1349. mempool->items_arr =
  1350. (void **) vmalloc(sizeof(void *) * mempool->items_max);
  1351. if (mempool->items_arr == NULL) {
  1352. __vxge_hw_mempool_destroy(mempool);
  1353. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1354. mempool = NULL;
  1355. goto exit;
  1356. }
  1357. memset(mempool->items_arr, 0, sizeof(void *) * mempool->items_max);
  1358. /* calculate initial number of memblocks */
  1359. memblocks_to_allocate = (mempool->items_initial +
  1360. mempool->items_per_memblock - 1) /
  1361. mempool->items_per_memblock;
  1362. /* pre-allocate the mempool */
  1363. status = __vxge_hw_mempool_grow(mempool, memblocks_to_allocate,
  1364. &allocated);
  1365. if (status != VXGE_HW_OK) {
  1366. __vxge_hw_mempool_destroy(mempool);
  1367. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1368. mempool = NULL;
  1369. goto exit;
  1370. }
  1371. exit:
  1372. return mempool;
  1373. }
  1374. /*
  1375. * vxge_hw_mempool_destroy
  1376. */
  1377. void __vxge_hw_mempool_destroy(struct vxge_hw_mempool *mempool)
  1378. {
  1379. u32 i, j;
  1380. struct __vxge_hw_device *devh = mempool->devh;
  1381. for (i = 0; i < mempool->memblocks_allocated; i++) {
  1382. struct vxge_hw_mempool_dma *dma_object;
  1383. vxge_assert(mempool->memblocks_arr[i]);
  1384. vxge_assert(mempool->memblocks_dma_arr + i);
  1385. dma_object = mempool->memblocks_dma_arr + i;
  1386. for (j = 0; j < mempool->items_per_memblock; j++) {
  1387. u32 index = i * mempool->items_per_memblock + j;
  1388. /* to skip last partially filled(if any) memblock */
  1389. if (index >= mempool->items_current)
  1390. break;
  1391. }
  1392. vfree(mempool->memblocks_priv_arr[i]);
  1393. __vxge_hw_blockpool_free(devh, mempool->memblocks_arr[i],
  1394. mempool->memblock_size, dma_object);
  1395. }
  1396. vfree(mempool->items_arr);
  1397. vfree(mempool->memblocks_dma_arr);
  1398. vfree(mempool->memblocks_priv_arr);
  1399. vfree(mempool->memblocks_arr);
  1400. vfree(mempool);
  1401. }
  1402. /*
  1403. * __vxge_hw_device_fifo_config_check - Check fifo configuration.
  1404. * Check the fifo configuration
  1405. */
  1406. enum vxge_hw_status
  1407. __vxge_hw_device_fifo_config_check(struct vxge_hw_fifo_config *fifo_config)
  1408. {
  1409. if ((fifo_config->fifo_blocks < VXGE_HW_MIN_FIFO_BLOCKS) ||
  1410. (fifo_config->fifo_blocks > VXGE_HW_MAX_FIFO_BLOCKS))
  1411. return VXGE_HW_BADCFG_FIFO_BLOCKS;
  1412. return VXGE_HW_OK;
  1413. }
  1414. /*
  1415. * __vxge_hw_device_vpath_config_check - Check vpath configuration.
  1416. * Check the vpath configuration
  1417. */
  1418. enum vxge_hw_status
  1419. __vxge_hw_device_vpath_config_check(struct vxge_hw_vp_config *vp_config)
  1420. {
  1421. enum vxge_hw_status status;
  1422. if ((vp_config->min_bandwidth < VXGE_HW_VPATH_BANDWIDTH_MIN) ||
  1423. (vp_config->min_bandwidth >
  1424. VXGE_HW_VPATH_BANDWIDTH_MAX))
  1425. return VXGE_HW_BADCFG_VPATH_MIN_BANDWIDTH;
  1426. status = __vxge_hw_device_fifo_config_check(&vp_config->fifo);
  1427. if (status != VXGE_HW_OK)
  1428. return status;
  1429. if ((vp_config->mtu != VXGE_HW_VPATH_USE_FLASH_DEFAULT_INITIAL_MTU) &&
  1430. ((vp_config->mtu < VXGE_HW_VPATH_MIN_INITIAL_MTU) ||
  1431. (vp_config->mtu > VXGE_HW_VPATH_MAX_INITIAL_MTU)))
  1432. return VXGE_HW_BADCFG_VPATH_MTU;
  1433. if ((vp_config->rpa_strip_vlan_tag !=
  1434. VXGE_HW_VPATH_RPA_STRIP_VLAN_TAG_USE_FLASH_DEFAULT) &&
  1435. (vp_config->rpa_strip_vlan_tag !=
  1436. VXGE_HW_VPATH_RPA_STRIP_VLAN_TAG_ENABLE) &&
  1437. (vp_config->rpa_strip_vlan_tag !=
  1438. VXGE_HW_VPATH_RPA_STRIP_VLAN_TAG_DISABLE))
  1439. return VXGE_HW_BADCFG_VPATH_RPA_STRIP_VLAN_TAG;
  1440. return VXGE_HW_OK;
  1441. }
  1442. /*
  1443. * __vxge_hw_device_config_check - Check device configuration.
  1444. * Check the device configuration
  1445. */
  1446. enum vxge_hw_status
  1447. __vxge_hw_device_config_check(struct vxge_hw_device_config *new_config)
  1448. {
  1449. u32 i;
  1450. enum vxge_hw_status status;
  1451. if ((new_config->intr_mode != VXGE_HW_INTR_MODE_IRQLINE) &&
  1452. (new_config->intr_mode != VXGE_HW_INTR_MODE_MSIX) &&
  1453. (new_config->intr_mode != VXGE_HW_INTR_MODE_MSIX_ONE_SHOT) &&
  1454. (new_config->intr_mode != VXGE_HW_INTR_MODE_DEF))
  1455. return VXGE_HW_BADCFG_INTR_MODE;
  1456. if ((new_config->rts_mac_en != VXGE_HW_RTS_MAC_DISABLE) &&
  1457. (new_config->rts_mac_en != VXGE_HW_RTS_MAC_ENABLE))
  1458. return VXGE_HW_BADCFG_RTS_MAC_EN;
  1459. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  1460. status = __vxge_hw_device_vpath_config_check(
  1461. &new_config->vp_config[i]);
  1462. if (status != VXGE_HW_OK)
  1463. return status;
  1464. }
  1465. return VXGE_HW_OK;
  1466. }
  1467. /*
  1468. * vxge_hw_device_config_default_get - Initialize device config with defaults.
  1469. * Initialize Titan device config with default values.
  1470. */
  1471. enum vxge_hw_status __devinit
  1472. vxge_hw_device_config_default_get(struct vxge_hw_device_config *device_config)
  1473. {
  1474. u32 i;
  1475. device_config->dma_blockpool_initial =
  1476. VXGE_HW_INITIAL_DMA_BLOCK_POOL_SIZE;
  1477. device_config->dma_blockpool_max = VXGE_HW_MAX_DMA_BLOCK_POOL_SIZE;
  1478. device_config->intr_mode = VXGE_HW_INTR_MODE_DEF;
  1479. device_config->rth_en = VXGE_HW_RTH_DEFAULT;
  1480. device_config->rth_it_type = VXGE_HW_RTH_IT_TYPE_DEFAULT;
  1481. device_config->device_poll_millis = VXGE_HW_DEF_DEVICE_POLL_MILLIS;
  1482. device_config->rts_mac_en = VXGE_HW_RTS_MAC_DEFAULT;
  1483. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  1484. device_config->vp_config[i].vp_id = i;
  1485. device_config->vp_config[i].min_bandwidth =
  1486. VXGE_HW_VPATH_BANDWIDTH_DEFAULT;
  1487. device_config->vp_config[i].ring.enable = VXGE_HW_RING_DEFAULT;
  1488. device_config->vp_config[i].ring.ring_blocks =
  1489. VXGE_HW_DEF_RING_BLOCKS;
  1490. device_config->vp_config[i].ring.buffer_mode =
  1491. VXGE_HW_RING_RXD_BUFFER_MODE_DEFAULT;
  1492. device_config->vp_config[i].ring.scatter_mode =
  1493. VXGE_HW_RING_SCATTER_MODE_USE_FLASH_DEFAULT;
  1494. device_config->vp_config[i].ring.rxds_limit =
  1495. VXGE_HW_DEF_RING_RXDS_LIMIT;
  1496. device_config->vp_config[i].fifo.enable = VXGE_HW_FIFO_ENABLE;
  1497. device_config->vp_config[i].fifo.fifo_blocks =
  1498. VXGE_HW_MIN_FIFO_BLOCKS;
  1499. device_config->vp_config[i].fifo.max_frags =
  1500. VXGE_HW_MAX_FIFO_FRAGS;
  1501. device_config->vp_config[i].fifo.memblock_size =
  1502. VXGE_HW_DEF_FIFO_MEMBLOCK_SIZE;
  1503. device_config->vp_config[i].fifo.alignment_size =
  1504. VXGE_HW_DEF_FIFO_ALIGNMENT_SIZE;
  1505. device_config->vp_config[i].fifo.intr =
  1506. VXGE_HW_FIFO_QUEUE_INTR_DEFAULT;
  1507. device_config->vp_config[i].fifo.no_snoop_bits =
  1508. VXGE_HW_FIFO_NO_SNOOP_DEFAULT;
  1509. device_config->vp_config[i].tti.intr_enable =
  1510. VXGE_HW_TIM_INTR_DEFAULT;
  1511. device_config->vp_config[i].tti.btimer_val =
  1512. VXGE_HW_USE_FLASH_DEFAULT;
  1513. device_config->vp_config[i].tti.timer_ac_en =
  1514. VXGE_HW_USE_FLASH_DEFAULT;
  1515. device_config->vp_config[i].tti.timer_ci_en =
  1516. VXGE_HW_USE_FLASH_DEFAULT;
  1517. device_config->vp_config[i].tti.timer_ri_en =
  1518. VXGE_HW_USE_FLASH_DEFAULT;
  1519. device_config->vp_config[i].tti.rtimer_val =
  1520. VXGE_HW_USE_FLASH_DEFAULT;
  1521. device_config->vp_config[i].tti.util_sel =
  1522. VXGE_HW_USE_FLASH_DEFAULT;
  1523. device_config->vp_config[i].tti.ltimer_val =
  1524. VXGE_HW_USE_FLASH_DEFAULT;
  1525. device_config->vp_config[i].tti.urange_a =
  1526. VXGE_HW_USE_FLASH_DEFAULT;
  1527. device_config->vp_config[i].tti.uec_a =
  1528. VXGE_HW_USE_FLASH_DEFAULT;
  1529. device_config->vp_config[i].tti.urange_b =
  1530. VXGE_HW_USE_FLASH_DEFAULT;
  1531. device_config->vp_config[i].tti.uec_b =
  1532. VXGE_HW_USE_FLASH_DEFAULT;
  1533. device_config->vp_config[i].tti.urange_c =
  1534. VXGE_HW_USE_FLASH_DEFAULT;
  1535. device_config->vp_config[i].tti.uec_c =
  1536. VXGE_HW_USE_FLASH_DEFAULT;
  1537. device_config->vp_config[i].tti.uec_d =
  1538. VXGE_HW_USE_FLASH_DEFAULT;
  1539. device_config->vp_config[i].rti.intr_enable =
  1540. VXGE_HW_TIM_INTR_DEFAULT;
  1541. device_config->vp_config[i].rti.btimer_val =
  1542. VXGE_HW_USE_FLASH_DEFAULT;
  1543. device_config->vp_config[i].rti.timer_ac_en =
  1544. VXGE_HW_USE_FLASH_DEFAULT;
  1545. device_config->vp_config[i].rti.timer_ci_en =
  1546. VXGE_HW_USE_FLASH_DEFAULT;
  1547. device_config->vp_config[i].rti.timer_ri_en =
  1548. VXGE_HW_USE_FLASH_DEFAULT;
  1549. device_config->vp_config[i].rti.rtimer_val =
  1550. VXGE_HW_USE_FLASH_DEFAULT;
  1551. device_config->vp_config[i].rti.util_sel =
  1552. VXGE_HW_USE_FLASH_DEFAULT;
  1553. device_config->vp_config[i].rti.ltimer_val =
  1554. VXGE_HW_USE_FLASH_DEFAULT;
  1555. device_config->vp_config[i].rti.urange_a =
  1556. VXGE_HW_USE_FLASH_DEFAULT;
  1557. device_config->vp_config[i].rti.uec_a =
  1558. VXGE_HW_USE_FLASH_DEFAULT;
  1559. device_config->vp_config[i].rti.urange_b =
  1560. VXGE_HW_USE_FLASH_DEFAULT;
  1561. device_config->vp_config[i].rti.uec_b =
  1562. VXGE_HW_USE_FLASH_DEFAULT;
  1563. device_config->vp_config[i].rti.urange_c =
  1564. VXGE_HW_USE_FLASH_DEFAULT;
  1565. device_config->vp_config[i].rti.uec_c =
  1566. VXGE_HW_USE_FLASH_DEFAULT;
  1567. device_config->vp_config[i].rti.uec_d =
  1568. VXGE_HW_USE_FLASH_DEFAULT;
  1569. device_config->vp_config[i].mtu =
  1570. VXGE_HW_VPATH_USE_FLASH_DEFAULT_INITIAL_MTU;
  1571. device_config->vp_config[i].rpa_strip_vlan_tag =
  1572. VXGE_HW_VPATH_RPA_STRIP_VLAN_TAG_USE_FLASH_DEFAULT;
  1573. }
  1574. return VXGE_HW_OK;
  1575. }
  1576. /*
  1577. * _hw_legacy_swapper_set - Set the swapper bits for the legacy secion.
  1578. * Set the swapper bits appropriately for the lagacy section.
  1579. */
  1580. enum vxge_hw_status
  1581. __vxge_hw_legacy_swapper_set(struct vxge_hw_legacy_reg __iomem *legacy_reg)
  1582. {
  1583. u64 val64;
  1584. enum vxge_hw_status status = VXGE_HW_OK;
  1585. val64 = readq(&legacy_reg->toc_swapper_fb);
  1586. wmb();
  1587. switch (val64) {
  1588. case VXGE_HW_SWAPPER_INITIAL_VALUE:
  1589. return status;
  1590. case VXGE_HW_SWAPPER_BYTE_SWAPPED_BIT_FLIPPED:
  1591. writeq(VXGE_HW_SWAPPER_READ_BYTE_SWAP_ENABLE,
  1592. &legacy_reg->pifm_rd_swap_en);
  1593. writeq(VXGE_HW_SWAPPER_READ_BIT_FLAP_ENABLE,
  1594. &legacy_reg->pifm_rd_flip_en);
  1595. writeq(VXGE_HW_SWAPPER_WRITE_BYTE_SWAP_ENABLE,
  1596. &legacy_reg->pifm_wr_swap_en);
  1597. writeq(VXGE_HW_SWAPPER_WRITE_BIT_FLAP_ENABLE,
  1598. &legacy_reg->pifm_wr_flip_en);
  1599. break;
  1600. case VXGE_HW_SWAPPER_BYTE_SWAPPED:
  1601. writeq(VXGE_HW_SWAPPER_READ_BYTE_SWAP_ENABLE,
  1602. &legacy_reg->pifm_rd_swap_en);
  1603. writeq(VXGE_HW_SWAPPER_WRITE_BYTE_SWAP_ENABLE,
  1604. &legacy_reg->pifm_wr_swap_en);
  1605. break;
  1606. case VXGE_HW_SWAPPER_BIT_FLIPPED:
  1607. writeq(VXGE_HW_SWAPPER_READ_BIT_FLAP_ENABLE,
  1608. &legacy_reg->pifm_rd_flip_en);
  1609. writeq(VXGE_HW_SWAPPER_WRITE_BIT_FLAP_ENABLE,
  1610. &legacy_reg->pifm_wr_flip_en);
  1611. break;
  1612. }
  1613. wmb();
  1614. val64 = readq(&legacy_reg->toc_swapper_fb);
  1615. if (val64 != VXGE_HW_SWAPPER_INITIAL_VALUE)
  1616. status = VXGE_HW_ERR_SWAPPER_CTRL;
  1617. return status;
  1618. }
  1619. /*
  1620. * __vxge_hw_vpath_swapper_set - Set the swapper bits for the vpath.
  1621. * Set the swapper bits appropriately for the vpath.
  1622. */
  1623. enum vxge_hw_status
  1624. __vxge_hw_vpath_swapper_set(struct vxge_hw_vpath_reg __iomem *vpath_reg)
  1625. {
  1626. #ifndef __BIG_ENDIAN
  1627. u64 val64;
  1628. val64 = readq(&vpath_reg->vpath_general_cfg1);
  1629. wmb();
  1630. val64 |= VXGE_HW_VPATH_GENERAL_CFG1_CTL_BYTE_SWAPEN;
  1631. writeq(val64, &vpath_reg->vpath_general_cfg1);
  1632. wmb();
  1633. #endif
  1634. return VXGE_HW_OK;
  1635. }
  1636. /*
  1637. * __vxge_hw_kdfc_swapper_set - Set the swapper bits for the kdfc.
  1638. * Set the swapper bits appropriately for the vpath.
  1639. */
  1640. enum vxge_hw_status
  1641. __vxge_hw_kdfc_swapper_set(
  1642. struct vxge_hw_legacy_reg __iomem *legacy_reg,
  1643. struct vxge_hw_vpath_reg __iomem *vpath_reg)
  1644. {
  1645. u64 val64;
  1646. val64 = readq(&legacy_reg->pifm_wr_swap_en);
  1647. if (val64 == VXGE_HW_SWAPPER_WRITE_BYTE_SWAP_ENABLE) {
  1648. val64 = readq(&vpath_reg->kdfcctl_cfg0);
  1649. wmb();
  1650. val64 |= VXGE_HW_KDFCCTL_CFG0_BYTE_SWAPEN_FIFO0 |
  1651. VXGE_HW_KDFCCTL_CFG0_BYTE_SWAPEN_FIFO1 |
  1652. VXGE_HW_KDFCCTL_CFG0_BYTE_SWAPEN_FIFO2;
  1653. writeq(val64, &vpath_reg->kdfcctl_cfg0);
  1654. wmb();
  1655. }
  1656. return VXGE_HW_OK;
  1657. }
  1658. /*
  1659. * vxge_hw_mgmt_device_config - Retrieve device configuration.
  1660. * Get device configuration. Permits to retrieve at run-time configuration
  1661. * values that were used to initialize and configure the device.
  1662. */
  1663. enum vxge_hw_status
  1664. vxge_hw_mgmt_device_config(struct __vxge_hw_device *hldev,
  1665. struct vxge_hw_device_config *dev_config, int size)
  1666. {
  1667. if ((hldev == NULL) || (hldev->magic != VXGE_HW_DEVICE_MAGIC))
  1668. return VXGE_HW_ERR_INVALID_DEVICE;
  1669. if (size != sizeof(struct vxge_hw_device_config))
  1670. return VXGE_HW_ERR_VERSION_CONFLICT;
  1671. memcpy(dev_config, &hldev->config,
  1672. sizeof(struct vxge_hw_device_config));
  1673. return VXGE_HW_OK;
  1674. }
  1675. /*
  1676. * vxge_hw_mgmt_reg_read - Read Titan register.
  1677. */
  1678. enum vxge_hw_status
  1679. vxge_hw_mgmt_reg_read(struct __vxge_hw_device *hldev,
  1680. enum vxge_hw_mgmt_reg_type type,
  1681. u32 index, u32 offset, u64 *value)
  1682. {
  1683. enum vxge_hw_status status = VXGE_HW_OK;
  1684. if ((hldev == NULL) || (hldev->magic != VXGE_HW_DEVICE_MAGIC)) {
  1685. status = VXGE_HW_ERR_INVALID_DEVICE;
  1686. goto exit;
  1687. }
  1688. switch (type) {
  1689. case vxge_hw_mgmt_reg_type_legacy:
  1690. if (offset > sizeof(struct vxge_hw_legacy_reg) - 8) {
  1691. status = VXGE_HW_ERR_INVALID_OFFSET;
  1692. break;
  1693. }
  1694. *value = readq((void __iomem *)hldev->legacy_reg + offset);
  1695. break;
  1696. case vxge_hw_mgmt_reg_type_toc:
  1697. if (offset > sizeof(struct vxge_hw_toc_reg) - 8) {
  1698. status = VXGE_HW_ERR_INVALID_OFFSET;
  1699. break;
  1700. }
  1701. *value = readq((void __iomem *)hldev->toc_reg + offset);
  1702. break;
  1703. case vxge_hw_mgmt_reg_type_common:
  1704. if (offset > sizeof(struct vxge_hw_common_reg) - 8) {
  1705. status = VXGE_HW_ERR_INVALID_OFFSET;
  1706. break;
  1707. }
  1708. *value = readq((void __iomem *)hldev->common_reg + offset);
  1709. break;
  1710. case vxge_hw_mgmt_reg_type_mrpcim:
  1711. if (!(hldev->access_rights &
  1712. VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM)) {
  1713. status = VXGE_HW_ERR_PRIVILAGED_OPEARATION;
  1714. break;
  1715. }
  1716. if (offset > sizeof(struct vxge_hw_mrpcim_reg) - 8) {
  1717. status = VXGE_HW_ERR_INVALID_OFFSET;
  1718. break;
  1719. }
  1720. *value = readq((void __iomem *)hldev->mrpcim_reg + offset);
  1721. break;
  1722. case vxge_hw_mgmt_reg_type_srpcim:
  1723. if (!(hldev->access_rights &
  1724. VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM)) {
  1725. status = VXGE_HW_ERR_PRIVILAGED_OPEARATION;
  1726. break;
  1727. }
  1728. if (index > VXGE_HW_TITAN_SRPCIM_REG_SPACES - 1) {
  1729. status = VXGE_HW_ERR_INVALID_INDEX;
  1730. break;
  1731. }
  1732. if (offset > sizeof(struct vxge_hw_srpcim_reg) - 8) {
  1733. status = VXGE_HW_ERR_INVALID_OFFSET;
  1734. break;
  1735. }
  1736. *value = readq((void __iomem *)hldev->srpcim_reg[index] +
  1737. offset);
  1738. break;
  1739. case vxge_hw_mgmt_reg_type_vpmgmt:
  1740. if ((index > VXGE_HW_TITAN_VPMGMT_REG_SPACES - 1) ||
  1741. (!(hldev->vpath_assignments & vxge_mBIT(index)))) {
  1742. status = VXGE_HW_ERR_INVALID_INDEX;
  1743. break;
  1744. }
  1745. if (offset > sizeof(struct vxge_hw_vpmgmt_reg) - 8) {
  1746. status = VXGE_HW_ERR_INVALID_OFFSET;
  1747. break;
  1748. }
  1749. *value = readq((void __iomem *)hldev->vpmgmt_reg[index] +
  1750. offset);
  1751. break;
  1752. case vxge_hw_mgmt_reg_type_vpath:
  1753. if ((index > VXGE_HW_TITAN_VPATH_REG_SPACES - 1) ||
  1754. (!(hldev->vpath_assignments & vxge_mBIT(index)))) {
  1755. status = VXGE_HW_ERR_INVALID_INDEX;
  1756. break;
  1757. }
  1758. if (index > VXGE_HW_TITAN_VPATH_REG_SPACES - 1) {
  1759. status = VXGE_HW_ERR_INVALID_INDEX;
  1760. break;
  1761. }
  1762. if (offset > sizeof(struct vxge_hw_vpath_reg) - 8) {
  1763. status = VXGE_HW_ERR_INVALID_OFFSET;
  1764. break;
  1765. }
  1766. *value = readq((void __iomem *)hldev->vpath_reg[index] +
  1767. offset);
  1768. break;
  1769. default:
  1770. status = VXGE_HW_ERR_INVALID_TYPE;
  1771. break;
  1772. }
  1773. exit:
  1774. return status;
  1775. }
  1776. /*
  1777. * vxge_hw_vpath_strip_fcs_check - Check for FCS strip.
  1778. */
  1779. enum vxge_hw_status
  1780. vxge_hw_vpath_strip_fcs_check(struct __vxge_hw_device *hldev, u64 vpath_mask)
  1781. {
  1782. struct vxge_hw_vpmgmt_reg __iomem *vpmgmt_reg;
  1783. enum vxge_hw_status status = VXGE_HW_OK;
  1784. int i = 0, j = 0;
  1785. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  1786. if (!((vpath_mask) & vxge_mBIT(i)))
  1787. continue;
  1788. vpmgmt_reg = hldev->vpmgmt_reg[i];
  1789. for (j = 0; j < VXGE_HW_MAC_MAX_MAC_PORT_ID; j++) {
  1790. if (readq(&vpmgmt_reg->rxmac_cfg0_port_vpmgmt_clone[j])
  1791. & VXGE_HW_RXMAC_CFG0_PORT_VPMGMT_CLONE_STRIP_FCS)
  1792. return VXGE_HW_FAIL;
  1793. }
  1794. }
  1795. return status;
  1796. }
  1797. /*
  1798. * vxge_hw_mgmt_reg_Write - Write Titan register.
  1799. */
  1800. enum vxge_hw_status
  1801. vxge_hw_mgmt_reg_write(struct __vxge_hw_device *hldev,
  1802. enum vxge_hw_mgmt_reg_type type,
  1803. u32 index, u32 offset, u64 value)
  1804. {
  1805. enum vxge_hw_status status = VXGE_HW_OK;
  1806. if ((hldev == NULL) || (hldev->magic != VXGE_HW_DEVICE_MAGIC)) {
  1807. status = VXGE_HW_ERR_INVALID_DEVICE;
  1808. goto exit;
  1809. }
  1810. switch (type) {
  1811. case vxge_hw_mgmt_reg_type_legacy:
  1812. if (offset > sizeof(struct vxge_hw_legacy_reg) - 8) {
  1813. status = VXGE_HW_ERR_INVALID_OFFSET;
  1814. break;
  1815. }
  1816. writeq(value, (void __iomem *)hldev->legacy_reg + offset);
  1817. break;
  1818. case vxge_hw_mgmt_reg_type_toc:
  1819. if (offset > sizeof(struct vxge_hw_toc_reg) - 8) {
  1820. status = VXGE_HW_ERR_INVALID_OFFSET;
  1821. break;
  1822. }
  1823. writeq(value, (void __iomem *)hldev->toc_reg + offset);
  1824. break;
  1825. case vxge_hw_mgmt_reg_type_common:
  1826. if (offset > sizeof(struct vxge_hw_common_reg) - 8) {
  1827. status = VXGE_HW_ERR_INVALID_OFFSET;
  1828. break;
  1829. }
  1830. writeq(value, (void __iomem *)hldev->common_reg + offset);
  1831. break;
  1832. case vxge_hw_mgmt_reg_type_mrpcim:
  1833. if (!(hldev->access_rights &
  1834. VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM)) {
  1835. status = VXGE_HW_ERR_PRIVILAGED_OPEARATION;
  1836. break;
  1837. }
  1838. if (offset > sizeof(struct vxge_hw_mrpcim_reg) - 8) {
  1839. status = VXGE_HW_ERR_INVALID_OFFSET;
  1840. break;
  1841. }
  1842. writeq(value, (void __iomem *)hldev->mrpcim_reg + offset);
  1843. break;
  1844. case vxge_hw_mgmt_reg_type_srpcim:
  1845. if (!(hldev->access_rights &
  1846. VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM)) {
  1847. status = VXGE_HW_ERR_PRIVILAGED_OPEARATION;
  1848. break;
  1849. }
  1850. if (index > VXGE_HW_TITAN_SRPCIM_REG_SPACES - 1) {
  1851. status = VXGE_HW_ERR_INVALID_INDEX;
  1852. break;
  1853. }
  1854. if (offset > sizeof(struct vxge_hw_srpcim_reg) - 8) {
  1855. status = VXGE_HW_ERR_INVALID_OFFSET;
  1856. break;
  1857. }
  1858. writeq(value, (void __iomem *)hldev->srpcim_reg[index] +
  1859. offset);
  1860. break;
  1861. case vxge_hw_mgmt_reg_type_vpmgmt:
  1862. if ((index > VXGE_HW_TITAN_VPMGMT_REG_SPACES - 1) ||
  1863. (!(hldev->vpath_assignments & vxge_mBIT(index)))) {
  1864. status = VXGE_HW_ERR_INVALID_INDEX;
  1865. break;
  1866. }
  1867. if (offset > sizeof(struct vxge_hw_vpmgmt_reg) - 8) {
  1868. status = VXGE_HW_ERR_INVALID_OFFSET;
  1869. break;
  1870. }
  1871. writeq(value, (void __iomem *)hldev->vpmgmt_reg[index] +
  1872. offset);
  1873. break;
  1874. case vxge_hw_mgmt_reg_type_vpath:
  1875. if ((index > VXGE_HW_TITAN_VPATH_REG_SPACES-1) ||
  1876. (!(hldev->vpath_assignments & vxge_mBIT(index)))) {
  1877. status = VXGE_HW_ERR_INVALID_INDEX;
  1878. break;
  1879. }
  1880. if (offset > sizeof(struct vxge_hw_vpath_reg) - 8) {
  1881. status = VXGE_HW_ERR_INVALID_OFFSET;
  1882. break;
  1883. }
  1884. writeq(value, (void __iomem *)hldev->vpath_reg[index] +
  1885. offset);
  1886. break;
  1887. default:
  1888. status = VXGE_HW_ERR_INVALID_TYPE;
  1889. break;
  1890. }
  1891. exit:
  1892. return status;
  1893. }
  1894. /*
  1895. * __vxge_hw_fifo_mempool_item_alloc - Allocate List blocks for TxD
  1896. * list callback
  1897. * This function is callback passed to __vxge_hw_mempool_create to create memory
  1898. * pool for TxD list
  1899. */
  1900. static void
  1901. __vxge_hw_fifo_mempool_item_alloc(
  1902. struct vxge_hw_mempool *mempoolh,
  1903. u32 memblock_index, struct vxge_hw_mempool_dma *dma_object,
  1904. u32 index, u32 is_last)
  1905. {
  1906. u32 memblock_item_idx;
  1907. struct __vxge_hw_fifo_txdl_priv *txdl_priv;
  1908. struct vxge_hw_fifo_txd *txdp =
  1909. (struct vxge_hw_fifo_txd *)mempoolh->items_arr[index];
  1910. struct __vxge_hw_fifo *fifo =
  1911. (struct __vxge_hw_fifo *)mempoolh->userdata;
  1912. void *memblock = mempoolh->memblocks_arr[memblock_index];
  1913. vxge_assert(txdp);
  1914. txdp->host_control = (u64) (size_t)
  1915. __vxge_hw_mempool_item_priv(mempoolh, memblock_index, txdp,
  1916. &memblock_item_idx);
  1917. txdl_priv = __vxge_hw_fifo_txdl_priv(fifo, txdp);
  1918. vxge_assert(txdl_priv);
  1919. fifo->channel.reserve_arr[fifo->channel.reserve_ptr - 1 - index] = txdp;
  1920. /* pre-format HW's TxDL's private */
  1921. txdl_priv->dma_offset = (char *)txdp - (char *)memblock;
  1922. txdl_priv->dma_addr = dma_object->addr + txdl_priv->dma_offset;
  1923. txdl_priv->dma_handle = dma_object->handle;
  1924. txdl_priv->memblock = memblock;
  1925. txdl_priv->first_txdp = txdp;
  1926. txdl_priv->next_txdl_priv = NULL;
  1927. txdl_priv->alloc_frags = 0;
  1928. return;
  1929. }
  1930. /*
  1931. * __vxge_hw_fifo_create - Create a FIFO
  1932. * This function creates FIFO and initializes it.
  1933. */
  1934. enum vxge_hw_status
  1935. __vxge_hw_fifo_create(struct __vxge_hw_vpath_handle *vp,
  1936. struct vxge_hw_fifo_attr *attr)
  1937. {
  1938. enum vxge_hw_status status = VXGE_HW_OK;
  1939. struct __vxge_hw_fifo *fifo;
  1940. struct vxge_hw_fifo_config *config;
  1941. u32 txdl_size, txdl_per_memblock;
  1942. struct vxge_hw_mempool_cbs fifo_mp_callback;
  1943. struct __vxge_hw_virtualpath *vpath;
  1944. if ((vp == NULL) || (attr == NULL)) {
  1945. status = VXGE_HW_ERR_INVALID_HANDLE;
  1946. goto exit;
  1947. }
  1948. vpath = vp->vpath;
  1949. config = &vpath->hldev->config.vp_config[vpath->vp_id].fifo;
  1950. txdl_size = config->max_frags * sizeof(struct vxge_hw_fifo_txd);
  1951. txdl_per_memblock = config->memblock_size / txdl_size;
  1952. fifo = (struct __vxge_hw_fifo *)__vxge_hw_channel_allocate(vp,
  1953. VXGE_HW_CHANNEL_TYPE_FIFO,
  1954. config->fifo_blocks * txdl_per_memblock,
  1955. attr->per_txdl_space, attr->userdata);
  1956. if (fifo == NULL) {
  1957. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1958. goto exit;
  1959. }
  1960. vpath->fifoh = fifo;
  1961. fifo->nofl_db = vpath->nofl_db;
  1962. fifo->vp_id = vpath->vp_id;
  1963. fifo->vp_reg = vpath->vp_reg;
  1964. fifo->stats = &vpath->sw_stats->fifo_stats;
  1965. fifo->config = config;
  1966. /* apply "interrupts per txdl" attribute */
  1967. fifo->interrupt_type = VXGE_HW_FIFO_TXD_INT_TYPE_UTILZ;
  1968. if (fifo->config->intr)
  1969. fifo->interrupt_type = VXGE_HW_FIFO_TXD_INT_TYPE_PER_LIST;
  1970. fifo->no_snoop_bits = config->no_snoop_bits;
  1971. /*
  1972. * FIFO memory management strategy:
  1973. *
  1974. * TxDL split into three independent parts:
  1975. * - set of TxD's
  1976. * - TxD HW private part
  1977. * - driver private part
  1978. *
  1979. * Adaptative memory allocation used. i.e. Memory allocated on
  1980. * demand with the size which will fit into one memory block.
  1981. * One memory block may contain more than one TxDL.
  1982. *
  1983. * During "reserve" operations more memory can be allocated on demand
  1984. * for example due to FIFO full condition.
  1985. *
  1986. * Pool of memory memblocks never shrinks except in __vxge_hw_fifo_close
  1987. * routine which will essentially stop the channel and free resources.
  1988. */
  1989. /* TxDL common private size == TxDL private + driver private */
  1990. fifo->priv_size =
  1991. sizeof(struct __vxge_hw_fifo_txdl_priv) + attr->per_txdl_space;
  1992. fifo->priv_size = ((fifo->priv_size + VXGE_CACHE_LINE_SIZE - 1) /
  1993. VXGE_CACHE_LINE_SIZE) * VXGE_CACHE_LINE_SIZE;
  1994. fifo->per_txdl_space = attr->per_txdl_space;
  1995. /* recompute txdl size to be cacheline aligned */
  1996. fifo->txdl_size = txdl_size;
  1997. fifo->txdl_per_memblock = txdl_per_memblock;
  1998. fifo->txdl_term = attr->txdl_term;
  1999. fifo->callback = attr->callback;
  2000. if (fifo->txdl_per_memblock == 0) {
  2001. __vxge_hw_fifo_delete(vp);
  2002. status = VXGE_HW_ERR_INVALID_BLOCK_SIZE;
  2003. goto exit;
  2004. }
  2005. fifo_mp_callback.item_func_alloc = __vxge_hw_fifo_mempool_item_alloc;
  2006. fifo->mempool =
  2007. __vxge_hw_mempool_create(vpath->hldev,
  2008. fifo->config->memblock_size,
  2009. fifo->txdl_size,
  2010. fifo->priv_size,
  2011. (fifo->config->fifo_blocks * fifo->txdl_per_memblock),
  2012. (fifo->config->fifo_blocks * fifo->txdl_per_memblock),
  2013. &fifo_mp_callback,
  2014. fifo);
  2015. if (fifo->mempool == NULL) {
  2016. __vxge_hw_fifo_delete(vp);
  2017. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  2018. goto exit;
  2019. }
  2020. status = __vxge_hw_channel_initialize(&fifo->channel);
  2021. if (status != VXGE_HW_OK) {
  2022. __vxge_hw_fifo_delete(vp);
  2023. goto exit;
  2024. }
  2025. vxge_assert(fifo->channel.reserve_ptr);
  2026. exit:
  2027. return status;
  2028. }
  2029. /*
  2030. * __vxge_hw_fifo_abort - Returns the TxD
  2031. * This function terminates the TxDs of fifo
  2032. */
  2033. enum vxge_hw_status __vxge_hw_fifo_abort(struct __vxge_hw_fifo *fifo)
  2034. {
  2035. void *txdlh;
  2036. for (;;) {
  2037. vxge_hw_channel_dtr_try_complete(&fifo->channel, &txdlh);
  2038. if (txdlh == NULL)
  2039. break;
  2040. vxge_hw_channel_dtr_complete(&fifo->channel);
  2041. if (fifo->txdl_term) {
  2042. fifo->txdl_term(txdlh,
  2043. VXGE_HW_TXDL_STATE_POSTED,
  2044. fifo->channel.userdata);
  2045. }
  2046. vxge_hw_channel_dtr_free(&fifo->channel, txdlh);
  2047. }
  2048. return VXGE_HW_OK;
  2049. }
  2050. /*
  2051. * __vxge_hw_fifo_reset - Resets the fifo
  2052. * This function resets the fifo during vpath reset operation
  2053. */
  2054. enum vxge_hw_status __vxge_hw_fifo_reset(struct __vxge_hw_fifo *fifo)
  2055. {
  2056. enum vxge_hw_status status = VXGE_HW_OK;
  2057. __vxge_hw_fifo_abort(fifo);
  2058. status = __vxge_hw_channel_reset(&fifo->channel);
  2059. return status;
  2060. }
  2061. /*
  2062. * __vxge_hw_fifo_delete - Removes the FIFO
  2063. * This function freeup the memory pool and removes the FIFO
  2064. */
  2065. enum vxge_hw_status __vxge_hw_fifo_delete(struct __vxge_hw_vpath_handle *vp)
  2066. {
  2067. struct __vxge_hw_fifo *fifo = vp->vpath->fifoh;
  2068. __vxge_hw_fifo_abort(fifo);
  2069. if (fifo->mempool)
  2070. __vxge_hw_mempool_destroy(fifo->mempool);
  2071. vp->vpath->fifoh = NULL;
  2072. __vxge_hw_channel_free(&fifo->channel);
  2073. return VXGE_HW_OK;
  2074. }
  2075. /*
  2076. * __vxge_hw_vpath_pci_read - Read the content of given address
  2077. * in pci config space.
  2078. * Read from the vpath pci config space.
  2079. */
  2080. enum vxge_hw_status
  2081. __vxge_hw_vpath_pci_read(struct __vxge_hw_virtualpath *vpath,
  2082. u32 phy_func_0, u32 offset, u32 *val)
  2083. {
  2084. u64 val64;
  2085. enum vxge_hw_status status = VXGE_HW_OK;
  2086. struct vxge_hw_vpath_reg __iomem *vp_reg = vpath->vp_reg;
  2087. val64 = VXGE_HW_PCI_CONFIG_ACCESS_CFG1_ADDRESS(offset);
  2088. if (phy_func_0)
  2089. val64 |= VXGE_HW_PCI_CONFIG_ACCESS_CFG1_SEL_FUNC0;
  2090. writeq(val64, &vp_reg->pci_config_access_cfg1);
  2091. wmb();
  2092. writeq(VXGE_HW_PCI_CONFIG_ACCESS_CFG2_REQ,
  2093. &vp_reg->pci_config_access_cfg2);
  2094. wmb();
  2095. status = __vxge_hw_device_register_poll(
  2096. &vp_reg->pci_config_access_cfg2,
  2097. VXGE_HW_INTR_MASK_ALL, VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2098. if (status != VXGE_HW_OK)
  2099. goto exit;
  2100. val64 = readq(&vp_reg->pci_config_access_status);
  2101. if (val64 & VXGE_HW_PCI_CONFIG_ACCESS_STATUS_ACCESS_ERR) {
  2102. status = VXGE_HW_FAIL;
  2103. *val = 0;
  2104. } else
  2105. *val = (u32)vxge_bVALn(val64, 32, 32);
  2106. exit:
  2107. return status;
  2108. }
  2109. /*
  2110. * __vxge_hw_vpath_func_id_get - Get the function id of the vpath.
  2111. * Returns the function number of the vpath.
  2112. */
  2113. u32
  2114. __vxge_hw_vpath_func_id_get(u32 vp_id,
  2115. struct vxge_hw_vpmgmt_reg __iomem *vpmgmt_reg)
  2116. {
  2117. u64 val64;
  2118. val64 = readq(&vpmgmt_reg->vpath_to_func_map_cfg1);
  2119. return
  2120. (u32)VXGE_HW_VPATH_TO_FUNC_MAP_CFG1_GET_VPATH_TO_FUNC_MAP_CFG1(val64);
  2121. }
  2122. /*
  2123. * __vxge_hw_read_rts_ds - Program RTS steering critieria
  2124. */
  2125. static inline void
  2126. __vxge_hw_read_rts_ds(struct vxge_hw_vpath_reg __iomem *vpath_reg,
  2127. u64 dta_struct_sel)
  2128. {
  2129. writeq(0, &vpath_reg->rts_access_steer_ctrl);
  2130. wmb();
  2131. writeq(dta_struct_sel, &vpath_reg->rts_access_steer_data0);
  2132. writeq(0, &vpath_reg->rts_access_steer_data1);
  2133. wmb();
  2134. return;
  2135. }
  2136. /*
  2137. * __vxge_hw_vpath_card_info_get - Get the serial numbers,
  2138. * part number and product description.
  2139. */
  2140. enum vxge_hw_status
  2141. __vxge_hw_vpath_card_info_get(
  2142. u32 vp_id,
  2143. struct vxge_hw_vpath_reg __iomem *vpath_reg,
  2144. struct vxge_hw_device_hw_info *hw_info)
  2145. {
  2146. u32 i, j;
  2147. u64 val64;
  2148. u64 data1 = 0ULL;
  2149. u64 data2 = 0ULL;
  2150. enum vxge_hw_status status = VXGE_HW_OK;
  2151. u8 *serial_number = hw_info->serial_number;
  2152. u8 *part_number = hw_info->part_number;
  2153. u8 *product_desc = hw_info->product_desc;
  2154. __vxge_hw_read_rts_ds(vpath_reg,
  2155. VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_SERIAL_NUMBER);
  2156. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
  2157. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_MEMO_ENTRY) |
  2158. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
  2159. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO) |
  2160. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2161. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
  2162. status = __vxge_hw_pio_mem_write64(val64,
  2163. &vpath_reg->rts_access_steer_ctrl,
  2164. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2165. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2166. if (status != VXGE_HW_OK)
  2167. return status;
  2168. val64 = readq(&vpath_reg->rts_access_steer_ctrl);
  2169. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
  2170. data1 = readq(&vpath_reg->rts_access_steer_data0);
  2171. ((u64 *)serial_number)[0] = be64_to_cpu(data1);
  2172. data2 = readq(&vpath_reg->rts_access_steer_data1);
  2173. ((u64 *)serial_number)[1] = be64_to_cpu(data2);
  2174. status = VXGE_HW_OK;
  2175. } else
  2176. *serial_number = 0;
  2177. __vxge_hw_read_rts_ds(vpath_reg,
  2178. VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_PART_NUMBER);
  2179. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
  2180. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_MEMO_ENTRY) |
  2181. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
  2182. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO) |
  2183. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2184. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
  2185. status = __vxge_hw_pio_mem_write64(val64,
  2186. &vpath_reg->rts_access_steer_ctrl,
  2187. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2188. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2189. if (status != VXGE_HW_OK)
  2190. return status;
  2191. val64 = readq(&vpath_reg->rts_access_steer_ctrl);
  2192. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
  2193. data1 = readq(&vpath_reg->rts_access_steer_data0);
  2194. ((u64 *)part_number)[0] = be64_to_cpu(data1);
  2195. data2 = readq(&vpath_reg->rts_access_steer_data1);
  2196. ((u64 *)part_number)[1] = be64_to_cpu(data2);
  2197. status = VXGE_HW_OK;
  2198. } else
  2199. *part_number = 0;
  2200. j = 0;
  2201. for (i = VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_DESC_0;
  2202. i <= VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_DESC_3; i++) {
  2203. __vxge_hw_read_rts_ds(vpath_reg, i);
  2204. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
  2205. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_MEMO_ENTRY) |
  2206. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
  2207. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO) |
  2208. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2209. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
  2210. status = __vxge_hw_pio_mem_write64(val64,
  2211. &vpath_reg->rts_access_steer_ctrl,
  2212. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2213. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2214. if (status != VXGE_HW_OK)
  2215. return status;
  2216. val64 = readq(&vpath_reg->rts_access_steer_ctrl);
  2217. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
  2218. data1 = readq(&vpath_reg->rts_access_steer_data0);
  2219. ((u64 *)product_desc)[j++] = be64_to_cpu(data1);
  2220. data2 = readq(&vpath_reg->rts_access_steer_data1);
  2221. ((u64 *)product_desc)[j++] = be64_to_cpu(data2);
  2222. status = VXGE_HW_OK;
  2223. } else
  2224. *product_desc = 0;
  2225. }
  2226. return status;
  2227. }
  2228. /*
  2229. * __vxge_hw_vpath_fw_ver_get - Get the fw version
  2230. * Returns FW Version
  2231. */
  2232. enum vxge_hw_status
  2233. __vxge_hw_vpath_fw_ver_get(
  2234. u32 vp_id,
  2235. struct vxge_hw_vpath_reg __iomem *vpath_reg,
  2236. struct vxge_hw_device_hw_info *hw_info)
  2237. {
  2238. u64 val64;
  2239. u64 data1 = 0ULL;
  2240. u64 data2 = 0ULL;
  2241. struct vxge_hw_device_version *fw_version = &hw_info->fw_version;
  2242. struct vxge_hw_device_date *fw_date = &hw_info->fw_date;
  2243. struct vxge_hw_device_version *flash_version = &hw_info->flash_version;
  2244. struct vxge_hw_device_date *flash_date = &hw_info->flash_date;
  2245. enum vxge_hw_status status = VXGE_HW_OK;
  2246. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
  2247. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_ENTRY) |
  2248. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
  2249. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO) |
  2250. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2251. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
  2252. status = __vxge_hw_pio_mem_write64(val64,
  2253. &vpath_reg->rts_access_steer_ctrl,
  2254. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2255. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2256. if (status != VXGE_HW_OK)
  2257. goto exit;
  2258. val64 = readq(&vpath_reg->rts_access_steer_ctrl);
  2259. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
  2260. data1 = readq(&vpath_reg->rts_access_steer_data0);
  2261. data2 = readq(&vpath_reg->rts_access_steer_data1);
  2262. fw_date->day =
  2263. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_DAY(
  2264. data1);
  2265. fw_date->month =
  2266. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_MONTH(
  2267. data1);
  2268. fw_date->year =
  2269. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_YEAR(
  2270. data1);
  2271. snprintf(fw_date->date, VXGE_HW_FW_STRLEN, "%2.2d/%2.2d/%4.4d",
  2272. fw_date->month, fw_date->day, fw_date->year);
  2273. fw_version->major =
  2274. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_MAJOR(data1);
  2275. fw_version->minor =
  2276. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_MINOR(data1);
  2277. fw_version->build =
  2278. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_BUILD(data1);
  2279. snprintf(fw_version->version, VXGE_HW_FW_STRLEN, "%d.%d.%d",
  2280. fw_version->major, fw_version->minor, fw_version->build);
  2281. flash_date->day =
  2282. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_DAY(data2);
  2283. flash_date->month =
  2284. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_MONTH(data2);
  2285. flash_date->year =
  2286. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_YEAR(data2);
  2287. snprintf(flash_date->date, VXGE_HW_FW_STRLEN,
  2288. "%2.2d/%2.2d/%4.4d",
  2289. flash_date->month, flash_date->day, flash_date->year);
  2290. flash_version->major =
  2291. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_MAJOR(data2);
  2292. flash_version->minor =
  2293. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_MINOR(data2);
  2294. flash_version->build =
  2295. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_BUILD(data2);
  2296. snprintf(flash_version->version, VXGE_HW_FW_STRLEN, "%d.%d.%d",
  2297. flash_version->major, flash_version->minor,
  2298. flash_version->build);
  2299. status = VXGE_HW_OK;
  2300. } else
  2301. status = VXGE_HW_FAIL;
  2302. exit:
  2303. return status;
  2304. }
  2305. /*
  2306. * __vxge_hw_vpath_pci_func_mode_get - Get the pci mode
  2307. * Returns pci function mode
  2308. */
  2309. u64
  2310. __vxge_hw_vpath_pci_func_mode_get(
  2311. u32 vp_id,
  2312. struct vxge_hw_vpath_reg __iomem *vpath_reg)
  2313. {
  2314. u64 val64;
  2315. u64 data1 = 0ULL;
  2316. enum vxge_hw_status status = VXGE_HW_OK;
  2317. __vxge_hw_read_rts_ds(vpath_reg,
  2318. VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_PCI_MODE);
  2319. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
  2320. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_MEMO_ENTRY) |
  2321. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
  2322. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO) |
  2323. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2324. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
  2325. status = __vxge_hw_pio_mem_write64(val64,
  2326. &vpath_reg->rts_access_steer_ctrl,
  2327. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2328. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2329. if (status != VXGE_HW_OK)
  2330. goto exit;
  2331. val64 = readq(&vpath_reg->rts_access_steer_ctrl);
  2332. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
  2333. data1 = readq(&vpath_reg->rts_access_steer_data0);
  2334. status = VXGE_HW_OK;
  2335. } else {
  2336. data1 = 0;
  2337. status = VXGE_HW_FAIL;
  2338. }
  2339. exit:
  2340. return data1;
  2341. }
  2342. /**
  2343. * vxge_hw_device_flick_link_led - Flick (blink) link LED.
  2344. * @hldev: HW device.
  2345. * @on_off: TRUE if flickering to be on, FALSE to be off
  2346. *
  2347. * Flicker the link LED.
  2348. */
  2349. enum vxge_hw_status
  2350. vxge_hw_device_flick_link_led(struct __vxge_hw_device *hldev,
  2351. u64 on_off)
  2352. {
  2353. u64 val64;
  2354. enum vxge_hw_status status = VXGE_HW_OK;
  2355. struct vxge_hw_vpath_reg __iomem *vp_reg;
  2356. if (hldev == NULL) {
  2357. status = VXGE_HW_ERR_INVALID_DEVICE;
  2358. goto exit;
  2359. }
  2360. vp_reg = hldev->vpath_reg[hldev->first_vp_id];
  2361. writeq(0, &vp_reg->rts_access_steer_ctrl);
  2362. wmb();
  2363. writeq(on_off, &vp_reg->rts_access_steer_data0);
  2364. writeq(0, &vp_reg->rts_access_steer_data1);
  2365. wmb();
  2366. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
  2367. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_LED_CONTROL) |
  2368. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
  2369. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO) |
  2370. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2371. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
  2372. status = __vxge_hw_pio_mem_write64(val64,
  2373. &vp_reg->rts_access_steer_ctrl,
  2374. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2375. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2376. exit:
  2377. return status;
  2378. }
  2379. /*
  2380. * __vxge_hw_vpath_rts_table_get - Get the entries from RTS access tables
  2381. */
  2382. enum vxge_hw_status
  2383. __vxge_hw_vpath_rts_table_get(
  2384. struct __vxge_hw_vpath_handle *vp,
  2385. u32 action, u32 rts_table, u32 offset, u64 *data1, u64 *data2)
  2386. {
  2387. u64 val64;
  2388. struct __vxge_hw_virtualpath *vpath;
  2389. struct vxge_hw_vpath_reg __iomem *vp_reg;
  2390. enum vxge_hw_status status = VXGE_HW_OK;
  2391. if (vp == NULL) {
  2392. status = VXGE_HW_ERR_INVALID_HANDLE;
  2393. goto exit;
  2394. }
  2395. vpath = vp->vpath;
  2396. vp_reg = vpath->vp_reg;
  2397. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(action) |
  2398. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(rts_table) |
  2399. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2400. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(offset);
  2401. if ((rts_table ==
  2402. VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_SOLO_IT) ||
  2403. (rts_table ==
  2404. VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_MULTI_IT) ||
  2405. (rts_table ==
  2406. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_RTH_MASK) ||
  2407. (rts_table ==
  2408. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_RTH_KEY)) {
  2409. val64 = val64 | VXGE_HW_RTS_ACCESS_STEER_CTRL_TABLE_SEL;
  2410. }
  2411. status = __vxge_hw_pio_mem_write64(val64,
  2412. &vp_reg->rts_access_steer_ctrl,
  2413. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2414. vpath->hldev->config.device_poll_millis);
  2415. if (status != VXGE_HW_OK)
  2416. goto exit;
  2417. val64 = readq(&vp_reg->rts_access_steer_ctrl);
  2418. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
  2419. *data1 = readq(&vp_reg->rts_access_steer_data0);
  2420. if ((rts_table ==
  2421. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_DA) ||
  2422. (rts_table ==
  2423. VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_MULTI_IT)) {
  2424. *data2 = readq(&vp_reg->rts_access_steer_data1);
  2425. }
  2426. status = VXGE_HW_OK;
  2427. } else
  2428. status = VXGE_HW_FAIL;
  2429. exit:
  2430. return status;
  2431. }
  2432. /*
  2433. * __vxge_hw_vpath_rts_table_set - Set the entries of RTS access tables
  2434. */
  2435. enum vxge_hw_status
  2436. __vxge_hw_vpath_rts_table_set(
  2437. struct __vxge_hw_vpath_handle *vp, u32 action, u32 rts_table,
  2438. u32 offset, u64 data1, u64 data2)
  2439. {
  2440. u64 val64;
  2441. struct __vxge_hw_virtualpath *vpath;
  2442. enum vxge_hw_status status = VXGE_HW_OK;
  2443. struct vxge_hw_vpath_reg __iomem *vp_reg;
  2444. if (vp == NULL) {
  2445. status = VXGE_HW_ERR_INVALID_HANDLE;
  2446. goto exit;
  2447. }
  2448. vpath = vp->vpath;
  2449. vp_reg = vpath->vp_reg;
  2450. writeq(data1, &vp_reg->rts_access_steer_data0);
  2451. wmb();
  2452. if ((rts_table == VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_DA) ||
  2453. (rts_table ==
  2454. VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_MULTI_IT)) {
  2455. writeq(data2, &vp_reg->rts_access_steer_data1);
  2456. wmb();
  2457. }
  2458. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(action) |
  2459. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(rts_table) |
  2460. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2461. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(offset);
  2462. status = __vxge_hw_pio_mem_write64(val64,
  2463. &vp_reg->rts_access_steer_ctrl,
  2464. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2465. vpath->hldev->config.device_poll_millis);
  2466. if (status != VXGE_HW_OK)
  2467. goto exit;
  2468. val64 = readq(&vp_reg->rts_access_steer_ctrl);
  2469. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS)
  2470. status = VXGE_HW_OK;
  2471. else
  2472. status = VXGE_HW_FAIL;
  2473. exit:
  2474. return status;
  2475. }
  2476. /*
  2477. * __vxge_hw_vpath_addr_get - Get the hw address entry for this vpath
  2478. * from MAC address table.
  2479. */
  2480. enum vxge_hw_status
  2481. __vxge_hw_vpath_addr_get(
  2482. u32 vp_id, struct vxge_hw_vpath_reg __iomem *vpath_reg,
  2483. u8 (macaddr)[ETH_ALEN], u8 (macaddr_mask)[ETH_ALEN])
  2484. {
  2485. u32 i;
  2486. u64 val64;
  2487. u64 data1 = 0ULL;
  2488. u64 data2 = 0ULL;
  2489. enum vxge_hw_status status = VXGE_HW_OK;
  2490. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
  2491. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_LIST_FIRST_ENTRY) |
  2492. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
  2493. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_DA) |
  2494. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2495. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
  2496. status = __vxge_hw_pio_mem_write64(val64,
  2497. &vpath_reg->rts_access_steer_ctrl,
  2498. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2499. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2500. if (status != VXGE_HW_OK)
  2501. goto exit;
  2502. val64 = readq(&vpath_reg->rts_access_steer_ctrl);
  2503. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
  2504. data1 = readq(&vpath_reg->rts_access_steer_data0);
  2505. data2 = readq(&vpath_reg->rts_access_steer_data1);
  2506. data1 = VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_DA_MAC_ADDR(data1);
  2507. data2 = VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_DA_MAC_ADDR_MASK(
  2508. data2);
  2509. for (i = ETH_ALEN; i > 0; i--) {
  2510. macaddr[i-1] = (u8)(data1 & 0xFF);
  2511. data1 >>= 8;
  2512. macaddr_mask[i-1] = (u8)(data2 & 0xFF);
  2513. data2 >>= 8;
  2514. }
  2515. status = VXGE_HW_OK;
  2516. } else
  2517. status = VXGE_HW_FAIL;
  2518. exit:
  2519. return status;
  2520. }
  2521. /*
  2522. * vxge_hw_vpath_rts_rth_set - Set/configure RTS hashing.
  2523. */
  2524. enum vxge_hw_status vxge_hw_vpath_rts_rth_set(
  2525. struct __vxge_hw_vpath_handle *vp,
  2526. enum vxge_hw_rth_algoritms algorithm,
  2527. struct vxge_hw_rth_hash_types *hash_type,
  2528. u16 bucket_size)
  2529. {
  2530. u64 data0, data1;
  2531. enum vxge_hw_status status = VXGE_HW_OK;
  2532. if (vp == NULL) {
  2533. status = VXGE_HW_ERR_INVALID_HANDLE;
  2534. goto exit;
  2535. }
  2536. status = __vxge_hw_vpath_rts_table_get(vp,
  2537. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_ENTRY,
  2538. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_RTH_GEN_CFG,
  2539. 0, &data0, &data1);
  2540. data0 &= ~(VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_BUCKET_SIZE(0xf) |
  2541. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_ALG_SEL(0x3));
  2542. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_EN |
  2543. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_BUCKET_SIZE(bucket_size) |
  2544. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_ALG_SEL(algorithm);
  2545. if (hash_type->hash_type_tcpipv4_en)
  2546. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_TCP_IPV4_EN;
  2547. if (hash_type->hash_type_ipv4_en)
  2548. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_IPV4_EN;
  2549. if (hash_type->hash_type_tcpipv6_en)
  2550. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_TCP_IPV6_EN;
  2551. if (hash_type->hash_type_ipv6_en)
  2552. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_IPV6_EN;
  2553. if (hash_type->hash_type_tcpipv6ex_en)
  2554. data0 |=
  2555. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_TCP_IPV6_EX_EN;
  2556. if (hash_type->hash_type_ipv6ex_en)
  2557. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_IPV6_EX_EN;
  2558. if (VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_RTH_GEN_ACTIVE_TABLE(data0))
  2559. data0 &= ~VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_ACTIVE_TABLE;
  2560. else
  2561. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_ACTIVE_TABLE;
  2562. status = __vxge_hw_vpath_rts_table_set(vp,
  2563. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_WRITE_ENTRY,
  2564. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_RTH_GEN_CFG,
  2565. 0, data0, 0);
  2566. exit:
  2567. return status;
  2568. }
  2569. static void
  2570. vxge_hw_rts_rth_data0_data1_get(u32 j, u64 *data0, u64 *data1,
  2571. u16 flag, u8 *itable)
  2572. {
  2573. switch (flag) {
  2574. case 1:
  2575. *data0 = VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM0_BUCKET_NUM(j)|
  2576. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM0_ENTRY_EN |
  2577. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM0_BUCKET_DATA(
  2578. itable[j]);
  2579. case 2:
  2580. *data0 |=
  2581. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM1_BUCKET_NUM(j)|
  2582. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM1_ENTRY_EN |
  2583. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM1_BUCKET_DATA(
  2584. itable[j]);
  2585. case 3:
  2586. *data1 = VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM0_BUCKET_NUM(j)|
  2587. VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM0_ENTRY_EN |
  2588. VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM0_BUCKET_DATA(
  2589. itable[j]);
  2590. case 4:
  2591. *data1 |=
  2592. VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM1_BUCKET_NUM(j)|
  2593. VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM1_ENTRY_EN |
  2594. VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM1_BUCKET_DATA(
  2595. itable[j]);
  2596. default:
  2597. return;
  2598. }
  2599. }
  2600. /*
  2601. * vxge_hw_vpath_rts_rth_itable_set - Set/configure indirection table (IT).
  2602. */
  2603. enum vxge_hw_status vxge_hw_vpath_rts_rth_itable_set(
  2604. struct __vxge_hw_vpath_handle **vpath_handles,
  2605. u32 vpath_count,
  2606. u8 *mtable,
  2607. u8 *itable,
  2608. u32 itable_size)
  2609. {
  2610. u32 i, j, action, rts_table;
  2611. u64 data0;
  2612. u64 data1;
  2613. u32 max_entries;
  2614. enum vxge_hw_status status = VXGE_HW_OK;
  2615. struct __vxge_hw_vpath_handle *vp = vpath_handles[0];
  2616. if (vp == NULL) {
  2617. status = VXGE_HW_ERR_INVALID_HANDLE;
  2618. goto exit;
  2619. }
  2620. max_entries = (((u32)1) << itable_size);
  2621. if (vp->vpath->hldev->config.rth_it_type
  2622. == VXGE_HW_RTH_IT_TYPE_SOLO_IT) {
  2623. action = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_WRITE_ENTRY;
  2624. rts_table =
  2625. VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_SOLO_IT;
  2626. for (j = 0; j < max_entries; j++) {
  2627. data1 = 0;
  2628. data0 =
  2629. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_SOLO_IT_BUCKET_DATA(
  2630. itable[j]);
  2631. status = __vxge_hw_vpath_rts_table_set(vpath_handles[0],
  2632. action, rts_table, j, data0, data1);
  2633. if (status != VXGE_HW_OK)
  2634. goto exit;
  2635. }
  2636. for (j = 0; j < max_entries; j++) {
  2637. data1 = 0;
  2638. data0 =
  2639. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_SOLO_IT_ENTRY_EN |
  2640. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_SOLO_IT_BUCKET_DATA(
  2641. itable[j]);
  2642. status = __vxge_hw_vpath_rts_table_set(
  2643. vpath_handles[mtable[itable[j]]], action,
  2644. rts_table, j, data0, data1);
  2645. if (status != VXGE_HW_OK)
  2646. goto exit;
  2647. }
  2648. } else {
  2649. action = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_WRITE_ENTRY;
  2650. rts_table =
  2651. VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_MULTI_IT;
  2652. for (i = 0; i < vpath_count; i++) {
  2653. for (j = 0; j < max_entries;) {
  2654. data0 = 0;
  2655. data1 = 0;
  2656. while (j < max_entries) {
  2657. if (mtable[itable[j]] != i) {
  2658. j++;
  2659. continue;
  2660. }
  2661. vxge_hw_rts_rth_data0_data1_get(j,
  2662. &data0, &data1, 1, itable);
  2663. j++;
  2664. break;
  2665. }
  2666. while (j < max_entries) {
  2667. if (mtable[itable[j]] != i) {
  2668. j++;
  2669. continue;
  2670. }
  2671. vxge_hw_rts_rth_data0_data1_get(j,
  2672. &data0, &data1, 2, itable);
  2673. j++;
  2674. break;
  2675. }
  2676. while (j < max_entries) {
  2677. if (mtable[itable[j]] != i) {
  2678. j++;
  2679. continue;
  2680. }
  2681. vxge_hw_rts_rth_data0_data1_get(j,
  2682. &data0, &data1, 3, itable);
  2683. j++;
  2684. break;
  2685. }
  2686. while (j < max_entries) {
  2687. if (mtable[itable[j]] != i) {
  2688. j++;
  2689. continue;
  2690. }
  2691. vxge_hw_rts_rth_data0_data1_get(j,
  2692. &data0, &data1, 4, itable);
  2693. j++;
  2694. break;
  2695. }
  2696. if (data0 != 0) {
  2697. status = __vxge_hw_vpath_rts_table_set(
  2698. vpath_handles[i],
  2699. action, rts_table,
  2700. 0, data0, data1);
  2701. if (status != VXGE_HW_OK)
  2702. goto exit;
  2703. }
  2704. }
  2705. }
  2706. }
  2707. exit:
  2708. return status;
  2709. }
  2710. /**
  2711. * vxge_hw_vpath_check_leak - Check for memory leak
  2712. * @ringh: Handle to the ring object used for receive
  2713. *
  2714. * If PRC_RXD_DOORBELL_VPn.NEW_QW_CNT is larger or equal to
  2715. * PRC_CFG6_VPn.RXD_SPAT then a leak has occurred.
  2716. * Returns: VXGE_HW_FAIL, if leak has occurred.
  2717. *
  2718. */
  2719. enum vxge_hw_status
  2720. vxge_hw_vpath_check_leak(struct __vxge_hw_ring *ring)
  2721. {
  2722. enum vxge_hw_status status = VXGE_HW_OK;
  2723. u64 rxd_new_count, rxd_spat;
  2724. if (ring == NULL)
  2725. return status;
  2726. rxd_new_count = readl(&ring->vp_reg->prc_rxd_doorbell);
  2727. rxd_spat = readq(&ring->vp_reg->prc_cfg6);
  2728. rxd_spat = VXGE_HW_PRC_CFG6_RXD_SPAT(rxd_spat);
  2729. if (rxd_new_count >= rxd_spat)
  2730. status = VXGE_HW_FAIL;
  2731. return status;
  2732. }
  2733. /*
  2734. * __vxge_hw_vpath_mgmt_read
  2735. * This routine reads the vpath_mgmt registers
  2736. */
  2737. static enum vxge_hw_status
  2738. __vxge_hw_vpath_mgmt_read(
  2739. struct __vxge_hw_device *hldev,
  2740. struct __vxge_hw_virtualpath *vpath)
  2741. {
  2742. u32 i, mtu = 0, max_pyld = 0;
  2743. u64 val64;
  2744. enum vxge_hw_status status = VXGE_HW_OK;
  2745. for (i = 0; i < VXGE_HW_MAC_MAX_MAC_PORT_ID; i++) {
  2746. val64 = readq(&vpath->vpmgmt_reg->
  2747. rxmac_cfg0_port_vpmgmt_clone[i]);
  2748. max_pyld =
  2749. (u32)
  2750. VXGE_HW_RXMAC_CFG0_PORT_VPMGMT_CLONE_GET_MAX_PYLD_LEN
  2751. (val64);
  2752. if (mtu < max_pyld)
  2753. mtu = max_pyld;
  2754. }
  2755. vpath->max_mtu = mtu + VXGE_HW_MAC_HEADER_MAX_SIZE;
  2756. val64 = readq(&vpath->vpmgmt_reg->xmac_vsport_choices_vp);
  2757. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  2758. if (val64 & vxge_mBIT(i))
  2759. vpath->vsport_number = i;
  2760. }
  2761. val64 = readq(&vpath->vpmgmt_reg->xgmac_gen_status_vpmgmt_clone);
  2762. if (val64 & VXGE_HW_XGMAC_GEN_STATUS_VPMGMT_CLONE_XMACJ_NTWK_OK)
  2763. VXGE_HW_DEVICE_LINK_STATE_SET(vpath->hldev, VXGE_HW_LINK_UP);
  2764. else
  2765. VXGE_HW_DEVICE_LINK_STATE_SET(vpath->hldev, VXGE_HW_LINK_DOWN);
  2766. return status;
  2767. }
  2768. /*
  2769. * __vxge_hw_vpath_reset_check - Check if resetting the vpath completed
  2770. * This routine checks the vpath_rst_in_prog register to see if
  2771. * adapter completed the reset process for the vpath
  2772. */
  2773. enum vxge_hw_status
  2774. __vxge_hw_vpath_reset_check(struct __vxge_hw_virtualpath *vpath)
  2775. {
  2776. enum vxge_hw_status status;
  2777. status = __vxge_hw_device_register_poll(
  2778. &vpath->hldev->common_reg->vpath_rst_in_prog,
  2779. VXGE_HW_VPATH_RST_IN_PROG_VPATH_RST_IN_PROG(
  2780. 1 << (16 - vpath->vp_id)),
  2781. vpath->hldev->config.device_poll_millis);
  2782. return status;
  2783. }
  2784. /*
  2785. * __vxge_hw_vpath_reset
  2786. * This routine resets the vpath on the device
  2787. */
  2788. enum vxge_hw_status
  2789. __vxge_hw_vpath_reset(struct __vxge_hw_device *hldev, u32 vp_id)
  2790. {
  2791. u64 val64;
  2792. enum vxge_hw_status status = VXGE_HW_OK;
  2793. val64 = VXGE_HW_CMN_RSTHDLR_CFG0_SW_RESET_VPATH(1 << (16 - vp_id));
  2794. __vxge_hw_pio_mem_write32_upper((u32)vxge_bVALn(val64, 0, 32),
  2795. &hldev->common_reg->cmn_rsthdlr_cfg0);
  2796. return status;
  2797. }
  2798. /*
  2799. * __vxge_hw_vpath_sw_reset
  2800. * This routine resets the vpath structures
  2801. */
  2802. enum vxge_hw_status
  2803. __vxge_hw_vpath_sw_reset(struct __vxge_hw_device *hldev, u32 vp_id)
  2804. {
  2805. enum vxge_hw_status status = VXGE_HW_OK;
  2806. struct __vxge_hw_virtualpath *vpath;
  2807. vpath = (struct __vxge_hw_virtualpath *)&hldev->virtual_paths[vp_id];
  2808. if (vpath->ringh) {
  2809. status = __vxge_hw_ring_reset(vpath->ringh);
  2810. if (status != VXGE_HW_OK)
  2811. goto exit;
  2812. }
  2813. if (vpath->fifoh)
  2814. status = __vxge_hw_fifo_reset(vpath->fifoh);
  2815. exit:
  2816. return status;
  2817. }
  2818. /*
  2819. * __vxge_hw_vpath_prc_configure
  2820. * This routine configures the prc registers of virtual path using the config
  2821. * passed
  2822. */
  2823. void
  2824. __vxge_hw_vpath_prc_configure(struct __vxge_hw_device *hldev, u32 vp_id)
  2825. {
  2826. u64 val64;
  2827. struct __vxge_hw_virtualpath *vpath;
  2828. struct vxge_hw_vp_config *vp_config;
  2829. struct vxge_hw_vpath_reg __iomem *vp_reg;
  2830. vpath = &hldev->virtual_paths[vp_id];
  2831. vp_reg = vpath->vp_reg;
  2832. vp_config = vpath->vp_config;
  2833. if (vp_config->ring.enable == VXGE_HW_RING_DISABLE)
  2834. return;
  2835. val64 = readq(&vp_reg->prc_cfg1);
  2836. val64 |= VXGE_HW_PRC_CFG1_RTI_TINT_DISABLE;
  2837. writeq(val64, &vp_reg->prc_cfg1);
  2838. val64 = readq(&vpath->vp_reg->prc_cfg6);
  2839. val64 |= VXGE_HW_PRC_CFG6_DOORBELL_MODE_EN;
  2840. writeq(val64, &vpath->vp_reg->prc_cfg6);
  2841. val64 = readq(&vp_reg->prc_cfg7);
  2842. if (vpath->vp_config->ring.scatter_mode !=
  2843. VXGE_HW_RING_SCATTER_MODE_USE_FLASH_DEFAULT) {
  2844. val64 &= ~VXGE_HW_PRC_CFG7_SCATTER_MODE(0x3);
  2845. switch (vpath->vp_config->ring.scatter_mode) {
  2846. case VXGE_HW_RING_SCATTER_MODE_A:
  2847. val64 |= VXGE_HW_PRC_CFG7_SCATTER_MODE(
  2848. VXGE_HW_PRC_CFG7_SCATTER_MODE_A);
  2849. break;
  2850. case VXGE_HW_RING_SCATTER_MODE_B:
  2851. val64 |= VXGE_HW_PRC_CFG7_SCATTER_MODE(
  2852. VXGE_HW_PRC_CFG7_SCATTER_MODE_B);
  2853. break;
  2854. case VXGE_HW_RING_SCATTER_MODE_C:
  2855. val64 |= VXGE_HW_PRC_CFG7_SCATTER_MODE(
  2856. VXGE_HW_PRC_CFG7_SCATTER_MODE_C);
  2857. break;
  2858. }
  2859. }
  2860. writeq(val64, &vp_reg->prc_cfg7);
  2861. writeq(VXGE_HW_PRC_CFG5_RXD0_ADD(
  2862. __vxge_hw_ring_first_block_address_get(
  2863. vpath->ringh) >> 3), &vp_reg->prc_cfg5);
  2864. val64 = readq(&vp_reg->prc_cfg4);
  2865. val64 |= VXGE_HW_PRC_CFG4_IN_SVC;
  2866. val64 &= ~VXGE_HW_PRC_CFG4_RING_MODE(0x3);
  2867. val64 |= VXGE_HW_PRC_CFG4_RING_MODE(
  2868. VXGE_HW_PRC_CFG4_RING_MODE_ONE_BUFFER);
  2869. if (hldev->config.rth_en == VXGE_HW_RTH_DISABLE)
  2870. val64 |= VXGE_HW_PRC_CFG4_RTH_DISABLE;
  2871. else
  2872. val64 &= ~VXGE_HW_PRC_CFG4_RTH_DISABLE;
  2873. writeq(val64, &vp_reg->prc_cfg4);
  2874. return;
  2875. }
  2876. /*
  2877. * __vxge_hw_vpath_kdfc_configure
  2878. * This routine configures the kdfc registers of virtual path using the
  2879. * config passed
  2880. */
  2881. enum vxge_hw_status
  2882. __vxge_hw_vpath_kdfc_configure(struct __vxge_hw_device *hldev, u32 vp_id)
  2883. {
  2884. u64 val64;
  2885. u64 vpath_stride;
  2886. enum vxge_hw_status status = VXGE_HW_OK;
  2887. struct __vxge_hw_virtualpath *vpath;
  2888. struct vxge_hw_vpath_reg __iomem *vp_reg;
  2889. vpath = &hldev->virtual_paths[vp_id];
  2890. vp_reg = vpath->vp_reg;
  2891. status = __vxge_hw_kdfc_swapper_set(hldev->legacy_reg, vp_reg);
  2892. if (status != VXGE_HW_OK)
  2893. goto exit;
  2894. val64 = readq(&vp_reg->kdfc_drbl_triplet_total);
  2895. vpath->max_kdfc_db =
  2896. (u32)VXGE_HW_KDFC_DRBL_TRIPLET_TOTAL_GET_KDFC_MAX_SIZE(
  2897. val64+1)/2;
  2898. if (vpath->vp_config->fifo.enable == VXGE_HW_FIFO_ENABLE) {
  2899. vpath->max_nofl_db = vpath->max_kdfc_db;
  2900. if (vpath->max_nofl_db <
  2901. ((vpath->vp_config->fifo.memblock_size /
  2902. (vpath->vp_config->fifo.max_frags *
  2903. sizeof(struct vxge_hw_fifo_txd))) *
  2904. vpath->vp_config->fifo.fifo_blocks)) {
  2905. return VXGE_HW_BADCFG_FIFO_BLOCKS;
  2906. }
  2907. val64 = VXGE_HW_KDFC_FIFO_TRPL_PARTITION_LENGTH_0(
  2908. (vpath->max_nofl_db*2)-1);
  2909. }
  2910. writeq(val64, &vp_reg->kdfc_fifo_trpl_partition);
  2911. writeq(VXGE_HW_KDFC_FIFO_TRPL_CTRL_TRIPLET_ENABLE,
  2912. &vp_reg->kdfc_fifo_trpl_ctrl);
  2913. val64 = readq(&vp_reg->kdfc_trpl_fifo_0_ctrl);
  2914. val64 &= ~(VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_MODE(0x3) |
  2915. VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_SELECT(0xFF));
  2916. val64 |= VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_MODE(
  2917. VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_MODE_NON_OFFLOAD_ONLY) |
  2918. #ifndef __BIG_ENDIAN
  2919. VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_SWAP_EN |
  2920. #endif
  2921. VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_SELECT(0);
  2922. writeq(val64, &vp_reg->kdfc_trpl_fifo_0_ctrl);
  2923. writeq((u64)0, &vp_reg->kdfc_trpl_fifo_0_wb_address);
  2924. wmb();
  2925. vpath_stride = readq(&hldev->toc_reg->toc_kdfc_vpath_stride);
  2926. vpath->nofl_db =
  2927. (struct __vxge_hw_non_offload_db_wrapper __iomem *)
  2928. (hldev->kdfc + (vp_id *
  2929. VXGE_HW_TOC_KDFC_VPATH_STRIDE_GET_TOC_KDFC_VPATH_STRIDE(
  2930. vpath_stride)));
  2931. exit:
  2932. return status;
  2933. }
  2934. /*
  2935. * __vxge_hw_vpath_mac_configure
  2936. * This routine configures the mac of virtual path using the config passed
  2937. */
  2938. enum vxge_hw_status
  2939. __vxge_hw_vpath_mac_configure(struct __vxge_hw_device *hldev, u32 vp_id)
  2940. {
  2941. u64 val64;
  2942. enum vxge_hw_status status = VXGE_HW_OK;
  2943. struct __vxge_hw_virtualpath *vpath;
  2944. struct vxge_hw_vp_config *vp_config;
  2945. struct vxge_hw_vpath_reg __iomem *vp_reg;
  2946. vpath = &hldev->virtual_paths[vp_id];
  2947. vp_reg = vpath->vp_reg;
  2948. vp_config = vpath->vp_config;
  2949. writeq(VXGE_HW_XMAC_VSPORT_CHOICE_VSPORT_NUMBER(
  2950. vpath->vsport_number), &vp_reg->xmac_vsport_choice);
  2951. if (vp_config->ring.enable == VXGE_HW_RING_ENABLE) {
  2952. val64 = readq(&vp_reg->xmac_rpa_vcfg);
  2953. if (vp_config->rpa_strip_vlan_tag !=
  2954. VXGE_HW_VPATH_RPA_STRIP_VLAN_TAG_USE_FLASH_DEFAULT) {
  2955. if (vp_config->rpa_strip_vlan_tag)
  2956. val64 |= VXGE_HW_XMAC_RPA_VCFG_STRIP_VLAN_TAG;
  2957. else
  2958. val64 &= ~VXGE_HW_XMAC_RPA_VCFG_STRIP_VLAN_TAG;
  2959. }
  2960. writeq(val64, &vp_reg->xmac_rpa_vcfg);
  2961. val64 = readq(&vp_reg->rxmac_vcfg0);
  2962. if (vp_config->mtu !=
  2963. VXGE_HW_VPATH_USE_FLASH_DEFAULT_INITIAL_MTU) {
  2964. val64 &= ~VXGE_HW_RXMAC_VCFG0_RTS_MAX_FRM_LEN(0x3fff);
  2965. if ((vp_config->mtu +
  2966. VXGE_HW_MAC_HEADER_MAX_SIZE) < vpath->max_mtu)
  2967. val64 |= VXGE_HW_RXMAC_VCFG0_RTS_MAX_FRM_LEN(
  2968. vp_config->mtu +
  2969. VXGE_HW_MAC_HEADER_MAX_SIZE);
  2970. else
  2971. val64 |= VXGE_HW_RXMAC_VCFG0_RTS_MAX_FRM_LEN(
  2972. vpath->max_mtu);
  2973. }
  2974. writeq(val64, &vp_reg->rxmac_vcfg0);
  2975. val64 = readq(&vp_reg->rxmac_vcfg1);
  2976. val64 &= ~(VXGE_HW_RXMAC_VCFG1_RTS_RTH_MULTI_IT_BD_MODE(0x3) |
  2977. VXGE_HW_RXMAC_VCFG1_RTS_RTH_MULTI_IT_EN_MODE);
  2978. if (hldev->config.rth_it_type ==
  2979. VXGE_HW_RTH_IT_TYPE_MULTI_IT) {
  2980. val64 |= VXGE_HW_RXMAC_VCFG1_RTS_RTH_MULTI_IT_BD_MODE(
  2981. 0x2) |
  2982. VXGE_HW_RXMAC_VCFG1_RTS_RTH_MULTI_IT_EN_MODE;
  2983. }
  2984. writeq(val64, &vp_reg->rxmac_vcfg1);
  2985. }
  2986. return status;
  2987. }
  2988. /*
  2989. * __vxge_hw_vpath_tim_configure
  2990. * This routine configures the tim registers of virtual path using the config
  2991. * passed
  2992. */
  2993. enum vxge_hw_status
  2994. __vxge_hw_vpath_tim_configure(struct __vxge_hw_device *hldev, u32 vp_id)
  2995. {
  2996. u64 val64;
  2997. enum vxge_hw_status status = VXGE_HW_OK;
  2998. struct __vxge_hw_virtualpath *vpath;
  2999. struct vxge_hw_vpath_reg __iomem *vp_reg;
  3000. struct vxge_hw_vp_config *config;
  3001. vpath = &hldev->virtual_paths[vp_id];
  3002. vp_reg = vpath->vp_reg;
  3003. config = vpath->vp_config;
  3004. writeq((u64)0, &vp_reg->tim_dest_addr);
  3005. writeq((u64)0, &vp_reg->tim_vpath_map);
  3006. writeq((u64)0, &vp_reg->tim_bitmap);
  3007. writeq((u64)0, &vp_reg->tim_remap);
  3008. if (config->ring.enable == VXGE_HW_RING_ENABLE)
  3009. writeq(VXGE_HW_TIM_RING_ASSN_INT_NUM(
  3010. (vp_id * VXGE_HW_MAX_INTR_PER_VP) +
  3011. VXGE_HW_VPATH_INTR_RX), &vp_reg->tim_ring_assn);
  3012. val64 = readq(&vp_reg->tim_pci_cfg);
  3013. val64 |= VXGE_HW_TIM_PCI_CFG_ADD_PAD;
  3014. writeq(val64, &vp_reg->tim_pci_cfg);
  3015. if (config->fifo.enable == VXGE_HW_FIFO_ENABLE) {
  3016. val64 = readq(&vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_TX]);
  3017. if (config->tti.btimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
  3018. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_BTIMER_VAL(
  3019. 0x3ffffff);
  3020. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_BTIMER_VAL(
  3021. config->tti.btimer_val);
  3022. }
  3023. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_BITMP_EN;
  3024. if (config->tti.timer_ac_en != VXGE_HW_USE_FLASH_DEFAULT) {
  3025. if (config->tti.timer_ac_en)
  3026. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_TIMER_AC;
  3027. else
  3028. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_TIMER_AC;
  3029. }
  3030. if (config->tti.timer_ci_en != VXGE_HW_USE_FLASH_DEFAULT) {
  3031. if (config->tti.timer_ci_en)
  3032. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_TIMER_CI;
  3033. else
  3034. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_TIMER_CI;
  3035. }
  3036. if (config->tti.urange_a != VXGE_HW_USE_FLASH_DEFAULT) {
  3037. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_A(0x3f);
  3038. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_A(
  3039. config->tti.urange_a);
  3040. }
  3041. if (config->tti.urange_b != VXGE_HW_USE_FLASH_DEFAULT) {
  3042. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_B(0x3f);
  3043. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_B(
  3044. config->tti.urange_b);
  3045. }
  3046. if (config->tti.urange_c != VXGE_HW_USE_FLASH_DEFAULT) {
  3047. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_C(0x3f);
  3048. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_C(
  3049. config->tti.urange_c);
  3050. }
  3051. writeq(val64, &vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_TX]);
  3052. val64 = readq(&vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_TX]);
  3053. if (config->tti.uec_a != VXGE_HW_USE_FLASH_DEFAULT) {
  3054. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_A(0xffff);
  3055. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_A(
  3056. config->tti.uec_a);
  3057. }
  3058. if (config->tti.uec_b != VXGE_HW_USE_FLASH_DEFAULT) {
  3059. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_B(0xffff);
  3060. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_B(
  3061. config->tti.uec_b);
  3062. }
  3063. if (config->tti.uec_c != VXGE_HW_USE_FLASH_DEFAULT) {
  3064. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_C(0xffff);
  3065. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_C(
  3066. config->tti.uec_c);
  3067. }
  3068. if (config->tti.uec_d != VXGE_HW_USE_FLASH_DEFAULT) {
  3069. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_D(0xffff);
  3070. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_D(
  3071. config->tti.uec_d);
  3072. }
  3073. writeq(val64, &vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_TX]);
  3074. val64 = readq(&vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_TX]);
  3075. if (config->tti.timer_ri_en != VXGE_HW_USE_FLASH_DEFAULT) {
  3076. if (config->tti.timer_ri_en)
  3077. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_TIMER_RI;
  3078. else
  3079. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_TIMER_RI;
  3080. }
  3081. if (config->tti.rtimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
  3082. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_RTIMER_VAL(
  3083. 0x3ffffff);
  3084. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_RTIMER_VAL(
  3085. config->tti.rtimer_val);
  3086. }
  3087. if (config->tti.util_sel != VXGE_HW_USE_FLASH_DEFAULT) {
  3088. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_UTIL_SEL(0x3f);
  3089. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_UTIL_SEL(
  3090. config->tti.util_sel);
  3091. }
  3092. if (config->tti.ltimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
  3093. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_LTIMER_VAL(
  3094. 0x3ffffff);
  3095. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_LTIMER_VAL(
  3096. config->tti.ltimer_val);
  3097. }
  3098. writeq(val64, &vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_TX]);
  3099. }
  3100. if (config->ring.enable == VXGE_HW_RING_ENABLE) {
  3101. val64 = readq(&vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_RX]);
  3102. if (config->rti.btimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
  3103. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_BTIMER_VAL(
  3104. 0x3ffffff);
  3105. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_BTIMER_VAL(
  3106. config->rti.btimer_val);
  3107. }
  3108. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_BITMP_EN;
  3109. if (config->rti.timer_ac_en != VXGE_HW_USE_FLASH_DEFAULT) {
  3110. if (config->rti.timer_ac_en)
  3111. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_TIMER_AC;
  3112. else
  3113. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_TIMER_AC;
  3114. }
  3115. if (config->rti.timer_ci_en != VXGE_HW_USE_FLASH_DEFAULT) {
  3116. if (config->rti.timer_ci_en)
  3117. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_TIMER_CI;
  3118. else
  3119. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_TIMER_CI;
  3120. }
  3121. if (config->rti.urange_a != VXGE_HW_USE_FLASH_DEFAULT) {
  3122. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_A(0x3f);
  3123. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_A(
  3124. config->rti.urange_a);
  3125. }
  3126. if (config->rti.urange_b != VXGE_HW_USE_FLASH_DEFAULT) {
  3127. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_B(0x3f);
  3128. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_B(
  3129. config->rti.urange_b);
  3130. }
  3131. if (config->rti.urange_c != VXGE_HW_USE_FLASH_DEFAULT) {
  3132. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_C(0x3f);
  3133. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_C(
  3134. config->rti.urange_c);
  3135. }
  3136. writeq(val64, &vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_RX]);
  3137. val64 = readq(&vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_RX]);
  3138. if (config->rti.uec_a != VXGE_HW_USE_FLASH_DEFAULT) {
  3139. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_A(0xffff);
  3140. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_A(
  3141. config->rti.uec_a);
  3142. }
  3143. if (config->rti.uec_b != VXGE_HW_USE_FLASH_DEFAULT) {
  3144. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_B(0xffff);
  3145. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_B(
  3146. config->rti.uec_b);
  3147. }
  3148. if (config->rti.uec_c != VXGE_HW_USE_FLASH_DEFAULT) {
  3149. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_C(0xffff);
  3150. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_C(
  3151. config->rti.uec_c);
  3152. }
  3153. if (config->rti.uec_d != VXGE_HW_USE_FLASH_DEFAULT) {
  3154. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_D(0xffff);
  3155. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_D(
  3156. config->rti.uec_d);
  3157. }
  3158. writeq(val64, &vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_RX]);
  3159. val64 = readq(&vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_RX]);
  3160. if (config->rti.timer_ri_en != VXGE_HW_USE_FLASH_DEFAULT) {
  3161. if (config->rti.timer_ri_en)
  3162. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_TIMER_RI;
  3163. else
  3164. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_TIMER_RI;
  3165. }
  3166. if (config->rti.rtimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
  3167. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_RTIMER_VAL(
  3168. 0x3ffffff);
  3169. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_RTIMER_VAL(
  3170. config->rti.rtimer_val);
  3171. }
  3172. if (config->rti.util_sel != VXGE_HW_USE_FLASH_DEFAULT) {
  3173. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_UTIL_SEL(0x3f);
  3174. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_UTIL_SEL(
  3175. config->rti.util_sel);
  3176. }
  3177. if (config->rti.ltimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
  3178. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_LTIMER_VAL(
  3179. 0x3ffffff);
  3180. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_LTIMER_VAL(
  3181. config->rti.ltimer_val);
  3182. }
  3183. writeq(val64, &vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_RX]);
  3184. }
  3185. val64 = 0;
  3186. writeq(val64, &vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_EINTA]);
  3187. writeq(val64, &vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_EINTA]);
  3188. writeq(val64, &vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_EINTA]);
  3189. writeq(val64, &vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_BMAP]);
  3190. writeq(val64, &vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_BMAP]);
  3191. writeq(val64, &vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_BMAP]);
  3192. return status;
  3193. }
  3194. void
  3195. vxge_hw_vpath_tti_ci_set(struct __vxge_hw_device *hldev, u32 vp_id)
  3196. {
  3197. struct __vxge_hw_virtualpath *vpath;
  3198. struct vxge_hw_vpath_reg __iomem *vp_reg;
  3199. struct vxge_hw_vp_config *config;
  3200. u64 val64;
  3201. vpath = &hldev->virtual_paths[vp_id];
  3202. vp_reg = vpath->vp_reg;
  3203. config = vpath->vp_config;
  3204. if (config->fifo.enable == VXGE_HW_FIFO_ENABLE) {
  3205. val64 = readq(&vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_TX]);
  3206. if (config->tti.timer_ci_en != VXGE_HW_TIM_TIMER_CI_ENABLE) {
  3207. config->tti.timer_ci_en = VXGE_HW_TIM_TIMER_CI_ENABLE;
  3208. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_TIMER_CI;
  3209. writeq(val64,
  3210. &vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_TX]);
  3211. }
  3212. }
  3213. return;
  3214. }
  3215. /*
  3216. * __vxge_hw_vpath_initialize
  3217. * This routine is the final phase of init which initializes the
  3218. * registers of the vpath using the configuration passed.
  3219. */
  3220. enum vxge_hw_status
  3221. __vxge_hw_vpath_initialize(struct __vxge_hw_device *hldev, u32 vp_id)
  3222. {
  3223. u64 val64;
  3224. u32 val32;
  3225. enum vxge_hw_status status = VXGE_HW_OK;
  3226. struct __vxge_hw_virtualpath *vpath;
  3227. struct vxge_hw_vpath_reg __iomem *vp_reg;
  3228. vpath = &hldev->virtual_paths[vp_id];
  3229. if (!(hldev->vpath_assignments & vxge_mBIT(vp_id))) {
  3230. status = VXGE_HW_ERR_VPATH_NOT_AVAILABLE;
  3231. goto exit;
  3232. }
  3233. vp_reg = vpath->vp_reg;
  3234. status = __vxge_hw_vpath_swapper_set(vpath->vp_reg);
  3235. if (status != VXGE_HW_OK)
  3236. goto exit;
  3237. status = __vxge_hw_vpath_mac_configure(hldev, vp_id);
  3238. if (status != VXGE_HW_OK)
  3239. goto exit;
  3240. status = __vxge_hw_vpath_kdfc_configure(hldev, vp_id);
  3241. if (status != VXGE_HW_OK)
  3242. goto exit;
  3243. status = __vxge_hw_vpath_tim_configure(hldev, vp_id);
  3244. if (status != VXGE_HW_OK)
  3245. goto exit;
  3246. val64 = readq(&vp_reg->rtdma_rd_optimization_ctrl);
  3247. /* Get MRRS value from device control */
  3248. status = __vxge_hw_vpath_pci_read(vpath, 1, 0x78, &val32);
  3249. if (status == VXGE_HW_OK) {
  3250. val32 = (val32 & VXGE_HW_PCI_EXP_DEVCTL_READRQ) >> 12;
  3251. val64 &=
  3252. ~(VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_FILL_THRESH(7));
  3253. val64 |=
  3254. VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_FILL_THRESH(val32);
  3255. val64 |= VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_WAIT_FOR_SPACE;
  3256. }
  3257. val64 &= ~(VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_ADDR_BDRY(7));
  3258. val64 |=
  3259. VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_ADDR_BDRY(
  3260. VXGE_HW_MAX_PAYLOAD_SIZE_512);
  3261. val64 |= VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_ADDR_BDRY_EN;
  3262. writeq(val64, &vp_reg->rtdma_rd_optimization_ctrl);
  3263. exit:
  3264. return status;
  3265. }
  3266. /*
  3267. * __vxge_hw_vp_initialize - Initialize Virtual Path structure
  3268. * This routine is the initial phase of init which resets the vpath and
  3269. * initializes the software support structures.
  3270. */
  3271. enum vxge_hw_status
  3272. __vxge_hw_vp_initialize(struct __vxge_hw_device *hldev, u32 vp_id,
  3273. struct vxge_hw_vp_config *config)
  3274. {
  3275. struct __vxge_hw_virtualpath *vpath;
  3276. enum vxge_hw_status status = VXGE_HW_OK;
  3277. if (!(hldev->vpath_assignments & vxge_mBIT(vp_id))) {
  3278. status = VXGE_HW_ERR_VPATH_NOT_AVAILABLE;
  3279. goto exit;
  3280. }
  3281. vpath = &hldev->virtual_paths[vp_id];
  3282. vpath->vp_id = vp_id;
  3283. vpath->vp_open = VXGE_HW_VP_OPEN;
  3284. vpath->hldev = hldev;
  3285. vpath->vp_config = config;
  3286. vpath->vp_reg = hldev->vpath_reg[vp_id];
  3287. vpath->vpmgmt_reg = hldev->vpmgmt_reg[vp_id];
  3288. __vxge_hw_vpath_reset(hldev, vp_id);
  3289. status = __vxge_hw_vpath_reset_check(vpath);
  3290. if (status != VXGE_HW_OK) {
  3291. memset(vpath, 0, sizeof(struct __vxge_hw_virtualpath));
  3292. goto exit;
  3293. }
  3294. status = __vxge_hw_vpath_mgmt_read(hldev, vpath);
  3295. if (status != VXGE_HW_OK) {
  3296. memset(vpath, 0, sizeof(struct __vxge_hw_virtualpath));
  3297. goto exit;
  3298. }
  3299. INIT_LIST_HEAD(&vpath->vpath_handles);
  3300. vpath->sw_stats = &hldev->stats.sw_dev_info_stats.vpath_info[vp_id];
  3301. VXGE_HW_DEVICE_TIM_INT_MASK_SET(hldev->tim_int_mask0,
  3302. hldev->tim_int_mask1, vp_id);
  3303. status = __vxge_hw_vpath_initialize(hldev, vp_id);
  3304. if (status != VXGE_HW_OK)
  3305. __vxge_hw_vp_terminate(hldev, vp_id);
  3306. exit:
  3307. return status;
  3308. }
  3309. /*
  3310. * __vxge_hw_vp_terminate - Terminate Virtual Path structure
  3311. * This routine closes all channels it opened and freeup memory
  3312. */
  3313. void
  3314. __vxge_hw_vp_terminate(struct __vxge_hw_device *hldev, u32 vp_id)
  3315. {
  3316. struct __vxge_hw_virtualpath *vpath;
  3317. vpath = &hldev->virtual_paths[vp_id];
  3318. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN)
  3319. goto exit;
  3320. VXGE_HW_DEVICE_TIM_INT_MASK_RESET(vpath->hldev->tim_int_mask0,
  3321. vpath->hldev->tim_int_mask1, vpath->vp_id);
  3322. hldev->stats.hw_dev_info_stats.vpath_info[vpath->vp_id] = NULL;
  3323. memset(vpath, 0, sizeof(struct __vxge_hw_virtualpath));
  3324. exit:
  3325. return;
  3326. }
  3327. /*
  3328. * vxge_hw_vpath_mtu_set - Set MTU.
  3329. * Set new MTU value. Example, to use jumbo frames:
  3330. * vxge_hw_vpath_mtu_set(my_device, 9600);
  3331. */
  3332. enum vxge_hw_status
  3333. vxge_hw_vpath_mtu_set(struct __vxge_hw_vpath_handle *vp, u32 new_mtu)
  3334. {
  3335. u64 val64;
  3336. enum vxge_hw_status status = VXGE_HW_OK;
  3337. struct __vxge_hw_virtualpath *vpath;
  3338. if (vp == NULL) {
  3339. status = VXGE_HW_ERR_INVALID_HANDLE;
  3340. goto exit;
  3341. }
  3342. vpath = vp->vpath;
  3343. new_mtu += VXGE_HW_MAC_HEADER_MAX_SIZE;
  3344. if ((new_mtu < VXGE_HW_MIN_MTU) || (new_mtu > vpath->max_mtu))
  3345. status = VXGE_HW_ERR_INVALID_MTU_SIZE;
  3346. val64 = readq(&vpath->vp_reg->rxmac_vcfg0);
  3347. val64 &= ~VXGE_HW_RXMAC_VCFG0_RTS_MAX_FRM_LEN(0x3fff);
  3348. val64 |= VXGE_HW_RXMAC_VCFG0_RTS_MAX_FRM_LEN(new_mtu);
  3349. writeq(val64, &vpath->vp_reg->rxmac_vcfg0);
  3350. vpath->vp_config->mtu = new_mtu - VXGE_HW_MAC_HEADER_MAX_SIZE;
  3351. exit:
  3352. return status;
  3353. }
  3354. /*
  3355. * vxge_hw_vpath_open - Open a virtual path on a given adapter
  3356. * This function is used to open access to virtual path of an
  3357. * adapter for offload, GRO operations. This function returns
  3358. * synchronously.
  3359. */
  3360. enum vxge_hw_status
  3361. vxge_hw_vpath_open(struct __vxge_hw_device *hldev,
  3362. struct vxge_hw_vpath_attr *attr,
  3363. struct __vxge_hw_vpath_handle **vpath_handle)
  3364. {
  3365. struct __vxge_hw_virtualpath *vpath;
  3366. struct __vxge_hw_vpath_handle *vp;
  3367. enum vxge_hw_status status;
  3368. vpath = &hldev->virtual_paths[attr->vp_id];
  3369. if (vpath->vp_open == VXGE_HW_VP_OPEN) {
  3370. status = VXGE_HW_ERR_INVALID_STATE;
  3371. goto vpath_open_exit1;
  3372. }
  3373. status = __vxge_hw_vp_initialize(hldev, attr->vp_id,
  3374. &hldev->config.vp_config[attr->vp_id]);
  3375. if (status != VXGE_HW_OK)
  3376. goto vpath_open_exit1;
  3377. vp = (struct __vxge_hw_vpath_handle *)
  3378. vmalloc(sizeof(struct __vxge_hw_vpath_handle));
  3379. if (vp == NULL) {
  3380. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  3381. goto vpath_open_exit2;
  3382. }
  3383. memset(vp, 0, sizeof(struct __vxge_hw_vpath_handle));
  3384. vp->vpath = vpath;
  3385. if (vpath->vp_config->fifo.enable == VXGE_HW_FIFO_ENABLE) {
  3386. status = __vxge_hw_fifo_create(vp, &attr->fifo_attr);
  3387. if (status != VXGE_HW_OK)
  3388. goto vpath_open_exit6;
  3389. }
  3390. if (vpath->vp_config->ring.enable == VXGE_HW_RING_ENABLE) {
  3391. status = __vxge_hw_ring_create(vp, &attr->ring_attr);
  3392. if (status != VXGE_HW_OK)
  3393. goto vpath_open_exit7;
  3394. __vxge_hw_vpath_prc_configure(hldev, attr->vp_id);
  3395. }
  3396. vpath->fifoh->tx_intr_num =
  3397. (attr->vp_id * VXGE_HW_MAX_INTR_PER_VP) +
  3398. VXGE_HW_VPATH_INTR_TX;
  3399. vpath->stats_block = __vxge_hw_blockpool_block_allocate(hldev,
  3400. VXGE_HW_BLOCK_SIZE);
  3401. if (vpath->stats_block == NULL) {
  3402. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  3403. goto vpath_open_exit8;
  3404. }
  3405. vpath->hw_stats = (struct vxge_hw_vpath_stats_hw_info *)vpath->
  3406. stats_block->memblock;
  3407. memset(vpath->hw_stats, 0,
  3408. sizeof(struct vxge_hw_vpath_stats_hw_info));
  3409. hldev->stats.hw_dev_info_stats.vpath_info[attr->vp_id] =
  3410. vpath->hw_stats;
  3411. vpath->hw_stats_sav =
  3412. &hldev->stats.hw_dev_info_stats.vpath_info_sav[attr->vp_id];
  3413. memset(vpath->hw_stats_sav, 0,
  3414. sizeof(struct vxge_hw_vpath_stats_hw_info));
  3415. writeq(vpath->stats_block->dma_addr, &vpath->vp_reg->stats_cfg);
  3416. status = vxge_hw_vpath_stats_enable(vp);
  3417. if (status != VXGE_HW_OK)
  3418. goto vpath_open_exit8;
  3419. list_add(&vp->item, &vpath->vpath_handles);
  3420. hldev->vpaths_deployed |= vxge_mBIT(vpath->vp_id);
  3421. *vpath_handle = vp;
  3422. attr->fifo_attr.userdata = vpath->fifoh;
  3423. attr->ring_attr.userdata = vpath->ringh;
  3424. return VXGE_HW_OK;
  3425. vpath_open_exit8:
  3426. if (vpath->ringh != NULL)
  3427. __vxge_hw_ring_delete(vp);
  3428. vpath_open_exit7:
  3429. if (vpath->fifoh != NULL)
  3430. __vxge_hw_fifo_delete(vp);
  3431. vpath_open_exit6:
  3432. vfree(vp);
  3433. vpath_open_exit2:
  3434. __vxge_hw_vp_terminate(hldev, attr->vp_id);
  3435. vpath_open_exit1:
  3436. return status;
  3437. }
  3438. /**
  3439. * vxge_hw_vpath_rx_doorbell_post - Close the handle got from previous vpath
  3440. * (vpath) open
  3441. * @vp: Handle got from previous vpath open
  3442. *
  3443. * This function is used to close access to virtual path opened
  3444. * earlier.
  3445. */
  3446. void
  3447. vxge_hw_vpath_rx_doorbell_init(struct __vxge_hw_vpath_handle *vp)
  3448. {
  3449. struct __vxge_hw_virtualpath *vpath = NULL;
  3450. u64 new_count, val64, val164;
  3451. struct __vxge_hw_ring *ring;
  3452. vpath = vp->vpath;
  3453. ring = vpath->ringh;
  3454. new_count = readq(&vpath->vp_reg->rxdmem_size);
  3455. new_count &= 0x1fff;
  3456. val164 = (VXGE_HW_RXDMEM_SIZE_PRC_RXDMEM_SIZE(new_count));
  3457. writeq(VXGE_HW_PRC_RXD_DOORBELL_NEW_QW_CNT(val164),
  3458. &vpath->vp_reg->prc_rxd_doorbell);
  3459. readl(&vpath->vp_reg->prc_rxd_doorbell);
  3460. val164 /= 2;
  3461. val64 = readq(&vpath->vp_reg->prc_cfg6);
  3462. val64 = VXGE_HW_PRC_CFG6_RXD_SPAT(val64);
  3463. val64 &= 0x1ff;
  3464. /*
  3465. * Each RxD is of 4 qwords
  3466. */
  3467. new_count -= (val64 + 1);
  3468. val64 = min(val164, new_count) / 4;
  3469. ring->rxds_limit = min(ring->rxds_limit, val64);
  3470. if (ring->rxds_limit < 4)
  3471. ring->rxds_limit = 4;
  3472. }
  3473. /*
  3474. * vxge_hw_vpath_close - Close the handle got from previous vpath (vpath) open
  3475. * This function is used to close access to virtual path opened
  3476. * earlier.
  3477. */
  3478. enum vxge_hw_status vxge_hw_vpath_close(struct __vxge_hw_vpath_handle *vp)
  3479. {
  3480. struct __vxge_hw_virtualpath *vpath = NULL;
  3481. struct __vxge_hw_device *devh = NULL;
  3482. u32 vp_id = vp->vpath->vp_id;
  3483. u32 is_empty = TRUE;
  3484. enum vxge_hw_status status = VXGE_HW_OK;
  3485. vpath = vp->vpath;
  3486. devh = vpath->hldev;
  3487. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3488. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3489. goto vpath_close_exit;
  3490. }
  3491. list_del(&vp->item);
  3492. if (!list_empty(&vpath->vpath_handles)) {
  3493. list_add(&vp->item, &vpath->vpath_handles);
  3494. is_empty = FALSE;
  3495. }
  3496. if (!is_empty) {
  3497. status = VXGE_HW_FAIL;
  3498. goto vpath_close_exit;
  3499. }
  3500. devh->vpaths_deployed &= ~vxge_mBIT(vp_id);
  3501. if (vpath->ringh != NULL)
  3502. __vxge_hw_ring_delete(vp);
  3503. if (vpath->fifoh != NULL)
  3504. __vxge_hw_fifo_delete(vp);
  3505. if (vpath->stats_block != NULL)
  3506. __vxge_hw_blockpool_block_free(devh, vpath->stats_block);
  3507. vfree(vp);
  3508. __vxge_hw_vp_terminate(devh, vp_id);
  3509. vpath->vp_open = VXGE_HW_VP_NOT_OPEN;
  3510. vpath_close_exit:
  3511. return status;
  3512. }
  3513. /*
  3514. * vxge_hw_vpath_reset - Resets vpath
  3515. * This function is used to request a reset of vpath
  3516. */
  3517. enum vxge_hw_status vxge_hw_vpath_reset(struct __vxge_hw_vpath_handle *vp)
  3518. {
  3519. enum vxge_hw_status status;
  3520. u32 vp_id;
  3521. struct __vxge_hw_virtualpath *vpath = vp->vpath;
  3522. vp_id = vpath->vp_id;
  3523. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3524. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3525. goto exit;
  3526. }
  3527. status = __vxge_hw_vpath_reset(vpath->hldev, vp_id);
  3528. if (status == VXGE_HW_OK)
  3529. vpath->sw_stats->soft_reset_cnt++;
  3530. exit:
  3531. return status;
  3532. }
  3533. /*
  3534. * vxge_hw_vpath_recover_from_reset - Poll for reset complete and re-initialize.
  3535. * This function poll's for the vpath reset completion and re initializes
  3536. * the vpath.
  3537. */
  3538. enum vxge_hw_status
  3539. vxge_hw_vpath_recover_from_reset(struct __vxge_hw_vpath_handle *vp)
  3540. {
  3541. struct __vxge_hw_virtualpath *vpath = NULL;
  3542. enum vxge_hw_status status;
  3543. struct __vxge_hw_device *hldev;
  3544. u32 vp_id;
  3545. vp_id = vp->vpath->vp_id;
  3546. vpath = vp->vpath;
  3547. hldev = vpath->hldev;
  3548. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3549. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3550. goto exit;
  3551. }
  3552. status = __vxge_hw_vpath_reset_check(vpath);
  3553. if (status != VXGE_HW_OK)
  3554. goto exit;
  3555. status = __vxge_hw_vpath_sw_reset(hldev, vp_id);
  3556. if (status != VXGE_HW_OK)
  3557. goto exit;
  3558. status = __vxge_hw_vpath_initialize(hldev, vp_id);
  3559. if (status != VXGE_HW_OK)
  3560. goto exit;
  3561. if (vpath->ringh != NULL)
  3562. __vxge_hw_vpath_prc_configure(hldev, vp_id);
  3563. memset(vpath->hw_stats, 0,
  3564. sizeof(struct vxge_hw_vpath_stats_hw_info));
  3565. memset(vpath->hw_stats_sav, 0,
  3566. sizeof(struct vxge_hw_vpath_stats_hw_info));
  3567. writeq(vpath->stats_block->dma_addr,
  3568. &vpath->vp_reg->stats_cfg);
  3569. status = vxge_hw_vpath_stats_enable(vp);
  3570. exit:
  3571. return status;
  3572. }
  3573. /*
  3574. * vxge_hw_vpath_enable - Enable vpath.
  3575. * This routine clears the vpath reset thereby enabling a vpath
  3576. * to start forwarding frames and generating interrupts.
  3577. */
  3578. void
  3579. vxge_hw_vpath_enable(struct __vxge_hw_vpath_handle *vp)
  3580. {
  3581. struct __vxge_hw_device *hldev;
  3582. u64 val64;
  3583. hldev = vp->vpath->hldev;
  3584. val64 = VXGE_HW_CMN_RSTHDLR_CFG1_CLR_VPATH_RESET(
  3585. 1 << (16 - vp->vpath->vp_id));
  3586. __vxge_hw_pio_mem_write32_upper((u32)vxge_bVALn(val64, 0, 32),
  3587. &hldev->common_reg->cmn_rsthdlr_cfg1);
  3588. }
  3589. /*
  3590. * vxge_hw_vpath_stats_enable - Enable vpath h/wstatistics.
  3591. * Enable the DMA vpath statistics. The function is to be called to re-enable
  3592. * the adapter to update stats into the host memory
  3593. */
  3594. enum vxge_hw_status
  3595. vxge_hw_vpath_stats_enable(struct __vxge_hw_vpath_handle *vp)
  3596. {
  3597. enum vxge_hw_status status = VXGE_HW_OK;
  3598. struct __vxge_hw_virtualpath *vpath;
  3599. vpath = vp->vpath;
  3600. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3601. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3602. goto exit;
  3603. }
  3604. memcpy(vpath->hw_stats_sav, vpath->hw_stats,
  3605. sizeof(struct vxge_hw_vpath_stats_hw_info));
  3606. status = __vxge_hw_vpath_stats_get(vpath, vpath->hw_stats);
  3607. exit:
  3608. return status;
  3609. }
  3610. /*
  3611. * __vxge_hw_vpath_stats_access - Get the statistics from the given location
  3612. * and offset and perform an operation
  3613. */
  3614. enum vxge_hw_status
  3615. __vxge_hw_vpath_stats_access(struct __vxge_hw_virtualpath *vpath,
  3616. u32 operation, u32 offset, u64 *stat)
  3617. {
  3618. u64 val64;
  3619. enum vxge_hw_status status = VXGE_HW_OK;
  3620. struct vxge_hw_vpath_reg __iomem *vp_reg;
  3621. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3622. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3623. goto vpath_stats_access_exit;
  3624. }
  3625. vp_reg = vpath->vp_reg;
  3626. val64 = VXGE_HW_XMAC_STATS_ACCESS_CMD_OP(operation) |
  3627. VXGE_HW_XMAC_STATS_ACCESS_CMD_STROBE |
  3628. VXGE_HW_XMAC_STATS_ACCESS_CMD_OFFSET_SEL(offset);
  3629. status = __vxge_hw_pio_mem_write64(val64,
  3630. &vp_reg->xmac_stats_access_cmd,
  3631. VXGE_HW_XMAC_STATS_ACCESS_CMD_STROBE,
  3632. vpath->hldev->config.device_poll_millis);
  3633. if ((status == VXGE_HW_OK) && (operation == VXGE_HW_STATS_OP_READ))
  3634. *stat = readq(&vp_reg->xmac_stats_access_data);
  3635. else
  3636. *stat = 0;
  3637. vpath_stats_access_exit:
  3638. return status;
  3639. }
  3640. /*
  3641. * __vxge_hw_vpath_xmac_tx_stats_get - Get the TX Statistics of a vpath
  3642. */
  3643. enum vxge_hw_status
  3644. __vxge_hw_vpath_xmac_tx_stats_get(
  3645. struct __vxge_hw_virtualpath *vpath,
  3646. struct vxge_hw_xmac_vpath_tx_stats *vpath_tx_stats)
  3647. {
  3648. u64 *val64;
  3649. int i;
  3650. u32 offset = VXGE_HW_STATS_VPATH_TX_OFFSET;
  3651. enum vxge_hw_status status = VXGE_HW_OK;
  3652. val64 = (u64 *) vpath_tx_stats;
  3653. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3654. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3655. goto exit;
  3656. }
  3657. for (i = 0; i < sizeof(struct vxge_hw_xmac_vpath_tx_stats) / 8; i++) {
  3658. status = __vxge_hw_vpath_stats_access(vpath,
  3659. VXGE_HW_STATS_OP_READ,
  3660. offset, val64);
  3661. if (status != VXGE_HW_OK)
  3662. goto exit;
  3663. offset++;
  3664. val64++;
  3665. }
  3666. exit:
  3667. return status;
  3668. }
  3669. /*
  3670. * __vxge_hw_vpath_xmac_rx_stats_get - Get the RX Statistics of a vpath
  3671. */
  3672. enum vxge_hw_status
  3673. __vxge_hw_vpath_xmac_rx_stats_get(struct __vxge_hw_virtualpath *vpath,
  3674. struct vxge_hw_xmac_vpath_rx_stats *vpath_rx_stats)
  3675. {
  3676. u64 *val64;
  3677. enum vxge_hw_status status = VXGE_HW_OK;
  3678. int i;
  3679. u32 offset = VXGE_HW_STATS_VPATH_RX_OFFSET;
  3680. val64 = (u64 *) vpath_rx_stats;
  3681. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3682. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3683. goto exit;
  3684. }
  3685. for (i = 0; i < sizeof(struct vxge_hw_xmac_vpath_rx_stats) / 8; i++) {
  3686. status = __vxge_hw_vpath_stats_access(vpath,
  3687. VXGE_HW_STATS_OP_READ,
  3688. offset >> 3, val64);
  3689. if (status != VXGE_HW_OK)
  3690. goto exit;
  3691. offset += 8;
  3692. val64++;
  3693. }
  3694. exit:
  3695. return status;
  3696. }
  3697. /*
  3698. * __vxge_hw_vpath_stats_get - Get the vpath hw statistics.
  3699. */
  3700. enum vxge_hw_status __vxge_hw_vpath_stats_get(
  3701. struct __vxge_hw_virtualpath *vpath,
  3702. struct vxge_hw_vpath_stats_hw_info *hw_stats)
  3703. {
  3704. u64 val64;
  3705. enum vxge_hw_status status = VXGE_HW_OK;
  3706. struct vxge_hw_vpath_reg __iomem *vp_reg;
  3707. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3708. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3709. goto exit;
  3710. }
  3711. vp_reg = vpath->vp_reg;
  3712. val64 = readq(&vp_reg->vpath_debug_stats0);
  3713. hw_stats->ini_num_mwr_sent =
  3714. (u32)VXGE_HW_VPATH_DEBUG_STATS0_GET_INI_NUM_MWR_SENT(val64);
  3715. val64 = readq(&vp_reg->vpath_debug_stats1);
  3716. hw_stats->ini_num_mrd_sent =
  3717. (u32)VXGE_HW_VPATH_DEBUG_STATS1_GET_INI_NUM_MRD_SENT(val64);
  3718. val64 = readq(&vp_reg->vpath_debug_stats2);
  3719. hw_stats->ini_num_cpl_rcvd =
  3720. (u32)VXGE_HW_VPATH_DEBUG_STATS2_GET_INI_NUM_CPL_RCVD(val64);
  3721. val64 = readq(&vp_reg->vpath_debug_stats3);
  3722. hw_stats->ini_num_mwr_byte_sent =
  3723. VXGE_HW_VPATH_DEBUG_STATS3_GET_INI_NUM_MWR_BYTE_SENT(val64);
  3724. val64 = readq(&vp_reg->vpath_debug_stats4);
  3725. hw_stats->ini_num_cpl_byte_rcvd =
  3726. VXGE_HW_VPATH_DEBUG_STATS4_GET_INI_NUM_CPL_BYTE_RCVD(val64);
  3727. val64 = readq(&vp_reg->vpath_debug_stats5);
  3728. hw_stats->wrcrdtarb_xoff =
  3729. (u32)VXGE_HW_VPATH_DEBUG_STATS5_GET_WRCRDTARB_XOFF(val64);
  3730. val64 = readq(&vp_reg->vpath_debug_stats6);
  3731. hw_stats->rdcrdtarb_xoff =
  3732. (u32)VXGE_HW_VPATH_DEBUG_STATS6_GET_RDCRDTARB_XOFF(val64);
  3733. val64 = readq(&vp_reg->vpath_genstats_count01);
  3734. hw_stats->vpath_genstats_count0 =
  3735. (u32)VXGE_HW_VPATH_GENSTATS_COUNT01_GET_PPIF_VPATH_GENSTATS_COUNT0(
  3736. val64);
  3737. val64 = readq(&vp_reg->vpath_genstats_count01);
  3738. hw_stats->vpath_genstats_count1 =
  3739. (u32)VXGE_HW_VPATH_GENSTATS_COUNT01_GET_PPIF_VPATH_GENSTATS_COUNT1(
  3740. val64);
  3741. val64 = readq(&vp_reg->vpath_genstats_count23);
  3742. hw_stats->vpath_genstats_count2 =
  3743. (u32)VXGE_HW_VPATH_GENSTATS_COUNT23_GET_PPIF_VPATH_GENSTATS_COUNT2(
  3744. val64);
  3745. val64 = readq(&vp_reg->vpath_genstats_count01);
  3746. hw_stats->vpath_genstats_count3 =
  3747. (u32)VXGE_HW_VPATH_GENSTATS_COUNT23_GET_PPIF_VPATH_GENSTATS_COUNT3(
  3748. val64);
  3749. val64 = readq(&vp_reg->vpath_genstats_count4);
  3750. hw_stats->vpath_genstats_count4 =
  3751. (u32)VXGE_HW_VPATH_GENSTATS_COUNT4_GET_PPIF_VPATH_GENSTATS_COUNT4(
  3752. val64);
  3753. val64 = readq(&vp_reg->vpath_genstats_count5);
  3754. hw_stats->vpath_genstats_count5 =
  3755. (u32)VXGE_HW_VPATH_GENSTATS_COUNT5_GET_PPIF_VPATH_GENSTATS_COUNT5(
  3756. val64);
  3757. status = __vxge_hw_vpath_xmac_tx_stats_get(vpath, &hw_stats->tx_stats);
  3758. if (status != VXGE_HW_OK)
  3759. goto exit;
  3760. status = __vxge_hw_vpath_xmac_rx_stats_get(vpath, &hw_stats->rx_stats);
  3761. if (status != VXGE_HW_OK)
  3762. goto exit;
  3763. VXGE_HW_VPATH_STATS_PIO_READ(
  3764. VXGE_HW_STATS_VPATH_PROG_EVENT_VNUM0_OFFSET);
  3765. hw_stats->prog_event_vnum0 =
  3766. (u32)VXGE_HW_STATS_GET_VPATH_PROG_EVENT_VNUM0(val64);
  3767. hw_stats->prog_event_vnum1 =
  3768. (u32)VXGE_HW_STATS_GET_VPATH_PROG_EVENT_VNUM1(val64);
  3769. VXGE_HW_VPATH_STATS_PIO_READ(
  3770. VXGE_HW_STATS_VPATH_PROG_EVENT_VNUM2_OFFSET);
  3771. hw_stats->prog_event_vnum2 =
  3772. (u32)VXGE_HW_STATS_GET_VPATH_PROG_EVENT_VNUM2(val64);
  3773. hw_stats->prog_event_vnum3 =
  3774. (u32)VXGE_HW_STATS_GET_VPATH_PROG_EVENT_VNUM3(val64);
  3775. val64 = readq(&vp_reg->rx_multi_cast_stats);
  3776. hw_stats->rx_multi_cast_frame_discard =
  3777. (u16)VXGE_HW_RX_MULTI_CAST_STATS_GET_FRAME_DISCARD(val64);
  3778. val64 = readq(&vp_reg->rx_frm_transferred);
  3779. hw_stats->rx_frm_transferred =
  3780. (u32)VXGE_HW_RX_FRM_TRANSFERRED_GET_RX_FRM_TRANSFERRED(val64);
  3781. val64 = readq(&vp_reg->rxd_returned);
  3782. hw_stats->rxd_returned =
  3783. (u16)VXGE_HW_RXD_RETURNED_GET_RXD_RETURNED(val64);
  3784. val64 = readq(&vp_reg->dbg_stats_rx_mpa);
  3785. hw_stats->rx_mpa_len_fail_frms =
  3786. (u16)VXGE_HW_DBG_STATS_GET_RX_MPA_LEN_FAIL_FRMS(val64);
  3787. hw_stats->rx_mpa_mrk_fail_frms =
  3788. (u16)VXGE_HW_DBG_STATS_GET_RX_MPA_MRK_FAIL_FRMS(val64);
  3789. hw_stats->rx_mpa_crc_fail_frms =
  3790. (u16)VXGE_HW_DBG_STATS_GET_RX_MPA_CRC_FAIL_FRMS(val64);
  3791. val64 = readq(&vp_reg->dbg_stats_rx_fau);
  3792. hw_stats->rx_permitted_frms =
  3793. (u16)VXGE_HW_DBG_STATS_GET_RX_FAU_RX_PERMITTED_FRMS(val64);
  3794. hw_stats->rx_vp_reset_discarded_frms =
  3795. (u16)VXGE_HW_DBG_STATS_GET_RX_FAU_RX_VP_RESET_DISCARDED_FRMS(val64);
  3796. hw_stats->rx_wol_frms =
  3797. (u16)VXGE_HW_DBG_STATS_GET_RX_FAU_RX_WOL_FRMS(val64);
  3798. val64 = readq(&vp_reg->tx_vp_reset_discarded_frms);
  3799. hw_stats->tx_vp_reset_discarded_frms =
  3800. (u16)VXGE_HW_TX_VP_RESET_DISCARDED_FRMS_GET_TX_VP_RESET_DISCARDED_FRMS(
  3801. val64);
  3802. exit:
  3803. return status;
  3804. }
  3805. /*
  3806. * __vxge_hw_blockpool_create - Create block pool
  3807. */
  3808. enum vxge_hw_status
  3809. __vxge_hw_blockpool_create(struct __vxge_hw_device *hldev,
  3810. struct __vxge_hw_blockpool *blockpool,
  3811. u32 pool_size,
  3812. u32 pool_max)
  3813. {
  3814. u32 i;
  3815. struct __vxge_hw_blockpool_entry *entry = NULL;
  3816. void *memblock;
  3817. dma_addr_t dma_addr;
  3818. struct pci_dev *dma_handle;
  3819. struct pci_dev *acc_handle;
  3820. enum vxge_hw_status status = VXGE_HW_OK;
  3821. if (blockpool == NULL) {
  3822. status = VXGE_HW_FAIL;
  3823. goto blockpool_create_exit;
  3824. }
  3825. blockpool->hldev = hldev;
  3826. blockpool->block_size = VXGE_HW_BLOCK_SIZE;
  3827. blockpool->pool_size = 0;
  3828. blockpool->pool_max = pool_max;
  3829. blockpool->req_out = 0;
  3830. INIT_LIST_HEAD(&blockpool->free_block_list);
  3831. INIT_LIST_HEAD(&blockpool->free_entry_list);
  3832. for (i = 0; i < pool_size + pool_max; i++) {
  3833. entry = kzalloc(sizeof(struct __vxge_hw_blockpool_entry),
  3834. GFP_KERNEL);
  3835. if (entry == NULL) {
  3836. __vxge_hw_blockpool_destroy(blockpool);
  3837. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  3838. goto blockpool_create_exit;
  3839. }
  3840. list_add(&entry->item, &blockpool->free_entry_list);
  3841. }
  3842. for (i = 0; i < pool_size; i++) {
  3843. memblock = vxge_os_dma_malloc(
  3844. hldev->pdev,
  3845. VXGE_HW_BLOCK_SIZE,
  3846. &dma_handle,
  3847. &acc_handle);
  3848. if (memblock == NULL) {
  3849. __vxge_hw_blockpool_destroy(blockpool);
  3850. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  3851. goto blockpool_create_exit;
  3852. }
  3853. dma_addr = pci_map_single(hldev->pdev, memblock,
  3854. VXGE_HW_BLOCK_SIZE, PCI_DMA_BIDIRECTIONAL);
  3855. if (unlikely(pci_dma_mapping_error(hldev->pdev,
  3856. dma_addr))) {
  3857. vxge_os_dma_free(hldev->pdev, memblock, &acc_handle);
  3858. __vxge_hw_blockpool_destroy(blockpool);
  3859. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  3860. goto blockpool_create_exit;
  3861. }
  3862. if (!list_empty(&blockpool->free_entry_list))
  3863. entry = (struct __vxge_hw_blockpool_entry *)
  3864. list_first_entry(&blockpool->free_entry_list,
  3865. struct __vxge_hw_blockpool_entry,
  3866. item);
  3867. if (entry == NULL)
  3868. entry =
  3869. kzalloc(sizeof(struct __vxge_hw_blockpool_entry),
  3870. GFP_KERNEL);
  3871. if (entry != NULL) {
  3872. list_del(&entry->item);
  3873. entry->length = VXGE_HW_BLOCK_SIZE;
  3874. entry->memblock = memblock;
  3875. entry->dma_addr = dma_addr;
  3876. entry->acc_handle = acc_handle;
  3877. entry->dma_handle = dma_handle;
  3878. list_add(&entry->item,
  3879. &blockpool->free_block_list);
  3880. blockpool->pool_size++;
  3881. } else {
  3882. __vxge_hw_blockpool_destroy(blockpool);
  3883. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  3884. goto blockpool_create_exit;
  3885. }
  3886. }
  3887. blockpool_create_exit:
  3888. return status;
  3889. }
  3890. /*
  3891. * __vxge_hw_blockpool_destroy - Deallocates the block pool
  3892. */
  3893. void __vxge_hw_blockpool_destroy(struct __vxge_hw_blockpool *blockpool)
  3894. {
  3895. struct __vxge_hw_device *hldev;
  3896. struct list_head *p, *n;
  3897. u16 ret;
  3898. if (blockpool == NULL) {
  3899. ret = 1;
  3900. goto exit;
  3901. }
  3902. hldev = blockpool->hldev;
  3903. list_for_each_safe(p, n, &blockpool->free_block_list) {
  3904. pci_unmap_single(hldev->pdev,
  3905. ((struct __vxge_hw_blockpool_entry *)p)->dma_addr,
  3906. ((struct __vxge_hw_blockpool_entry *)p)->length,
  3907. PCI_DMA_BIDIRECTIONAL);
  3908. vxge_os_dma_free(hldev->pdev,
  3909. ((struct __vxge_hw_blockpool_entry *)p)->memblock,
  3910. &((struct __vxge_hw_blockpool_entry *) p)->acc_handle);
  3911. list_del(
  3912. &((struct __vxge_hw_blockpool_entry *)p)->item);
  3913. kfree(p);
  3914. blockpool->pool_size--;
  3915. }
  3916. list_for_each_safe(p, n, &blockpool->free_entry_list) {
  3917. list_del(
  3918. &((struct __vxge_hw_blockpool_entry *)p)->item);
  3919. kfree((void *)p);
  3920. }
  3921. ret = 0;
  3922. exit:
  3923. return;
  3924. }
  3925. /*
  3926. * __vxge_hw_blockpool_blocks_add - Request additional blocks
  3927. */
  3928. static
  3929. void __vxge_hw_blockpool_blocks_add(struct __vxge_hw_blockpool *blockpool)
  3930. {
  3931. u32 nreq = 0, i;
  3932. if ((blockpool->pool_size + blockpool->req_out) <
  3933. VXGE_HW_MIN_DMA_BLOCK_POOL_SIZE) {
  3934. nreq = VXGE_HW_INCR_DMA_BLOCK_POOL_SIZE;
  3935. blockpool->req_out += nreq;
  3936. }
  3937. for (i = 0; i < nreq; i++)
  3938. vxge_os_dma_malloc_async(
  3939. ((struct __vxge_hw_device *)blockpool->hldev)->pdev,
  3940. blockpool->hldev, VXGE_HW_BLOCK_SIZE);
  3941. }
  3942. /*
  3943. * __vxge_hw_blockpool_blocks_remove - Free additional blocks
  3944. */
  3945. static
  3946. void __vxge_hw_blockpool_blocks_remove(struct __vxge_hw_blockpool *blockpool)
  3947. {
  3948. struct list_head *p, *n;
  3949. list_for_each_safe(p, n, &blockpool->free_block_list) {
  3950. if (blockpool->pool_size < blockpool->pool_max)
  3951. break;
  3952. pci_unmap_single(
  3953. ((struct __vxge_hw_device *)blockpool->hldev)->pdev,
  3954. ((struct __vxge_hw_blockpool_entry *)p)->dma_addr,
  3955. ((struct __vxge_hw_blockpool_entry *)p)->length,
  3956. PCI_DMA_BIDIRECTIONAL);
  3957. vxge_os_dma_free(
  3958. ((struct __vxge_hw_device *)blockpool->hldev)->pdev,
  3959. ((struct __vxge_hw_blockpool_entry *)p)->memblock,
  3960. &((struct __vxge_hw_blockpool_entry *)p)->acc_handle);
  3961. list_del(&((struct __vxge_hw_blockpool_entry *)p)->item);
  3962. list_add(p, &blockpool->free_entry_list);
  3963. blockpool->pool_size--;
  3964. }
  3965. }
  3966. /*
  3967. * vxge_hw_blockpool_block_add - callback for vxge_os_dma_malloc_async
  3968. * Adds a block to block pool
  3969. */
  3970. void vxge_hw_blockpool_block_add(
  3971. struct __vxge_hw_device *devh,
  3972. void *block_addr,
  3973. u32 length,
  3974. struct pci_dev *dma_h,
  3975. struct pci_dev *acc_handle)
  3976. {
  3977. struct __vxge_hw_blockpool *blockpool;
  3978. struct __vxge_hw_blockpool_entry *entry = NULL;
  3979. dma_addr_t dma_addr;
  3980. enum vxge_hw_status status = VXGE_HW_OK;
  3981. u32 req_out;
  3982. blockpool = &devh->block_pool;
  3983. if (block_addr == NULL) {
  3984. blockpool->req_out--;
  3985. status = VXGE_HW_FAIL;
  3986. goto exit;
  3987. }
  3988. dma_addr = pci_map_single(devh->pdev, block_addr, length,
  3989. PCI_DMA_BIDIRECTIONAL);
  3990. if (unlikely(pci_dma_mapping_error(devh->pdev, dma_addr))) {
  3991. vxge_os_dma_free(devh->pdev, block_addr, &acc_handle);
  3992. blockpool->req_out--;
  3993. status = VXGE_HW_FAIL;
  3994. goto exit;
  3995. }
  3996. if (!list_empty(&blockpool->free_entry_list))
  3997. entry = (struct __vxge_hw_blockpool_entry *)
  3998. list_first_entry(&blockpool->free_entry_list,
  3999. struct __vxge_hw_blockpool_entry,
  4000. item);
  4001. if (entry == NULL)
  4002. entry = (struct __vxge_hw_blockpool_entry *)
  4003. vmalloc(sizeof(struct __vxge_hw_blockpool_entry));
  4004. else
  4005. list_del(&entry->item);
  4006. if (entry != NULL) {
  4007. entry->length = length;
  4008. entry->memblock = block_addr;
  4009. entry->dma_addr = dma_addr;
  4010. entry->acc_handle = acc_handle;
  4011. entry->dma_handle = dma_h;
  4012. list_add(&entry->item, &blockpool->free_block_list);
  4013. blockpool->pool_size++;
  4014. status = VXGE_HW_OK;
  4015. } else
  4016. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  4017. blockpool->req_out--;
  4018. req_out = blockpool->req_out;
  4019. exit:
  4020. return;
  4021. }
  4022. /*
  4023. * __vxge_hw_blockpool_malloc - Allocate a memory block from pool
  4024. * Allocates a block of memory of given size, either from block pool
  4025. * or by calling vxge_os_dma_malloc()
  4026. */
  4027. void *
  4028. __vxge_hw_blockpool_malloc(struct __vxge_hw_device *devh, u32 size,
  4029. struct vxge_hw_mempool_dma *dma_object)
  4030. {
  4031. struct __vxge_hw_blockpool_entry *entry = NULL;
  4032. struct __vxge_hw_blockpool *blockpool;
  4033. void *memblock = NULL;
  4034. enum vxge_hw_status status = VXGE_HW_OK;
  4035. blockpool = &devh->block_pool;
  4036. if (size != blockpool->block_size) {
  4037. memblock = vxge_os_dma_malloc(devh->pdev, size,
  4038. &dma_object->handle,
  4039. &dma_object->acc_handle);
  4040. if (memblock == NULL) {
  4041. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  4042. goto exit;
  4043. }
  4044. dma_object->addr = pci_map_single(devh->pdev, memblock, size,
  4045. PCI_DMA_BIDIRECTIONAL);
  4046. if (unlikely(pci_dma_mapping_error(devh->pdev,
  4047. dma_object->addr))) {
  4048. vxge_os_dma_free(devh->pdev, memblock,
  4049. &dma_object->acc_handle);
  4050. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  4051. goto exit;
  4052. }
  4053. } else {
  4054. if (!list_empty(&blockpool->free_block_list))
  4055. entry = (struct __vxge_hw_blockpool_entry *)
  4056. list_first_entry(&blockpool->free_block_list,
  4057. struct __vxge_hw_blockpool_entry,
  4058. item);
  4059. if (entry != NULL) {
  4060. list_del(&entry->item);
  4061. dma_object->addr = entry->dma_addr;
  4062. dma_object->handle = entry->dma_handle;
  4063. dma_object->acc_handle = entry->acc_handle;
  4064. memblock = entry->memblock;
  4065. list_add(&entry->item,
  4066. &blockpool->free_entry_list);
  4067. blockpool->pool_size--;
  4068. }
  4069. if (memblock != NULL)
  4070. __vxge_hw_blockpool_blocks_add(blockpool);
  4071. }
  4072. exit:
  4073. return memblock;
  4074. }
  4075. /*
  4076. * __vxge_hw_blockpool_free - Frees the memory allcoated with
  4077. __vxge_hw_blockpool_malloc
  4078. */
  4079. void
  4080. __vxge_hw_blockpool_free(struct __vxge_hw_device *devh,
  4081. void *memblock, u32 size,
  4082. struct vxge_hw_mempool_dma *dma_object)
  4083. {
  4084. struct __vxge_hw_blockpool_entry *entry = NULL;
  4085. struct __vxge_hw_blockpool *blockpool;
  4086. enum vxge_hw_status status = VXGE_HW_OK;
  4087. blockpool = &devh->block_pool;
  4088. if (size != blockpool->block_size) {
  4089. pci_unmap_single(devh->pdev, dma_object->addr, size,
  4090. PCI_DMA_BIDIRECTIONAL);
  4091. vxge_os_dma_free(devh->pdev, memblock, &dma_object->acc_handle);
  4092. } else {
  4093. if (!list_empty(&blockpool->free_entry_list))
  4094. entry = (struct __vxge_hw_blockpool_entry *)
  4095. list_first_entry(&blockpool->free_entry_list,
  4096. struct __vxge_hw_blockpool_entry,
  4097. item);
  4098. if (entry == NULL)
  4099. entry = (struct __vxge_hw_blockpool_entry *)
  4100. vmalloc(sizeof(
  4101. struct __vxge_hw_blockpool_entry));
  4102. else
  4103. list_del(&entry->item);
  4104. if (entry != NULL) {
  4105. entry->length = size;
  4106. entry->memblock = memblock;
  4107. entry->dma_addr = dma_object->addr;
  4108. entry->acc_handle = dma_object->acc_handle;
  4109. entry->dma_handle = dma_object->handle;
  4110. list_add(&entry->item,
  4111. &blockpool->free_block_list);
  4112. blockpool->pool_size++;
  4113. status = VXGE_HW_OK;
  4114. } else
  4115. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  4116. if (status == VXGE_HW_OK)
  4117. __vxge_hw_blockpool_blocks_remove(blockpool);
  4118. }
  4119. return;
  4120. }
  4121. /*
  4122. * __vxge_hw_blockpool_block_allocate - Allocates a block from block pool
  4123. * This function allocates a block from block pool or from the system
  4124. */
  4125. struct __vxge_hw_blockpool_entry *
  4126. __vxge_hw_blockpool_block_allocate(struct __vxge_hw_device *devh, u32 size)
  4127. {
  4128. struct __vxge_hw_blockpool_entry *entry = NULL;
  4129. struct __vxge_hw_blockpool *blockpool;
  4130. blockpool = &devh->block_pool;
  4131. if (size == blockpool->block_size) {
  4132. if (!list_empty(&blockpool->free_block_list))
  4133. entry = (struct __vxge_hw_blockpool_entry *)
  4134. list_first_entry(&blockpool->free_block_list,
  4135. struct __vxge_hw_blockpool_entry,
  4136. item);
  4137. if (entry != NULL) {
  4138. list_del(&entry->item);
  4139. blockpool->pool_size--;
  4140. }
  4141. }
  4142. if (entry != NULL)
  4143. __vxge_hw_blockpool_blocks_add(blockpool);
  4144. return entry;
  4145. }
  4146. /*
  4147. * __vxge_hw_blockpool_block_free - Frees a block from block pool
  4148. * @devh: Hal device
  4149. * @entry: Entry of block to be freed
  4150. *
  4151. * This function frees a block from block pool
  4152. */
  4153. void
  4154. __vxge_hw_blockpool_block_free(struct __vxge_hw_device *devh,
  4155. struct __vxge_hw_blockpool_entry *entry)
  4156. {
  4157. struct __vxge_hw_blockpool *blockpool;
  4158. blockpool = &devh->block_pool;
  4159. if (entry->length == blockpool->block_size) {
  4160. list_add(&entry->item, &blockpool->free_block_list);
  4161. blockpool->pool_size++;
  4162. }
  4163. __vxge_hw_blockpool_blocks_remove(blockpool);
  4164. return;
  4165. }