tg3.c 399 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855985698579858985998609861986298639864986598669867986898699870987198729873987498759876987798789879988098819882988398849885988698879888988998909891989298939894989598969897989898999900990199029903990499059906990799089909991099119912991399149915991699179918991999209921992299239924992599269927992899299930993199329933993499359936993799389939994099419942994399449945994699479948994999509951995299539954995599569957995899599960996199629963996499659966996799689969997099719972997399749975997699779978997999809981998299839984998599869987998899899990999199929993999499959996999799989999100001000110002100031000410005100061000710008100091001010011100121001310014100151001610017100181001910020100211002210023100241002510026100271002810029100301003110032100331003410035100361003710038100391004010041100421004310044100451004610047100481004910050100511005210053100541005510056100571005810059100601006110062100631006410065100661006710068100691007010071100721007310074100751007610077100781007910080100811008210083100841008510086100871008810089100901009110092100931009410095100961009710098100991010010101101021010310104101051010610107101081010910110101111011210113101141011510116101171011810119101201012110122101231012410125101261012710128101291013010131101321013310134101351013610137101381013910140101411014210143101441014510146101471014810149101501015110152101531015410155101561015710158101591016010161101621016310164101651016610167101681016910170101711017210173101741017510176101771017810179101801018110182101831018410185101861018710188101891019010191101921019310194101951019610197101981019910200102011020210203102041020510206102071020810209102101021110212102131021410215102161021710218102191022010221102221022310224102251022610227102281022910230102311023210233102341023510236102371023810239102401024110242102431024410245102461024710248102491025010251102521025310254102551025610257102581025910260102611026210263102641026510266102671026810269102701027110272102731027410275102761027710278102791028010281102821028310284102851028610287102881028910290102911029210293102941029510296102971029810299103001030110302103031030410305103061030710308103091031010311103121031310314103151031610317103181031910320103211032210323103241032510326103271032810329103301033110332103331033410335103361033710338103391034010341103421034310344103451034610347103481034910350103511035210353103541035510356103571035810359103601036110362103631036410365103661036710368103691037010371103721037310374103751037610377103781037910380103811038210383103841038510386103871038810389103901039110392103931039410395103961039710398103991040010401104021040310404104051040610407104081040910410104111041210413104141041510416104171041810419104201042110422104231042410425104261042710428104291043010431104321043310434104351043610437104381043910440104411044210443104441044510446104471044810449104501045110452104531045410455104561045710458104591046010461104621046310464104651046610467104681046910470104711047210473104741047510476104771047810479104801048110482104831048410485104861048710488104891049010491104921049310494104951049610497104981049910500105011050210503105041050510506105071050810509105101051110512105131051410515105161051710518105191052010521105221052310524105251052610527105281052910530105311053210533105341053510536105371053810539105401054110542105431054410545105461054710548105491055010551105521055310554105551055610557105581055910560105611056210563105641056510566105671056810569105701057110572105731057410575105761057710578105791058010581105821058310584105851058610587105881058910590105911059210593105941059510596105971059810599106001060110602106031060410605106061060710608106091061010611106121061310614106151061610617106181061910620106211062210623106241062510626106271062810629106301063110632106331063410635106361063710638106391064010641106421064310644106451064610647106481064910650106511065210653106541065510656106571065810659106601066110662106631066410665106661066710668106691067010671106721067310674106751067610677106781067910680106811068210683106841068510686106871068810689106901069110692106931069410695106961069710698106991070010701107021070310704107051070610707107081070910710107111071210713107141071510716107171071810719107201072110722107231072410725107261072710728107291073010731107321073310734107351073610737107381073910740107411074210743107441074510746107471074810749107501075110752107531075410755107561075710758107591076010761107621076310764107651076610767107681076910770107711077210773107741077510776107771077810779107801078110782107831078410785107861078710788107891079010791107921079310794107951079610797107981079910800108011080210803108041080510806108071080810809108101081110812108131081410815108161081710818108191082010821108221082310824108251082610827108281082910830108311083210833108341083510836108371083810839108401084110842108431084410845108461084710848108491085010851108521085310854108551085610857108581085910860108611086210863108641086510866108671086810869108701087110872108731087410875108761087710878108791088010881108821088310884108851088610887108881088910890108911089210893108941089510896108971089810899109001090110902109031090410905109061090710908109091091010911109121091310914109151091610917109181091910920109211092210923109241092510926109271092810929109301093110932109331093410935109361093710938109391094010941109421094310944109451094610947109481094910950109511095210953109541095510956109571095810959109601096110962109631096410965109661096710968109691097010971109721097310974109751097610977109781097910980109811098210983109841098510986109871098810989109901099110992109931099410995109961099710998109991100011001110021100311004110051100611007110081100911010110111101211013110141101511016110171101811019110201102111022110231102411025110261102711028110291103011031110321103311034110351103611037110381103911040110411104211043110441104511046110471104811049110501105111052110531105411055110561105711058110591106011061110621106311064110651106611067110681106911070110711107211073110741107511076110771107811079110801108111082110831108411085110861108711088110891109011091110921109311094110951109611097110981109911100111011110211103111041110511106111071110811109111101111111112111131111411115111161111711118111191112011121111221112311124111251112611127111281112911130111311113211133111341113511136111371113811139111401114111142111431114411145111461114711148111491115011151111521115311154111551115611157111581115911160111611116211163111641116511166111671116811169111701117111172111731117411175111761117711178111791118011181111821118311184111851118611187111881118911190111911119211193111941119511196111971119811199112001120111202112031120411205112061120711208112091121011211112121121311214112151121611217112181121911220112211122211223112241122511226112271122811229112301123111232112331123411235112361123711238112391124011241112421124311244112451124611247112481124911250112511125211253112541125511256112571125811259112601126111262112631126411265112661126711268112691127011271112721127311274112751127611277112781127911280112811128211283112841128511286112871128811289112901129111292112931129411295112961129711298112991130011301113021130311304113051130611307113081130911310113111131211313113141131511316113171131811319113201132111322113231132411325113261132711328113291133011331113321133311334113351133611337113381133911340113411134211343113441134511346113471134811349113501135111352113531135411355113561135711358113591136011361113621136311364113651136611367113681136911370113711137211373113741137511376113771137811379113801138111382113831138411385113861138711388113891139011391113921139311394113951139611397113981139911400114011140211403114041140511406114071140811409114101141111412114131141411415114161141711418114191142011421114221142311424114251142611427114281142911430114311143211433114341143511436114371143811439114401144111442114431144411445114461144711448114491145011451114521145311454114551145611457114581145911460114611146211463114641146511466114671146811469114701147111472114731147411475114761147711478114791148011481114821148311484114851148611487114881148911490114911149211493114941149511496114971149811499115001150111502115031150411505115061150711508115091151011511115121151311514115151151611517115181151911520115211152211523115241152511526115271152811529115301153111532115331153411535115361153711538115391154011541115421154311544115451154611547115481154911550115511155211553115541155511556115571155811559115601156111562115631156411565115661156711568115691157011571115721157311574115751157611577115781157911580115811158211583115841158511586115871158811589115901159111592115931159411595115961159711598115991160011601116021160311604116051160611607116081160911610116111161211613116141161511616116171161811619116201162111622116231162411625116261162711628116291163011631116321163311634116351163611637116381163911640116411164211643116441164511646116471164811649116501165111652116531165411655116561165711658116591166011661116621166311664116651166611667116681166911670116711167211673116741167511676116771167811679116801168111682116831168411685116861168711688116891169011691116921169311694116951169611697116981169911700117011170211703117041170511706117071170811709117101171111712117131171411715117161171711718117191172011721117221172311724117251172611727117281172911730117311173211733117341173511736117371173811739117401174111742117431174411745117461174711748117491175011751117521175311754117551175611757117581175911760117611176211763117641176511766117671176811769117701177111772117731177411775117761177711778117791178011781117821178311784117851178611787117881178911790117911179211793117941179511796117971179811799118001180111802118031180411805118061180711808118091181011811118121181311814118151181611817118181181911820118211182211823118241182511826118271182811829118301183111832118331183411835118361183711838118391184011841118421184311844118451184611847118481184911850118511185211853118541185511856118571185811859118601186111862118631186411865118661186711868118691187011871118721187311874118751187611877118781187911880118811188211883118841188511886118871188811889118901189111892118931189411895118961189711898118991190011901119021190311904119051190611907119081190911910119111191211913119141191511916119171191811919119201192111922119231192411925119261192711928119291193011931119321193311934119351193611937119381193911940119411194211943119441194511946119471194811949119501195111952119531195411955119561195711958119591196011961119621196311964119651196611967119681196911970119711197211973119741197511976119771197811979119801198111982119831198411985119861198711988119891199011991119921199311994119951199611997119981199912000120011200212003120041200512006120071200812009120101201112012120131201412015120161201712018120191202012021120221202312024120251202612027120281202912030120311203212033120341203512036120371203812039120401204112042120431204412045120461204712048120491205012051120521205312054120551205612057120581205912060120611206212063120641206512066120671206812069120701207112072120731207412075120761207712078120791208012081120821208312084120851208612087120881208912090120911209212093120941209512096120971209812099121001210112102121031210412105121061210712108121091211012111121121211312114121151211612117121181211912120121211212212123121241212512126121271212812129121301213112132121331213412135121361213712138121391214012141121421214312144121451214612147121481214912150121511215212153121541215512156121571215812159121601216112162121631216412165121661216712168121691217012171121721217312174121751217612177121781217912180121811218212183121841218512186121871218812189121901219112192121931219412195121961219712198121991220012201122021220312204122051220612207122081220912210122111221212213122141221512216122171221812219122201222112222122231222412225122261222712228122291223012231122321223312234122351223612237122381223912240122411224212243122441224512246122471224812249122501225112252122531225412255122561225712258122591226012261122621226312264122651226612267122681226912270122711227212273122741227512276122771227812279122801228112282122831228412285122861228712288122891229012291122921229312294122951229612297122981229912300123011230212303123041230512306123071230812309123101231112312123131231412315123161231712318123191232012321123221232312324123251232612327123281232912330123311233212333123341233512336123371233812339123401234112342123431234412345123461234712348123491235012351123521235312354123551235612357123581235912360123611236212363123641236512366123671236812369123701237112372123731237412375123761237712378123791238012381123821238312384123851238612387123881238912390123911239212393123941239512396123971239812399124001240112402124031240412405124061240712408124091241012411124121241312414124151241612417124181241912420124211242212423124241242512426124271242812429124301243112432124331243412435124361243712438124391244012441124421244312444124451244612447124481244912450124511245212453124541245512456124571245812459124601246112462124631246412465124661246712468124691247012471124721247312474124751247612477124781247912480124811248212483124841248512486124871248812489124901249112492124931249412495124961249712498124991250012501125021250312504125051250612507125081250912510125111251212513125141251512516125171251812519125201252112522125231252412525125261252712528125291253012531125321253312534125351253612537125381253912540125411254212543125441254512546125471254812549125501255112552125531255412555125561255712558125591256012561125621256312564125651256612567125681256912570125711257212573125741257512576125771257812579125801258112582125831258412585125861258712588125891259012591125921259312594125951259612597125981259912600126011260212603126041260512606126071260812609126101261112612126131261412615126161261712618126191262012621126221262312624126251262612627126281262912630126311263212633126341263512636126371263812639126401264112642126431264412645126461264712648126491265012651126521265312654126551265612657126581265912660126611266212663126641266512666126671266812669126701267112672126731267412675126761267712678126791268012681126821268312684126851268612687126881268912690126911269212693126941269512696126971269812699127001270112702127031270412705127061270712708127091271012711127121271312714127151271612717127181271912720127211272212723127241272512726127271272812729127301273112732127331273412735127361273712738127391274012741127421274312744127451274612747127481274912750127511275212753127541275512756127571275812759127601276112762127631276412765127661276712768127691277012771127721277312774127751277612777127781277912780127811278212783127841278512786127871278812789127901279112792127931279412795127961279712798127991280012801128021280312804128051280612807128081280912810128111281212813128141281512816128171281812819128201282112822128231282412825128261282712828128291283012831128321283312834128351283612837128381283912840128411284212843128441284512846128471284812849128501285112852128531285412855128561285712858128591286012861128621286312864128651286612867128681286912870128711287212873128741287512876128771287812879128801288112882128831288412885128861288712888128891289012891128921289312894128951289612897128981289912900129011290212903129041290512906129071290812909129101291112912129131291412915129161291712918129191292012921129221292312924129251292612927129281292912930129311293212933129341293512936129371293812939129401294112942129431294412945129461294712948129491295012951129521295312954129551295612957129581295912960129611296212963129641296512966129671296812969129701297112972129731297412975129761297712978129791298012981129821298312984129851298612987129881298912990129911299212993129941299512996129971299812999130001300113002130031300413005130061300713008130091301013011130121301313014130151301613017130181301913020130211302213023130241302513026130271302813029130301303113032130331303413035130361303713038130391304013041130421304313044130451304613047130481304913050130511305213053130541305513056130571305813059130601306113062130631306413065130661306713068130691307013071130721307313074130751307613077130781307913080130811308213083130841308513086130871308813089130901309113092130931309413095130961309713098130991310013101131021310313104131051310613107131081310913110131111311213113131141311513116131171311813119131201312113122131231312413125131261312713128131291313013131131321313313134131351313613137131381313913140131411314213143131441314513146131471314813149131501315113152131531315413155131561315713158131591316013161131621316313164131651316613167131681316913170131711317213173131741317513176131771317813179131801318113182131831318413185131861318713188131891319013191131921319313194131951319613197131981319913200132011320213203132041320513206132071320813209132101321113212132131321413215132161321713218132191322013221132221322313224132251322613227132281322913230132311323213233132341323513236132371323813239132401324113242132431324413245132461324713248132491325013251132521325313254132551325613257132581325913260132611326213263132641326513266132671326813269132701327113272132731327413275132761327713278132791328013281132821328313284132851328613287132881328913290132911329213293132941329513296132971329813299133001330113302133031330413305133061330713308133091331013311133121331313314133151331613317133181331913320133211332213323133241332513326133271332813329133301333113332133331333413335133361333713338133391334013341133421334313344133451334613347133481334913350133511335213353133541335513356133571335813359133601336113362133631336413365133661336713368133691337013371133721337313374133751337613377133781337913380133811338213383133841338513386133871338813389133901339113392133931339413395133961339713398133991340013401134021340313404134051340613407134081340913410134111341213413134141341513416134171341813419134201342113422134231342413425134261342713428134291343013431134321343313434134351343613437134381343913440134411344213443134441344513446134471344813449134501345113452134531345413455134561345713458134591346013461134621346313464134651346613467134681346913470134711347213473134741347513476134771347813479134801348113482134831348413485134861348713488134891349013491134921349313494134951349613497134981349913500135011350213503135041350513506135071350813509135101351113512135131351413515135161351713518135191352013521135221352313524135251352613527135281352913530135311353213533135341353513536135371353813539135401354113542135431354413545135461354713548135491355013551135521355313554135551355613557135581355913560135611356213563135641356513566135671356813569135701357113572135731357413575135761357713578135791358013581135821358313584135851358613587135881358913590135911359213593135941359513596135971359813599136001360113602136031360413605136061360713608136091361013611136121361313614136151361613617136181361913620136211362213623136241362513626136271362813629136301363113632136331363413635136361363713638136391364013641136421364313644136451364613647136481364913650136511365213653136541365513656136571365813659136601366113662136631366413665136661366713668136691367013671136721367313674136751367613677136781367913680136811368213683136841368513686136871368813689136901369113692136931369413695136961369713698136991370013701137021370313704137051370613707137081370913710137111371213713137141371513716137171371813719137201372113722137231372413725137261372713728137291373013731137321373313734137351373613737137381373913740137411374213743137441374513746137471374813749137501375113752137531375413755137561375713758137591376013761137621376313764137651376613767137681376913770137711377213773137741377513776137771377813779137801378113782137831378413785137861378713788137891379013791137921379313794137951379613797137981379913800138011380213803138041380513806138071380813809138101381113812138131381413815138161381713818138191382013821138221382313824138251382613827138281382913830138311383213833138341383513836138371383813839138401384113842138431384413845138461384713848138491385013851138521385313854138551385613857138581385913860138611386213863138641386513866138671386813869138701387113872138731387413875138761387713878138791388013881138821388313884138851388613887138881388913890138911389213893138941389513896138971389813899139001390113902139031390413905139061390713908139091391013911139121391313914139151391613917139181391913920139211392213923139241392513926139271392813929139301393113932139331393413935139361393713938139391394013941139421394313944139451394613947139481394913950139511395213953139541395513956139571395813959139601396113962139631396413965139661396713968139691397013971139721397313974139751397613977139781397913980139811398213983139841398513986139871398813989139901399113992139931399413995139961399713998139991400014001140021400314004140051400614007140081400914010140111401214013140141401514016140171401814019140201402114022140231402414025140261402714028140291403014031140321403314034140351403614037140381403914040140411404214043140441404514046140471404814049140501405114052140531405414055140561405714058140591406014061140621406314064140651406614067140681406914070140711407214073140741407514076140771407814079140801408114082140831408414085140861408714088140891409014091140921409314094140951409614097140981409914100141011410214103141041410514106141071410814109141101411114112141131411414115141161411714118141191412014121141221412314124141251412614127141281412914130141311413214133141341413514136141371413814139141401414114142141431414414145141461414714148141491415014151141521415314154141551415614157141581415914160141611416214163141641416514166141671416814169141701417114172141731417414175141761417714178141791418014181141821418314184141851418614187141881418914190141911419214193141941419514196141971419814199142001420114202142031420414205142061420714208142091421014211142121421314214142151421614217142181421914220142211422214223142241422514226142271422814229142301423114232142331423414235142361423714238142391424014241142421424314244142451424614247142481424914250142511425214253142541425514256142571425814259142601426114262142631426414265142661426714268142691427014271142721427314274142751427614277142781427914280142811428214283142841428514286142871428814289142901429114292142931429414295142961429714298142991430014301143021430314304143051430614307143081430914310143111431214313143141431514316143171431814319143201432114322143231432414325143261432714328143291433014331143321433314334143351433614337143381433914340143411434214343143441434514346143471434814349143501435114352143531435414355143561435714358143591436014361143621436314364143651436614367143681436914370143711437214373143741437514376143771437814379143801438114382143831438414385143861438714388143891439014391143921439314394143951439614397143981439914400144011440214403144041440514406144071440814409144101441114412144131441414415144161441714418144191442014421144221442314424144251442614427144281442914430144311443214433144341443514436144371443814439144401444114442144431444414445144461444714448144491445014451144521445314454144551445614457144581445914460144611446214463144641446514466144671446814469144701447114472144731447414475144761447714478144791448014481144821448314484144851448614487144881448914490144911449214493144941449514496144971449814499145001450114502145031450414505145061450714508145091451014511145121451314514145151451614517145181451914520145211452214523145241452514526145271452814529145301453114532145331453414535145361453714538145391454014541145421454314544145451454614547145481454914550145511455214553145541455514556145571455814559145601456114562145631456414565145661456714568145691457014571145721457314574145751457614577145781457914580145811458214583145841458514586145871458814589145901459114592145931459414595145961459714598145991460014601146021460314604146051460614607146081460914610146111461214613146141461514616146171461814619146201462114622146231462414625146261462714628146291463014631146321463314634146351463614637146381463914640146411464214643146441464514646146471464814649146501465114652146531465414655146561465714658146591466014661146621466314664146651466614667146681466914670146711467214673146741467514676146771467814679146801468114682146831468414685146861468714688146891469014691146921469314694146951469614697146981469914700147011470214703147041470514706147071470814709147101471114712147131471414715147161471714718147191472014721147221472314724147251472614727147281472914730147311473214733147341473514736147371473814739147401474114742147431474414745147461474714748147491475014751147521475314754147551475614757147581475914760147611476214763147641476514766147671476814769147701477114772147731477414775147761477714778147791478014781147821478314784147851478614787147881478914790147911479214793147941479514796147971479814799148001480114802148031480414805148061480714808148091481014811148121481314814148151481614817148181481914820148211482214823148241482514826148271482814829148301483114832148331483414835148361483714838148391484014841148421484314844148451484614847148481484914850148511485214853148541485514856148571485814859148601486114862148631486414865148661486714868148691487014871148721487314874148751487614877148781487914880148811488214883148841488514886148871488814889148901489114892148931489414895148961489714898148991490014901149021490314904149051490614907149081490914910149111491214913149141491514916149171491814919149201492114922149231492414925
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2010 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/kernel.h>
  20. #include <linux/types.h>
  21. #include <linux/compiler.h>
  22. #include <linux/slab.h>
  23. #include <linux/delay.h>
  24. #include <linux/in.h>
  25. #include <linux/init.h>
  26. #include <linux/ioport.h>
  27. #include <linux/pci.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/skbuff.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/mii.h>
  33. #include <linux/phy.h>
  34. #include <linux/brcmphy.h>
  35. #include <linux/if_vlan.h>
  36. #include <linux/ip.h>
  37. #include <linux/tcp.h>
  38. #include <linux/workqueue.h>
  39. #include <linux/prefetch.h>
  40. #include <linux/dma-mapping.h>
  41. #include <linux/firmware.h>
  42. #include <net/checksum.h>
  43. #include <net/ip.h>
  44. #include <asm/system.h>
  45. #include <asm/io.h>
  46. #include <asm/byteorder.h>
  47. #include <asm/uaccess.h>
  48. #ifdef CONFIG_SPARC
  49. #include <asm/idprom.h>
  50. #include <asm/prom.h>
  51. #endif
  52. #define BAR_0 0
  53. #define BAR_2 2
  54. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  55. #define TG3_VLAN_TAG_USED 1
  56. #else
  57. #define TG3_VLAN_TAG_USED 0
  58. #endif
  59. #include "tg3.h"
  60. #define DRV_MODULE_NAME "tg3"
  61. #define DRV_MODULE_VERSION "3.108"
  62. #define DRV_MODULE_RELDATE "February 17, 2010"
  63. #define TG3_DEF_MAC_MODE 0
  64. #define TG3_DEF_RX_MODE 0
  65. #define TG3_DEF_TX_MODE 0
  66. #define TG3_DEF_MSG_ENABLE \
  67. (NETIF_MSG_DRV | \
  68. NETIF_MSG_PROBE | \
  69. NETIF_MSG_LINK | \
  70. NETIF_MSG_TIMER | \
  71. NETIF_MSG_IFDOWN | \
  72. NETIF_MSG_IFUP | \
  73. NETIF_MSG_RX_ERR | \
  74. NETIF_MSG_TX_ERR)
  75. /* length of time before we decide the hardware is borked,
  76. * and dev->tx_timeout() should be called to fix the problem
  77. */
  78. #define TG3_TX_TIMEOUT (5 * HZ)
  79. /* hardware minimum and maximum for a single frame's data payload */
  80. #define TG3_MIN_MTU 60
  81. #define TG3_MAX_MTU(tp) \
  82. ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ? 9000 : 1500)
  83. /* These numbers seem to be hard coded in the NIC firmware somehow.
  84. * You can't change the ring sizes, but you can change where you place
  85. * them in the NIC onboard memory.
  86. */
  87. #define TG3_RX_RING_SIZE 512
  88. #define TG3_DEF_RX_RING_PENDING 200
  89. #define TG3_RX_JUMBO_RING_SIZE 256
  90. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  91. #define TG3_RSS_INDIR_TBL_SIZE 128
  92. /* Do not place this n-ring entries value into the tp struct itself,
  93. * we really want to expose these constants to GCC so that modulo et
  94. * al. operations are done with shifts and masks instead of with
  95. * hw multiply/modulo instructions. Another solution would be to
  96. * replace things like '% foo' with '& (foo - 1)'.
  97. */
  98. #define TG3_RX_RCB_RING_SIZE(tp) \
  99. (((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) && \
  100. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) ? 1024 : 512)
  101. #define TG3_TX_RING_SIZE 512
  102. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  103. #define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  104. TG3_RX_RING_SIZE)
  105. #define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_ext_rx_buffer_desc) * \
  106. TG3_RX_JUMBO_RING_SIZE)
  107. #define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
  108. TG3_RX_RCB_RING_SIZE(tp))
  109. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  110. TG3_TX_RING_SIZE)
  111. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  112. #define TG3_DMA_BYTE_ENAB 64
  113. #define TG3_RX_STD_DMA_SZ 1536
  114. #define TG3_RX_JMB_DMA_SZ 9046
  115. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  116. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  117. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  118. #define TG3_RX_STD_BUFF_RING_SIZE \
  119. (sizeof(struct ring_info) * TG3_RX_RING_SIZE)
  120. #define TG3_RX_JMB_BUFF_RING_SIZE \
  121. (sizeof(struct ring_info) * TG3_RX_JUMBO_RING_SIZE)
  122. /* minimum number of free TX descriptors required to wake up TX process */
  123. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  124. #define TG3_RAW_IP_ALIGN 2
  125. /* number of ETHTOOL_GSTATS u64's */
  126. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  127. #define TG3_NUM_TEST 6
  128. #define FIRMWARE_TG3 "tigon/tg3.bin"
  129. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  130. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  131. static char version[] __devinitdata =
  132. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
  133. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  134. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  135. MODULE_LICENSE("GPL");
  136. MODULE_VERSION(DRV_MODULE_VERSION);
  137. MODULE_FIRMWARE(FIRMWARE_TG3);
  138. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  139. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  140. #define TG3_RSS_MIN_NUM_MSIX_VECS 2
  141. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  142. module_param(tg3_debug, int, 0);
  143. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  144. static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
  145. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  146. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  147. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  148. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  149. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  150. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  151. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  152. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  153. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  154. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  155. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  156. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  157. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  158. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  159. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  160. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  161. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  162. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  163. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  164. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  165. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  166. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  167. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720)},
  168. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  169. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  170. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
  171. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  172. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M)},
  173. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  174. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  175. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  176. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  177. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  178. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  179. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  180. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  181. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  188. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  189. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  190. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  191. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  192. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  193. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5724)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
  215. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
  216. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
  217. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
  218. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
  219. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
  220. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  221. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  222. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  223. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  224. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  225. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  226. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  227. {}
  228. };
  229. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  230. static const struct {
  231. const char string[ETH_GSTRING_LEN];
  232. } ethtool_stats_keys[TG3_NUM_STATS] = {
  233. { "rx_octets" },
  234. { "rx_fragments" },
  235. { "rx_ucast_packets" },
  236. { "rx_mcast_packets" },
  237. { "rx_bcast_packets" },
  238. { "rx_fcs_errors" },
  239. { "rx_align_errors" },
  240. { "rx_xon_pause_rcvd" },
  241. { "rx_xoff_pause_rcvd" },
  242. { "rx_mac_ctrl_rcvd" },
  243. { "rx_xoff_entered" },
  244. { "rx_frame_too_long_errors" },
  245. { "rx_jabbers" },
  246. { "rx_undersize_packets" },
  247. { "rx_in_length_errors" },
  248. { "rx_out_length_errors" },
  249. { "rx_64_or_less_octet_packets" },
  250. { "rx_65_to_127_octet_packets" },
  251. { "rx_128_to_255_octet_packets" },
  252. { "rx_256_to_511_octet_packets" },
  253. { "rx_512_to_1023_octet_packets" },
  254. { "rx_1024_to_1522_octet_packets" },
  255. { "rx_1523_to_2047_octet_packets" },
  256. { "rx_2048_to_4095_octet_packets" },
  257. { "rx_4096_to_8191_octet_packets" },
  258. { "rx_8192_to_9022_octet_packets" },
  259. { "tx_octets" },
  260. { "tx_collisions" },
  261. { "tx_xon_sent" },
  262. { "tx_xoff_sent" },
  263. { "tx_flow_control" },
  264. { "tx_mac_errors" },
  265. { "tx_single_collisions" },
  266. { "tx_mult_collisions" },
  267. { "tx_deferred" },
  268. { "tx_excessive_collisions" },
  269. { "tx_late_collisions" },
  270. { "tx_collide_2times" },
  271. { "tx_collide_3times" },
  272. { "tx_collide_4times" },
  273. { "tx_collide_5times" },
  274. { "tx_collide_6times" },
  275. { "tx_collide_7times" },
  276. { "tx_collide_8times" },
  277. { "tx_collide_9times" },
  278. { "tx_collide_10times" },
  279. { "tx_collide_11times" },
  280. { "tx_collide_12times" },
  281. { "tx_collide_13times" },
  282. { "tx_collide_14times" },
  283. { "tx_collide_15times" },
  284. { "tx_ucast_packets" },
  285. { "tx_mcast_packets" },
  286. { "tx_bcast_packets" },
  287. { "tx_carrier_sense_errors" },
  288. { "tx_discards" },
  289. { "tx_errors" },
  290. { "dma_writeq_full" },
  291. { "dma_write_prioq_full" },
  292. { "rxbds_empty" },
  293. { "rx_discards" },
  294. { "rx_errors" },
  295. { "rx_threshold_hit" },
  296. { "dma_readq_full" },
  297. { "dma_read_prioq_full" },
  298. { "tx_comp_queue_full" },
  299. { "ring_set_send_prod_index" },
  300. { "ring_status_update" },
  301. { "nic_irqs" },
  302. { "nic_avoided_irqs" },
  303. { "nic_tx_threshold_hit" }
  304. };
  305. static const struct {
  306. const char string[ETH_GSTRING_LEN];
  307. } ethtool_test_keys[TG3_NUM_TEST] = {
  308. { "nvram test (online) " },
  309. { "link test (online) " },
  310. { "register test (offline)" },
  311. { "memory test (offline)" },
  312. { "loopback test (offline)" },
  313. { "interrupt test (offline)" },
  314. };
  315. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  316. {
  317. writel(val, tp->regs + off);
  318. }
  319. static u32 tg3_read32(struct tg3 *tp, u32 off)
  320. {
  321. return (readl(tp->regs + off));
  322. }
  323. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  324. {
  325. writel(val, tp->aperegs + off);
  326. }
  327. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  328. {
  329. return (readl(tp->aperegs + off));
  330. }
  331. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  332. {
  333. unsigned long flags;
  334. spin_lock_irqsave(&tp->indirect_lock, flags);
  335. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  336. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  337. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  338. }
  339. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  340. {
  341. writel(val, tp->regs + off);
  342. readl(tp->regs + off);
  343. }
  344. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  345. {
  346. unsigned long flags;
  347. u32 val;
  348. spin_lock_irqsave(&tp->indirect_lock, flags);
  349. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  350. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  351. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  352. return val;
  353. }
  354. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  355. {
  356. unsigned long flags;
  357. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  358. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  359. TG3_64BIT_REG_LOW, val);
  360. return;
  361. }
  362. if (off == TG3_RX_STD_PROD_IDX_REG) {
  363. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  364. TG3_64BIT_REG_LOW, val);
  365. return;
  366. }
  367. spin_lock_irqsave(&tp->indirect_lock, flags);
  368. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  369. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  370. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  371. /* In indirect mode when disabling interrupts, we also need
  372. * to clear the interrupt bit in the GRC local ctrl register.
  373. */
  374. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  375. (val == 0x1)) {
  376. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  377. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  378. }
  379. }
  380. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  381. {
  382. unsigned long flags;
  383. u32 val;
  384. spin_lock_irqsave(&tp->indirect_lock, flags);
  385. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  386. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  387. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  388. return val;
  389. }
  390. /* usec_wait specifies the wait time in usec when writing to certain registers
  391. * where it is unsafe to read back the register without some delay.
  392. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  393. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  394. */
  395. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  396. {
  397. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  398. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  399. /* Non-posted methods */
  400. tp->write32(tp, off, val);
  401. else {
  402. /* Posted method */
  403. tg3_write32(tp, off, val);
  404. if (usec_wait)
  405. udelay(usec_wait);
  406. tp->read32(tp, off);
  407. }
  408. /* Wait again after the read for the posted method to guarantee that
  409. * the wait time is met.
  410. */
  411. if (usec_wait)
  412. udelay(usec_wait);
  413. }
  414. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  415. {
  416. tp->write32_mbox(tp, off, val);
  417. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  418. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  419. tp->read32_mbox(tp, off);
  420. }
  421. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  422. {
  423. void __iomem *mbox = tp->regs + off;
  424. writel(val, mbox);
  425. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  426. writel(val, mbox);
  427. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  428. readl(mbox);
  429. }
  430. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  431. {
  432. return (readl(tp->regs + off + GRCMBOX_BASE));
  433. }
  434. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  435. {
  436. writel(val, tp->regs + off + GRCMBOX_BASE);
  437. }
  438. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  439. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  440. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  441. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  442. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  443. #define tw32(reg,val) tp->write32(tp, reg, val)
  444. #define tw32_f(reg,val) _tw32_flush(tp,(reg),(val), 0)
  445. #define tw32_wait_f(reg,val,us) _tw32_flush(tp,(reg),(val), (us))
  446. #define tr32(reg) tp->read32(tp, reg)
  447. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  448. {
  449. unsigned long flags;
  450. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  451. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  452. return;
  453. spin_lock_irqsave(&tp->indirect_lock, flags);
  454. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  455. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  456. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  457. /* Always leave this as zero. */
  458. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  459. } else {
  460. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  461. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  462. /* Always leave this as zero. */
  463. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  464. }
  465. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  466. }
  467. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  468. {
  469. unsigned long flags;
  470. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  471. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  472. *val = 0;
  473. return;
  474. }
  475. spin_lock_irqsave(&tp->indirect_lock, flags);
  476. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  477. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  478. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  479. /* Always leave this as zero. */
  480. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  481. } else {
  482. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  483. *val = tr32(TG3PCI_MEM_WIN_DATA);
  484. /* Always leave this as zero. */
  485. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  486. }
  487. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  488. }
  489. static void tg3_ape_lock_init(struct tg3 *tp)
  490. {
  491. int i;
  492. /* Make sure the driver hasn't any stale locks. */
  493. for (i = 0; i < 8; i++)
  494. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + 4 * i,
  495. APE_LOCK_GRANT_DRIVER);
  496. }
  497. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  498. {
  499. int i, off;
  500. int ret = 0;
  501. u32 status;
  502. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  503. return 0;
  504. switch (locknum) {
  505. case TG3_APE_LOCK_GRC:
  506. case TG3_APE_LOCK_MEM:
  507. break;
  508. default:
  509. return -EINVAL;
  510. }
  511. off = 4 * locknum;
  512. tg3_ape_write32(tp, TG3_APE_LOCK_REQ + off, APE_LOCK_REQ_DRIVER);
  513. /* Wait for up to 1 millisecond to acquire lock. */
  514. for (i = 0; i < 100; i++) {
  515. status = tg3_ape_read32(tp, TG3_APE_LOCK_GRANT + off);
  516. if (status == APE_LOCK_GRANT_DRIVER)
  517. break;
  518. udelay(10);
  519. }
  520. if (status != APE_LOCK_GRANT_DRIVER) {
  521. /* Revoke the lock request. */
  522. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off,
  523. APE_LOCK_GRANT_DRIVER);
  524. ret = -EBUSY;
  525. }
  526. return ret;
  527. }
  528. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  529. {
  530. int off;
  531. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  532. return;
  533. switch (locknum) {
  534. case TG3_APE_LOCK_GRC:
  535. case TG3_APE_LOCK_MEM:
  536. break;
  537. default:
  538. return;
  539. }
  540. off = 4 * locknum;
  541. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off, APE_LOCK_GRANT_DRIVER);
  542. }
  543. static void tg3_disable_ints(struct tg3 *tp)
  544. {
  545. int i;
  546. tw32(TG3PCI_MISC_HOST_CTRL,
  547. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  548. for (i = 0; i < tp->irq_max; i++)
  549. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  550. }
  551. static void tg3_enable_ints(struct tg3 *tp)
  552. {
  553. int i;
  554. tp->irq_sync = 0;
  555. wmb();
  556. tw32(TG3PCI_MISC_HOST_CTRL,
  557. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  558. tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
  559. for (i = 0; i < tp->irq_cnt; i++) {
  560. struct tg3_napi *tnapi = &tp->napi[i];
  561. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  562. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  563. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  564. tp->coal_now |= tnapi->coal_now;
  565. }
  566. /* Force an initial interrupt */
  567. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  568. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  569. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  570. else
  571. tw32(HOSTCC_MODE, tp->coal_now);
  572. tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
  573. }
  574. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  575. {
  576. struct tg3 *tp = tnapi->tp;
  577. struct tg3_hw_status *sblk = tnapi->hw_status;
  578. unsigned int work_exists = 0;
  579. /* check for phy events */
  580. if (!(tp->tg3_flags &
  581. (TG3_FLAG_USE_LINKCHG_REG |
  582. TG3_FLAG_POLL_SERDES))) {
  583. if (sblk->status & SD_STATUS_LINK_CHG)
  584. work_exists = 1;
  585. }
  586. /* check for RX/TX work to do */
  587. if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
  588. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  589. work_exists = 1;
  590. return work_exists;
  591. }
  592. /* tg3_int_reenable
  593. * similar to tg3_enable_ints, but it accurately determines whether there
  594. * is new work pending and can return without flushing the PIO write
  595. * which reenables interrupts
  596. */
  597. static void tg3_int_reenable(struct tg3_napi *tnapi)
  598. {
  599. struct tg3 *tp = tnapi->tp;
  600. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  601. mmiowb();
  602. /* When doing tagged status, this work check is unnecessary.
  603. * The last_tag we write above tells the chip which piece of
  604. * work we've completed.
  605. */
  606. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  607. tg3_has_work(tnapi))
  608. tw32(HOSTCC_MODE, tp->coalesce_mode |
  609. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  610. }
  611. static void tg3_napi_disable(struct tg3 *tp)
  612. {
  613. int i;
  614. for (i = tp->irq_cnt - 1; i >= 0; i--)
  615. napi_disable(&tp->napi[i].napi);
  616. }
  617. static void tg3_napi_enable(struct tg3 *tp)
  618. {
  619. int i;
  620. for (i = 0; i < tp->irq_cnt; i++)
  621. napi_enable(&tp->napi[i].napi);
  622. }
  623. static inline void tg3_netif_stop(struct tg3 *tp)
  624. {
  625. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  626. tg3_napi_disable(tp);
  627. netif_tx_disable(tp->dev);
  628. }
  629. static inline void tg3_netif_start(struct tg3 *tp)
  630. {
  631. /* NOTE: unconditional netif_tx_wake_all_queues is only
  632. * appropriate so long as all callers are assured to
  633. * have free tx slots (such as after tg3_init_hw)
  634. */
  635. netif_tx_wake_all_queues(tp->dev);
  636. tg3_napi_enable(tp);
  637. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  638. tg3_enable_ints(tp);
  639. }
  640. static void tg3_switch_clocks(struct tg3 *tp)
  641. {
  642. u32 clock_ctrl;
  643. u32 orig_clock_ctrl;
  644. if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  645. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  646. return;
  647. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  648. orig_clock_ctrl = clock_ctrl;
  649. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  650. CLOCK_CTRL_CLKRUN_OENABLE |
  651. 0x1f);
  652. tp->pci_clock_ctrl = clock_ctrl;
  653. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  654. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  655. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  656. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  657. }
  658. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  659. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  660. clock_ctrl |
  661. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  662. 40);
  663. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  664. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  665. 40);
  666. }
  667. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  668. }
  669. #define PHY_BUSY_LOOPS 5000
  670. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  671. {
  672. u32 frame_val;
  673. unsigned int loops;
  674. int ret;
  675. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  676. tw32_f(MAC_MI_MODE,
  677. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  678. udelay(80);
  679. }
  680. *val = 0x0;
  681. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  682. MI_COM_PHY_ADDR_MASK);
  683. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  684. MI_COM_REG_ADDR_MASK);
  685. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  686. tw32_f(MAC_MI_COM, frame_val);
  687. loops = PHY_BUSY_LOOPS;
  688. while (loops != 0) {
  689. udelay(10);
  690. frame_val = tr32(MAC_MI_COM);
  691. if ((frame_val & MI_COM_BUSY) == 0) {
  692. udelay(5);
  693. frame_val = tr32(MAC_MI_COM);
  694. break;
  695. }
  696. loops -= 1;
  697. }
  698. ret = -EBUSY;
  699. if (loops != 0) {
  700. *val = frame_val & MI_COM_DATA_MASK;
  701. ret = 0;
  702. }
  703. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  704. tw32_f(MAC_MI_MODE, tp->mi_mode);
  705. udelay(80);
  706. }
  707. return ret;
  708. }
  709. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  710. {
  711. u32 frame_val;
  712. unsigned int loops;
  713. int ret;
  714. if ((tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
  715. (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
  716. return 0;
  717. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  718. tw32_f(MAC_MI_MODE,
  719. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  720. udelay(80);
  721. }
  722. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  723. MI_COM_PHY_ADDR_MASK);
  724. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  725. MI_COM_REG_ADDR_MASK);
  726. frame_val |= (val & MI_COM_DATA_MASK);
  727. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  728. tw32_f(MAC_MI_COM, frame_val);
  729. loops = PHY_BUSY_LOOPS;
  730. while (loops != 0) {
  731. udelay(10);
  732. frame_val = tr32(MAC_MI_COM);
  733. if ((frame_val & MI_COM_BUSY) == 0) {
  734. udelay(5);
  735. frame_val = tr32(MAC_MI_COM);
  736. break;
  737. }
  738. loops -= 1;
  739. }
  740. ret = -EBUSY;
  741. if (loops != 0)
  742. ret = 0;
  743. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  744. tw32_f(MAC_MI_MODE, tp->mi_mode);
  745. udelay(80);
  746. }
  747. return ret;
  748. }
  749. static int tg3_bmcr_reset(struct tg3 *tp)
  750. {
  751. u32 phy_control;
  752. int limit, err;
  753. /* OK, reset it, and poll the BMCR_RESET bit until it
  754. * clears or we time out.
  755. */
  756. phy_control = BMCR_RESET;
  757. err = tg3_writephy(tp, MII_BMCR, phy_control);
  758. if (err != 0)
  759. return -EBUSY;
  760. limit = 5000;
  761. while (limit--) {
  762. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  763. if (err != 0)
  764. return -EBUSY;
  765. if ((phy_control & BMCR_RESET) == 0) {
  766. udelay(40);
  767. break;
  768. }
  769. udelay(10);
  770. }
  771. if (limit < 0)
  772. return -EBUSY;
  773. return 0;
  774. }
  775. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  776. {
  777. struct tg3 *tp = bp->priv;
  778. u32 val;
  779. spin_lock_bh(&tp->lock);
  780. if (tg3_readphy(tp, reg, &val))
  781. val = -EIO;
  782. spin_unlock_bh(&tp->lock);
  783. return val;
  784. }
  785. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  786. {
  787. struct tg3 *tp = bp->priv;
  788. u32 ret = 0;
  789. spin_lock_bh(&tp->lock);
  790. if (tg3_writephy(tp, reg, val))
  791. ret = -EIO;
  792. spin_unlock_bh(&tp->lock);
  793. return ret;
  794. }
  795. static int tg3_mdio_reset(struct mii_bus *bp)
  796. {
  797. return 0;
  798. }
  799. static void tg3_mdio_config_5785(struct tg3 *tp)
  800. {
  801. u32 val;
  802. struct phy_device *phydev;
  803. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  804. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  805. case PHY_ID_BCM50610:
  806. case PHY_ID_BCM50610M:
  807. val = MAC_PHYCFG2_50610_LED_MODES;
  808. break;
  809. case PHY_ID_BCMAC131:
  810. val = MAC_PHYCFG2_AC131_LED_MODES;
  811. break;
  812. case PHY_ID_RTL8211C:
  813. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  814. break;
  815. case PHY_ID_RTL8201E:
  816. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  817. break;
  818. default:
  819. return;
  820. }
  821. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  822. tw32(MAC_PHYCFG2, val);
  823. val = tr32(MAC_PHYCFG1);
  824. val &= ~(MAC_PHYCFG1_RGMII_INT |
  825. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  826. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  827. tw32(MAC_PHYCFG1, val);
  828. return;
  829. }
  830. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE))
  831. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  832. MAC_PHYCFG2_FMODE_MASK_MASK |
  833. MAC_PHYCFG2_GMODE_MASK_MASK |
  834. MAC_PHYCFG2_ACT_MASK_MASK |
  835. MAC_PHYCFG2_QUAL_MASK_MASK |
  836. MAC_PHYCFG2_INBAND_ENABLE;
  837. tw32(MAC_PHYCFG2, val);
  838. val = tr32(MAC_PHYCFG1);
  839. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  840. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  841. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
  842. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  843. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  844. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  845. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  846. }
  847. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  848. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  849. tw32(MAC_PHYCFG1, val);
  850. val = tr32(MAC_EXT_RGMII_MODE);
  851. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  852. MAC_RGMII_MODE_RX_QUALITY |
  853. MAC_RGMII_MODE_RX_ACTIVITY |
  854. MAC_RGMII_MODE_RX_ENG_DET |
  855. MAC_RGMII_MODE_TX_ENABLE |
  856. MAC_RGMII_MODE_TX_LOWPWR |
  857. MAC_RGMII_MODE_TX_RESET);
  858. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
  859. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  860. val |= MAC_RGMII_MODE_RX_INT_B |
  861. MAC_RGMII_MODE_RX_QUALITY |
  862. MAC_RGMII_MODE_RX_ACTIVITY |
  863. MAC_RGMII_MODE_RX_ENG_DET;
  864. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  865. val |= MAC_RGMII_MODE_TX_ENABLE |
  866. MAC_RGMII_MODE_TX_LOWPWR |
  867. MAC_RGMII_MODE_TX_RESET;
  868. }
  869. tw32(MAC_EXT_RGMII_MODE, val);
  870. }
  871. static void tg3_mdio_start(struct tg3 *tp)
  872. {
  873. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  874. tw32_f(MAC_MI_MODE, tp->mi_mode);
  875. udelay(80);
  876. if ((tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) &&
  877. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  878. tg3_mdio_config_5785(tp);
  879. }
  880. static int tg3_mdio_init(struct tg3 *tp)
  881. {
  882. int i;
  883. u32 reg;
  884. struct phy_device *phydev;
  885. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  886. u32 funcnum, is_serdes;
  887. funcnum = tr32(TG3_CPMU_STATUS) & TG3_CPMU_STATUS_PCIE_FUNC;
  888. if (funcnum)
  889. tp->phy_addr = 2;
  890. else
  891. tp->phy_addr = 1;
  892. if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
  893. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  894. else
  895. is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
  896. TG3_CPMU_PHY_STRAP_IS_SERDES;
  897. if (is_serdes)
  898. tp->phy_addr += 7;
  899. } else
  900. tp->phy_addr = TG3_PHY_MII_ADDR;
  901. tg3_mdio_start(tp);
  902. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
  903. (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
  904. return 0;
  905. tp->mdio_bus = mdiobus_alloc();
  906. if (tp->mdio_bus == NULL)
  907. return -ENOMEM;
  908. tp->mdio_bus->name = "tg3 mdio bus";
  909. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  910. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  911. tp->mdio_bus->priv = tp;
  912. tp->mdio_bus->parent = &tp->pdev->dev;
  913. tp->mdio_bus->read = &tg3_mdio_read;
  914. tp->mdio_bus->write = &tg3_mdio_write;
  915. tp->mdio_bus->reset = &tg3_mdio_reset;
  916. tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
  917. tp->mdio_bus->irq = &tp->mdio_irq[0];
  918. for (i = 0; i < PHY_MAX_ADDR; i++)
  919. tp->mdio_bus->irq[i] = PHY_POLL;
  920. /* The bus registration will look for all the PHYs on the mdio bus.
  921. * Unfortunately, it does not ensure the PHY is powered up before
  922. * accessing the PHY ID registers. A chip reset is the
  923. * quickest way to bring the device back to an operational state..
  924. */
  925. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  926. tg3_bmcr_reset(tp);
  927. i = mdiobus_register(tp->mdio_bus);
  928. if (i) {
  929. netdev_warn(tp->dev, "mdiobus_reg failed (0x%x)\n", i);
  930. mdiobus_free(tp->mdio_bus);
  931. return i;
  932. }
  933. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  934. if (!phydev || !phydev->drv) {
  935. netdev_warn(tp->dev, "No PHY devices\n");
  936. mdiobus_unregister(tp->mdio_bus);
  937. mdiobus_free(tp->mdio_bus);
  938. return -ENODEV;
  939. }
  940. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  941. case PHY_ID_BCM57780:
  942. phydev->interface = PHY_INTERFACE_MODE_GMII;
  943. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  944. break;
  945. case PHY_ID_BCM50610:
  946. case PHY_ID_BCM50610M:
  947. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  948. PHY_BRCM_RX_REFCLK_UNUSED |
  949. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  950. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  951. if (tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)
  952. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  953. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  954. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  955. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  956. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  957. /* fallthru */
  958. case PHY_ID_RTL8211C:
  959. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  960. break;
  961. case PHY_ID_RTL8201E:
  962. case PHY_ID_BCMAC131:
  963. phydev->interface = PHY_INTERFACE_MODE_MII;
  964. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  965. tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
  966. break;
  967. }
  968. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
  969. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  970. tg3_mdio_config_5785(tp);
  971. return 0;
  972. }
  973. static void tg3_mdio_fini(struct tg3 *tp)
  974. {
  975. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  976. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
  977. mdiobus_unregister(tp->mdio_bus);
  978. mdiobus_free(tp->mdio_bus);
  979. }
  980. }
  981. /* tp->lock is held. */
  982. static inline void tg3_generate_fw_event(struct tg3 *tp)
  983. {
  984. u32 val;
  985. val = tr32(GRC_RX_CPU_EVENT);
  986. val |= GRC_RX_CPU_DRIVER_EVENT;
  987. tw32_f(GRC_RX_CPU_EVENT, val);
  988. tp->last_event_jiffies = jiffies;
  989. }
  990. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  991. /* tp->lock is held. */
  992. static void tg3_wait_for_event_ack(struct tg3 *tp)
  993. {
  994. int i;
  995. unsigned int delay_cnt;
  996. long time_remain;
  997. /* If enough time has passed, no wait is necessary. */
  998. time_remain = (long)(tp->last_event_jiffies + 1 +
  999. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  1000. (long)jiffies;
  1001. if (time_remain < 0)
  1002. return;
  1003. /* Check if we can shorten the wait time. */
  1004. delay_cnt = jiffies_to_usecs(time_remain);
  1005. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  1006. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  1007. delay_cnt = (delay_cnt >> 3) + 1;
  1008. for (i = 0; i < delay_cnt; i++) {
  1009. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  1010. break;
  1011. udelay(8);
  1012. }
  1013. }
  1014. /* tp->lock is held. */
  1015. static void tg3_ump_link_report(struct tg3 *tp)
  1016. {
  1017. u32 reg;
  1018. u32 val;
  1019. if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  1020. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  1021. return;
  1022. tg3_wait_for_event_ack(tp);
  1023. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1024. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1025. val = 0;
  1026. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1027. val = reg << 16;
  1028. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1029. val |= (reg & 0xffff);
  1030. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
  1031. val = 0;
  1032. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1033. val = reg << 16;
  1034. if (!tg3_readphy(tp, MII_LPA, &reg))
  1035. val |= (reg & 0xffff);
  1036. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
  1037. val = 0;
  1038. if (!(tp->tg3_flags2 & TG3_FLG2_MII_SERDES)) {
  1039. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1040. val = reg << 16;
  1041. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1042. val |= (reg & 0xffff);
  1043. }
  1044. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
  1045. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1046. val = reg << 16;
  1047. else
  1048. val = 0;
  1049. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
  1050. tg3_generate_fw_event(tp);
  1051. }
  1052. static void tg3_link_report(struct tg3 *tp)
  1053. {
  1054. if (!netif_carrier_ok(tp->dev)) {
  1055. netif_info(tp, link, tp->dev, "Link is down\n");
  1056. tg3_ump_link_report(tp);
  1057. } else if (netif_msg_link(tp)) {
  1058. netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
  1059. (tp->link_config.active_speed == SPEED_1000 ?
  1060. 1000 :
  1061. (tp->link_config.active_speed == SPEED_100 ?
  1062. 100 : 10)),
  1063. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1064. "full" : "half"));
  1065. netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
  1066. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1067. "on" : "off",
  1068. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1069. "on" : "off");
  1070. tg3_ump_link_report(tp);
  1071. }
  1072. }
  1073. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  1074. {
  1075. u16 miireg;
  1076. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1077. miireg = ADVERTISE_PAUSE_CAP;
  1078. else if (flow_ctrl & FLOW_CTRL_TX)
  1079. miireg = ADVERTISE_PAUSE_ASYM;
  1080. else if (flow_ctrl & FLOW_CTRL_RX)
  1081. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1082. else
  1083. miireg = 0;
  1084. return miireg;
  1085. }
  1086. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1087. {
  1088. u16 miireg;
  1089. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1090. miireg = ADVERTISE_1000XPAUSE;
  1091. else if (flow_ctrl & FLOW_CTRL_TX)
  1092. miireg = ADVERTISE_1000XPSE_ASYM;
  1093. else if (flow_ctrl & FLOW_CTRL_RX)
  1094. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1095. else
  1096. miireg = 0;
  1097. return miireg;
  1098. }
  1099. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1100. {
  1101. u8 cap = 0;
  1102. if (lcladv & ADVERTISE_1000XPAUSE) {
  1103. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1104. if (rmtadv & LPA_1000XPAUSE)
  1105. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1106. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  1107. cap = FLOW_CTRL_RX;
  1108. } else {
  1109. if (rmtadv & LPA_1000XPAUSE)
  1110. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1111. }
  1112. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1113. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  1114. cap = FLOW_CTRL_TX;
  1115. }
  1116. return cap;
  1117. }
  1118. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1119. {
  1120. u8 autoneg;
  1121. u8 flowctrl = 0;
  1122. u32 old_rx_mode = tp->rx_mode;
  1123. u32 old_tx_mode = tp->tx_mode;
  1124. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  1125. autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
  1126. else
  1127. autoneg = tp->link_config.autoneg;
  1128. if (autoneg == AUTONEG_ENABLE &&
  1129. (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
  1130. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  1131. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1132. else
  1133. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1134. } else
  1135. flowctrl = tp->link_config.flowctrl;
  1136. tp->link_config.active_flowctrl = flowctrl;
  1137. if (flowctrl & FLOW_CTRL_RX)
  1138. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1139. else
  1140. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1141. if (old_rx_mode != tp->rx_mode)
  1142. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1143. if (flowctrl & FLOW_CTRL_TX)
  1144. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1145. else
  1146. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1147. if (old_tx_mode != tp->tx_mode)
  1148. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1149. }
  1150. static void tg3_adjust_link(struct net_device *dev)
  1151. {
  1152. u8 oldflowctrl, linkmesg = 0;
  1153. u32 mac_mode, lcl_adv, rmt_adv;
  1154. struct tg3 *tp = netdev_priv(dev);
  1155. struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1156. spin_lock_bh(&tp->lock);
  1157. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1158. MAC_MODE_HALF_DUPLEX);
  1159. oldflowctrl = tp->link_config.active_flowctrl;
  1160. if (phydev->link) {
  1161. lcl_adv = 0;
  1162. rmt_adv = 0;
  1163. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1164. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1165. else if (phydev->speed == SPEED_1000 ||
  1166. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
  1167. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1168. else
  1169. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1170. if (phydev->duplex == DUPLEX_HALF)
  1171. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1172. else {
  1173. lcl_adv = tg3_advert_flowctrl_1000T(
  1174. tp->link_config.flowctrl);
  1175. if (phydev->pause)
  1176. rmt_adv = LPA_PAUSE_CAP;
  1177. if (phydev->asym_pause)
  1178. rmt_adv |= LPA_PAUSE_ASYM;
  1179. }
  1180. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1181. } else
  1182. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1183. if (mac_mode != tp->mac_mode) {
  1184. tp->mac_mode = mac_mode;
  1185. tw32_f(MAC_MODE, tp->mac_mode);
  1186. udelay(40);
  1187. }
  1188. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1189. if (phydev->speed == SPEED_10)
  1190. tw32(MAC_MI_STAT,
  1191. MAC_MI_STAT_10MBPS_MODE |
  1192. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1193. else
  1194. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1195. }
  1196. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1197. tw32(MAC_TX_LENGTHS,
  1198. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1199. (6 << TX_LENGTHS_IPG_SHIFT) |
  1200. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1201. else
  1202. tw32(MAC_TX_LENGTHS,
  1203. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1204. (6 << TX_LENGTHS_IPG_SHIFT) |
  1205. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1206. if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
  1207. (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
  1208. phydev->speed != tp->link_config.active_speed ||
  1209. phydev->duplex != tp->link_config.active_duplex ||
  1210. oldflowctrl != tp->link_config.active_flowctrl)
  1211. linkmesg = 1;
  1212. tp->link_config.active_speed = phydev->speed;
  1213. tp->link_config.active_duplex = phydev->duplex;
  1214. spin_unlock_bh(&tp->lock);
  1215. if (linkmesg)
  1216. tg3_link_report(tp);
  1217. }
  1218. static int tg3_phy_init(struct tg3 *tp)
  1219. {
  1220. struct phy_device *phydev;
  1221. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)
  1222. return 0;
  1223. /* Bring the PHY back to a known state. */
  1224. tg3_bmcr_reset(tp);
  1225. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1226. /* Attach the MAC to the PHY. */
  1227. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1228. phydev->dev_flags, phydev->interface);
  1229. if (IS_ERR(phydev)) {
  1230. netdev_err(tp->dev, "Could not attach to PHY\n");
  1231. return PTR_ERR(phydev);
  1232. }
  1233. /* Mask with MAC supported features. */
  1234. switch (phydev->interface) {
  1235. case PHY_INTERFACE_MODE_GMII:
  1236. case PHY_INTERFACE_MODE_RGMII:
  1237. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  1238. phydev->supported &= (PHY_GBIT_FEATURES |
  1239. SUPPORTED_Pause |
  1240. SUPPORTED_Asym_Pause);
  1241. break;
  1242. }
  1243. /* fallthru */
  1244. case PHY_INTERFACE_MODE_MII:
  1245. phydev->supported &= (PHY_BASIC_FEATURES |
  1246. SUPPORTED_Pause |
  1247. SUPPORTED_Asym_Pause);
  1248. break;
  1249. default:
  1250. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1251. return -EINVAL;
  1252. }
  1253. tp->tg3_flags3 |= TG3_FLG3_PHY_CONNECTED;
  1254. phydev->advertising = phydev->supported;
  1255. return 0;
  1256. }
  1257. static void tg3_phy_start(struct tg3 *tp)
  1258. {
  1259. struct phy_device *phydev;
  1260. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1261. return;
  1262. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1263. if (tp->link_config.phy_is_low_power) {
  1264. tp->link_config.phy_is_low_power = 0;
  1265. phydev->speed = tp->link_config.orig_speed;
  1266. phydev->duplex = tp->link_config.orig_duplex;
  1267. phydev->autoneg = tp->link_config.orig_autoneg;
  1268. phydev->advertising = tp->link_config.orig_advertising;
  1269. }
  1270. phy_start(phydev);
  1271. phy_start_aneg(phydev);
  1272. }
  1273. static void tg3_phy_stop(struct tg3 *tp)
  1274. {
  1275. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1276. return;
  1277. phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1278. }
  1279. static void tg3_phy_fini(struct tg3 *tp)
  1280. {
  1281. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  1282. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1283. tp->tg3_flags3 &= ~TG3_FLG3_PHY_CONNECTED;
  1284. }
  1285. }
  1286. static void tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1287. {
  1288. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1289. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1290. }
  1291. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1292. {
  1293. u32 phytest;
  1294. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1295. u32 phy;
  1296. tg3_writephy(tp, MII_TG3_FET_TEST,
  1297. phytest | MII_TG3_FET_SHADOW_EN);
  1298. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1299. if (enable)
  1300. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1301. else
  1302. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1303. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1304. }
  1305. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1306. }
  1307. }
  1308. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1309. {
  1310. u32 reg;
  1311. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1312. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
  1313. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  1314. return;
  1315. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1316. tg3_phy_fet_toggle_apd(tp, enable);
  1317. return;
  1318. }
  1319. reg = MII_TG3_MISC_SHDW_WREN |
  1320. MII_TG3_MISC_SHDW_SCR5_SEL |
  1321. MII_TG3_MISC_SHDW_SCR5_LPED |
  1322. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1323. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1324. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1325. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1326. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1327. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1328. reg = MII_TG3_MISC_SHDW_WREN |
  1329. MII_TG3_MISC_SHDW_APD_SEL |
  1330. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1331. if (enable)
  1332. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1333. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1334. }
  1335. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1336. {
  1337. u32 phy;
  1338. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1339. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  1340. return;
  1341. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1342. u32 ephy;
  1343. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1344. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1345. tg3_writephy(tp, MII_TG3_FET_TEST,
  1346. ephy | MII_TG3_FET_SHADOW_EN);
  1347. if (!tg3_readphy(tp, reg, &phy)) {
  1348. if (enable)
  1349. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1350. else
  1351. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1352. tg3_writephy(tp, reg, phy);
  1353. }
  1354. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1355. }
  1356. } else {
  1357. phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
  1358. MII_TG3_AUXCTL_SHDWSEL_MISC;
  1359. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
  1360. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
  1361. if (enable)
  1362. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1363. else
  1364. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1365. phy |= MII_TG3_AUXCTL_MISC_WREN;
  1366. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1367. }
  1368. }
  1369. }
  1370. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1371. {
  1372. u32 val;
  1373. if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
  1374. return;
  1375. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  1376. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  1377. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1378. (val | (1 << 15) | (1 << 4)));
  1379. }
  1380. static void tg3_phy_apply_otp(struct tg3 *tp)
  1381. {
  1382. u32 otp, phy;
  1383. if (!tp->phy_otp)
  1384. return;
  1385. otp = tp->phy_otp;
  1386. /* Enable SM_DSP clock and tx 6dB coding. */
  1387. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1388. MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
  1389. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1390. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1391. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1392. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1393. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1394. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1395. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1396. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1397. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1398. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1399. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1400. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1401. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1402. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1403. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1404. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1405. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1406. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1407. /* Turn off SM_DSP clock. */
  1408. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1409. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1410. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1411. }
  1412. static int tg3_wait_macro_done(struct tg3 *tp)
  1413. {
  1414. int limit = 100;
  1415. while (limit--) {
  1416. u32 tmp32;
  1417. if (!tg3_readphy(tp, 0x16, &tmp32)) {
  1418. if ((tmp32 & 0x1000) == 0)
  1419. break;
  1420. }
  1421. }
  1422. if (limit < 0)
  1423. return -EBUSY;
  1424. return 0;
  1425. }
  1426. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1427. {
  1428. static const u32 test_pat[4][6] = {
  1429. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1430. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1431. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1432. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1433. };
  1434. int chan;
  1435. for (chan = 0; chan < 4; chan++) {
  1436. int i;
  1437. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1438. (chan * 0x2000) | 0x0200);
  1439. tg3_writephy(tp, 0x16, 0x0002);
  1440. for (i = 0; i < 6; i++)
  1441. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1442. test_pat[chan][i]);
  1443. tg3_writephy(tp, 0x16, 0x0202);
  1444. if (tg3_wait_macro_done(tp)) {
  1445. *resetp = 1;
  1446. return -EBUSY;
  1447. }
  1448. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1449. (chan * 0x2000) | 0x0200);
  1450. tg3_writephy(tp, 0x16, 0x0082);
  1451. if (tg3_wait_macro_done(tp)) {
  1452. *resetp = 1;
  1453. return -EBUSY;
  1454. }
  1455. tg3_writephy(tp, 0x16, 0x0802);
  1456. if (tg3_wait_macro_done(tp)) {
  1457. *resetp = 1;
  1458. return -EBUSY;
  1459. }
  1460. for (i = 0; i < 6; i += 2) {
  1461. u32 low, high;
  1462. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1463. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1464. tg3_wait_macro_done(tp)) {
  1465. *resetp = 1;
  1466. return -EBUSY;
  1467. }
  1468. low &= 0x7fff;
  1469. high &= 0x000f;
  1470. if (low != test_pat[chan][i] ||
  1471. high != test_pat[chan][i+1]) {
  1472. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1473. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1474. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1475. return -EBUSY;
  1476. }
  1477. }
  1478. }
  1479. return 0;
  1480. }
  1481. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1482. {
  1483. int chan;
  1484. for (chan = 0; chan < 4; chan++) {
  1485. int i;
  1486. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1487. (chan * 0x2000) | 0x0200);
  1488. tg3_writephy(tp, 0x16, 0x0002);
  1489. for (i = 0; i < 6; i++)
  1490. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1491. tg3_writephy(tp, 0x16, 0x0202);
  1492. if (tg3_wait_macro_done(tp))
  1493. return -EBUSY;
  1494. }
  1495. return 0;
  1496. }
  1497. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1498. {
  1499. u32 reg32, phy9_orig;
  1500. int retries, do_phy_reset, err;
  1501. retries = 10;
  1502. do_phy_reset = 1;
  1503. do {
  1504. if (do_phy_reset) {
  1505. err = tg3_bmcr_reset(tp);
  1506. if (err)
  1507. return err;
  1508. do_phy_reset = 0;
  1509. }
  1510. /* Disable transmitter and interrupt. */
  1511. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1512. continue;
  1513. reg32 |= 0x3000;
  1514. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1515. /* Set full-duplex, 1000 mbps. */
  1516. tg3_writephy(tp, MII_BMCR,
  1517. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  1518. /* Set to master mode. */
  1519. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  1520. continue;
  1521. tg3_writephy(tp, MII_TG3_CTRL,
  1522. (MII_TG3_CTRL_AS_MASTER |
  1523. MII_TG3_CTRL_ENABLE_AS_MASTER));
  1524. /* Enable SM_DSP_CLOCK and 6dB. */
  1525. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1526. /* Block the PHY control access. */
  1527. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1528. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
  1529. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1530. if (!err)
  1531. break;
  1532. } while (--retries);
  1533. err = tg3_phy_reset_chanpat(tp);
  1534. if (err)
  1535. return err;
  1536. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1537. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
  1538. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1539. tg3_writephy(tp, 0x16, 0x0000);
  1540. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1541. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1542. /* Set Extended packet length bit for jumbo frames */
  1543. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  1544. }
  1545. else {
  1546. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1547. }
  1548. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  1549. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1550. reg32 &= ~0x3000;
  1551. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1552. } else if (!err)
  1553. err = -EBUSY;
  1554. return err;
  1555. }
  1556. /* This will reset the tigon3 PHY if there is no valid
  1557. * link unless the FORCE argument is non-zero.
  1558. */
  1559. static int tg3_phy_reset(struct tg3 *tp)
  1560. {
  1561. u32 cpmuctrl;
  1562. u32 phy_status;
  1563. int err;
  1564. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1565. u32 val;
  1566. val = tr32(GRC_MISC_CFG);
  1567. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1568. udelay(40);
  1569. }
  1570. err = tg3_readphy(tp, MII_BMSR, &phy_status);
  1571. err |= tg3_readphy(tp, MII_BMSR, &phy_status);
  1572. if (err != 0)
  1573. return -EBUSY;
  1574. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1575. netif_carrier_off(tp->dev);
  1576. tg3_link_report(tp);
  1577. }
  1578. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1579. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1580. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1581. err = tg3_phy_reset_5703_4_5(tp);
  1582. if (err)
  1583. return err;
  1584. goto out;
  1585. }
  1586. cpmuctrl = 0;
  1587. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1588. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1589. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1590. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1591. tw32(TG3_CPMU_CTRL,
  1592. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1593. }
  1594. err = tg3_bmcr_reset(tp);
  1595. if (err)
  1596. return err;
  1597. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1598. u32 phy;
  1599. phy = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1600. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, phy);
  1601. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1602. }
  1603. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1604. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1605. u32 val;
  1606. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1607. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1608. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1609. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1610. udelay(40);
  1611. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1612. }
  1613. }
  1614. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
  1615. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES))
  1616. return 0;
  1617. tg3_phy_apply_otp(tp);
  1618. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  1619. tg3_phy_toggle_apd(tp, true);
  1620. else
  1621. tg3_phy_toggle_apd(tp, false);
  1622. out:
  1623. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
  1624. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1625. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1626. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
  1627. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1628. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323);
  1629. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1630. }
  1631. if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
  1632. tg3_writephy(tp, 0x1c, 0x8d68);
  1633. tg3_writephy(tp, 0x1c, 0x8d68);
  1634. }
  1635. if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
  1636. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1637. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1638. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b);
  1639. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1640. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506);
  1641. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f);
  1642. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2);
  1643. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1644. }
  1645. else if (tp->tg3_flags2 & TG3_FLG2_PHY_JITTER_BUG) {
  1646. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1647. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1648. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADJUST_TRIM) {
  1649. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  1650. tg3_writephy(tp, MII_TG3_TEST1,
  1651. MII_TG3_TEST1_TRIM_EN | 0x4);
  1652. } else
  1653. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  1654. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1655. }
  1656. /* Set Extended packet length bit (bit 14) on all chips that */
  1657. /* support jumbo frames */
  1658. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  1659. /* Cannot do read-modify-write on 5401 */
  1660. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1661. } else if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1662. u32 phy_reg;
  1663. /* Set bit 14 with read-modify-write to preserve other bits */
  1664. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  1665. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
  1666. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
  1667. }
  1668. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  1669. * jumbo frames transmission.
  1670. */
  1671. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1672. u32 phy_reg;
  1673. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
  1674. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1675. phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  1676. }
  1677. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1678. /* adjust output voltage */
  1679. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  1680. }
  1681. tg3_phy_toggle_automdix(tp, 1);
  1682. tg3_phy_set_wirespeed(tp);
  1683. return 0;
  1684. }
  1685. static void tg3_frob_aux_power(struct tg3 *tp)
  1686. {
  1687. struct tg3 *tp_peer = tp;
  1688. /* The GPIOs do something completely different on 57765. */
  1689. if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0 ||
  1690. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  1691. return;
  1692. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1693. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  1694. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  1695. struct net_device *dev_peer;
  1696. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1697. /* remove_one() may have been run on the peer. */
  1698. if (!dev_peer)
  1699. tp_peer = tp;
  1700. else
  1701. tp_peer = netdev_priv(dev_peer);
  1702. }
  1703. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1704. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
  1705. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1706. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  1707. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1708. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1709. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1710. (GRC_LCLCTRL_GPIO_OE0 |
  1711. GRC_LCLCTRL_GPIO_OE1 |
  1712. GRC_LCLCTRL_GPIO_OE2 |
  1713. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1714. GRC_LCLCTRL_GPIO_OUTPUT1),
  1715. 100);
  1716. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  1717. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  1718. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  1719. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  1720. GRC_LCLCTRL_GPIO_OE1 |
  1721. GRC_LCLCTRL_GPIO_OE2 |
  1722. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1723. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1724. tp->grc_local_ctrl;
  1725. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1726. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  1727. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1728. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  1729. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1730. } else {
  1731. u32 no_gpio2;
  1732. u32 grc_local_ctrl = 0;
  1733. if (tp_peer != tp &&
  1734. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1735. return;
  1736. /* Workaround to prevent overdrawing Amps. */
  1737. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1738. ASIC_REV_5714) {
  1739. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1740. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1741. grc_local_ctrl, 100);
  1742. }
  1743. /* On 5753 and variants, GPIO2 cannot be used. */
  1744. no_gpio2 = tp->nic_sram_data_cfg &
  1745. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1746. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1747. GRC_LCLCTRL_GPIO_OE1 |
  1748. GRC_LCLCTRL_GPIO_OE2 |
  1749. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1750. GRC_LCLCTRL_GPIO_OUTPUT2;
  1751. if (no_gpio2) {
  1752. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1753. GRC_LCLCTRL_GPIO_OUTPUT2);
  1754. }
  1755. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1756. grc_local_ctrl, 100);
  1757. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1758. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1759. grc_local_ctrl, 100);
  1760. if (!no_gpio2) {
  1761. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1762. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1763. grc_local_ctrl, 100);
  1764. }
  1765. }
  1766. } else {
  1767. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  1768. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  1769. if (tp_peer != tp &&
  1770. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1771. return;
  1772. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1773. (GRC_LCLCTRL_GPIO_OE1 |
  1774. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1775. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1776. GRC_LCLCTRL_GPIO_OE1, 100);
  1777. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1778. (GRC_LCLCTRL_GPIO_OE1 |
  1779. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1780. }
  1781. }
  1782. }
  1783. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  1784. {
  1785. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  1786. return 1;
  1787. else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
  1788. if (speed != SPEED_10)
  1789. return 1;
  1790. } else if (speed == SPEED_10)
  1791. return 1;
  1792. return 0;
  1793. }
  1794. static int tg3_setup_phy(struct tg3 *, int);
  1795. #define RESET_KIND_SHUTDOWN 0
  1796. #define RESET_KIND_INIT 1
  1797. #define RESET_KIND_SUSPEND 2
  1798. static void tg3_write_sig_post_reset(struct tg3 *, int);
  1799. static int tg3_halt_cpu(struct tg3 *, u32);
  1800. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  1801. {
  1802. u32 val;
  1803. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  1804. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1805. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1806. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  1807. sg_dig_ctrl |=
  1808. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  1809. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  1810. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  1811. }
  1812. return;
  1813. }
  1814. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1815. tg3_bmcr_reset(tp);
  1816. val = tr32(GRC_MISC_CFG);
  1817. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  1818. udelay(40);
  1819. return;
  1820. } else if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1821. u32 phytest;
  1822. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1823. u32 phy;
  1824. tg3_writephy(tp, MII_ADVERTISE, 0);
  1825. tg3_writephy(tp, MII_BMCR,
  1826. BMCR_ANENABLE | BMCR_ANRESTART);
  1827. tg3_writephy(tp, MII_TG3_FET_TEST,
  1828. phytest | MII_TG3_FET_SHADOW_EN);
  1829. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  1830. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  1831. tg3_writephy(tp,
  1832. MII_TG3_FET_SHDW_AUXMODE4,
  1833. phy);
  1834. }
  1835. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1836. }
  1837. return;
  1838. } else if (do_low_power) {
  1839. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1840. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1841. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1842. MII_TG3_AUXCTL_SHDWSEL_PWRCTL |
  1843. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  1844. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  1845. MII_TG3_AUXCTL_PCTL_VREG_11V);
  1846. }
  1847. /* The PHY should not be powered down on some chips because
  1848. * of bugs.
  1849. */
  1850. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1851. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1852. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1853. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  1854. return;
  1855. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1856. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1857. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1858. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1859. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  1860. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1861. }
  1862. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1863. }
  1864. /* tp->lock is held. */
  1865. static int tg3_nvram_lock(struct tg3 *tp)
  1866. {
  1867. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1868. int i;
  1869. if (tp->nvram_lock_cnt == 0) {
  1870. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  1871. for (i = 0; i < 8000; i++) {
  1872. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  1873. break;
  1874. udelay(20);
  1875. }
  1876. if (i == 8000) {
  1877. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  1878. return -ENODEV;
  1879. }
  1880. }
  1881. tp->nvram_lock_cnt++;
  1882. }
  1883. return 0;
  1884. }
  1885. /* tp->lock is held. */
  1886. static void tg3_nvram_unlock(struct tg3 *tp)
  1887. {
  1888. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1889. if (tp->nvram_lock_cnt > 0)
  1890. tp->nvram_lock_cnt--;
  1891. if (tp->nvram_lock_cnt == 0)
  1892. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  1893. }
  1894. }
  1895. /* tp->lock is held. */
  1896. static void tg3_enable_nvram_access(struct tg3 *tp)
  1897. {
  1898. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1899. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
  1900. u32 nvaccess = tr32(NVRAM_ACCESS);
  1901. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  1902. }
  1903. }
  1904. /* tp->lock is held. */
  1905. static void tg3_disable_nvram_access(struct tg3 *tp)
  1906. {
  1907. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1908. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
  1909. u32 nvaccess = tr32(NVRAM_ACCESS);
  1910. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  1911. }
  1912. }
  1913. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  1914. u32 offset, u32 *val)
  1915. {
  1916. u32 tmp;
  1917. int i;
  1918. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  1919. return -EINVAL;
  1920. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  1921. EEPROM_ADDR_DEVID_MASK |
  1922. EEPROM_ADDR_READ);
  1923. tw32(GRC_EEPROM_ADDR,
  1924. tmp |
  1925. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  1926. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  1927. EEPROM_ADDR_ADDR_MASK) |
  1928. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  1929. for (i = 0; i < 1000; i++) {
  1930. tmp = tr32(GRC_EEPROM_ADDR);
  1931. if (tmp & EEPROM_ADDR_COMPLETE)
  1932. break;
  1933. msleep(1);
  1934. }
  1935. if (!(tmp & EEPROM_ADDR_COMPLETE))
  1936. return -EBUSY;
  1937. tmp = tr32(GRC_EEPROM_DATA);
  1938. /*
  1939. * The data will always be opposite the native endian
  1940. * format. Perform a blind byteswap to compensate.
  1941. */
  1942. *val = swab32(tmp);
  1943. return 0;
  1944. }
  1945. #define NVRAM_CMD_TIMEOUT 10000
  1946. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  1947. {
  1948. int i;
  1949. tw32(NVRAM_CMD, nvram_cmd);
  1950. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  1951. udelay(10);
  1952. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  1953. udelay(10);
  1954. break;
  1955. }
  1956. }
  1957. if (i == NVRAM_CMD_TIMEOUT)
  1958. return -EBUSY;
  1959. return 0;
  1960. }
  1961. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  1962. {
  1963. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  1964. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  1965. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  1966. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  1967. (tp->nvram_jedecnum == JEDEC_ATMEL))
  1968. addr = ((addr / tp->nvram_pagesize) <<
  1969. ATMEL_AT45DB0X1B_PAGE_POS) +
  1970. (addr % tp->nvram_pagesize);
  1971. return addr;
  1972. }
  1973. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  1974. {
  1975. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  1976. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  1977. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  1978. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  1979. (tp->nvram_jedecnum == JEDEC_ATMEL))
  1980. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  1981. tp->nvram_pagesize) +
  1982. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  1983. return addr;
  1984. }
  1985. /* NOTE: Data read in from NVRAM is byteswapped according to
  1986. * the byteswapping settings for all other register accesses.
  1987. * tg3 devices are BE devices, so on a BE machine, the data
  1988. * returned will be exactly as it is seen in NVRAM. On a LE
  1989. * machine, the 32-bit value will be byteswapped.
  1990. */
  1991. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  1992. {
  1993. int ret;
  1994. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  1995. return tg3_nvram_read_using_eeprom(tp, offset, val);
  1996. offset = tg3_nvram_phys_addr(tp, offset);
  1997. if (offset > NVRAM_ADDR_MSK)
  1998. return -EINVAL;
  1999. ret = tg3_nvram_lock(tp);
  2000. if (ret)
  2001. return ret;
  2002. tg3_enable_nvram_access(tp);
  2003. tw32(NVRAM_ADDR, offset);
  2004. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  2005. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  2006. if (ret == 0)
  2007. *val = tr32(NVRAM_RDDATA);
  2008. tg3_disable_nvram_access(tp);
  2009. tg3_nvram_unlock(tp);
  2010. return ret;
  2011. }
  2012. /* Ensures NVRAM data is in bytestream format. */
  2013. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2014. {
  2015. u32 v;
  2016. int res = tg3_nvram_read(tp, offset, &v);
  2017. if (!res)
  2018. *val = cpu_to_be32(v);
  2019. return res;
  2020. }
  2021. /* tp->lock is held. */
  2022. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  2023. {
  2024. u32 addr_high, addr_low;
  2025. int i;
  2026. addr_high = ((tp->dev->dev_addr[0] << 8) |
  2027. tp->dev->dev_addr[1]);
  2028. addr_low = ((tp->dev->dev_addr[2] << 24) |
  2029. (tp->dev->dev_addr[3] << 16) |
  2030. (tp->dev->dev_addr[4] << 8) |
  2031. (tp->dev->dev_addr[5] << 0));
  2032. for (i = 0; i < 4; i++) {
  2033. if (i == 1 && skip_mac_1)
  2034. continue;
  2035. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  2036. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  2037. }
  2038. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2039. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2040. for (i = 0; i < 12; i++) {
  2041. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  2042. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  2043. }
  2044. }
  2045. addr_high = (tp->dev->dev_addr[0] +
  2046. tp->dev->dev_addr[1] +
  2047. tp->dev->dev_addr[2] +
  2048. tp->dev->dev_addr[3] +
  2049. tp->dev->dev_addr[4] +
  2050. tp->dev->dev_addr[5]) &
  2051. TX_BACKOFF_SEED_MASK;
  2052. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  2053. }
  2054. static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
  2055. {
  2056. u32 misc_host_ctrl;
  2057. bool device_should_wake, do_low_power;
  2058. /* Make sure register accesses (indirect or otherwise)
  2059. * will function correctly.
  2060. */
  2061. pci_write_config_dword(tp->pdev,
  2062. TG3PCI_MISC_HOST_CTRL,
  2063. tp->misc_host_ctrl);
  2064. switch (state) {
  2065. case PCI_D0:
  2066. pci_enable_wake(tp->pdev, state, false);
  2067. pci_set_power_state(tp->pdev, PCI_D0);
  2068. /* Switch out of Vaux if it is a NIC */
  2069. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  2070. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  2071. return 0;
  2072. case PCI_D1:
  2073. case PCI_D2:
  2074. case PCI_D3hot:
  2075. break;
  2076. default:
  2077. netdev_err(tp->dev, "Invalid power state (D%d) requested\n",
  2078. state);
  2079. return -EINVAL;
  2080. }
  2081. /* Restore the CLKREQ setting. */
  2082. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2083. u16 lnkctl;
  2084. pci_read_config_word(tp->pdev,
  2085. tp->pcie_cap + PCI_EXP_LNKCTL,
  2086. &lnkctl);
  2087. lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
  2088. pci_write_config_word(tp->pdev,
  2089. tp->pcie_cap + PCI_EXP_LNKCTL,
  2090. lnkctl);
  2091. }
  2092. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  2093. tw32(TG3PCI_MISC_HOST_CTRL,
  2094. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  2095. device_should_wake = pci_pme_capable(tp->pdev, state) &&
  2096. device_may_wakeup(&tp->pdev->dev) &&
  2097. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  2098. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  2099. do_low_power = false;
  2100. if ((tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) &&
  2101. !tp->link_config.phy_is_low_power) {
  2102. struct phy_device *phydev;
  2103. u32 phyid, advertising;
  2104. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  2105. tp->link_config.phy_is_low_power = 1;
  2106. tp->link_config.orig_speed = phydev->speed;
  2107. tp->link_config.orig_duplex = phydev->duplex;
  2108. tp->link_config.orig_autoneg = phydev->autoneg;
  2109. tp->link_config.orig_advertising = phydev->advertising;
  2110. advertising = ADVERTISED_TP |
  2111. ADVERTISED_Pause |
  2112. ADVERTISED_Autoneg |
  2113. ADVERTISED_10baseT_Half;
  2114. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2115. device_should_wake) {
  2116. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2117. advertising |=
  2118. ADVERTISED_100baseT_Half |
  2119. ADVERTISED_100baseT_Full |
  2120. ADVERTISED_10baseT_Full;
  2121. else
  2122. advertising |= ADVERTISED_10baseT_Full;
  2123. }
  2124. phydev->advertising = advertising;
  2125. phy_start_aneg(phydev);
  2126. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  2127. if (phyid != PHY_ID_BCMAC131) {
  2128. phyid &= PHY_BCM_OUI_MASK;
  2129. if (phyid == PHY_BCM_OUI_1 ||
  2130. phyid == PHY_BCM_OUI_2 ||
  2131. phyid == PHY_BCM_OUI_3)
  2132. do_low_power = true;
  2133. }
  2134. }
  2135. } else {
  2136. do_low_power = true;
  2137. if (tp->link_config.phy_is_low_power == 0) {
  2138. tp->link_config.phy_is_low_power = 1;
  2139. tp->link_config.orig_speed = tp->link_config.speed;
  2140. tp->link_config.orig_duplex = tp->link_config.duplex;
  2141. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  2142. }
  2143. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  2144. tp->link_config.speed = SPEED_10;
  2145. tp->link_config.duplex = DUPLEX_HALF;
  2146. tp->link_config.autoneg = AUTONEG_ENABLE;
  2147. tg3_setup_phy(tp, 0);
  2148. }
  2149. }
  2150. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2151. u32 val;
  2152. val = tr32(GRC_VCPU_EXT_CTRL);
  2153. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  2154. } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2155. int i;
  2156. u32 val;
  2157. for (i = 0; i < 200; i++) {
  2158. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  2159. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  2160. break;
  2161. msleep(1);
  2162. }
  2163. }
  2164. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  2165. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  2166. WOL_DRV_STATE_SHUTDOWN |
  2167. WOL_DRV_WOL |
  2168. WOL_SET_MAGIC_PKT);
  2169. if (device_should_wake) {
  2170. u32 mac_mode;
  2171. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  2172. if (do_low_power) {
  2173. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  2174. udelay(40);
  2175. }
  2176. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  2177. mac_mode = MAC_MODE_PORT_MODE_GMII;
  2178. else
  2179. mac_mode = MAC_MODE_PORT_MODE_MII;
  2180. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  2181. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2182. ASIC_REV_5700) {
  2183. u32 speed = (tp->tg3_flags &
  2184. TG3_FLAG_WOL_SPEED_100MB) ?
  2185. SPEED_100 : SPEED_10;
  2186. if (tg3_5700_link_polarity(tp, speed))
  2187. mac_mode |= MAC_MODE_LINK_POLARITY;
  2188. else
  2189. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2190. }
  2191. } else {
  2192. mac_mode = MAC_MODE_PORT_MODE_TBI;
  2193. }
  2194. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  2195. tw32(MAC_LED_CTRL, tp->led_ctrl);
  2196. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  2197. if (((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  2198. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) &&
  2199. ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2200. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)))
  2201. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  2202. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  2203. mac_mode |= tp->mac_mode &
  2204. (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  2205. if (mac_mode & MAC_MODE_APE_TX_EN)
  2206. mac_mode |= MAC_MODE_TDE_ENABLE;
  2207. }
  2208. tw32_f(MAC_MODE, mac_mode);
  2209. udelay(100);
  2210. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  2211. udelay(10);
  2212. }
  2213. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  2214. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2215. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  2216. u32 base_val;
  2217. base_val = tp->pci_clock_ctrl;
  2218. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  2219. CLOCK_CTRL_TXCLK_DISABLE);
  2220. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  2221. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  2222. } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  2223. (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  2224. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
  2225. /* do nothing */
  2226. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  2227. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  2228. u32 newbits1, newbits2;
  2229. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2230. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2231. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  2232. CLOCK_CTRL_TXCLK_DISABLE |
  2233. CLOCK_CTRL_ALTCLK);
  2234. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2235. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  2236. newbits1 = CLOCK_CTRL_625_CORE;
  2237. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  2238. } else {
  2239. newbits1 = CLOCK_CTRL_ALTCLK;
  2240. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2241. }
  2242. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  2243. 40);
  2244. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  2245. 40);
  2246. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  2247. u32 newbits3;
  2248. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2249. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2250. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  2251. CLOCK_CTRL_TXCLK_DISABLE |
  2252. CLOCK_CTRL_44MHZ_CORE);
  2253. } else {
  2254. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  2255. }
  2256. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  2257. tp->pci_clock_ctrl | newbits3, 40);
  2258. }
  2259. }
  2260. if (!(device_should_wake) &&
  2261. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  2262. tg3_power_down_phy(tp, do_low_power);
  2263. tg3_frob_aux_power(tp);
  2264. /* Workaround for unstable PLL clock */
  2265. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  2266. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  2267. u32 val = tr32(0x7d00);
  2268. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  2269. tw32(0x7d00, val);
  2270. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2271. int err;
  2272. err = tg3_nvram_lock(tp);
  2273. tg3_halt_cpu(tp, RX_CPU_BASE);
  2274. if (!err)
  2275. tg3_nvram_unlock(tp);
  2276. }
  2277. }
  2278. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  2279. if (device_should_wake)
  2280. pci_enable_wake(tp->pdev, state, true);
  2281. /* Finally, set the new power state. */
  2282. pci_set_power_state(tp->pdev, state);
  2283. return 0;
  2284. }
  2285. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  2286. {
  2287. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  2288. case MII_TG3_AUX_STAT_10HALF:
  2289. *speed = SPEED_10;
  2290. *duplex = DUPLEX_HALF;
  2291. break;
  2292. case MII_TG3_AUX_STAT_10FULL:
  2293. *speed = SPEED_10;
  2294. *duplex = DUPLEX_FULL;
  2295. break;
  2296. case MII_TG3_AUX_STAT_100HALF:
  2297. *speed = SPEED_100;
  2298. *duplex = DUPLEX_HALF;
  2299. break;
  2300. case MII_TG3_AUX_STAT_100FULL:
  2301. *speed = SPEED_100;
  2302. *duplex = DUPLEX_FULL;
  2303. break;
  2304. case MII_TG3_AUX_STAT_1000HALF:
  2305. *speed = SPEED_1000;
  2306. *duplex = DUPLEX_HALF;
  2307. break;
  2308. case MII_TG3_AUX_STAT_1000FULL:
  2309. *speed = SPEED_1000;
  2310. *duplex = DUPLEX_FULL;
  2311. break;
  2312. default:
  2313. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  2314. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  2315. SPEED_10;
  2316. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  2317. DUPLEX_HALF;
  2318. break;
  2319. }
  2320. *speed = SPEED_INVALID;
  2321. *duplex = DUPLEX_INVALID;
  2322. break;
  2323. }
  2324. }
  2325. static void tg3_phy_copper_begin(struct tg3 *tp)
  2326. {
  2327. u32 new_adv;
  2328. int i;
  2329. if (tp->link_config.phy_is_low_power) {
  2330. /* Entering low power mode. Disable gigabit and
  2331. * 100baseT advertisements.
  2332. */
  2333. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2334. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  2335. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  2336. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2337. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  2338. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2339. } else if (tp->link_config.speed == SPEED_INVALID) {
  2340. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  2341. tp->link_config.advertising &=
  2342. ~(ADVERTISED_1000baseT_Half |
  2343. ADVERTISED_1000baseT_Full);
  2344. new_adv = ADVERTISE_CSMA;
  2345. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  2346. new_adv |= ADVERTISE_10HALF;
  2347. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  2348. new_adv |= ADVERTISE_10FULL;
  2349. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  2350. new_adv |= ADVERTISE_100HALF;
  2351. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  2352. new_adv |= ADVERTISE_100FULL;
  2353. new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2354. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2355. if (tp->link_config.advertising &
  2356. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  2357. new_adv = 0;
  2358. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2359. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  2360. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2361. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  2362. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
  2363. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2364. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  2365. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2366. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2367. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2368. } else {
  2369. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2370. }
  2371. } else {
  2372. new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2373. new_adv |= ADVERTISE_CSMA;
  2374. /* Asking for a specific link mode. */
  2375. if (tp->link_config.speed == SPEED_1000) {
  2376. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2377. if (tp->link_config.duplex == DUPLEX_FULL)
  2378. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  2379. else
  2380. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  2381. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2382. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  2383. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2384. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2385. } else {
  2386. if (tp->link_config.speed == SPEED_100) {
  2387. if (tp->link_config.duplex == DUPLEX_FULL)
  2388. new_adv |= ADVERTISE_100FULL;
  2389. else
  2390. new_adv |= ADVERTISE_100HALF;
  2391. } else {
  2392. if (tp->link_config.duplex == DUPLEX_FULL)
  2393. new_adv |= ADVERTISE_10FULL;
  2394. else
  2395. new_adv |= ADVERTISE_10HALF;
  2396. }
  2397. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2398. new_adv = 0;
  2399. }
  2400. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2401. }
  2402. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  2403. tp->link_config.speed != SPEED_INVALID) {
  2404. u32 bmcr, orig_bmcr;
  2405. tp->link_config.active_speed = tp->link_config.speed;
  2406. tp->link_config.active_duplex = tp->link_config.duplex;
  2407. bmcr = 0;
  2408. switch (tp->link_config.speed) {
  2409. default:
  2410. case SPEED_10:
  2411. break;
  2412. case SPEED_100:
  2413. bmcr |= BMCR_SPEED100;
  2414. break;
  2415. case SPEED_1000:
  2416. bmcr |= TG3_BMCR_SPEED1000;
  2417. break;
  2418. }
  2419. if (tp->link_config.duplex == DUPLEX_FULL)
  2420. bmcr |= BMCR_FULLDPLX;
  2421. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  2422. (bmcr != orig_bmcr)) {
  2423. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  2424. for (i = 0; i < 1500; i++) {
  2425. u32 tmp;
  2426. udelay(10);
  2427. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  2428. tg3_readphy(tp, MII_BMSR, &tmp))
  2429. continue;
  2430. if (!(tmp & BMSR_LSTATUS)) {
  2431. udelay(40);
  2432. break;
  2433. }
  2434. }
  2435. tg3_writephy(tp, MII_BMCR, bmcr);
  2436. udelay(40);
  2437. }
  2438. } else {
  2439. tg3_writephy(tp, MII_BMCR,
  2440. BMCR_ANENABLE | BMCR_ANRESTART);
  2441. }
  2442. }
  2443. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  2444. {
  2445. int err;
  2446. /* Turn off tap power management. */
  2447. /* Set Extended packet length bit */
  2448. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  2449. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012);
  2450. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804);
  2451. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013);
  2452. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204);
  2453. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2454. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132);
  2455. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2456. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232);
  2457. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  2458. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20);
  2459. udelay(40);
  2460. return err;
  2461. }
  2462. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  2463. {
  2464. u32 adv_reg, all_mask = 0;
  2465. if (mask & ADVERTISED_10baseT_Half)
  2466. all_mask |= ADVERTISE_10HALF;
  2467. if (mask & ADVERTISED_10baseT_Full)
  2468. all_mask |= ADVERTISE_10FULL;
  2469. if (mask & ADVERTISED_100baseT_Half)
  2470. all_mask |= ADVERTISE_100HALF;
  2471. if (mask & ADVERTISED_100baseT_Full)
  2472. all_mask |= ADVERTISE_100FULL;
  2473. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  2474. return 0;
  2475. if ((adv_reg & all_mask) != all_mask)
  2476. return 0;
  2477. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  2478. u32 tg3_ctrl;
  2479. all_mask = 0;
  2480. if (mask & ADVERTISED_1000baseT_Half)
  2481. all_mask |= ADVERTISE_1000HALF;
  2482. if (mask & ADVERTISED_1000baseT_Full)
  2483. all_mask |= ADVERTISE_1000FULL;
  2484. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  2485. return 0;
  2486. if ((tg3_ctrl & all_mask) != all_mask)
  2487. return 0;
  2488. }
  2489. return 1;
  2490. }
  2491. static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
  2492. {
  2493. u32 curadv, reqadv;
  2494. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  2495. return 1;
  2496. curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2497. reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2498. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  2499. if (curadv != reqadv)
  2500. return 0;
  2501. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
  2502. tg3_readphy(tp, MII_LPA, rmtadv);
  2503. } else {
  2504. /* Reprogram the advertisement register, even if it
  2505. * does not affect the current link. If the link
  2506. * gets renegotiated in the future, we can save an
  2507. * additional renegotiation cycle by advertising
  2508. * it correctly in the first place.
  2509. */
  2510. if (curadv != reqadv) {
  2511. *lcladv &= ~(ADVERTISE_PAUSE_CAP |
  2512. ADVERTISE_PAUSE_ASYM);
  2513. tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
  2514. }
  2515. }
  2516. return 1;
  2517. }
  2518. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  2519. {
  2520. int current_link_up;
  2521. u32 bmsr, dummy;
  2522. u32 lcl_adv, rmt_adv;
  2523. u16 current_speed;
  2524. u8 current_duplex;
  2525. int i, err;
  2526. tw32(MAC_EVENT, 0);
  2527. tw32_f(MAC_STATUS,
  2528. (MAC_STATUS_SYNC_CHANGED |
  2529. MAC_STATUS_CFG_CHANGED |
  2530. MAC_STATUS_MI_COMPLETION |
  2531. MAC_STATUS_LNKSTATE_CHANGED));
  2532. udelay(40);
  2533. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  2534. tw32_f(MAC_MI_MODE,
  2535. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  2536. udelay(80);
  2537. }
  2538. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  2539. /* Some third-party PHYs need to be reset on link going
  2540. * down.
  2541. */
  2542. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2543. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2544. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  2545. netif_carrier_ok(tp->dev)) {
  2546. tg3_readphy(tp, MII_BMSR, &bmsr);
  2547. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2548. !(bmsr & BMSR_LSTATUS))
  2549. force_reset = 1;
  2550. }
  2551. if (force_reset)
  2552. tg3_phy_reset(tp);
  2553. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  2554. tg3_readphy(tp, MII_BMSR, &bmsr);
  2555. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  2556. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  2557. bmsr = 0;
  2558. if (!(bmsr & BMSR_LSTATUS)) {
  2559. err = tg3_init_5401phy_dsp(tp);
  2560. if (err)
  2561. return err;
  2562. tg3_readphy(tp, MII_BMSR, &bmsr);
  2563. for (i = 0; i < 1000; i++) {
  2564. udelay(10);
  2565. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2566. (bmsr & BMSR_LSTATUS)) {
  2567. udelay(40);
  2568. break;
  2569. }
  2570. }
  2571. if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
  2572. TG3_PHY_REV_BCM5401_B0 &&
  2573. !(bmsr & BMSR_LSTATUS) &&
  2574. tp->link_config.active_speed == SPEED_1000) {
  2575. err = tg3_phy_reset(tp);
  2576. if (!err)
  2577. err = tg3_init_5401phy_dsp(tp);
  2578. if (err)
  2579. return err;
  2580. }
  2581. }
  2582. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2583. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  2584. /* 5701 {A0,B0} CRC bug workaround */
  2585. tg3_writephy(tp, 0x15, 0x0a75);
  2586. tg3_writephy(tp, 0x1c, 0x8c68);
  2587. tg3_writephy(tp, 0x1c, 0x8d68);
  2588. tg3_writephy(tp, 0x1c, 0x8c68);
  2589. }
  2590. /* Clear pending interrupts... */
  2591. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2592. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2593. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
  2594. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  2595. else if (!(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
  2596. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  2597. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2598. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2599. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  2600. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2601. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  2602. else
  2603. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  2604. }
  2605. current_link_up = 0;
  2606. current_speed = SPEED_INVALID;
  2607. current_duplex = DUPLEX_INVALID;
  2608. if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
  2609. u32 val;
  2610. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  2611. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  2612. if (!(val & (1 << 10))) {
  2613. val |= (1 << 10);
  2614. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2615. goto relink;
  2616. }
  2617. }
  2618. bmsr = 0;
  2619. for (i = 0; i < 100; i++) {
  2620. tg3_readphy(tp, MII_BMSR, &bmsr);
  2621. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2622. (bmsr & BMSR_LSTATUS))
  2623. break;
  2624. udelay(40);
  2625. }
  2626. if (bmsr & BMSR_LSTATUS) {
  2627. u32 aux_stat, bmcr;
  2628. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  2629. for (i = 0; i < 2000; i++) {
  2630. udelay(10);
  2631. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  2632. aux_stat)
  2633. break;
  2634. }
  2635. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  2636. &current_speed,
  2637. &current_duplex);
  2638. bmcr = 0;
  2639. for (i = 0; i < 200; i++) {
  2640. tg3_readphy(tp, MII_BMCR, &bmcr);
  2641. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  2642. continue;
  2643. if (bmcr && bmcr != 0x7fff)
  2644. break;
  2645. udelay(10);
  2646. }
  2647. lcl_adv = 0;
  2648. rmt_adv = 0;
  2649. tp->link_config.active_speed = current_speed;
  2650. tp->link_config.active_duplex = current_duplex;
  2651. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2652. if ((bmcr & BMCR_ANENABLE) &&
  2653. tg3_copper_is_advertising_all(tp,
  2654. tp->link_config.advertising)) {
  2655. if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
  2656. &rmt_adv))
  2657. current_link_up = 1;
  2658. }
  2659. } else {
  2660. if (!(bmcr & BMCR_ANENABLE) &&
  2661. tp->link_config.speed == current_speed &&
  2662. tp->link_config.duplex == current_duplex &&
  2663. tp->link_config.flowctrl ==
  2664. tp->link_config.active_flowctrl) {
  2665. current_link_up = 1;
  2666. }
  2667. }
  2668. if (current_link_up == 1 &&
  2669. tp->link_config.active_duplex == DUPLEX_FULL)
  2670. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  2671. }
  2672. relink:
  2673. if (current_link_up == 0 || tp->link_config.phy_is_low_power) {
  2674. u32 tmp;
  2675. tg3_phy_copper_begin(tp);
  2676. tg3_readphy(tp, MII_BMSR, &tmp);
  2677. if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
  2678. (tmp & BMSR_LSTATUS))
  2679. current_link_up = 1;
  2680. }
  2681. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  2682. if (current_link_up == 1) {
  2683. if (tp->link_config.active_speed == SPEED_100 ||
  2684. tp->link_config.active_speed == SPEED_10)
  2685. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2686. else
  2687. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2688. } else if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)
  2689. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2690. else
  2691. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2692. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2693. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2694. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2695. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  2696. if (current_link_up == 1 &&
  2697. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  2698. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  2699. else
  2700. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2701. }
  2702. /* ??? Without this setting Netgear GA302T PHY does not
  2703. * ??? send/receive packets...
  2704. */
  2705. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
  2706. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  2707. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  2708. tw32_f(MAC_MI_MODE, tp->mi_mode);
  2709. udelay(80);
  2710. }
  2711. tw32_f(MAC_MODE, tp->mac_mode);
  2712. udelay(40);
  2713. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  2714. /* Polled via timer. */
  2715. tw32_f(MAC_EVENT, 0);
  2716. } else {
  2717. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2718. }
  2719. udelay(40);
  2720. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  2721. current_link_up == 1 &&
  2722. tp->link_config.active_speed == SPEED_1000 &&
  2723. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  2724. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  2725. udelay(120);
  2726. tw32_f(MAC_STATUS,
  2727. (MAC_STATUS_SYNC_CHANGED |
  2728. MAC_STATUS_CFG_CHANGED));
  2729. udelay(40);
  2730. tg3_write_mem(tp,
  2731. NIC_SRAM_FIRMWARE_MBOX,
  2732. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  2733. }
  2734. /* Prevent send BD corruption. */
  2735. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2736. u16 oldlnkctl, newlnkctl;
  2737. pci_read_config_word(tp->pdev,
  2738. tp->pcie_cap + PCI_EXP_LNKCTL,
  2739. &oldlnkctl);
  2740. if (tp->link_config.active_speed == SPEED_100 ||
  2741. tp->link_config.active_speed == SPEED_10)
  2742. newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
  2743. else
  2744. newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
  2745. if (newlnkctl != oldlnkctl)
  2746. pci_write_config_word(tp->pdev,
  2747. tp->pcie_cap + PCI_EXP_LNKCTL,
  2748. newlnkctl);
  2749. }
  2750. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2751. if (current_link_up)
  2752. netif_carrier_on(tp->dev);
  2753. else
  2754. netif_carrier_off(tp->dev);
  2755. tg3_link_report(tp);
  2756. }
  2757. return 0;
  2758. }
  2759. struct tg3_fiber_aneginfo {
  2760. int state;
  2761. #define ANEG_STATE_UNKNOWN 0
  2762. #define ANEG_STATE_AN_ENABLE 1
  2763. #define ANEG_STATE_RESTART_INIT 2
  2764. #define ANEG_STATE_RESTART 3
  2765. #define ANEG_STATE_DISABLE_LINK_OK 4
  2766. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  2767. #define ANEG_STATE_ABILITY_DETECT 6
  2768. #define ANEG_STATE_ACK_DETECT_INIT 7
  2769. #define ANEG_STATE_ACK_DETECT 8
  2770. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  2771. #define ANEG_STATE_COMPLETE_ACK 10
  2772. #define ANEG_STATE_IDLE_DETECT_INIT 11
  2773. #define ANEG_STATE_IDLE_DETECT 12
  2774. #define ANEG_STATE_LINK_OK 13
  2775. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  2776. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  2777. u32 flags;
  2778. #define MR_AN_ENABLE 0x00000001
  2779. #define MR_RESTART_AN 0x00000002
  2780. #define MR_AN_COMPLETE 0x00000004
  2781. #define MR_PAGE_RX 0x00000008
  2782. #define MR_NP_LOADED 0x00000010
  2783. #define MR_TOGGLE_TX 0x00000020
  2784. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  2785. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  2786. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  2787. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  2788. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  2789. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  2790. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  2791. #define MR_TOGGLE_RX 0x00002000
  2792. #define MR_NP_RX 0x00004000
  2793. #define MR_LINK_OK 0x80000000
  2794. unsigned long link_time, cur_time;
  2795. u32 ability_match_cfg;
  2796. int ability_match_count;
  2797. char ability_match, idle_match, ack_match;
  2798. u32 txconfig, rxconfig;
  2799. #define ANEG_CFG_NP 0x00000080
  2800. #define ANEG_CFG_ACK 0x00000040
  2801. #define ANEG_CFG_RF2 0x00000020
  2802. #define ANEG_CFG_RF1 0x00000010
  2803. #define ANEG_CFG_PS2 0x00000001
  2804. #define ANEG_CFG_PS1 0x00008000
  2805. #define ANEG_CFG_HD 0x00004000
  2806. #define ANEG_CFG_FD 0x00002000
  2807. #define ANEG_CFG_INVAL 0x00001f06
  2808. };
  2809. #define ANEG_OK 0
  2810. #define ANEG_DONE 1
  2811. #define ANEG_TIMER_ENAB 2
  2812. #define ANEG_FAILED -1
  2813. #define ANEG_STATE_SETTLE_TIME 10000
  2814. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  2815. struct tg3_fiber_aneginfo *ap)
  2816. {
  2817. u16 flowctrl;
  2818. unsigned long delta;
  2819. u32 rx_cfg_reg;
  2820. int ret;
  2821. if (ap->state == ANEG_STATE_UNKNOWN) {
  2822. ap->rxconfig = 0;
  2823. ap->link_time = 0;
  2824. ap->cur_time = 0;
  2825. ap->ability_match_cfg = 0;
  2826. ap->ability_match_count = 0;
  2827. ap->ability_match = 0;
  2828. ap->idle_match = 0;
  2829. ap->ack_match = 0;
  2830. }
  2831. ap->cur_time++;
  2832. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  2833. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  2834. if (rx_cfg_reg != ap->ability_match_cfg) {
  2835. ap->ability_match_cfg = rx_cfg_reg;
  2836. ap->ability_match = 0;
  2837. ap->ability_match_count = 0;
  2838. } else {
  2839. if (++ap->ability_match_count > 1) {
  2840. ap->ability_match = 1;
  2841. ap->ability_match_cfg = rx_cfg_reg;
  2842. }
  2843. }
  2844. if (rx_cfg_reg & ANEG_CFG_ACK)
  2845. ap->ack_match = 1;
  2846. else
  2847. ap->ack_match = 0;
  2848. ap->idle_match = 0;
  2849. } else {
  2850. ap->idle_match = 1;
  2851. ap->ability_match_cfg = 0;
  2852. ap->ability_match_count = 0;
  2853. ap->ability_match = 0;
  2854. ap->ack_match = 0;
  2855. rx_cfg_reg = 0;
  2856. }
  2857. ap->rxconfig = rx_cfg_reg;
  2858. ret = ANEG_OK;
  2859. switch(ap->state) {
  2860. case ANEG_STATE_UNKNOWN:
  2861. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  2862. ap->state = ANEG_STATE_AN_ENABLE;
  2863. /* fallthru */
  2864. case ANEG_STATE_AN_ENABLE:
  2865. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  2866. if (ap->flags & MR_AN_ENABLE) {
  2867. ap->link_time = 0;
  2868. ap->cur_time = 0;
  2869. ap->ability_match_cfg = 0;
  2870. ap->ability_match_count = 0;
  2871. ap->ability_match = 0;
  2872. ap->idle_match = 0;
  2873. ap->ack_match = 0;
  2874. ap->state = ANEG_STATE_RESTART_INIT;
  2875. } else {
  2876. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  2877. }
  2878. break;
  2879. case ANEG_STATE_RESTART_INIT:
  2880. ap->link_time = ap->cur_time;
  2881. ap->flags &= ~(MR_NP_LOADED);
  2882. ap->txconfig = 0;
  2883. tw32(MAC_TX_AUTO_NEG, 0);
  2884. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2885. tw32_f(MAC_MODE, tp->mac_mode);
  2886. udelay(40);
  2887. ret = ANEG_TIMER_ENAB;
  2888. ap->state = ANEG_STATE_RESTART;
  2889. /* fallthru */
  2890. case ANEG_STATE_RESTART:
  2891. delta = ap->cur_time - ap->link_time;
  2892. if (delta > ANEG_STATE_SETTLE_TIME) {
  2893. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  2894. } else {
  2895. ret = ANEG_TIMER_ENAB;
  2896. }
  2897. break;
  2898. case ANEG_STATE_DISABLE_LINK_OK:
  2899. ret = ANEG_DONE;
  2900. break;
  2901. case ANEG_STATE_ABILITY_DETECT_INIT:
  2902. ap->flags &= ~(MR_TOGGLE_TX);
  2903. ap->txconfig = ANEG_CFG_FD;
  2904. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2905. if (flowctrl & ADVERTISE_1000XPAUSE)
  2906. ap->txconfig |= ANEG_CFG_PS1;
  2907. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  2908. ap->txconfig |= ANEG_CFG_PS2;
  2909. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2910. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2911. tw32_f(MAC_MODE, tp->mac_mode);
  2912. udelay(40);
  2913. ap->state = ANEG_STATE_ABILITY_DETECT;
  2914. break;
  2915. case ANEG_STATE_ABILITY_DETECT:
  2916. if (ap->ability_match != 0 && ap->rxconfig != 0) {
  2917. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  2918. }
  2919. break;
  2920. case ANEG_STATE_ACK_DETECT_INIT:
  2921. ap->txconfig |= ANEG_CFG_ACK;
  2922. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2923. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2924. tw32_f(MAC_MODE, tp->mac_mode);
  2925. udelay(40);
  2926. ap->state = ANEG_STATE_ACK_DETECT;
  2927. /* fallthru */
  2928. case ANEG_STATE_ACK_DETECT:
  2929. if (ap->ack_match != 0) {
  2930. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  2931. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  2932. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  2933. } else {
  2934. ap->state = ANEG_STATE_AN_ENABLE;
  2935. }
  2936. } else if (ap->ability_match != 0 &&
  2937. ap->rxconfig == 0) {
  2938. ap->state = ANEG_STATE_AN_ENABLE;
  2939. }
  2940. break;
  2941. case ANEG_STATE_COMPLETE_ACK_INIT:
  2942. if (ap->rxconfig & ANEG_CFG_INVAL) {
  2943. ret = ANEG_FAILED;
  2944. break;
  2945. }
  2946. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  2947. MR_LP_ADV_HALF_DUPLEX |
  2948. MR_LP_ADV_SYM_PAUSE |
  2949. MR_LP_ADV_ASYM_PAUSE |
  2950. MR_LP_ADV_REMOTE_FAULT1 |
  2951. MR_LP_ADV_REMOTE_FAULT2 |
  2952. MR_LP_ADV_NEXT_PAGE |
  2953. MR_TOGGLE_RX |
  2954. MR_NP_RX);
  2955. if (ap->rxconfig & ANEG_CFG_FD)
  2956. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  2957. if (ap->rxconfig & ANEG_CFG_HD)
  2958. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  2959. if (ap->rxconfig & ANEG_CFG_PS1)
  2960. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  2961. if (ap->rxconfig & ANEG_CFG_PS2)
  2962. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  2963. if (ap->rxconfig & ANEG_CFG_RF1)
  2964. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  2965. if (ap->rxconfig & ANEG_CFG_RF2)
  2966. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  2967. if (ap->rxconfig & ANEG_CFG_NP)
  2968. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  2969. ap->link_time = ap->cur_time;
  2970. ap->flags ^= (MR_TOGGLE_TX);
  2971. if (ap->rxconfig & 0x0008)
  2972. ap->flags |= MR_TOGGLE_RX;
  2973. if (ap->rxconfig & ANEG_CFG_NP)
  2974. ap->flags |= MR_NP_RX;
  2975. ap->flags |= MR_PAGE_RX;
  2976. ap->state = ANEG_STATE_COMPLETE_ACK;
  2977. ret = ANEG_TIMER_ENAB;
  2978. break;
  2979. case ANEG_STATE_COMPLETE_ACK:
  2980. if (ap->ability_match != 0 &&
  2981. ap->rxconfig == 0) {
  2982. ap->state = ANEG_STATE_AN_ENABLE;
  2983. break;
  2984. }
  2985. delta = ap->cur_time - ap->link_time;
  2986. if (delta > ANEG_STATE_SETTLE_TIME) {
  2987. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  2988. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2989. } else {
  2990. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  2991. !(ap->flags & MR_NP_RX)) {
  2992. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2993. } else {
  2994. ret = ANEG_FAILED;
  2995. }
  2996. }
  2997. }
  2998. break;
  2999. case ANEG_STATE_IDLE_DETECT_INIT:
  3000. ap->link_time = ap->cur_time;
  3001. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3002. tw32_f(MAC_MODE, tp->mac_mode);
  3003. udelay(40);
  3004. ap->state = ANEG_STATE_IDLE_DETECT;
  3005. ret = ANEG_TIMER_ENAB;
  3006. break;
  3007. case ANEG_STATE_IDLE_DETECT:
  3008. if (ap->ability_match != 0 &&
  3009. ap->rxconfig == 0) {
  3010. ap->state = ANEG_STATE_AN_ENABLE;
  3011. break;
  3012. }
  3013. delta = ap->cur_time - ap->link_time;
  3014. if (delta > ANEG_STATE_SETTLE_TIME) {
  3015. /* XXX another gem from the Broadcom driver :( */
  3016. ap->state = ANEG_STATE_LINK_OK;
  3017. }
  3018. break;
  3019. case ANEG_STATE_LINK_OK:
  3020. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  3021. ret = ANEG_DONE;
  3022. break;
  3023. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  3024. /* ??? unimplemented */
  3025. break;
  3026. case ANEG_STATE_NEXT_PAGE_WAIT:
  3027. /* ??? unimplemented */
  3028. break;
  3029. default:
  3030. ret = ANEG_FAILED;
  3031. break;
  3032. }
  3033. return ret;
  3034. }
  3035. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  3036. {
  3037. int res = 0;
  3038. struct tg3_fiber_aneginfo aninfo;
  3039. int status = ANEG_FAILED;
  3040. unsigned int tick;
  3041. u32 tmp;
  3042. tw32_f(MAC_TX_AUTO_NEG, 0);
  3043. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  3044. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  3045. udelay(40);
  3046. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  3047. udelay(40);
  3048. memset(&aninfo, 0, sizeof(aninfo));
  3049. aninfo.flags |= MR_AN_ENABLE;
  3050. aninfo.state = ANEG_STATE_UNKNOWN;
  3051. aninfo.cur_time = 0;
  3052. tick = 0;
  3053. while (++tick < 195000) {
  3054. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  3055. if (status == ANEG_DONE || status == ANEG_FAILED)
  3056. break;
  3057. udelay(1);
  3058. }
  3059. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3060. tw32_f(MAC_MODE, tp->mac_mode);
  3061. udelay(40);
  3062. *txflags = aninfo.txconfig;
  3063. *rxflags = aninfo.flags;
  3064. if (status == ANEG_DONE &&
  3065. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  3066. MR_LP_ADV_FULL_DUPLEX)))
  3067. res = 1;
  3068. return res;
  3069. }
  3070. static void tg3_init_bcm8002(struct tg3 *tp)
  3071. {
  3072. u32 mac_status = tr32(MAC_STATUS);
  3073. int i;
  3074. /* Reset when initting first time or we have a link. */
  3075. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  3076. !(mac_status & MAC_STATUS_PCS_SYNCED))
  3077. return;
  3078. /* Set PLL lock range. */
  3079. tg3_writephy(tp, 0x16, 0x8007);
  3080. /* SW reset */
  3081. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  3082. /* Wait for reset to complete. */
  3083. /* XXX schedule_timeout() ... */
  3084. for (i = 0; i < 500; i++)
  3085. udelay(10);
  3086. /* Config mode; select PMA/Ch 1 regs. */
  3087. tg3_writephy(tp, 0x10, 0x8411);
  3088. /* Enable auto-lock and comdet, select txclk for tx. */
  3089. tg3_writephy(tp, 0x11, 0x0a10);
  3090. tg3_writephy(tp, 0x18, 0x00a0);
  3091. tg3_writephy(tp, 0x16, 0x41ff);
  3092. /* Assert and deassert POR. */
  3093. tg3_writephy(tp, 0x13, 0x0400);
  3094. udelay(40);
  3095. tg3_writephy(tp, 0x13, 0x0000);
  3096. tg3_writephy(tp, 0x11, 0x0a50);
  3097. udelay(40);
  3098. tg3_writephy(tp, 0x11, 0x0a10);
  3099. /* Wait for signal to stabilize */
  3100. /* XXX schedule_timeout() ... */
  3101. for (i = 0; i < 15000; i++)
  3102. udelay(10);
  3103. /* Deselect the channel register so we can read the PHYID
  3104. * later.
  3105. */
  3106. tg3_writephy(tp, 0x10, 0x8011);
  3107. }
  3108. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  3109. {
  3110. u16 flowctrl;
  3111. u32 sg_dig_ctrl, sg_dig_status;
  3112. u32 serdes_cfg, expected_sg_dig_ctrl;
  3113. int workaround, port_a;
  3114. int current_link_up;
  3115. serdes_cfg = 0;
  3116. expected_sg_dig_ctrl = 0;
  3117. workaround = 0;
  3118. port_a = 1;
  3119. current_link_up = 0;
  3120. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  3121. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  3122. workaround = 1;
  3123. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  3124. port_a = 0;
  3125. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  3126. /* preserve bits 20-23 for voltage regulator */
  3127. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  3128. }
  3129. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  3130. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  3131. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  3132. if (workaround) {
  3133. u32 val = serdes_cfg;
  3134. if (port_a)
  3135. val |= 0xc010000;
  3136. else
  3137. val |= 0x4010000;
  3138. tw32_f(MAC_SERDES_CFG, val);
  3139. }
  3140. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3141. }
  3142. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  3143. tg3_setup_flow_control(tp, 0, 0);
  3144. current_link_up = 1;
  3145. }
  3146. goto out;
  3147. }
  3148. /* Want auto-negotiation. */
  3149. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  3150. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3151. if (flowctrl & ADVERTISE_1000XPAUSE)
  3152. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  3153. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3154. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  3155. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  3156. if ((tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT) &&
  3157. tp->serdes_counter &&
  3158. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  3159. MAC_STATUS_RCVD_CFG)) ==
  3160. MAC_STATUS_PCS_SYNCED)) {
  3161. tp->serdes_counter--;
  3162. current_link_up = 1;
  3163. goto out;
  3164. }
  3165. restart_autoneg:
  3166. if (workaround)
  3167. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  3168. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  3169. udelay(5);
  3170. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  3171. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3172. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3173. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  3174. MAC_STATUS_SIGNAL_DET)) {
  3175. sg_dig_status = tr32(SG_DIG_STATUS);
  3176. mac_status = tr32(MAC_STATUS);
  3177. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  3178. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  3179. u32 local_adv = 0, remote_adv = 0;
  3180. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  3181. local_adv |= ADVERTISE_1000XPAUSE;
  3182. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  3183. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3184. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  3185. remote_adv |= LPA_1000XPAUSE;
  3186. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  3187. remote_adv |= LPA_1000XPAUSE_ASYM;
  3188. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3189. current_link_up = 1;
  3190. tp->serdes_counter = 0;
  3191. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3192. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  3193. if (tp->serdes_counter)
  3194. tp->serdes_counter--;
  3195. else {
  3196. if (workaround) {
  3197. u32 val = serdes_cfg;
  3198. if (port_a)
  3199. val |= 0xc010000;
  3200. else
  3201. val |= 0x4010000;
  3202. tw32_f(MAC_SERDES_CFG, val);
  3203. }
  3204. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3205. udelay(40);
  3206. /* Link parallel detection - link is up */
  3207. /* only if we have PCS_SYNC and not */
  3208. /* receiving config code words */
  3209. mac_status = tr32(MAC_STATUS);
  3210. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  3211. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  3212. tg3_setup_flow_control(tp, 0, 0);
  3213. current_link_up = 1;
  3214. tp->tg3_flags2 |=
  3215. TG3_FLG2_PARALLEL_DETECT;
  3216. tp->serdes_counter =
  3217. SERDES_PARALLEL_DET_TIMEOUT;
  3218. } else
  3219. goto restart_autoneg;
  3220. }
  3221. }
  3222. } else {
  3223. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3224. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3225. }
  3226. out:
  3227. return current_link_up;
  3228. }
  3229. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  3230. {
  3231. int current_link_up = 0;
  3232. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  3233. goto out;
  3234. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3235. u32 txflags, rxflags;
  3236. int i;
  3237. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  3238. u32 local_adv = 0, remote_adv = 0;
  3239. if (txflags & ANEG_CFG_PS1)
  3240. local_adv |= ADVERTISE_1000XPAUSE;
  3241. if (txflags & ANEG_CFG_PS2)
  3242. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3243. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  3244. remote_adv |= LPA_1000XPAUSE;
  3245. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  3246. remote_adv |= LPA_1000XPAUSE_ASYM;
  3247. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3248. current_link_up = 1;
  3249. }
  3250. for (i = 0; i < 30; i++) {
  3251. udelay(20);
  3252. tw32_f(MAC_STATUS,
  3253. (MAC_STATUS_SYNC_CHANGED |
  3254. MAC_STATUS_CFG_CHANGED));
  3255. udelay(40);
  3256. if ((tr32(MAC_STATUS) &
  3257. (MAC_STATUS_SYNC_CHANGED |
  3258. MAC_STATUS_CFG_CHANGED)) == 0)
  3259. break;
  3260. }
  3261. mac_status = tr32(MAC_STATUS);
  3262. if (current_link_up == 0 &&
  3263. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  3264. !(mac_status & MAC_STATUS_RCVD_CFG))
  3265. current_link_up = 1;
  3266. } else {
  3267. tg3_setup_flow_control(tp, 0, 0);
  3268. /* Forcing 1000FD link up. */
  3269. current_link_up = 1;
  3270. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  3271. udelay(40);
  3272. tw32_f(MAC_MODE, tp->mac_mode);
  3273. udelay(40);
  3274. }
  3275. out:
  3276. return current_link_up;
  3277. }
  3278. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  3279. {
  3280. u32 orig_pause_cfg;
  3281. u16 orig_active_speed;
  3282. u8 orig_active_duplex;
  3283. u32 mac_status;
  3284. int current_link_up;
  3285. int i;
  3286. orig_pause_cfg = tp->link_config.active_flowctrl;
  3287. orig_active_speed = tp->link_config.active_speed;
  3288. orig_active_duplex = tp->link_config.active_duplex;
  3289. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  3290. netif_carrier_ok(tp->dev) &&
  3291. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  3292. mac_status = tr32(MAC_STATUS);
  3293. mac_status &= (MAC_STATUS_PCS_SYNCED |
  3294. MAC_STATUS_SIGNAL_DET |
  3295. MAC_STATUS_CFG_CHANGED |
  3296. MAC_STATUS_RCVD_CFG);
  3297. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  3298. MAC_STATUS_SIGNAL_DET)) {
  3299. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3300. MAC_STATUS_CFG_CHANGED));
  3301. return 0;
  3302. }
  3303. }
  3304. tw32_f(MAC_TX_AUTO_NEG, 0);
  3305. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  3306. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  3307. tw32_f(MAC_MODE, tp->mac_mode);
  3308. udelay(40);
  3309. if (tp->phy_id == TG3_PHY_ID_BCM8002)
  3310. tg3_init_bcm8002(tp);
  3311. /* Enable link change event even when serdes polling. */
  3312. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3313. udelay(40);
  3314. current_link_up = 0;
  3315. mac_status = tr32(MAC_STATUS);
  3316. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  3317. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  3318. else
  3319. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  3320. tp->napi[0].hw_status->status =
  3321. (SD_STATUS_UPDATED |
  3322. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  3323. for (i = 0; i < 100; i++) {
  3324. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3325. MAC_STATUS_CFG_CHANGED));
  3326. udelay(5);
  3327. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  3328. MAC_STATUS_CFG_CHANGED |
  3329. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  3330. break;
  3331. }
  3332. mac_status = tr32(MAC_STATUS);
  3333. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  3334. current_link_up = 0;
  3335. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  3336. tp->serdes_counter == 0) {
  3337. tw32_f(MAC_MODE, (tp->mac_mode |
  3338. MAC_MODE_SEND_CONFIGS));
  3339. udelay(1);
  3340. tw32_f(MAC_MODE, tp->mac_mode);
  3341. }
  3342. }
  3343. if (current_link_up == 1) {
  3344. tp->link_config.active_speed = SPEED_1000;
  3345. tp->link_config.active_duplex = DUPLEX_FULL;
  3346. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3347. LED_CTRL_LNKLED_OVERRIDE |
  3348. LED_CTRL_1000MBPS_ON));
  3349. } else {
  3350. tp->link_config.active_speed = SPEED_INVALID;
  3351. tp->link_config.active_duplex = DUPLEX_INVALID;
  3352. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3353. LED_CTRL_LNKLED_OVERRIDE |
  3354. LED_CTRL_TRAFFIC_OVERRIDE));
  3355. }
  3356. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3357. if (current_link_up)
  3358. netif_carrier_on(tp->dev);
  3359. else
  3360. netif_carrier_off(tp->dev);
  3361. tg3_link_report(tp);
  3362. } else {
  3363. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  3364. if (orig_pause_cfg != now_pause_cfg ||
  3365. orig_active_speed != tp->link_config.active_speed ||
  3366. orig_active_duplex != tp->link_config.active_duplex)
  3367. tg3_link_report(tp);
  3368. }
  3369. return 0;
  3370. }
  3371. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  3372. {
  3373. int current_link_up, err = 0;
  3374. u32 bmsr, bmcr;
  3375. u16 current_speed;
  3376. u8 current_duplex;
  3377. u32 local_adv, remote_adv;
  3378. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3379. tw32_f(MAC_MODE, tp->mac_mode);
  3380. udelay(40);
  3381. tw32(MAC_EVENT, 0);
  3382. tw32_f(MAC_STATUS,
  3383. (MAC_STATUS_SYNC_CHANGED |
  3384. MAC_STATUS_CFG_CHANGED |
  3385. MAC_STATUS_MI_COMPLETION |
  3386. MAC_STATUS_LNKSTATE_CHANGED));
  3387. udelay(40);
  3388. if (force_reset)
  3389. tg3_phy_reset(tp);
  3390. current_link_up = 0;
  3391. current_speed = SPEED_INVALID;
  3392. current_duplex = DUPLEX_INVALID;
  3393. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3394. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3395. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  3396. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3397. bmsr |= BMSR_LSTATUS;
  3398. else
  3399. bmsr &= ~BMSR_LSTATUS;
  3400. }
  3401. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  3402. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  3403. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3404. /* do nothing, just check for link up at the end */
  3405. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3406. u32 adv, new_adv;
  3407. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3408. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  3409. ADVERTISE_1000XPAUSE |
  3410. ADVERTISE_1000XPSE_ASYM |
  3411. ADVERTISE_SLCT);
  3412. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3413. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  3414. new_adv |= ADVERTISE_1000XHALF;
  3415. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  3416. new_adv |= ADVERTISE_1000XFULL;
  3417. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  3418. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3419. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  3420. tg3_writephy(tp, MII_BMCR, bmcr);
  3421. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3422. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  3423. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3424. return err;
  3425. }
  3426. } else {
  3427. u32 new_bmcr;
  3428. bmcr &= ~BMCR_SPEED1000;
  3429. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  3430. if (tp->link_config.duplex == DUPLEX_FULL)
  3431. new_bmcr |= BMCR_FULLDPLX;
  3432. if (new_bmcr != bmcr) {
  3433. /* BMCR_SPEED1000 is a reserved bit that needs
  3434. * to be set on write.
  3435. */
  3436. new_bmcr |= BMCR_SPEED1000;
  3437. /* Force a linkdown */
  3438. if (netif_carrier_ok(tp->dev)) {
  3439. u32 adv;
  3440. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3441. adv &= ~(ADVERTISE_1000XFULL |
  3442. ADVERTISE_1000XHALF |
  3443. ADVERTISE_SLCT);
  3444. tg3_writephy(tp, MII_ADVERTISE, adv);
  3445. tg3_writephy(tp, MII_BMCR, bmcr |
  3446. BMCR_ANRESTART |
  3447. BMCR_ANENABLE);
  3448. udelay(10);
  3449. netif_carrier_off(tp->dev);
  3450. }
  3451. tg3_writephy(tp, MII_BMCR, new_bmcr);
  3452. bmcr = new_bmcr;
  3453. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3454. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3455. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3456. ASIC_REV_5714) {
  3457. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3458. bmsr |= BMSR_LSTATUS;
  3459. else
  3460. bmsr &= ~BMSR_LSTATUS;
  3461. }
  3462. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3463. }
  3464. }
  3465. if (bmsr & BMSR_LSTATUS) {
  3466. current_speed = SPEED_1000;
  3467. current_link_up = 1;
  3468. if (bmcr & BMCR_FULLDPLX)
  3469. current_duplex = DUPLEX_FULL;
  3470. else
  3471. current_duplex = DUPLEX_HALF;
  3472. local_adv = 0;
  3473. remote_adv = 0;
  3474. if (bmcr & BMCR_ANENABLE) {
  3475. u32 common;
  3476. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  3477. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  3478. common = local_adv & remote_adv;
  3479. if (common & (ADVERTISE_1000XHALF |
  3480. ADVERTISE_1000XFULL)) {
  3481. if (common & ADVERTISE_1000XFULL)
  3482. current_duplex = DUPLEX_FULL;
  3483. else
  3484. current_duplex = DUPLEX_HALF;
  3485. }
  3486. else
  3487. current_link_up = 0;
  3488. }
  3489. }
  3490. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  3491. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3492. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3493. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3494. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3495. tw32_f(MAC_MODE, tp->mac_mode);
  3496. udelay(40);
  3497. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3498. tp->link_config.active_speed = current_speed;
  3499. tp->link_config.active_duplex = current_duplex;
  3500. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3501. if (current_link_up)
  3502. netif_carrier_on(tp->dev);
  3503. else {
  3504. netif_carrier_off(tp->dev);
  3505. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3506. }
  3507. tg3_link_report(tp);
  3508. }
  3509. return err;
  3510. }
  3511. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  3512. {
  3513. if (tp->serdes_counter) {
  3514. /* Give autoneg time to complete. */
  3515. tp->serdes_counter--;
  3516. return;
  3517. }
  3518. if (!netif_carrier_ok(tp->dev) &&
  3519. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  3520. u32 bmcr;
  3521. tg3_readphy(tp, MII_BMCR, &bmcr);
  3522. if (bmcr & BMCR_ANENABLE) {
  3523. u32 phy1, phy2;
  3524. /* Select shadow register 0x1f */
  3525. tg3_writephy(tp, 0x1c, 0x7c00);
  3526. tg3_readphy(tp, 0x1c, &phy1);
  3527. /* Select expansion interrupt status register */
  3528. tg3_writephy(tp, 0x17, 0x0f01);
  3529. tg3_readphy(tp, 0x15, &phy2);
  3530. tg3_readphy(tp, 0x15, &phy2);
  3531. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  3532. /* We have signal detect and not receiving
  3533. * config code words, link is up by parallel
  3534. * detection.
  3535. */
  3536. bmcr &= ~BMCR_ANENABLE;
  3537. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  3538. tg3_writephy(tp, MII_BMCR, bmcr);
  3539. tp->tg3_flags2 |= TG3_FLG2_PARALLEL_DETECT;
  3540. }
  3541. }
  3542. }
  3543. else if (netif_carrier_ok(tp->dev) &&
  3544. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  3545. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3546. u32 phy2;
  3547. /* Select expansion interrupt status register */
  3548. tg3_writephy(tp, 0x17, 0x0f01);
  3549. tg3_readphy(tp, 0x15, &phy2);
  3550. if (phy2 & 0x20) {
  3551. u32 bmcr;
  3552. /* Config code words received, turn on autoneg. */
  3553. tg3_readphy(tp, MII_BMCR, &bmcr);
  3554. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  3555. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3556. }
  3557. }
  3558. }
  3559. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  3560. {
  3561. int err;
  3562. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  3563. err = tg3_setup_fiber_phy(tp, force_reset);
  3564. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  3565. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  3566. } else {
  3567. err = tg3_setup_copper_phy(tp, force_reset);
  3568. }
  3569. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  3570. u32 val, scale;
  3571. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  3572. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  3573. scale = 65;
  3574. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  3575. scale = 6;
  3576. else
  3577. scale = 12;
  3578. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  3579. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  3580. tw32(GRC_MISC_CFG, val);
  3581. }
  3582. if (tp->link_config.active_speed == SPEED_1000 &&
  3583. tp->link_config.active_duplex == DUPLEX_HALF)
  3584. tw32(MAC_TX_LENGTHS,
  3585. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3586. (6 << TX_LENGTHS_IPG_SHIFT) |
  3587. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3588. else
  3589. tw32(MAC_TX_LENGTHS,
  3590. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3591. (6 << TX_LENGTHS_IPG_SHIFT) |
  3592. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3593. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  3594. if (netif_carrier_ok(tp->dev)) {
  3595. tw32(HOSTCC_STAT_COAL_TICKS,
  3596. tp->coal.stats_block_coalesce_usecs);
  3597. } else {
  3598. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  3599. }
  3600. }
  3601. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
  3602. u32 val = tr32(PCIE_PWR_MGMT_THRESH);
  3603. if (!netif_carrier_ok(tp->dev))
  3604. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  3605. tp->pwrmgmt_thresh;
  3606. else
  3607. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  3608. tw32(PCIE_PWR_MGMT_THRESH, val);
  3609. }
  3610. return err;
  3611. }
  3612. /* This is called whenever we suspect that the system chipset is re-
  3613. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  3614. * is bogus tx completions. We try to recover by setting the
  3615. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  3616. * in the workqueue.
  3617. */
  3618. static void tg3_tx_recover(struct tg3 *tp)
  3619. {
  3620. BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
  3621. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  3622. netdev_warn(tp->dev, "The system may be re-ordering memory-mapped I/O cycles to the network device, attempting to recover\n"
  3623. "Please report the problem to the driver maintainer and include system chipset information.\n");
  3624. spin_lock(&tp->lock);
  3625. tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
  3626. spin_unlock(&tp->lock);
  3627. }
  3628. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  3629. {
  3630. smp_mb();
  3631. return tnapi->tx_pending -
  3632. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  3633. }
  3634. /* Tigon3 never reports partial packet sends. So we do not
  3635. * need special logic to handle SKBs that have not had all
  3636. * of their frags sent yet, like SunGEM does.
  3637. */
  3638. static void tg3_tx(struct tg3_napi *tnapi)
  3639. {
  3640. struct tg3 *tp = tnapi->tp;
  3641. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  3642. u32 sw_idx = tnapi->tx_cons;
  3643. struct netdev_queue *txq;
  3644. int index = tnapi - tp->napi;
  3645. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  3646. index--;
  3647. txq = netdev_get_tx_queue(tp->dev, index);
  3648. while (sw_idx != hw_idx) {
  3649. struct ring_info *ri = &tnapi->tx_buffers[sw_idx];
  3650. struct sk_buff *skb = ri->skb;
  3651. int i, tx_bug = 0;
  3652. if (unlikely(skb == NULL)) {
  3653. tg3_tx_recover(tp);
  3654. return;
  3655. }
  3656. pci_unmap_single(tp->pdev,
  3657. pci_unmap_addr(ri, mapping),
  3658. skb_headlen(skb),
  3659. PCI_DMA_TODEVICE);
  3660. ri->skb = NULL;
  3661. sw_idx = NEXT_TX(sw_idx);
  3662. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  3663. ri = &tnapi->tx_buffers[sw_idx];
  3664. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  3665. tx_bug = 1;
  3666. pci_unmap_page(tp->pdev,
  3667. pci_unmap_addr(ri, mapping),
  3668. skb_shinfo(skb)->frags[i].size,
  3669. PCI_DMA_TODEVICE);
  3670. sw_idx = NEXT_TX(sw_idx);
  3671. }
  3672. dev_kfree_skb(skb);
  3673. if (unlikely(tx_bug)) {
  3674. tg3_tx_recover(tp);
  3675. return;
  3676. }
  3677. }
  3678. tnapi->tx_cons = sw_idx;
  3679. /* Need to make the tx_cons update visible to tg3_start_xmit()
  3680. * before checking for netif_queue_stopped(). Without the
  3681. * memory barrier, there is a small possibility that tg3_start_xmit()
  3682. * will miss it and cause the queue to be stopped forever.
  3683. */
  3684. smp_mb();
  3685. if (unlikely(netif_tx_queue_stopped(txq) &&
  3686. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  3687. __netif_tx_lock(txq, smp_processor_id());
  3688. if (netif_tx_queue_stopped(txq) &&
  3689. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  3690. netif_tx_wake_queue(txq);
  3691. __netif_tx_unlock(txq);
  3692. }
  3693. }
  3694. static void tg3_rx_skb_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  3695. {
  3696. if (!ri->skb)
  3697. return;
  3698. pci_unmap_single(tp->pdev, pci_unmap_addr(ri, mapping),
  3699. map_sz, PCI_DMA_FROMDEVICE);
  3700. dev_kfree_skb_any(ri->skb);
  3701. ri->skb = NULL;
  3702. }
  3703. /* Returns size of skb allocated or < 0 on error.
  3704. *
  3705. * We only need to fill in the address because the other members
  3706. * of the RX descriptor are invariant, see tg3_init_rings.
  3707. *
  3708. * Note the purposeful assymetry of cpu vs. chip accesses. For
  3709. * posting buffers we only dirty the first cache line of the RX
  3710. * descriptor (containing the address). Whereas for the RX status
  3711. * buffers the cpu only reads the last cacheline of the RX descriptor
  3712. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  3713. */
  3714. static int tg3_alloc_rx_skb(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  3715. u32 opaque_key, u32 dest_idx_unmasked)
  3716. {
  3717. struct tg3_rx_buffer_desc *desc;
  3718. struct ring_info *map, *src_map;
  3719. struct sk_buff *skb;
  3720. dma_addr_t mapping;
  3721. int skb_size, dest_idx;
  3722. src_map = NULL;
  3723. switch (opaque_key) {
  3724. case RXD_OPAQUE_RING_STD:
  3725. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3726. desc = &tpr->rx_std[dest_idx];
  3727. map = &tpr->rx_std_buffers[dest_idx];
  3728. skb_size = tp->rx_pkt_map_sz;
  3729. break;
  3730. case RXD_OPAQUE_RING_JUMBO:
  3731. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3732. desc = &tpr->rx_jmb[dest_idx].std;
  3733. map = &tpr->rx_jmb_buffers[dest_idx];
  3734. skb_size = TG3_RX_JMB_MAP_SZ;
  3735. break;
  3736. default:
  3737. return -EINVAL;
  3738. }
  3739. /* Do not overwrite any of the map or rp information
  3740. * until we are sure we can commit to a new buffer.
  3741. *
  3742. * Callers depend upon this behavior and assume that
  3743. * we leave everything unchanged if we fail.
  3744. */
  3745. skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
  3746. if (skb == NULL)
  3747. return -ENOMEM;
  3748. skb_reserve(skb, tp->rx_offset);
  3749. mapping = pci_map_single(tp->pdev, skb->data, skb_size,
  3750. PCI_DMA_FROMDEVICE);
  3751. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  3752. dev_kfree_skb(skb);
  3753. return -EIO;
  3754. }
  3755. map->skb = skb;
  3756. pci_unmap_addr_set(map, mapping, mapping);
  3757. desc->addr_hi = ((u64)mapping >> 32);
  3758. desc->addr_lo = ((u64)mapping & 0xffffffff);
  3759. return skb_size;
  3760. }
  3761. /* We only need to move over in the address because the other
  3762. * members of the RX descriptor are invariant. See notes above
  3763. * tg3_alloc_rx_skb for full details.
  3764. */
  3765. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  3766. struct tg3_rx_prodring_set *dpr,
  3767. u32 opaque_key, int src_idx,
  3768. u32 dest_idx_unmasked)
  3769. {
  3770. struct tg3 *tp = tnapi->tp;
  3771. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  3772. struct ring_info *src_map, *dest_map;
  3773. int dest_idx;
  3774. struct tg3_rx_prodring_set *spr = &tp->prodring[0];
  3775. switch (opaque_key) {
  3776. case RXD_OPAQUE_RING_STD:
  3777. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3778. dest_desc = &dpr->rx_std[dest_idx];
  3779. dest_map = &dpr->rx_std_buffers[dest_idx];
  3780. src_desc = &spr->rx_std[src_idx];
  3781. src_map = &spr->rx_std_buffers[src_idx];
  3782. break;
  3783. case RXD_OPAQUE_RING_JUMBO:
  3784. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3785. dest_desc = &dpr->rx_jmb[dest_idx].std;
  3786. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  3787. src_desc = &spr->rx_jmb[src_idx].std;
  3788. src_map = &spr->rx_jmb_buffers[src_idx];
  3789. break;
  3790. default:
  3791. return;
  3792. }
  3793. dest_map->skb = src_map->skb;
  3794. pci_unmap_addr_set(dest_map, mapping,
  3795. pci_unmap_addr(src_map, mapping));
  3796. dest_desc->addr_hi = src_desc->addr_hi;
  3797. dest_desc->addr_lo = src_desc->addr_lo;
  3798. /* Ensure that the update to the skb happens after the physical
  3799. * addresses have been transferred to the new BD location.
  3800. */
  3801. smp_wmb();
  3802. src_map->skb = NULL;
  3803. }
  3804. /* The RX ring scheme is composed of multiple rings which post fresh
  3805. * buffers to the chip, and one special ring the chip uses to report
  3806. * status back to the host.
  3807. *
  3808. * The special ring reports the status of received packets to the
  3809. * host. The chip does not write into the original descriptor the
  3810. * RX buffer was obtained from. The chip simply takes the original
  3811. * descriptor as provided by the host, updates the status and length
  3812. * field, then writes this into the next status ring entry.
  3813. *
  3814. * Each ring the host uses to post buffers to the chip is described
  3815. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  3816. * it is first placed into the on-chip ram. When the packet's length
  3817. * is known, it walks down the TG3_BDINFO entries to select the ring.
  3818. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  3819. * which is within the range of the new packet's length is chosen.
  3820. *
  3821. * The "separate ring for rx status" scheme may sound queer, but it makes
  3822. * sense from a cache coherency perspective. If only the host writes
  3823. * to the buffer post rings, and only the chip writes to the rx status
  3824. * rings, then cache lines never move beyond shared-modified state.
  3825. * If both the host and chip were to write into the same ring, cache line
  3826. * eviction could occur since both entities want it in an exclusive state.
  3827. */
  3828. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  3829. {
  3830. struct tg3 *tp = tnapi->tp;
  3831. u32 work_mask, rx_std_posted = 0;
  3832. u32 std_prod_idx, jmb_prod_idx;
  3833. u32 sw_idx = tnapi->rx_rcb_ptr;
  3834. u16 hw_idx;
  3835. int received;
  3836. struct tg3_rx_prodring_set *tpr = tnapi->prodring;
  3837. hw_idx = *(tnapi->rx_rcb_prod_idx);
  3838. /*
  3839. * We need to order the read of hw_idx and the read of
  3840. * the opaque cookie.
  3841. */
  3842. rmb();
  3843. work_mask = 0;
  3844. received = 0;
  3845. std_prod_idx = tpr->rx_std_prod_idx;
  3846. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  3847. while (sw_idx != hw_idx && budget > 0) {
  3848. struct ring_info *ri;
  3849. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  3850. unsigned int len;
  3851. struct sk_buff *skb;
  3852. dma_addr_t dma_addr;
  3853. u32 opaque_key, desc_idx, *post_ptr;
  3854. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  3855. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  3856. if (opaque_key == RXD_OPAQUE_RING_STD) {
  3857. ri = &tp->prodring[0].rx_std_buffers[desc_idx];
  3858. dma_addr = pci_unmap_addr(ri, mapping);
  3859. skb = ri->skb;
  3860. post_ptr = &std_prod_idx;
  3861. rx_std_posted++;
  3862. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  3863. ri = &tp->prodring[0].rx_jmb_buffers[desc_idx];
  3864. dma_addr = pci_unmap_addr(ri, mapping);
  3865. skb = ri->skb;
  3866. post_ptr = &jmb_prod_idx;
  3867. } else
  3868. goto next_pkt_nopost;
  3869. work_mask |= opaque_key;
  3870. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  3871. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  3872. drop_it:
  3873. tg3_recycle_rx(tnapi, tpr, opaque_key,
  3874. desc_idx, *post_ptr);
  3875. drop_it_no_recycle:
  3876. /* Other statistics kept track of by card. */
  3877. tp->net_stats.rx_dropped++;
  3878. goto next_pkt;
  3879. }
  3880. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  3881. ETH_FCS_LEN;
  3882. if (len > RX_COPY_THRESHOLD &&
  3883. tp->rx_offset == NET_IP_ALIGN) {
  3884. /* rx_offset will likely not equal NET_IP_ALIGN
  3885. * if this is a 5701 card running in PCI-X mode
  3886. * [see tg3_get_invariants()]
  3887. */
  3888. int skb_size;
  3889. skb_size = tg3_alloc_rx_skb(tp, tpr, opaque_key,
  3890. *post_ptr);
  3891. if (skb_size < 0)
  3892. goto drop_it;
  3893. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  3894. PCI_DMA_FROMDEVICE);
  3895. /* Ensure that the update to the skb happens
  3896. * after the usage of the old DMA mapping.
  3897. */
  3898. smp_wmb();
  3899. ri->skb = NULL;
  3900. skb_put(skb, len);
  3901. } else {
  3902. struct sk_buff *copy_skb;
  3903. tg3_recycle_rx(tnapi, tpr, opaque_key,
  3904. desc_idx, *post_ptr);
  3905. copy_skb = netdev_alloc_skb(tp->dev,
  3906. len + TG3_RAW_IP_ALIGN);
  3907. if (copy_skb == NULL)
  3908. goto drop_it_no_recycle;
  3909. skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
  3910. skb_put(copy_skb, len);
  3911. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3912. skb_copy_from_linear_data(skb, copy_skb->data, len);
  3913. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3914. /* We'll reuse the original ring buffer. */
  3915. skb = copy_skb;
  3916. }
  3917. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  3918. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  3919. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  3920. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  3921. skb->ip_summed = CHECKSUM_UNNECESSARY;
  3922. else
  3923. skb->ip_summed = CHECKSUM_NONE;
  3924. skb->protocol = eth_type_trans(skb, tp->dev);
  3925. if (len > (tp->dev->mtu + ETH_HLEN) &&
  3926. skb->protocol != htons(ETH_P_8021Q)) {
  3927. dev_kfree_skb(skb);
  3928. goto next_pkt;
  3929. }
  3930. #if TG3_VLAN_TAG_USED
  3931. if (tp->vlgrp != NULL &&
  3932. desc->type_flags & RXD_FLAG_VLAN) {
  3933. vlan_gro_receive(&tnapi->napi, tp->vlgrp,
  3934. desc->err_vlan & RXD_VLAN_MASK, skb);
  3935. } else
  3936. #endif
  3937. napi_gro_receive(&tnapi->napi, skb);
  3938. received++;
  3939. budget--;
  3940. next_pkt:
  3941. (*post_ptr)++;
  3942. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  3943. tpr->rx_std_prod_idx = std_prod_idx % TG3_RX_RING_SIZE;
  3944. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  3945. tpr->rx_std_prod_idx);
  3946. work_mask &= ~RXD_OPAQUE_RING_STD;
  3947. rx_std_posted = 0;
  3948. }
  3949. next_pkt_nopost:
  3950. sw_idx++;
  3951. sw_idx &= (TG3_RX_RCB_RING_SIZE(tp) - 1);
  3952. /* Refresh hw_idx to see if there is new work */
  3953. if (sw_idx == hw_idx) {
  3954. hw_idx = *(tnapi->rx_rcb_prod_idx);
  3955. rmb();
  3956. }
  3957. }
  3958. /* ACK the status ring. */
  3959. tnapi->rx_rcb_ptr = sw_idx;
  3960. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  3961. /* Refill RX ring(s). */
  3962. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)) {
  3963. if (work_mask & RXD_OPAQUE_RING_STD) {
  3964. tpr->rx_std_prod_idx = std_prod_idx % TG3_RX_RING_SIZE;
  3965. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  3966. tpr->rx_std_prod_idx);
  3967. }
  3968. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  3969. tpr->rx_jmb_prod_idx = jmb_prod_idx %
  3970. TG3_RX_JUMBO_RING_SIZE;
  3971. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  3972. tpr->rx_jmb_prod_idx);
  3973. }
  3974. mmiowb();
  3975. } else if (work_mask) {
  3976. /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
  3977. * updated before the producer indices can be updated.
  3978. */
  3979. smp_wmb();
  3980. tpr->rx_std_prod_idx = std_prod_idx % TG3_RX_RING_SIZE;
  3981. tpr->rx_jmb_prod_idx = jmb_prod_idx % TG3_RX_JUMBO_RING_SIZE;
  3982. if (tnapi != &tp->napi[1])
  3983. napi_schedule(&tp->napi[1].napi);
  3984. }
  3985. return received;
  3986. }
  3987. static void tg3_poll_link(struct tg3 *tp)
  3988. {
  3989. /* handle link change and other phy events */
  3990. if (!(tp->tg3_flags &
  3991. (TG3_FLAG_USE_LINKCHG_REG |
  3992. TG3_FLAG_POLL_SERDES))) {
  3993. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  3994. if (sblk->status & SD_STATUS_LINK_CHG) {
  3995. sblk->status = SD_STATUS_UPDATED |
  3996. (sblk->status & ~SD_STATUS_LINK_CHG);
  3997. spin_lock(&tp->lock);
  3998. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  3999. tw32_f(MAC_STATUS,
  4000. (MAC_STATUS_SYNC_CHANGED |
  4001. MAC_STATUS_CFG_CHANGED |
  4002. MAC_STATUS_MI_COMPLETION |
  4003. MAC_STATUS_LNKSTATE_CHANGED));
  4004. udelay(40);
  4005. } else
  4006. tg3_setup_phy(tp, 0);
  4007. spin_unlock(&tp->lock);
  4008. }
  4009. }
  4010. }
  4011. static int tg3_rx_prodring_xfer(struct tg3 *tp,
  4012. struct tg3_rx_prodring_set *dpr,
  4013. struct tg3_rx_prodring_set *spr)
  4014. {
  4015. u32 si, di, cpycnt, src_prod_idx;
  4016. int i, err = 0;
  4017. while (1) {
  4018. src_prod_idx = spr->rx_std_prod_idx;
  4019. /* Make sure updates to the rx_std_buffers[] entries and the
  4020. * standard producer index are seen in the correct order.
  4021. */
  4022. smp_rmb();
  4023. if (spr->rx_std_cons_idx == src_prod_idx)
  4024. break;
  4025. if (spr->rx_std_cons_idx < src_prod_idx)
  4026. cpycnt = src_prod_idx - spr->rx_std_cons_idx;
  4027. else
  4028. cpycnt = TG3_RX_RING_SIZE - spr->rx_std_cons_idx;
  4029. cpycnt = min(cpycnt, TG3_RX_RING_SIZE - dpr->rx_std_prod_idx);
  4030. si = spr->rx_std_cons_idx;
  4031. di = dpr->rx_std_prod_idx;
  4032. for (i = di; i < di + cpycnt; i++) {
  4033. if (dpr->rx_std_buffers[i].skb) {
  4034. cpycnt = i - di;
  4035. err = -ENOSPC;
  4036. break;
  4037. }
  4038. }
  4039. if (!cpycnt)
  4040. break;
  4041. /* Ensure that updates to the rx_std_buffers ring and the
  4042. * shadowed hardware producer ring from tg3_recycle_skb() are
  4043. * ordered correctly WRT the skb check above.
  4044. */
  4045. smp_rmb();
  4046. memcpy(&dpr->rx_std_buffers[di],
  4047. &spr->rx_std_buffers[si],
  4048. cpycnt * sizeof(struct ring_info));
  4049. for (i = 0; i < cpycnt; i++, di++, si++) {
  4050. struct tg3_rx_buffer_desc *sbd, *dbd;
  4051. sbd = &spr->rx_std[si];
  4052. dbd = &dpr->rx_std[di];
  4053. dbd->addr_hi = sbd->addr_hi;
  4054. dbd->addr_lo = sbd->addr_lo;
  4055. }
  4056. spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) %
  4057. TG3_RX_RING_SIZE;
  4058. dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) %
  4059. TG3_RX_RING_SIZE;
  4060. }
  4061. while (1) {
  4062. src_prod_idx = spr->rx_jmb_prod_idx;
  4063. /* Make sure updates to the rx_jmb_buffers[] entries and
  4064. * the jumbo producer index are seen in the correct order.
  4065. */
  4066. smp_rmb();
  4067. if (spr->rx_jmb_cons_idx == src_prod_idx)
  4068. break;
  4069. if (spr->rx_jmb_cons_idx < src_prod_idx)
  4070. cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
  4071. else
  4072. cpycnt = TG3_RX_JUMBO_RING_SIZE - spr->rx_jmb_cons_idx;
  4073. cpycnt = min(cpycnt,
  4074. TG3_RX_JUMBO_RING_SIZE - dpr->rx_jmb_prod_idx);
  4075. si = spr->rx_jmb_cons_idx;
  4076. di = dpr->rx_jmb_prod_idx;
  4077. for (i = di; i < di + cpycnt; i++) {
  4078. if (dpr->rx_jmb_buffers[i].skb) {
  4079. cpycnt = i - di;
  4080. err = -ENOSPC;
  4081. break;
  4082. }
  4083. }
  4084. if (!cpycnt)
  4085. break;
  4086. /* Ensure that updates to the rx_jmb_buffers ring and the
  4087. * shadowed hardware producer ring from tg3_recycle_skb() are
  4088. * ordered correctly WRT the skb check above.
  4089. */
  4090. smp_rmb();
  4091. memcpy(&dpr->rx_jmb_buffers[di],
  4092. &spr->rx_jmb_buffers[si],
  4093. cpycnt * sizeof(struct ring_info));
  4094. for (i = 0; i < cpycnt; i++, di++, si++) {
  4095. struct tg3_rx_buffer_desc *sbd, *dbd;
  4096. sbd = &spr->rx_jmb[si].std;
  4097. dbd = &dpr->rx_jmb[di].std;
  4098. dbd->addr_hi = sbd->addr_hi;
  4099. dbd->addr_lo = sbd->addr_lo;
  4100. }
  4101. spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) %
  4102. TG3_RX_JUMBO_RING_SIZE;
  4103. dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) %
  4104. TG3_RX_JUMBO_RING_SIZE;
  4105. }
  4106. return err;
  4107. }
  4108. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  4109. {
  4110. struct tg3 *tp = tnapi->tp;
  4111. /* run TX completion thread */
  4112. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  4113. tg3_tx(tnapi);
  4114. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4115. return work_done;
  4116. }
  4117. /* run RX thread, within the bounds set by NAPI.
  4118. * All RX "locking" is done by ensuring outside
  4119. * code synchronizes with tg3->napi.poll()
  4120. */
  4121. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  4122. work_done += tg3_rx(tnapi, budget - work_done);
  4123. if ((tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) && tnapi == &tp->napi[1]) {
  4124. struct tg3_rx_prodring_set *dpr = &tp->prodring[0];
  4125. int i, err = 0;
  4126. u32 std_prod_idx = dpr->rx_std_prod_idx;
  4127. u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
  4128. for (i = 1; i < tp->irq_cnt; i++)
  4129. err |= tg3_rx_prodring_xfer(tp, dpr,
  4130. tp->napi[i].prodring);
  4131. wmb();
  4132. if (std_prod_idx != dpr->rx_std_prod_idx)
  4133. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4134. dpr->rx_std_prod_idx);
  4135. if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
  4136. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4137. dpr->rx_jmb_prod_idx);
  4138. mmiowb();
  4139. if (err)
  4140. tw32_f(HOSTCC_MODE, tp->coal_now);
  4141. }
  4142. return work_done;
  4143. }
  4144. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  4145. {
  4146. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4147. struct tg3 *tp = tnapi->tp;
  4148. int work_done = 0;
  4149. struct tg3_hw_status *sblk = tnapi->hw_status;
  4150. while (1) {
  4151. work_done = tg3_poll_work(tnapi, work_done, budget);
  4152. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4153. goto tx_recovery;
  4154. if (unlikely(work_done >= budget))
  4155. break;
  4156. /* tp->last_tag is used in tg3_restart_ints() below
  4157. * to tell the hw how much work has been processed,
  4158. * so we must read it before checking for more work.
  4159. */
  4160. tnapi->last_tag = sblk->status_tag;
  4161. tnapi->last_irq_tag = tnapi->last_tag;
  4162. rmb();
  4163. /* check for RX/TX work to do */
  4164. if (sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  4165. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr) {
  4166. napi_complete(napi);
  4167. /* Reenable interrupts. */
  4168. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  4169. mmiowb();
  4170. break;
  4171. }
  4172. }
  4173. return work_done;
  4174. tx_recovery:
  4175. /* work_done is guaranteed to be less than budget. */
  4176. napi_complete(napi);
  4177. schedule_work(&tp->reset_task);
  4178. return work_done;
  4179. }
  4180. static int tg3_poll(struct napi_struct *napi, int budget)
  4181. {
  4182. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4183. struct tg3 *tp = tnapi->tp;
  4184. int work_done = 0;
  4185. struct tg3_hw_status *sblk = tnapi->hw_status;
  4186. while (1) {
  4187. tg3_poll_link(tp);
  4188. work_done = tg3_poll_work(tnapi, work_done, budget);
  4189. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4190. goto tx_recovery;
  4191. if (unlikely(work_done >= budget))
  4192. break;
  4193. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  4194. /* tp->last_tag is used in tg3_int_reenable() below
  4195. * to tell the hw how much work has been processed,
  4196. * so we must read it before checking for more work.
  4197. */
  4198. tnapi->last_tag = sblk->status_tag;
  4199. tnapi->last_irq_tag = tnapi->last_tag;
  4200. rmb();
  4201. } else
  4202. sblk->status &= ~SD_STATUS_UPDATED;
  4203. if (likely(!tg3_has_work(tnapi))) {
  4204. napi_complete(napi);
  4205. tg3_int_reenable(tnapi);
  4206. break;
  4207. }
  4208. }
  4209. return work_done;
  4210. tx_recovery:
  4211. /* work_done is guaranteed to be less than budget. */
  4212. napi_complete(napi);
  4213. schedule_work(&tp->reset_task);
  4214. return work_done;
  4215. }
  4216. static void tg3_irq_quiesce(struct tg3 *tp)
  4217. {
  4218. int i;
  4219. BUG_ON(tp->irq_sync);
  4220. tp->irq_sync = 1;
  4221. smp_mb();
  4222. for (i = 0; i < tp->irq_cnt; i++)
  4223. synchronize_irq(tp->napi[i].irq_vec);
  4224. }
  4225. static inline int tg3_irq_sync(struct tg3 *tp)
  4226. {
  4227. return tp->irq_sync;
  4228. }
  4229. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  4230. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  4231. * with as well. Most of the time, this is not necessary except when
  4232. * shutting down the device.
  4233. */
  4234. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  4235. {
  4236. spin_lock_bh(&tp->lock);
  4237. if (irq_sync)
  4238. tg3_irq_quiesce(tp);
  4239. }
  4240. static inline void tg3_full_unlock(struct tg3 *tp)
  4241. {
  4242. spin_unlock_bh(&tp->lock);
  4243. }
  4244. /* One-shot MSI handler - Chip automatically disables interrupt
  4245. * after sending MSI so driver doesn't have to do it.
  4246. */
  4247. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  4248. {
  4249. struct tg3_napi *tnapi = dev_id;
  4250. struct tg3 *tp = tnapi->tp;
  4251. prefetch(tnapi->hw_status);
  4252. if (tnapi->rx_rcb)
  4253. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4254. if (likely(!tg3_irq_sync(tp)))
  4255. napi_schedule(&tnapi->napi);
  4256. return IRQ_HANDLED;
  4257. }
  4258. /* MSI ISR - No need to check for interrupt sharing and no need to
  4259. * flush status block and interrupt mailbox. PCI ordering rules
  4260. * guarantee that MSI will arrive after the status block.
  4261. */
  4262. static irqreturn_t tg3_msi(int irq, void *dev_id)
  4263. {
  4264. struct tg3_napi *tnapi = dev_id;
  4265. struct tg3 *tp = tnapi->tp;
  4266. prefetch(tnapi->hw_status);
  4267. if (tnapi->rx_rcb)
  4268. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4269. /*
  4270. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4271. * chip-internal interrupt pending events.
  4272. * Writing non-zero to intr-mbox-0 additional tells the
  4273. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4274. * event coalescing.
  4275. */
  4276. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4277. if (likely(!tg3_irq_sync(tp)))
  4278. napi_schedule(&tnapi->napi);
  4279. return IRQ_RETVAL(1);
  4280. }
  4281. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  4282. {
  4283. struct tg3_napi *tnapi = dev_id;
  4284. struct tg3 *tp = tnapi->tp;
  4285. struct tg3_hw_status *sblk = tnapi->hw_status;
  4286. unsigned int handled = 1;
  4287. /* In INTx mode, it is possible for the interrupt to arrive at
  4288. * the CPU before the status block posted prior to the interrupt.
  4289. * Reading the PCI State register will confirm whether the
  4290. * interrupt is ours and will flush the status block.
  4291. */
  4292. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  4293. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4294. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4295. handled = 0;
  4296. goto out;
  4297. }
  4298. }
  4299. /*
  4300. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4301. * chip-internal interrupt pending events.
  4302. * Writing non-zero to intr-mbox-0 additional tells the
  4303. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4304. * event coalescing.
  4305. *
  4306. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4307. * spurious interrupts. The flush impacts performance but
  4308. * excessive spurious interrupts can be worse in some cases.
  4309. */
  4310. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4311. if (tg3_irq_sync(tp))
  4312. goto out;
  4313. sblk->status &= ~SD_STATUS_UPDATED;
  4314. if (likely(tg3_has_work(tnapi))) {
  4315. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4316. napi_schedule(&tnapi->napi);
  4317. } else {
  4318. /* No work, shared interrupt perhaps? re-enable
  4319. * interrupts, and flush that PCI write
  4320. */
  4321. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  4322. 0x00000000);
  4323. }
  4324. out:
  4325. return IRQ_RETVAL(handled);
  4326. }
  4327. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  4328. {
  4329. struct tg3_napi *tnapi = dev_id;
  4330. struct tg3 *tp = tnapi->tp;
  4331. struct tg3_hw_status *sblk = tnapi->hw_status;
  4332. unsigned int handled = 1;
  4333. /* In INTx mode, it is possible for the interrupt to arrive at
  4334. * the CPU before the status block posted prior to the interrupt.
  4335. * Reading the PCI State register will confirm whether the
  4336. * interrupt is ours and will flush the status block.
  4337. */
  4338. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  4339. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4340. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4341. handled = 0;
  4342. goto out;
  4343. }
  4344. }
  4345. /*
  4346. * writing any value to intr-mbox-0 clears PCI INTA# and
  4347. * chip-internal interrupt pending events.
  4348. * writing non-zero to intr-mbox-0 additional tells the
  4349. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4350. * event coalescing.
  4351. *
  4352. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4353. * spurious interrupts. The flush impacts performance but
  4354. * excessive spurious interrupts can be worse in some cases.
  4355. */
  4356. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4357. /*
  4358. * In a shared interrupt configuration, sometimes other devices'
  4359. * interrupts will scream. We record the current status tag here
  4360. * so that the above check can report that the screaming interrupts
  4361. * are unhandled. Eventually they will be silenced.
  4362. */
  4363. tnapi->last_irq_tag = sblk->status_tag;
  4364. if (tg3_irq_sync(tp))
  4365. goto out;
  4366. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4367. napi_schedule(&tnapi->napi);
  4368. out:
  4369. return IRQ_RETVAL(handled);
  4370. }
  4371. /* ISR for interrupt test */
  4372. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  4373. {
  4374. struct tg3_napi *tnapi = dev_id;
  4375. struct tg3 *tp = tnapi->tp;
  4376. struct tg3_hw_status *sblk = tnapi->hw_status;
  4377. if ((sblk->status & SD_STATUS_UPDATED) ||
  4378. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4379. tg3_disable_ints(tp);
  4380. return IRQ_RETVAL(1);
  4381. }
  4382. return IRQ_RETVAL(0);
  4383. }
  4384. static int tg3_init_hw(struct tg3 *, int);
  4385. static int tg3_halt(struct tg3 *, int, int);
  4386. /* Restart hardware after configuration changes, self-test, etc.
  4387. * Invoked with tp->lock held.
  4388. */
  4389. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  4390. __releases(tp->lock)
  4391. __acquires(tp->lock)
  4392. {
  4393. int err;
  4394. err = tg3_init_hw(tp, reset_phy);
  4395. if (err) {
  4396. netdev_err(tp->dev, "Failed to re-initialize device, aborting\n");
  4397. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4398. tg3_full_unlock(tp);
  4399. del_timer_sync(&tp->timer);
  4400. tp->irq_sync = 0;
  4401. tg3_napi_enable(tp);
  4402. dev_close(tp->dev);
  4403. tg3_full_lock(tp, 0);
  4404. }
  4405. return err;
  4406. }
  4407. #ifdef CONFIG_NET_POLL_CONTROLLER
  4408. static void tg3_poll_controller(struct net_device *dev)
  4409. {
  4410. int i;
  4411. struct tg3 *tp = netdev_priv(dev);
  4412. for (i = 0; i < tp->irq_cnt; i++)
  4413. tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
  4414. }
  4415. #endif
  4416. static void tg3_reset_task(struct work_struct *work)
  4417. {
  4418. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  4419. int err;
  4420. unsigned int restart_timer;
  4421. tg3_full_lock(tp, 0);
  4422. if (!netif_running(tp->dev)) {
  4423. tg3_full_unlock(tp);
  4424. return;
  4425. }
  4426. tg3_full_unlock(tp);
  4427. tg3_phy_stop(tp);
  4428. tg3_netif_stop(tp);
  4429. tg3_full_lock(tp, 1);
  4430. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  4431. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  4432. if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
  4433. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  4434. tp->write32_rx_mbox = tg3_write_flush_reg32;
  4435. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  4436. tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
  4437. }
  4438. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  4439. err = tg3_init_hw(tp, 1);
  4440. if (err)
  4441. goto out;
  4442. tg3_netif_start(tp);
  4443. if (restart_timer)
  4444. mod_timer(&tp->timer, jiffies + 1);
  4445. out:
  4446. tg3_full_unlock(tp);
  4447. if (!err)
  4448. tg3_phy_start(tp);
  4449. }
  4450. static void tg3_dump_short_state(struct tg3 *tp)
  4451. {
  4452. netdev_err(tp->dev, "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
  4453. tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
  4454. netdev_err(tp->dev, "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
  4455. tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
  4456. }
  4457. static void tg3_tx_timeout(struct net_device *dev)
  4458. {
  4459. struct tg3 *tp = netdev_priv(dev);
  4460. if (netif_msg_tx_err(tp)) {
  4461. netdev_err(dev, "transmit timed out, resetting\n");
  4462. tg3_dump_short_state(tp);
  4463. }
  4464. schedule_work(&tp->reset_task);
  4465. }
  4466. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  4467. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  4468. {
  4469. u32 base = (u32) mapping & 0xffffffff;
  4470. return ((base > 0xffffdcc0) &&
  4471. (base + len + 8 < base));
  4472. }
  4473. /* Test for DMA addresses > 40-bit */
  4474. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  4475. int len)
  4476. {
  4477. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  4478. if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
  4479. return (((u64) mapping + len) > DMA_BIT_MASK(40));
  4480. return 0;
  4481. #else
  4482. return 0;
  4483. #endif
  4484. }
  4485. static void tg3_set_txd(struct tg3_napi *, int, dma_addr_t, int, u32, u32);
  4486. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  4487. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  4488. struct sk_buff *skb, u32 last_plus_one,
  4489. u32 *start, u32 base_flags, u32 mss)
  4490. {
  4491. struct tg3 *tp = tnapi->tp;
  4492. struct sk_buff *new_skb;
  4493. dma_addr_t new_addr = 0;
  4494. u32 entry = *start;
  4495. int i, ret = 0;
  4496. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  4497. new_skb = skb_copy(skb, GFP_ATOMIC);
  4498. else {
  4499. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  4500. new_skb = skb_copy_expand(skb,
  4501. skb_headroom(skb) + more_headroom,
  4502. skb_tailroom(skb), GFP_ATOMIC);
  4503. }
  4504. if (!new_skb) {
  4505. ret = -1;
  4506. } else {
  4507. /* New SKB is guaranteed to be linear. */
  4508. entry = *start;
  4509. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  4510. PCI_DMA_TODEVICE);
  4511. /* Make sure the mapping succeeded */
  4512. if (pci_dma_mapping_error(tp->pdev, new_addr)) {
  4513. ret = -1;
  4514. dev_kfree_skb(new_skb);
  4515. new_skb = NULL;
  4516. /* Make sure new skb does not cross any 4G boundaries.
  4517. * Drop the packet if it does.
  4518. */
  4519. } else if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4520. tg3_4g_overflow_test(new_addr, new_skb->len)) {
  4521. pci_unmap_single(tp->pdev, new_addr, new_skb->len,
  4522. PCI_DMA_TODEVICE);
  4523. ret = -1;
  4524. dev_kfree_skb(new_skb);
  4525. new_skb = NULL;
  4526. } else {
  4527. tg3_set_txd(tnapi, entry, new_addr, new_skb->len,
  4528. base_flags, 1 | (mss << 1));
  4529. *start = NEXT_TX(entry);
  4530. }
  4531. }
  4532. /* Now clean up the sw ring entries. */
  4533. i = 0;
  4534. while (entry != last_plus_one) {
  4535. int len;
  4536. if (i == 0)
  4537. len = skb_headlen(skb);
  4538. else
  4539. len = skb_shinfo(skb)->frags[i-1].size;
  4540. pci_unmap_single(tp->pdev,
  4541. pci_unmap_addr(&tnapi->tx_buffers[entry],
  4542. mapping),
  4543. len, PCI_DMA_TODEVICE);
  4544. if (i == 0) {
  4545. tnapi->tx_buffers[entry].skb = new_skb;
  4546. pci_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4547. new_addr);
  4548. } else {
  4549. tnapi->tx_buffers[entry].skb = NULL;
  4550. }
  4551. entry = NEXT_TX(entry);
  4552. i++;
  4553. }
  4554. dev_kfree_skb(skb);
  4555. return ret;
  4556. }
  4557. static void tg3_set_txd(struct tg3_napi *tnapi, int entry,
  4558. dma_addr_t mapping, int len, u32 flags,
  4559. u32 mss_and_is_end)
  4560. {
  4561. struct tg3_tx_buffer_desc *txd = &tnapi->tx_ring[entry];
  4562. int is_end = (mss_and_is_end & 0x1);
  4563. u32 mss = (mss_and_is_end >> 1);
  4564. u32 vlan_tag = 0;
  4565. if (is_end)
  4566. flags |= TXD_FLAG_END;
  4567. if (flags & TXD_FLAG_VLAN) {
  4568. vlan_tag = flags >> 16;
  4569. flags &= 0xffff;
  4570. }
  4571. vlan_tag |= (mss << TXD_MSS_SHIFT);
  4572. txd->addr_hi = ((u64) mapping >> 32);
  4573. txd->addr_lo = ((u64) mapping & 0xffffffff);
  4574. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  4575. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  4576. }
  4577. /* hard_start_xmit for devices that don't have any bugs and
  4578. * support TG3_FLG2_HW_TSO_2 and TG3_FLG2_HW_TSO_3 only.
  4579. */
  4580. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb,
  4581. struct net_device *dev)
  4582. {
  4583. struct tg3 *tp = netdev_priv(dev);
  4584. u32 len, entry, base_flags, mss;
  4585. dma_addr_t mapping;
  4586. struct tg3_napi *tnapi;
  4587. struct netdev_queue *txq;
  4588. unsigned int i, last;
  4589. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  4590. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  4591. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  4592. tnapi++;
  4593. /* We are running in BH disabled context with netif_tx_lock
  4594. * and TX reclaim runs via tp->napi.poll inside of a software
  4595. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4596. * no IRQ context deadlocks to worry about either. Rejoice!
  4597. */
  4598. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4599. if (!netif_tx_queue_stopped(txq)) {
  4600. netif_tx_stop_queue(txq);
  4601. /* This is a hard error, log it. */
  4602. netdev_err(dev, "BUG! Tx Ring full when queue awake!\n");
  4603. }
  4604. return NETDEV_TX_BUSY;
  4605. }
  4606. entry = tnapi->tx_prod;
  4607. base_flags = 0;
  4608. mss = 0;
  4609. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4610. int tcp_opt_len, ip_tcp_len;
  4611. u32 hdrlen;
  4612. if (skb_header_cloned(skb) &&
  4613. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4614. dev_kfree_skb(skb);
  4615. goto out_unlock;
  4616. }
  4617. if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
  4618. hdrlen = skb_headlen(skb) - ETH_HLEN;
  4619. else {
  4620. struct iphdr *iph = ip_hdr(skb);
  4621. tcp_opt_len = tcp_optlen(skb);
  4622. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4623. iph->check = 0;
  4624. iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  4625. hdrlen = ip_tcp_len + tcp_opt_len;
  4626. }
  4627. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
  4628. mss |= (hdrlen & 0xc) << 12;
  4629. if (hdrlen & 0x10)
  4630. base_flags |= 0x00000010;
  4631. base_flags |= (hdrlen & 0x3e0) << 5;
  4632. } else
  4633. mss |= hdrlen << 9;
  4634. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4635. TXD_FLAG_CPU_POST_DMA);
  4636. tcp_hdr(skb)->check = 0;
  4637. }
  4638. else if (skb->ip_summed == CHECKSUM_PARTIAL)
  4639. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4640. #if TG3_VLAN_TAG_USED
  4641. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4642. base_flags |= (TXD_FLAG_VLAN |
  4643. (vlan_tx_tag_get(skb) << 16));
  4644. #endif
  4645. len = skb_headlen(skb);
  4646. /* Queue skb data, a.k.a. the main skb fragment. */
  4647. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  4648. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  4649. dev_kfree_skb(skb);
  4650. goto out_unlock;
  4651. }
  4652. tnapi->tx_buffers[entry].skb = skb;
  4653. pci_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  4654. if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
  4655. !mss && skb->len > ETH_DATA_LEN)
  4656. base_flags |= TXD_FLAG_JMB_PKT;
  4657. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  4658. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4659. entry = NEXT_TX(entry);
  4660. /* Now loop through additional data fragments, and queue them. */
  4661. if (skb_shinfo(skb)->nr_frags > 0) {
  4662. last = skb_shinfo(skb)->nr_frags - 1;
  4663. for (i = 0; i <= last; i++) {
  4664. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4665. len = frag->size;
  4666. mapping = pci_map_page(tp->pdev,
  4667. frag->page,
  4668. frag->page_offset,
  4669. len, PCI_DMA_TODEVICE);
  4670. if (pci_dma_mapping_error(tp->pdev, mapping))
  4671. goto dma_error;
  4672. tnapi->tx_buffers[entry].skb = NULL;
  4673. pci_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4674. mapping);
  4675. tg3_set_txd(tnapi, entry, mapping, len,
  4676. base_flags, (i == last) | (mss << 1));
  4677. entry = NEXT_TX(entry);
  4678. }
  4679. }
  4680. /* Packets are ready, update Tx producer idx local and on card. */
  4681. tw32_tx_mbox(tnapi->prodmbox, entry);
  4682. tnapi->tx_prod = entry;
  4683. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  4684. netif_tx_stop_queue(txq);
  4685. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  4686. netif_tx_wake_queue(txq);
  4687. }
  4688. out_unlock:
  4689. mmiowb();
  4690. return NETDEV_TX_OK;
  4691. dma_error:
  4692. last = i;
  4693. entry = tnapi->tx_prod;
  4694. tnapi->tx_buffers[entry].skb = NULL;
  4695. pci_unmap_single(tp->pdev,
  4696. pci_unmap_addr(&tnapi->tx_buffers[entry], mapping),
  4697. skb_headlen(skb),
  4698. PCI_DMA_TODEVICE);
  4699. for (i = 0; i <= last; i++) {
  4700. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4701. entry = NEXT_TX(entry);
  4702. pci_unmap_page(tp->pdev,
  4703. pci_unmap_addr(&tnapi->tx_buffers[entry],
  4704. mapping),
  4705. frag->size, PCI_DMA_TODEVICE);
  4706. }
  4707. dev_kfree_skb(skb);
  4708. return NETDEV_TX_OK;
  4709. }
  4710. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *,
  4711. struct net_device *);
  4712. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  4713. * TSO header is greater than 80 bytes.
  4714. */
  4715. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  4716. {
  4717. struct sk_buff *segs, *nskb;
  4718. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  4719. /* Estimate the number of fragments in the worst case */
  4720. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  4721. netif_stop_queue(tp->dev);
  4722. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  4723. return NETDEV_TX_BUSY;
  4724. netif_wake_queue(tp->dev);
  4725. }
  4726. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  4727. if (IS_ERR(segs))
  4728. goto tg3_tso_bug_end;
  4729. do {
  4730. nskb = segs;
  4731. segs = segs->next;
  4732. nskb->next = NULL;
  4733. tg3_start_xmit_dma_bug(nskb, tp->dev);
  4734. } while (segs);
  4735. tg3_tso_bug_end:
  4736. dev_kfree_skb(skb);
  4737. return NETDEV_TX_OK;
  4738. }
  4739. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  4740. * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
  4741. */
  4742. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *skb,
  4743. struct net_device *dev)
  4744. {
  4745. struct tg3 *tp = netdev_priv(dev);
  4746. u32 len, entry, base_flags, mss;
  4747. int would_hit_hwbug;
  4748. dma_addr_t mapping;
  4749. struct tg3_napi *tnapi;
  4750. struct netdev_queue *txq;
  4751. unsigned int i, last;
  4752. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  4753. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  4754. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  4755. tnapi++;
  4756. /* We are running in BH disabled context with netif_tx_lock
  4757. * and TX reclaim runs via tp->napi.poll inside of a software
  4758. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4759. * no IRQ context deadlocks to worry about either. Rejoice!
  4760. */
  4761. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4762. if (!netif_tx_queue_stopped(txq)) {
  4763. netif_tx_stop_queue(txq);
  4764. /* This is a hard error, log it. */
  4765. netdev_err(dev, "BUG! Tx Ring full when queue awake!\n");
  4766. }
  4767. return NETDEV_TX_BUSY;
  4768. }
  4769. entry = tnapi->tx_prod;
  4770. base_flags = 0;
  4771. if (skb->ip_summed == CHECKSUM_PARTIAL)
  4772. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4773. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4774. struct iphdr *iph;
  4775. u32 tcp_opt_len, ip_tcp_len, hdr_len;
  4776. if (skb_header_cloned(skb) &&
  4777. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4778. dev_kfree_skb(skb);
  4779. goto out_unlock;
  4780. }
  4781. tcp_opt_len = tcp_optlen(skb);
  4782. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4783. hdr_len = ip_tcp_len + tcp_opt_len;
  4784. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  4785. (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
  4786. return (tg3_tso_bug(tp, skb));
  4787. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4788. TXD_FLAG_CPU_POST_DMA);
  4789. iph = ip_hdr(skb);
  4790. iph->check = 0;
  4791. iph->tot_len = htons(mss + hdr_len);
  4792. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  4793. tcp_hdr(skb)->check = 0;
  4794. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  4795. } else
  4796. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  4797. iph->daddr, 0,
  4798. IPPROTO_TCP,
  4799. 0);
  4800. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
  4801. mss |= (hdr_len & 0xc) << 12;
  4802. if (hdr_len & 0x10)
  4803. base_flags |= 0x00000010;
  4804. base_flags |= (hdr_len & 0x3e0) << 5;
  4805. } else if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2)
  4806. mss |= hdr_len << 9;
  4807. else if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_1) ||
  4808. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  4809. if (tcp_opt_len || iph->ihl > 5) {
  4810. int tsflags;
  4811. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4812. mss |= (tsflags << 11);
  4813. }
  4814. } else {
  4815. if (tcp_opt_len || iph->ihl > 5) {
  4816. int tsflags;
  4817. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4818. base_flags |= tsflags << 12;
  4819. }
  4820. }
  4821. }
  4822. #if TG3_VLAN_TAG_USED
  4823. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4824. base_flags |= (TXD_FLAG_VLAN |
  4825. (vlan_tx_tag_get(skb) << 16));
  4826. #endif
  4827. if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
  4828. !mss && skb->len > ETH_DATA_LEN)
  4829. base_flags |= TXD_FLAG_JMB_PKT;
  4830. len = skb_headlen(skb);
  4831. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  4832. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  4833. dev_kfree_skb(skb);
  4834. goto out_unlock;
  4835. }
  4836. tnapi->tx_buffers[entry].skb = skb;
  4837. pci_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  4838. would_hit_hwbug = 0;
  4839. if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) && len <= 8)
  4840. would_hit_hwbug = 1;
  4841. if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4842. tg3_4g_overflow_test(mapping, len))
  4843. would_hit_hwbug = 1;
  4844. if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
  4845. tg3_40bit_overflow_test(tp, mapping, len))
  4846. would_hit_hwbug = 1;
  4847. if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
  4848. would_hit_hwbug = 1;
  4849. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  4850. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4851. entry = NEXT_TX(entry);
  4852. /* Now loop through additional data fragments, and queue them. */
  4853. if (skb_shinfo(skb)->nr_frags > 0) {
  4854. last = skb_shinfo(skb)->nr_frags - 1;
  4855. for (i = 0; i <= last; i++) {
  4856. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4857. len = frag->size;
  4858. mapping = pci_map_page(tp->pdev,
  4859. frag->page,
  4860. frag->page_offset,
  4861. len, PCI_DMA_TODEVICE);
  4862. tnapi->tx_buffers[entry].skb = NULL;
  4863. pci_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4864. mapping);
  4865. if (pci_dma_mapping_error(tp->pdev, mapping))
  4866. goto dma_error;
  4867. if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) &&
  4868. len <= 8)
  4869. would_hit_hwbug = 1;
  4870. if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4871. tg3_4g_overflow_test(mapping, len))
  4872. would_hit_hwbug = 1;
  4873. if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
  4874. tg3_40bit_overflow_test(tp, mapping, len))
  4875. would_hit_hwbug = 1;
  4876. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  4877. tg3_set_txd(tnapi, entry, mapping, len,
  4878. base_flags, (i == last)|(mss << 1));
  4879. else
  4880. tg3_set_txd(tnapi, entry, mapping, len,
  4881. base_flags, (i == last));
  4882. entry = NEXT_TX(entry);
  4883. }
  4884. }
  4885. if (would_hit_hwbug) {
  4886. u32 last_plus_one = entry;
  4887. u32 start;
  4888. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  4889. start &= (TG3_TX_RING_SIZE - 1);
  4890. /* If the workaround fails due to memory/mapping
  4891. * failure, silently drop this packet.
  4892. */
  4893. if (tigon3_dma_hwbug_workaround(tnapi, skb, last_plus_one,
  4894. &start, base_flags, mss))
  4895. goto out_unlock;
  4896. entry = start;
  4897. }
  4898. /* Packets are ready, update Tx producer idx local and on card. */
  4899. tw32_tx_mbox(tnapi->prodmbox, entry);
  4900. tnapi->tx_prod = entry;
  4901. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  4902. netif_tx_stop_queue(txq);
  4903. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  4904. netif_tx_wake_queue(txq);
  4905. }
  4906. out_unlock:
  4907. mmiowb();
  4908. return NETDEV_TX_OK;
  4909. dma_error:
  4910. last = i;
  4911. entry = tnapi->tx_prod;
  4912. tnapi->tx_buffers[entry].skb = NULL;
  4913. pci_unmap_single(tp->pdev,
  4914. pci_unmap_addr(&tnapi->tx_buffers[entry], mapping),
  4915. skb_headlen(skb),
  4916. PCI_DMA_TODEVICE);
  4917. for (i = 0; i <= last; i++) {
  4918. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4919. entry = NEXT_TX(entry);
  4920. pci_unmap_page(tp->pdev,
  4921. pci_unmap_addr(&tnapi->tx_buffers[entry],
  4922. mapping),
  4923. frag->size, PCI_DMA_TODEVICE);
  4924. }
  4925. dev_kfree_skb(skb);
  4926. return NETDEV_TX_OK;
  4927. }
  4928. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  4929. int new_mtu)
  4930. {
  4931. dev->mtu = new_mtu;
  4932. if (new_mtu > ETH_DATA_LEN) {
  4933. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  4934. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  4935. ethtool_op_set_tso(dev, 0);
  4936. }
  4937. else
  4938. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  4939. } else {
  4940. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  4941. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  4942. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  4943. }
  4944. }
  4945. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  4946. {
  4947. struct tg3 *tp = netdev_priv(dev);
  4948. int err;
  4949. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  4950. return -EINVAL;
  4951. if (!netif_running(dev)) {
  4952. /* We'll just catch it later when the
  4953. * device is up'd.
  4954. */
  4955. tg3_set_mtu(dev, tp, new_mtu);
  4956. return 0;
  4957. }
  4958. tg3_phy_stop(tp);
  4959. tg3_netif_stop(tp);
  4960. tg3_full_lock(tp, 1);
  4961. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4962. tg3_set_mtu(dev, tp, new_mtu);
  4963. err = tg3_restart_hw(tp, 0);
  4964. if (!err)
  4965. tg3_netif_start(tp);
  4966. tg3_full_unlock(tp);
  4967. if (!err)
  4968. tg3_phy_start(tp);
  4969. return err;
  4970. }
  4971. static void tg3_rx_prodring_free(struct tg3 *tp,
  4972. struct tg3_rx_prodring_set *tpr)
  4973. {
  4974. int i;
  4975. if (tpr != &tp->prodring[0]) {
  4976. for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
  4977. i = (i + 1) % TG3_RX_RING_SIZE)
  4978. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  4979. tp->rx_pkt_map_sz);
  4980. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  4981. for (i = tpr->rx_jmb_cons_idx;
  4982. i != tpr->rx_jmb_prod_idx;
  4983. i = (i + 1) % TG3_RX_JUMBO_RING_SIZE) {
  4984. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  4985. TG3_RX_JMB_MAP_SZ);
  4986. }
  4987. }
  4988. return;
  4989. }
  4990. for (i = 0; i < TG3_RX_RING_SIZE; i++)
  4991. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  4992. tp->rx_pkt_map_sz);
  4993. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  4994. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++)
  4995. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  4996. TG3_RX_JMB_MAP_SZ);
  4997. }
  4998. }
  4999. /* Initialize tx/rx rings for packet processing.
  5000. *
  5001. * The chip has been shut down and the driver detached from
  5002. * the networking, so no interrupts or new tx packets will
  5003. * end up in the driver. tp->{tx,}lock are held and thus
  5004. * we may not sleep.
  5005. */
  5006. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  5007. struct tg3_rx_prodring_set *tpr)
  5008. {
  5009. u32 i, rx_pkt_dma_sz;
  5010. tpr->rx_std_cons_idx = 0;
  5011. tpr->rx_std_prod_idx = 0;
  5012. tpr->rx_jmb_cons_idx = 0;
  5013. tpr->rx_jmb_prod_idx = 0;
  5014. if (tpr != &tp->prodring[0]) {
  5015. memset(&tpr->rx_std_buffers[0], 0, TG3_RX_STD_BUFF_RING_SIZE);
  5016. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE)
  5017. memset(&tpr->rx_jmb_buffers[0], 0,
  5018. TG3_RX_JMB_BUFF_RING_SIZE);
  5019. goto done;
  5020. }
  5021. /* Zero out all descriptors. */
  5022. memset(tpr->rx_std, 0, TG3_RX_RING_BYTES);
  5023. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  5024. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  5025. tp->dev->mtu > ETH_DATA_LEN)
  5026. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  5027. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  5028. /* Initialize invariants of the rings, we only set this
  5029. * stuff once. This works because the card does not
  5030. * write into the rx buffer posting rings.
  5031. */
  5032. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  5033. struct tg3_rx_buffer_desc *rxd;
  5034. rxd = &tpr->rx_std[i];
  5035. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  5036. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  5037. rxd->opaque = (RXD_OPAQUE_RING_STD |
  5038. (i << RXD_OPAQUE_INDEX_SHIFT));
  5039. }
  5040. /* Now allocate fresh SKBs for each rx ring. */
  5041. for (i = 0; i < tp->rx_pending; i++) {
  5042. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
  5043. netdev_warn(tp->dev, "Using a smaller RX standard ring, only %d out of %d buffers were allocated successfully\n",
  5044. i, tp->rx_pending);
  5045. if (i == 0)
  5046. goto initfail;
  5047. tp->rx_pending = i;
  5048. break;
  5049. }
  5050. }
  5051. if (!(tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE))
  5052. goto done;
  5053. memset(tpr->rx_jmb, 0, TG3_RX_JUMBO_RING_BYTES);
  5054. if (!(tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE))
  5055. goto done;
  5056. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  5057. struct tg3_rx_buffer_desc *rxd;
  5058. rxd = &tpr->rx_jmb[i].std;
  5059. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  5060. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  5061. RXD_FLAG_JUMBO;
  5062. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  5063. (i << RXD_OPAQUE_INDEX_SHIFT));
  5064. }
  5065. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  5066. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
  5067. netdev_warn(tp->dev, "Using a smaller RX jumbo ring, only %d out of %d buffers were allocated successfully\n",
  5068. i, tp->rx_jumbo_pending);
  5069. if (i == 0)
  5070. goto initfail;
  5071. tp->rx_jumbo_pending = i;
  5072. break;
  5073. }
  5074. }
  5075. done:
  5076. return 0;
  5077. initfail:
  5078. tg3_rx_prodring_free(tp, tpr);
  5079. return -ENOMEM;
  5080. }
  5081. static void tg3_rx_prodring_fini(struct tg3 *tp,
  5082. struct tg3_rx_prodring_set *tpr)
  5083. {
  5084. kfree(tpr->rx_std_buffers);
  5085. tpr->rx_std_buffers = NULL;
  5086. kfree(tpr->rx_jmb_buffers);
  5087. tpr->rx_jmb_buffers = NULL;
  5088. if (tpr->rx_std) {
  5089. pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
  5090. tpr->rx_std, tpr->rx_std_mapping);
  5091. tpr->rx_std = NULL;
  5092. }
  5093. if (tpr->rx_jmb) {
  5094. pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  5095. tpr->rx_jmb, tpr->rx_jmb_mapping);
  5096. tpr->rx_jmb = NULL;
  5097. }
  5098. }
  5099. static int tg3_rx_prodring_init(struct tg3 *tp,
  5100. struct tg3_rx_prodring_set *tpr)
  5101. {
  5102. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE, GFP_KERNEL);
  5103. if (!tpr->rx_std_buffers)
  5104. return -ENOMEM;
  5105. tpr->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
  5106. &tpr->rx_std_mapping);
  5107. if (!tpr->rx_std)
  5108. goto err_out;
  5109. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  5110. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE,
  5111. GFP_KERNEL);
  5112. if (!tpr->rx_jmb_buffers)
  5113. goto err_out;
  5114. tpr->rx_jmb = pci_alloc_consistent(tp->pdev,
  5115. TG3_RX_JUMBO_RING_BYTES,
  5116. &tpr->rx_jmb_mapping);
  5117. if (!tpr->rx_jmb)
  5118. goto err_out;
  5119. }
  5120. return 0;
  5121. err_out:
  5122. tg3_rx_prodring_fini(tp, tpr);
  5123. return -ENOMEM;
  5124. }
  5125. /* Free up pending packets in all rx/tx rings.
  5126. *
  5127. * The chip has been shut down and the driver detached from
  5128. * the networking, so no interrupts or new tx packets will
  5129. * end up in the driver. tp->{tx,}lock is not held and we are not
  5130. * in an interrupt context and thus may sleep.
  5131. */
  5132. static void tg3_free_rings(struct tg3 *tp)
  5133. {
  5134. int i, j;
  5135. for (j = 0; j < tp->irq_cnt; j++) {
  5136. struct tg3_napi *tnapi = &tp->napi[j];
  5137. if (!tnapi->tx_buffers)
  5138. continue;
  5139. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  5140. struct ring_info *txp;
  5141. struct sk_buff *skb;
  5142. unsigned int k;
  5143. txp = &tnapi->tx_buffers[i];
  5144. skb = txp->skb;
  5145. if (skb == NULL) {
  5146. i++;
  5147. continue;
  5148. }
  5149. pci_unmap_single(tp->pdev,
  5150. pci_unmap_addr(txp, mapping),
  5151. skb_headlen(skb),
  5152. PCI_DMA_TODEVICE);
  5153. txp->skb = NULL;
  5154. i++;
  5155. for (k = 0; k < skb_shinfo(skb)->nr_frags; k++) {
  5156. txp = &tnapi->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
  5157. pci_unmap_page(tp->pdev,
  5158. pci_unmap_addr(txp, mapping),
  5159. skb_shinfo(skb)->frags[k].size,
  5160. PCI_DMA_TODEVICE);
  5161. i++;
  5162. }
  5163. dev_kfree_skb_any(skb);
  5164. }
  5165. tg3_rx_prodring_free(tp, &tp->prodring[j]);
  5166. }
  5167. }
  5168. /* Initialize tx/rx rings for packet processing.
  5169. *
  5170. * The chip has been shut down and the driver detached from
  5171. * the networking, so no interrupts or new tx packets will
  5172. * end up in the driver. tp->{tx,}lock are held and thus
  5173. * we may not sleep.
  5174. */
  5175. static int tg3_init_rings(struct tg3 *tp)
  5176. {
  5177. int i;
  5178. /* Free up all the SKBs. */
  5179. tg3_free_rings(tp);
  5180. for (i = 0; i < tp->irq_cnt; i++) {
  5181. struct tg3_napi *tnapi = &tp->napi[i];
  5182. tnapi->last_tag = 0;
  5183. tnapi->last_irq_tag = 0;
  5184. tnapi->hw_status->status = 0;
  5185. tnapi->hw_status->status_tag = 0;
  5186. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5187. tnapi->tx_prod = 0;
  5188. tnapi->tx_cons = 0;
  5189. if (tnapi->tx_ring)
  5190. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  5191. tnapi->rx_rcb_ptr = 0;
  5192. if (tnapi->rx_rcb)
  5193. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5194. if (tg3_rx_prodring_alloc(tp, &tp->prodring[i])) {
  5195. tg3_free_rings(tp);
  5196. return -ENOMEM;
  5197. }
  5198. }
  5199. return 0;
  5200. }
  5201. /*
  5202. * Must not be invoked with interrupt sources disabled and
  5203. * the hardware shutdown down.
  5204. */
  5205. static void tg3_free_consistent(struct tg3 *tp)
  5206. {
  5207. int i;
  5208. for (i = 0; i < tp->irq_cnt; i++) {
  5209. struct tg3_napi *tnapi = &tp->napi[i];
  5210. if (tnapi->tx_ring) {
  5211. pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
  5212. tnapi->tx_ring, tnapi->tx_desc_mapping);
  5213. tnapi->tx_ring = NULL;
  5214. }
  5215. kfree(tnapi->tx_buffers);
  5216. tnapi->tx_buffers = NULL;
  5217. if (tnapi->rx_rcb) {
  5218. pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  5219. tnapi->rx_rcb,
  5220. tnapi->rx_rcb_mapping);
  5221. tnapi->rx_rcb = NULL;
  5222. }
  5223. if (tnapi->hw_status) {
  5224. pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
  5225. tnapi->hw_status,
  5226. tnapi->status_mapping);
  5227. tnapi->hw_status = NULL;
  5228. }
  5229. }
  5230. if (tp->hw_stats) {
  5231. pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
  5232. tp->hw_stats, tp->stats_mapping);
  5233. tp->hw_stats = NULL;
  5234. }
  5235. for (i = 0; i < tp->irq_cnt; i++)
  5236. tg3_rx_prodring_fini(tp, &tp->prodring[i]);
  5237. }
  5238. /*
  5239. * Must not be invoked with interrupt sources disabled and
  5240. * the hardware shutdown down. Can sleep.
  5241. */
  5242. static int tg3_alloc_consistent(struct tg3 *tp)
  5243. {
  5244. int i;
  5245. for (i = 0; i < tp->irq_cnt; i++) {
  5246. if (tg3_rx_prodring_init(tp, &tp->prodring[i]))
  5247. goto err_out;
  5248. }
  5249. tp->hw_stats = pci_alloc_consistent(tp->pdev,
  5250. sizeof(struct tg3_hw_stats),
  5251. &tp->stats_mapping);
  5252. if (!tp->hw_stats)
  5253. goto err_out;
  5254. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5255. for (i = 0; i < tp->irq_cnt; i++) {
  5256. struct tg3_napi *tnapi = &tp->napi[i];
  5257. struct tg3_hw_status *sblk;
  5258. tnapi->hw_status = pci_alloc_consistent(tp->pdev,
  5259. TG3_HW_STATUS_SIZE,
  5260. &tnapi->status_mapping);
  5261. if (!tnapi->hw_status)
  5262. goto err_out;
  5263. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5264. sblk = tnapi->hw_status;
  5265. /* If multivector TSS is enabled, vector 0 does not handle
  5266. * tx interrupts. Don't allocate any resources for it.
  5267. */
  5268. if ((!i && !(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) ||
  5269. (i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))) {
  5270. tnapi->tx_buffers = kzalloc(sizeof(struct ring_info) *
  5271. TG3_TX_RING_SIZE,
  5272. GFP_KERNEL);
  5273. if (!tnapi->tx_buffers)
  5274. goto err_out;
  5275. tnapi->tx_ring = pci_alloc_consistent(tp->pdev,
  5276. TG3_TX_RING_BYTES,
  5277. &tnapi->tx_desc_mapping);
  5278. if (!tnapi->tx_ring)
  5279. goto err_out;
  5280. }
  5281. /*
  5282. * When RSS is enabled, the status block format changes
  5283. * slightly. The "rx_jumbo_consumer", "reserved",
  5284. * and "rx_mini_consumer" members get mapped to the
  5285. * other three rx return ring producer indexes.
  5286. */
  5287. switch (i) {
  5288. default:
  5289. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  5290. break;
  5291. case 2:
  5292. tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
  5293. break;
  5294. case 3:
  5295. tnapi->rx_rcb_prod_idx = &sblk->reserved;
  5296. break;
  5297. case 4:
  5298. tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
  5299. break;
  5300. }
  5301. tnapi->prodring = &tp->prodring[i];
  5302. /*
  5303. * If multivector RSS is enabled, vector 0 does not handle
  5304. * rx or tx interrupts. Don't allocate any resources for it.
  5305. */
  5306. if (!i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS))
  5307. continue;
  5308. tnapi->rx_rcb = pci_alloc_consistent(tp->pdev,
  5309. TG3_RX_RCB_RING_BYTES(tp),
  5310. &tnapi->rx_rcb_mapping);
  5311. if (!tnapi->rx_rcb)
  5312. goto err_out;
  5313. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5314. }
  5315. return 0;
  5316. err_out:
  5317. tg3_free_consistent(tp);
  5318. return -ENOMEM;
  5319. }
  5320. #define MAX_WAIT_CNT 1000
  5321. /* To stop a block, clear the enable bit and poll till it
  5322. * clears. tp->lock is held.
  5323. */
  5324. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  5325. {
  5326. unsigned int i;
  5327. u32 val;
  5328. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  5329. switch (ofs) {
  5330. case RCVLSC_MODE:
  5331. case DMAC_MODE:
  5332. case MBFREE_MODE:
  5333. case BUFMGR_MODE:
  5334. case MEMARB_MODE:
  5335. /* We can't enable/disable these bits of the
  5336. * 5705/5750, just say success.
  5337. */
  5338. return 0;
  5339. default:
  5340. break;
  5341. }
  5342. }
  5343. val = tr32(ofs);
  5344. val &= ~enable_bit;
  5345. tw32_f(ofs, val);
  5346. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5347. udelay(100);
  5348. val = tr32(ofs);
  5349. if ((val & enable_bit) == 0)
  5350. break;
  5351. }
  5352. if (i == MAX_WAIT_CNT && !silent) {
  5353. pr_err("tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
  5354. ofs, enable_bit);
  5355. return -ENODEV;
  5356. }
  5357. return 0;
  5358. }
  5359. /* tp->lock is held. */
  5360. static int tg3_abort_hw(struct tg3 *tp, int silent)
  5361. {
  5362. int i, err;
  5363. tg3_disable_ints(tp);
  5364. tp->rx_mode &= ~RX_MODE_ENABLE;
  5365. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5366. udelay(10);
  5367. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  5368. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  5369. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  5370. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  5371. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  5372. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  5373. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  5374. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  5375. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  5376. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  5377. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  5378. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  5379. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  5380. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  5381. tw32_f(MAC_MODE, tp->mac_mode);
  5382. udelay(40);
  5383. tp->tx_mode &= ~TX_MODE_ENABLE;
  5384. tw32_f(MAC_TX_MODE, tp->tx_mode);
  5385. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5386. udelay(100);
  5387. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  5388. break;
  5389. }
  5390. if (i >= MAX_WAIT_CNT) {
  5391. netdev_err(tp->dev, "%s timed out, TX_MODE_ENABLE will not clear MAC_TX_MODE=%08x\n",
  5392. __func__, tr32(MAC_TX_MODE));
  5393. err |= -ENODEV;
  5394. }
  5395. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  5396. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  5397. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  5398. tw32(FTQ_RESET, 0xffffffff);
  5399. tw32(FTQ_RESET, 0x00000000);
  5400. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  5401. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  5402. for (i = 0; i < tp->irq_cnt; i++) {
  5403. struct tg3_napi *tnapi = &tp->napi[i];
  5404. if (tnapi->hw_status)
  5405. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5406. }
  5407. if (tp->hw_stats)
  5408. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5409. return err;
  5410. }
  5411. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  5412. {
  5413. int i;
  5414. u32 apedata;
  5415. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  5416. if (apedata != APE_SEG_SIG_MAGIC)
  5417. return;
  5418. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  5419. if (!(apedata & APE_FW_STATUS_READY))
  5420. return;
  5421. /* Wait for up to 1 millisecond for APE to service previous event. */
  5422. for (i = 0; i < 10; i++) {
  5423. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  5424. return;
  5425. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  5426. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5427. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  5428. event | APE_EVENT_STATUS_EVENT_PENDING);
  5429. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  5430. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5431. break;
  5432. udelay(100);
  5433. }
  5434. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5435. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  5436. }
  5437. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  5438. {
  5439. u32 event;
  5440. u32 apedata;
  5441. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  5442. return;
  5443. switch (kind) {
  5444. case RESET_KIND_INIT:
  5445. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  5446. APE_HOST_SEG_SIG_MAGIC);
  5447. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  5448. APE_HOST_SEG_LEN_MAGIC);
  5449. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  5450. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  5451. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  5452. APE_HOST_DRIVER_ID_MAGIC);
  5453. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  5454. APE_HOST_BEHAV_NO_PHYLOCK);
  5455. event = APE_EVENT_STATUS_STATE_START;
  5456. break;
  5457. case RESET_KIND_SHUTDOWN:
  5458. /* With the interface we are currently using,
  5459. * APE does not track driver state. Wiping
  5460. * out the HOST SEGMENT SIGNATURE forces
  5461. * the APE to assume OS absent status.
  5462. */
  5463. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  5464. event = APE_EVENT_STATUS_STATE_UNLOAD;
  5465. break;
  5466. case RESET_KIND_SUSPEND:
  5467. event = APE_EVENT_STATUS_STATE_SUSPEND;
  5468. break;
  5469. default:
  5470. return;
  5471. }
  5472. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  5473. tg3_ape_send_event(tp, event);
  5474. }
  5475. /* tp->lock is held. */
  5476. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  5477. {
  5478. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  5479. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  5480. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5481. switch (kind) {
  5482. case RESET_KIND_INIT:
  5483. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5484. DRV_STATE_START);
  5485. break;
  5486. case RESET_KIND_SHUTDOWN:
  5487. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5488. DRV_STATE_UNLOAD);
  5489. break;
  5490. case RESET_KIND_SUSPEND:
  5491. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5492. DRV_STATE_SUSPEND);
  5493. break;
  5494. default:
  5495. break;
  5496. }
  5497. }
  5498. if (kind == RESET_KIND_INIT ||
  5499. kind == RESET_KIND_SUSPEND)
  5500. tg3_ape_driver_state_change(tp, kind);
  5501. }
  5502. /* tp->lock is held. */
  5503. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  5504. {
  5505. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5506. switch (kind) {
  5507. case RESET_KIND_INIT:
  5508. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5509. DRV_STATE_START_DONE);
  5510. break;
  5511. case RESET_KIND_SHUTDOWN:
  5512. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5513. DRV_STATE_UNLOAD_DONE);
  5514. break;
  5515. default:
  5516. break;
  5517. }
  5518. }
  5519. if (kind == RESET_KIND_SHUTDOWN)
  5520. tg3_ape_driver_state_change(tp, kind);
  5521. }
  5522. /* tp->lock is held. */
  5523. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  5524. {
  5525. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5526. switch (kind) {
  5527. case RESET_KIND_INIT:
  5528. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5529. DRV_STATE_START);
  5530. break;
  5531. case RESET_KIND_SHUTDOWN:
  5532. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5533. DRV_STATE_UNLOAD);
  5534. break;
  5535. case RESET_KIND_SUSPEND:
  5536. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5537. DRV_STATE_SUSPEND);
  5538. break;
  5539. default:
  5540. break;
  5541. }
  5542. }
  5543. }
  5544. static int tg3_poll_fw(struct tg3 *tp)
  5545. {
  5546. int i;
  5547. u32 val;
  5548. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5549. /* Wait up to 20ms for init done. */
  5550. for (i = 0; i < 200; i++) {
  5551. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  5552. return 0;
  5553. udelay(100);
  5554. }
  5555. return -ENODEV;
  5556. }
  5557. /* Wait for firmware initialization to complete. */
  5558. for (i = 0; i < 100000; i++) {
  5559. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  5560. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  5561. break;
  5562. udelay(10);
  5563. }
  5564. /* Chip might not be fitted with firmware. Some Sun onboard
  5565. * parts are configured like that. So don't signal the timeout
  5566. * of the above loop as an error, but do report the lack of
  5567. * running firmware once.
  5568. */
  5569. if (i >= 100000 &&
  5570. !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
  5571. tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
  5572. netdev_info(tp->dev, "No firmware running\n");
  5573. }
  5574. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  5575. /* The 57765 A0 needs a little more
  5576. * time to do some important work.
  5577. */
  5578. mdelay(10);
  5579. }
  5580. return 0;
  5581. }
  5582. /* Save PCI command register before chip reset */
  5583. static void tg3_save_pci_state(struct tg3 *tp)
  5584. {
  5585. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  5586. }
  5587. /* Restore PCI state after chip reset */
  5588. static void tg3_restore_pci_state(struct tg3 *tp)
  5589. {
  5590. u32 val;
  5591. /* Re-enable indirect register accesses. */
  5592. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  5593. tp->misc_host_ctrl);
  5594. /* Set MAX PCI retry to zero. */
  5595. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  5596. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5597. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  5598. val |= PCISTATE_RETRY_SAME_DMA;
  5599. /* Allow reads and writes to the APE register and memory space. */
  5600. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  5601. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5602. PCISTATE_ALLOW_APE_SHMEM_WR;
  5603. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  5604. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  5605. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
  5606. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  5607. pcie_set_readrq(tp->pdev, 4096);
  5608. else {
  5609. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  5610. tp->pci_cacheline_sz);
  5611. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  5612. tp->pci_lat_timer);
  5613. }
  5614. }
  5615. /* Make sure PCI-X relaxed ordering bit is clear. */
  5616. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  5617. u16 pcix_cmd;
  5618. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5619. &pcix_cmd);
  5620. pcix_cmd &= ~PCI_X_CMD_ERO;
  5621. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5622. pcix_cmd);
  5623. }
  5624. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  5625. /* Chip reset on 5780 will reset MSI enable bit,
  5626. * so need to restore it.
  5627. */
  5628. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5629. u16 ctrl;
  5630. pci_read_config_word(tp->pdev,
  5631. tp->msi_cap + PCI_MSI_FLAGS,
  5632. &ctrl);
  5633. pci_write_config_word(tp->pdev,
  5634. tp->msi_cap + PCI_MSI_FLAGS,
  5635. ctrl | PCI_MSI_FLAGS_ENABLE);
  5636. val = tr32(MSGINT_MODE);
  5637. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  5638. }
  5639. }
  5640. }
  5641. static void tg3_stop_fw(struct tg3 *);
  5642. /* tp->lock is held. */
  5643. static int tg3_chip_reset(struct tg3 *tp)
  5644. {
  5645. u32 val;
  5646. void (*write_op)(struct tg3 *, u32, u32);
  5647. int i, err;
  5648. tg3_nvram_lock(tp);
  5649. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  5650. /* No matching tg3_nvram_unlock() after this because
  5651. * chip reset below will undo the nvram lock.
  5652. */
  5653. tp->nvram_lock_cnt = 0;
  5654. /* GRC_MISC_CFG core clock reset will clear the memory
  5655. * enable bit in PCI register 4 and the MSI enable bit
  5656. * on some chips, so we save relevant registers here.
  5657. */
  5658. tg3_save_pci_state(tp);
  5659. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  5660. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS))
  5661. tw32(GRC_FASTBOOT_PC, 0);
  5662. /*
  5663. * We must avoid the readl() that normally takes place.
  5664. * It locks machines, causes machine checks, and other
  5665. * fun things. So, temporarily disable the 5701
  5666. * hardware workaround, while we do the reset.
  5667. */
  5668. write_op = tp->write32;
  5669. if (write_op == tg3_write_flush_reg32)
  5670. tp->write32 = tg3_write32;
  5671. /* Prevent the irq handler from reading or writing PCI registers
  5672. * during chip reset when the memory enable bit in the PCI command
  5673. * register may be cleared. The chip does not generate interrupt
  5674. * at this time, but the irq handler may still be called due to irq
  5675. * sharing or irqpoll.
  5676. */
  5677. tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
  5678. for (i = 0; i < tp->irq_cnt; i++) {
  5679. struct tg3_napi *tnapi = &tp->napi[i];
  5680. if (tnapi->hw_status) {
  5681. tnapi->hw_status->status = 0;
  5682. tnapi->hw_status->status_tag = 0;
  5683. }
  5684. tnapi->last_tag = 0;
  5685. tnapi->last_irq_tag = 0;
  5686. }
  5687. smp_mb();
  5688. for (i = 0; i < tp->irq_cnt; i++)
  5689. synchronize_irq(tp->napi[i].irq_vec);
  5690. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5691. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  5692. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  5693. }
  5694. /* do the reset */
  5695. val = GRC_MISC_CFG_CORECLK_RESET;
  5696. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  5697. if (tr32(0x7e2c) == 0x60) {
  5698. tw32(0x7e2c, 0x20);
  5699. }
  5700. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  5701. tw32(GRC_MISC_CFG, (1 << 29));
  5702. val |= (1 << 29);
  5703. }
  5704. }
  5705. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5706. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  5707. tw32(GRC_VCPU_EXT_CTRL,
  5708. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  5709. }
  5710. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5711. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  5712. tw32(GRC_MISC_CFG, val);
  5713. /* restore 5701 hardware bug workaround write method */
  5714. tp->write32 = write_op;
  5715. /* Unfortunately, we have to delay before the PCI read back.
  5716. * Some 575X chips even will not respond to a PCI cfg access
  5717. * when the reset command is given to the chip.
  5718. *
  5719. * How do these hardware designers expect things to work
  5720. * properly if the PCI write is posted for a long period
  5721. * of time? It is always necessary to have some method by
  5722. * which a register read back can occur to push the write
  5723. * out which does the reset.
  5724. *
  5725. * For most tg3 variants the trick below was working.
  5726. * Ho hum...
  5727. */
  5728. udelay(120);
  5729. /* Flush PCI posted writes. The normal MMIO registers
  5730. * are inaccessible at this time so this is the only
  5731. * way to make this reliably (actually, this is no longer
  5732. * the case, see above). I tried to use indirect
  5733. * register read/write but this upset some 5701 variants.
  5734. */
  5735. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  5736. udelay(120);
  5737. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) && tp->pcie_cap) {
  5738. u16 val16;
  5739. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  5740. int i;
  5741. u32 cfg_val;
  5742. /* Wait for link training to complete. */
  5743. for (i = 0; i < 5000; i++)
  5744. udelay(100);
  5745. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  5746. pci_write_config_dword(tp->pdev, 0xc4,
  5747. cfg_val | (1 << 15));
  5748. }
  5749. /* Clear the "no snoop" and "relaxed ordering" bits. */
  5750. pci_read_config_word(tp->pdev,
  5751. tp->pcie_cap + PCI_EXP_DEVCTL,
  5752. &val16);
  5753. val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
  5754. PCI_EXP_DEVCTL_NOSNOOP_EN);
  5755. /*
  5756. * Older PCIe devices only support the 128 byte
  5757. * MPS setting. Enforce the restriction.
  5758. */
  5759. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  5760. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784))
  5761. val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
  5762. pci_write_config_word(tp->pdev,
  5763. tp->pcie_cap + PCI_EXP_DEVCTL,
  5764. val16);
  5765. pcie_set_readrq(tp->pdev, 4096);
  5766. /* Clear error status */
  5767. pci_write_config_word(tp->pdev,
  5768. tp->pcie_cap + PCI_EXP_DEVSTA,
  5769. PCI_EXP_DEVSTA_CED |
  5770. PCI_EXP_DEVSTA_NFED |
  5771. PCI_EXP_DEVSTA_FED |
  5772. PCI_EXP_DEVSTA_URD);
  5773. }
  5774. tg3_restore_pci_state(tp);
  5775. tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
  5776. val = 0;
  5777. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  5778. val = tr32(MEMARB_MODE);
  5779. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  5780. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  5781. tg3_stop_fw(tp);
  5782. tw32(0x5000, 0x400);
  5783. }
  5784. tw32(GRC_MODE, tp->grc_mode);
  5785. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  5786. val = tr32(0xc4);
  5787. tw32(0xc4, val | (1 << 15));
  5788. }
  5789. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  5790. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5791. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  5792. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  5793. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  5794. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5795. }
  5796. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5797. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  5798. tw32_f(MAC_MODE, tp->mac_mode);
  5799. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  5800. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  5801. tw32_f(MAC_MODE, tp->mac_mode);
  5802. } else if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  5803. tp->mac_mode &= (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  5804. if (tp->mac_mode & MAC_MODE_APE_TX_EN)
  5805. tp->mac_mode |= MAC_MODE_TDE_ENABLE;
  5806. tw32_f(MAC_MODE, tp->mac_mode);
  5807. } else
  5808. tw32_f(MAC_MODE, 0);
  5809. udelay(40);
  5810. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  5811. err = tg3_poll_fw(tp);
  5812. if (err)
  5813. return err;
  5814. tg3_mdio_start(tp);
  5815. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5816. u8 phy_addr;
  5817. phy_addr = tp->phy_addr;
  5818. tp->phy_addr = TG3_PHY_PCIE_ADDR;
  5819. tg3_writephy(tp, TG3_PCIEPHY_BLOCK_ADDR,
  5820. TG3_PCIEPHY_TXB_BLK << TG3_PCIEPHY_BLOCK_SHIFT);
  5821. val = TG3_PCIEPHY_TX0CTRL1_TXOCM | TG3_PCIEPHY_TX0CTRL1_RDCTL |
  5822. TG3_PCIEPHY_TX0CTRL1_TXCMV | TG3_PCIEPHY_TX0CTRL1_TKSEL |
  5823. TG3_PCIEPHY_TX0CTRL1_NB_EN;
  5824. tg3_writephy(tp, TG3_PCIEPHY_TX0CTRL1, val);
  5825. udelay(10);
  5826. tg3_writephy(tp, TG3_PCIEPHY_BLOCK_ADDR,
  5827. TG3_PCIEPHY_XGXS_BLK1 << TG3_PCIEPHY_BLOCK_SHIFT);
  5828. val = TG3_PCIEPHY_PWRMGMT4_LOWPWR_EN |
  5829. TG3_PCIEPHY_PWRMGMT4_L1PLLPD_EN;
  5830. tg3_writephy(tp, TG3_PCIEPHY_PWRMGMT4, val);
  5831. udelay(10);
  5832. tp->phy_addr = phy_addr;
  5833. }
  5834. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  5835. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  5836. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  5837. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  5838. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765) {
  5839. val = tr32(0x7c00);
  5840. tw32(0x7c00, val | (1 << 25));
  5841. }
  5842. /* Reprobe ASF enable state. */
  5843. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  5844. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  5845. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  5846. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  5847. u32 nic_cfg;
  5848. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  5849. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  5850. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  5851. tp->last_event_jiffies = jiffies;
  5852. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  5853. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  5854. }
  5855. }
  5856. return 0;
  5857. }
  5858. /* tp->lock is held. */
  5859. static void tg3_stop_fw(struct tg3 *tp)
  5860. {
  5861. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  5862. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  5863. /* Wait for RX cpu to ACK the previous event. */
  5864. tg3_wait_for_event_ack(tp);
  5865. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  5866. tg3_generate_fw_event(tp);
  5867. /* Wait for RX cpu to ACK this event. */
  5868. tg3_wait_for_event_ack(tp);
  5869. }
  5870. }
  5871. /* tp->lock is held. */
  5872. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  5873. {
  5874. int err;
  5875. tg3_stop_fw(tp);
  5876. tg3_write_sig_pre_reset(tp, kind);
  5877. tg3_abort_hw(tp, silent);
  5878. err = tg3_chip_reset(tp);
  5879. __tg3_set_mac_addr(tp, 0);
  5880. tg3_write_sig_legacy(tp, kind);
  5881. tg3_write_sig_post_reset(tp, kind);
  5882. if (err)
  5883. return err;
  5884. return 0;
  5885. }
  5886. #define RX_CPU_SCRATCH_BASE 0x30000
  5887. #define RX_CPU_SCRATCH_SIZE 0x04000
  5888. #define TX_CPU_SCRATCH_BASE 0x34000
  5889. #define TX_CPU_SCRATCH_SIZE 0x04000
  5890. /* tp->lock is held. */
  5891. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  5892. {
  5893. int i;
  5894. BUG_ON(offset == TX_CPU_BASE &&
  5895. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
  5896. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5897. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  5898. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  5899. return 0;
  5900. }
  5901. if (offset == RX_CPU_BASE) {
  5902. for (i = 0; i < 10000; i++) {
  5903. tw32(offset + CPU_STATE, 0xffffffff);
  5904. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5905. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5906. break;
  5907. }
  5908. tw32(offset + CPU_STATE, 0xffffffff);
  5909. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  5910. udelay(10);
  5911. } else {
  5912. for (i = 0; i < 10000; i++) {
  5913. tw32(offset + CPU_STATE, 0xffffffff);
  5914. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5915. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5916. break;
  5917. }
  5918. }
  5919. if (i >= 10000) {
  5920. netdev_err(tp->dev, "%s timed out, %s CPU\n",
  5921. __func__, offset == RX_CPU_BASE ? "RX" : "TX");
  5922. return -ENODEV;
  5923. }
  5924. /* Clear firmware's nvram arbitration. */
  5925. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  5926. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  5927. return 0;
  5928. }
  5929. struct fw_info {
  5930. unsigned int fw_base;
  5931. unsigned int fw_len;
  5932. const __be32 *fw_data;
  5933. };
  5934. /* tp->lock is held. */
  5935. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  5936. int cpu_scratch_size, struct fw_info *info)
  5937. {
  5938. int err, lock_err, i;
  5939. void (*write_op)(struct tg3 *, u32, u32);
  5940. if (cpu_base == TX_CPU_BASE &&
  5941. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5942. netdev_err(tp->dev, "%s: Trying to load TX cpu firmware which is 5705\n",
  5943. __func__);
  5944. return -EINVAL;
  5945. }
  5946. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5947. write_op = tg3_write_mem;
  5948. else
  5949. write_op = tg3_write_indirect_reg32;
  5950. /* It is possible that bootcode is still loading at this point.
  5951. * Get the nvram lock first before halting the cpu.
  5952. */
  5953. lock_err = tg3_nvram_lock(tp);
  5954. err = tg3_halt_cpu(tp, cpu_base);
  5955. if (!lock_err)
  5956. tg3_nvram_unlock(tp);
  5957. if (err)
  5958. goto out;
  5959. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  5960. write_op(tp, cpu_scratch_base + i, 0);
  5961. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5962. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  5963. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  5964. write_op(tp, (cpu_scratch_base +
  5965. (info->fw_base & 0xffff) +
  5966. (i * sizeof(u32))),
  5967. be32_to_cpu(info->fw_data[i]));
  5968. err = 0;
  5969. out:
  5970. return err;
  5971. }
  5972. /* tp->lock is held. */
  5973. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  5974. {
  5975. struct fw_info info;
  5976. const __be32 *fw_data;
  5977. int err, i;
  5978. fw_data = (void *)tp->fw->data;
  5979. /* Firmware blob starts with version numbers, followed by
  5980. start address and length. We are setting complete length.
  5981. length = end_address_of_bss - start_address_of_text.
  5982. Remainder is the blob to be loaded contiguously
  5983. from start address. */
  5984. info.fw_base = be32_to_cpu(fw_data[1]);
  5985. info.fw_len = tp->fw->size - 12;
  5986. info.fw_data = &fw_data[3];
  5987. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  5988. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  5989. &info);
  5990. if (err)
  5991. return err;
  5992. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  5993. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  5994. &info);
  5995. if (err)
  5996. return err;
  5997. /* Now startup only the RX cpu. */
  5998. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5999. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  6000. for (i = 0; i < 5; i++) {
  6001. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  6002. break;
  6003. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6004. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  6005. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  6006. udelay(1000);
  6007. }
  6008. if (i >= 5) {
  6009. netdev_err(tp->dev, "tg3_load_firmware fails to set RX CPU PC, is %08x should be %08x\n",
  6010. tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
  6011. return -ENODEV;
  6012. }
  6013. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6014. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  6015. return 0;
  6016. }
  6017. /* 5705 needs a special version of the TSO firmware. */
  6018. /* tp->lock is held. */
  6019. static int tg3_load_tso_firmware(struct tg3 *tp)
  6020. {
  6021. struct fw_info info;
  6022. const __be32 *fw_data;
  6023. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  6024. int err, i;
  6025. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6026. return 0;
  6027. fw_data = (void *)tp->fw->data;
  6028. /* Firmware blob starts with version numbers, followed by
  6029. start address and length. We are setting complete length.
  6030. length = end_address_of_bss - start_address_of_text.
  6031. Remainder is the blob to be loaded contiguously
  6032. from start address. */
  6033. info.fw_base = be32_to_cpu(fw_data[1]);
  6034. cpu_scratch_size = tp->fw_len;
  6035. info.fw_len = tp->fw->size - 12;
  6036. info.fw_data = &fw_data[3];
  6037. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6038. cpu_base = RX_CPU_BASE;
  6039. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  6040. } else {
  6041. cpu_base = TX_CPU_BASE;
  6042. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  6043. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  6044. }
  6045. err = tg3_load_firmware_cpu(tp, cpu_base,
  6046. cpu_scratch_base, cpu_scratch_size,
  6047. &info);
  6048. if (err)
  6049. return err;
  6050. /* Now startup the cpu. */
  6051. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6052. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6053. for (i = 0; i < 5; i++) {
  6054. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  6055. break;
  6056. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6057. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  6058. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6059. udelay(1000);
  6060. }
  6061. if (i >= 5) {
  6062. netdev_err(tp->dev, "%s fails to set CPU PC, is %08x should be %08x\n",
  6063. __func__, tr32(cpu_base + CPU_PC), info.fw_base);
  6064. return -ENODEV;
  6065. }
  6066. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6067. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  6068. return 0;
  6069. }
  6070. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  6071. {
  6072. struct tg3 *tp = netdev_priv(dev);
  6073. struct sockaddr *addr = p;
  6074. int err = 0, skip_mac_1 = 0;
  6075. if (!is_valid_ether_addr(addr->sa_data))
  6076. return -EINVAL;
  6077. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  6078. if (!netif_running(dev))
  6079. return 0;
  6080. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  6081. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  6082. addr0_high = tr32(MAC_ADDR_0_HIGH);
  6083. addr0_low = tr32(MAC_ADDR_0_LOW);
  6084. addr1_high = tr32(MAC_ADDR_1_HIGH);
  6085. addr1_low = tr32(MAC_ADDR_1_LOW);
  6086. /* Skip MAC addr 1 if ASF is using it. */
  6087. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  6088. !(addr1_high == 0 && addr1_low == 0))
  6089. skip_mac_1 = 1;
  6090. }
  6091. spin_lock_bh(&tp->lock);
  6092. __tg3_set_mac_addr(tp, skip_mac_1);
  6093. spin_unlock_bh(&tp->lock);
  6094. return err;
  6095. }
  6096. /* tp->lock is held. */
  6097. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  6098. dma_addr_t mapping, u32 maxlen_flags,
  6099. u32 nic_addr)
  6100. {
  6101. tg3_write_mem(tp,
  6102. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6103. ((u64) mapping >> 32));
  6104. tg3_write_mem(tp,
  6105. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  6106. ((u64) mapping & 0xffffffff));
  6107. tg3_write_mem(tp,
  6108. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  6109. maxlen_flags);
  6110. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6111. tg3_write_mem(tp,
  6112. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  6113. nic_addr);
  6114. }
  6115. static void __tg3_set_rx_mode(struct net_device *);
  6116. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  6117. {
  6118. int i;
  6119. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) {
  6120. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  6121. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  6122. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  6123. } else {
  6124. tw32(HOSTCC_TXCOL_TICKS, 0);
  6125. tw32(HOSTCC_TXMAX_FRAMES, 0);
  6126. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  6127. }
  6128. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
  6129. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  6130. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  6131. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  6132. } else {
  6133. tw32(HOSTCC_RXCOL_TICKS, 0);
  6134. tw32(HOSTCC_RXMAX_FRAMES, 0);
  6135. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  6136. }
  6137. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6138. u32 val = ec->stats_block_coalesce_usecs;
  6139. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  6140. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  6141. if (!netif_carrier_ok(tp->dev))
  6142. val = 0;
  6143. tw32(HOSTCC_STAT_COAL_TICKS, val);
  6144. }
  6145. for (i = 0; i < tp->irq_cnt - 1; i++) {
  6146. u32 reg;
  6147. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  6148. tw32(reg, ec->rx_coalesce_usecs);
  6149. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  6150. tw32(reg, ec->rx_max_coalesced_frames);
  6151. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6152. tw32(reg, ec->rx_max_coalesced_frames_irq);
  6153. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
  6154. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  6155. tw32(reg, ec->tx_coalesce_usecs);
  6156. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  6157. tw32(reg, ec->tx_max_coalesced_frames);
  6158. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6159. tw32(reg, ec->tx_max_coalesced_frames_irq);
  6160. }
  6161. }
  6162. for (; i < tp->irq_max - 1; i++) {
  6163. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  6164. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6165. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6166. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
  6167. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  6168. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6169. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6170. }
  6171. }
  6172. }
  6173. /* tp->lock is held. */
  6174. static void tg3_rings_reset(struct tg3 *tp)
  6175. {
  6176. int i;
  6177. u32 stblk, txrcb, rxrcb, limit;
  6178. struct tg3_napi *tnapi = &tp->napi[0];
  6179. /* Disable all transmit rings but the first. */
  6180. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6181. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  6182. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6183. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
  6184. else
  6185. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6186. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6187. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  6188. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6189. BDINFO_FLAGS_DISABLED);
  6190. /* Disable all receive return rings but the first. */
  6191. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  6192. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  6193. else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6194. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  6195. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6196. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6197. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  6198. else
  6199. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6200. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6201. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  6202. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6203. BDINFO_FLAGS_DISABLED);
  6204. /* Disable interrupts */
  6205. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  6206. /* Zero mailbox registers. */
  6207. if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) {
  6208. for (i = 1; i < TG3_IRQ_MAX_VECS; i++) {
  6209. tp->napi[i].tx_prod = 0;
  6210. tp->napi[i].tx_cons = 0;
  6211. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  6212. tw32_mailbox(tp->napi[i].prodmbox, 0);
  6213. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  6214. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  6215. }
  6216. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))
  6217. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6218. } else {
  6219. tp->napi[0].tx_prod = 0;
  6220. tp->napi[0].tx_cons = 0;
  6221. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6222. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  6223. }
  6224. /* Make sure the NIC-based send BD rings are disabled. */
  6225. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6226. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  6227. for (i = 0; i < 16; i++)
  6228. tw32_tx_mbox(mbox + i * 8, 0);
  6229. }
  6230. txrcb = NIC_SRAM_SEND_RCB;
  6231. rxrcb = NIC_SRAM_RCV_RET_RCB;
  6232. /* Clear status block in ram. */
  6233. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6234. /* Set status block DMA address */
  6235. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6236. ((u64) tnapi->status_mapping >> 32));
  6237. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6238. ((u64) tnapi->status_mapping & 0xffffffff));
  6239. if (tnapi->tx_ring) {
  6240. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6241. (TG3_TX_RING_SIZE <<
  6242. BDINFO_FLAGS_MAXLEN_SHIFT),
  6243. NIC_SRAM_TX_BUFFER_DESC);
  6244. txrcb += TG3_BDINFO_SIZE;
  6245. }
  6246. if (tnapi->rx_rcb) {
  6247. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6248. (TG3_RX_RCB_RING_SIZE(tp) <<
  6249. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  6250. rxrcb += TG3_BDINFO_SIZE;
  6251. }
  6252. stblk = HOSTCC_STATBLCK_RING1;
  6253. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  6254. u64 mapping = (u64)tnapi->status_mapping;
  6255. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  6256. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  6257. /* Clear status block in ram. */
  6258. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6259. if (tnapi->tx_ring) {
  6260. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6261. (TG3_TX_RING_SIZE <<
  6262. BDINFO_FLAGS_MAXLEN_SHIFT),
  6263. NIC_SRAM_TX_BUFFER_DESC);
  6264. txrcb += TG3_BDINFO_SIZE;
  6265. }
  6266. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6267. (TG3_RX_RCB_RING_SIZE(tp) <<
  6268. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  6269. stblk += 8;
  6270. rxrcb += TG3_BDINFO_SIZE;
  6271. }
  6272. }
  6273. /* tp->lock is held. */
  6274. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  6275. {
  6276. u32 val, rdmac_mode;
  6277. int i, err, limit;
  6278. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  6279. tg3_disable_ints(tp);
  6280. tg3_stop_fw(tp);
  6281. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  6282. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) {
  6283. tg3_abort_hw(tp, 1);
  6284. }
  6285. if (reset_phy)
  6286. tg3_phy_reset(tp);
  6287. err = tg3_chip_reset(tp);
  6288. if (err)
  6289. return err;
  6290. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  6291. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  6292. val = tr32(TG3_CPMU_CTRL);
  6293. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  6294. tw32(TG3_CPMU_CTRL, val);
  6295. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6296. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6297. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6298. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6299. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  6300. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  6301. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  6302. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  6303. val = tr32(TG3_CPMU_HST_ACC);
  6304. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  6305. val |= CPMU_HST_ACC_MACCLK_6_25;
  6306. tw32(TG3_CPMU_HST_ACC, val);
  6307. }
  6308. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  6309. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  6310. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  6311. PCIE_PWR_MGMT_L1_THRESH_4MS;
  6312. tw32(PCIE_PWR_MGMT_THRESH, val);
  6313. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  6314. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  6315. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  6316. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6317. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6318. }
  6319. if (tp->tg3_flags3 & TG3_FLG3_L1PLLPD_EN) {
  6320. u32 grc_mode = tr32(GRC_MODE);
  6321. /* Access the lower 1K of PL PCIE block registers. */
  6322. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6323. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  6324. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
  6325. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
  6326. val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
  6327. tw32(GRC_MODE, grc_mode);
  6328. }
  6329. /* This works around an issue with Athlon chipsets on
  6330. * B3 tigon3 silicon. This bit has no effect on any
  6331. * other revision. But do not set this on PCI Express
  6332. * chips and don't even touch the clocks if the CPMU is present.
  6333. */
  6334. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
  6335. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  6336. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  6337. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6338. }
  6339. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  6340. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  6341. val = tr32(TG3PCI_PCISTATE);
  6342. val |= PCISTATE_RETRY_SAME_DMA;
  6343. tw32(TG3PCI_PCISTATE, val);
  6344. }
  6345. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  6346. /* Allow reads and writes to the
  6347. * APE register and memory space.
  6348. */
  6349. val = tr32(TG3PCI_PCISTATE);
  6350. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6351. PCISTATE_ALLOW_APE_SHMEM_WR;
  6352. tw32(TG3PCI_PCISTATE, val);
  6353. }
  6354. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  6355. /* Enable some hw fixes. */
  6356. val = tr32(TG3PCI_MSI_DATA);
  6357. val |= (1 << 26) | (1 << 28) | (1 << 29);
  6358. tw32(TG3PCI_MSI_DATA, val);
  6359. }
  6360. /* Descriptor ring init may make accesses to the
  6361. * NIC SRAM area to setup the TX descriptors, so we
  6362. * can only do this after the hardware has been
  6363. * successfully reset.
  6364. */
  6365. err = tg3_init_rings(tp);
  6366. if (err)
  6367. return err;
  6368. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6369. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  6370. val = tr32(TG3PCI_DMA_RW_CTRL) &
  6371. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  6372. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  6373. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  6374. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  6375. /* This value is determined during the probe time DMA
  6376. * engine test, tg3_test_dma.
  6377. */
  6378. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  6379. }
  6380. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  6381. GRC_MODE_4X_NIC_SEND_RINGS |
  6382. GRC_MODE_NO_TX_PHDR_CSUM |
  6383. GRC_MODE_NO_RX_PHDR_CSUM);
  6384. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  6385. /* Pseudo-header checksum is done by hardware logic and not
  6386. * the offload processers, so make the chip do the pseudo-
  6387. * header checksums on receive. For transmit it is more
  6388. * convenient to do the pseudo-header checksum in software
  6389. * as Linux does that on transmit for us in all cases.
  6390. */
  6391. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  6392. tw32(GRC_MODE,
  6393. tp->grc_mode |
  6394. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  6395. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  6396. val = tr32(GRC_MISC_CFG);
  6397. val &= ~0xff;
  6398. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  6399. tw32(GRC_MISC_CFG, val);
  6400. /* Initialize MBUF/DESC pool. */
  6401. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6402. /* Do nothing. */
  6403. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  6404. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  6405. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  6406. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  6407. else
  6408. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  6409. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  6410. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  6411. }
  6412. else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6413. int fw_len;
  6414. fw_len = tp->fw_len;
  6415. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  6416. tw32(BUFMGR_MB_POOL_ADDR,
  6417. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  6418. tw32(BUFMGR_MB_POOL_SIZE,
  6419. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  6420. }
  6421. if (tp->dev->mtu <= ETH_DATA_LEN) {
  6422. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6423. tp->bufmgr_config.mbuf_read_dma_low_water);
  6424. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6425. tp->bufmgr_config.mbuf_mac_rx_low_water);
  6426. tw32(BUFMGR_MB_HIGH_WATER,
  6427. tp->bufmgr_config.mbuf_high_water);
  6428. } else {
  6429. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6430. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  6431. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6432. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  6433. tw32(BUFMGR_MB_HIGH_WATER,
  6434. tp->bufmgr_config.mbuf_high_water_jumbo);
  6435. }
  6436. tw32(BUFMGR_DMA_LOW_WATER,
  6437. tp->bufmgr_config.dma_low_water);
  6438. tw32(BUFMGR_DMA_HIGH_WATER,
  6439. tp->bufmgr_config.dma_high_water);
  6440. tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
  6441. for (i = 0; i < 2000; i++) {
  6442. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  6443. break;
  6444. udelay(10);
  6445. }
  6446. if (i >= 2000) {
  6447. netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
  6448. return -ENODEV;
  6449. }
  6450. /* Setup replenish threshold. */
  6451. val = tp->rx_pending / 8;
  6452. if (val == 0)
  6453. val = 1;
  6454. else if (val > tp->rx_std_max_post)
  6455. val = tp->rx_std_max_post;
  6456. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6457. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  6458. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  6459. if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
  6460. val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
  6461. }
  6462. tw32(RCVBDI_STD_THRESH, val);
  6463. /* Initialize TG3_BDINFO's at:
  6464. * RCVDBDI_STD_BD: standard eth size rx ring
  6465. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  6466. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  6467. *
  6468. * like so:
  6469. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  6470. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  6471. * ring attribute flags
  6472. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  6473. *
  6474. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  6475. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  6476. *
  6477. * The size of each ring is fixed in the firmware, but the location is
  6478. * configurable.
  6479. */
  6480. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6481. ((u64) tpr->rx_std_mapping >> 32));
  6482. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6483. ((u64) tpr->rx_std_mapping & 0xffffffff));
  6484. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  6485. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  6486. NIC_SRAM_RX_BUFFER_DESC);
  6487. /* Disable the mini ring */
  6488. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6489. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6490. BDINFO_FLAGS_DISABLED);
  6491. /* Program the jumbo buffer descriptor ring control
  6492. * blocks on those devices that have them.
  6493. */
  6494. if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  6495. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  6496. /* Setup replenish threshold. */
  6497. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  6498. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  6499. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6500. ((u64) tpr->rx_jmb_mapping >> 32));
  6501. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6502. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  6503. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6504. (RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT) |
  6505. BDINFO_FLAGS_USE_EXT_RECV);
  6506. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  6507. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  6508. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  6509. } else {
  6510. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6511. BDINFO_FLAGS_DISABLED);
  6512. }
  6513. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6514. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6515. val = (RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT) |
  6516. (RX_STD_MAX_SIZE << 2);
  6517. else
  6518. val = RX_STD_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT;
  6519. } else
  6520. val = RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT;
  6521. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  6522. tpr->rx_std_prod_idx = tp->rx_pending;
  6523. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  6524. tpr->rx_jmb_prod_idx = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  6525. tp->rx_jumbo_pending : 0;
  6526. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  6527. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6528. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  6529. tw32(STD_REPLENISH_LWM, 32);
  6530. tw32(JMB_REPLENISH_LWM, 16);
  6531. }
  6532. tg3_rings_reset(tp);
  6533. /* Initialize MAC address and backoff seed. */
  6534. __tg3_set_mac_addr(tp, 0);
  6535. /* MTU + ethernet header + FCS + optional VLAN tag */
  6536. tw32(MAC_RX_MTU_SIZE,
  6537. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  6538. /* The slot time is changed by tg3_setup_phy if we
  6539. * run at gigabit with half duplex.
  6540. */
  6541. tw32(MAC_TX_LENGTHS,
  6542. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  6543. (6 << TX_LENGTHS_IPG_SHIFT) |
  6544. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  6545. /* Receive rules. */
  6546. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  6547. tw32(RCVLPC_CONFIG, 0x0181);
  6548. /* Calculate RDMAC_MODE setting early, we need it to determine
  6549. * the RCVLPC_STATE_ENABLE mask.
  6550. */
  6551. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  6552. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  6553. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  6554. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  6555. RDMAC_MODE_LNGREAD_ENAB);
  6556. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  6557. rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
  6558. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6559. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6560. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6561. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  6562. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  6563. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  6564. /* If statement applies to 5705 and 5750 PCI devices only */
  6565. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6566. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6567. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  6568. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  6569. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6570. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  6571. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6572. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  6573. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6574. }
  6575. }
  6576. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  6577. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6578. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6579. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  6580. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  6581. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6582. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6583. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  6584. /* Receive/send statistics. */
  6585. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6586. val = tr32(RCVLPC_STATS_ENABLE);
  6587. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  6588. tw32(RCVLPC_STATS_ENABLE, val);
  6589. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  6590. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6591. val = tr32(RCVLPC_STATS_ENABLE);
  6592. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  6593. tw32(RCVLPC_STATS_ENABLE, val);
  6594. } else {
  6595. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  6596. }
  6597. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  6598. tw32(SNDDATAI_STATSENAB, 0xffffff);
  6599. tw32(SNDDATAI_STATSCTRL,
  6600. (SNDDATAI_SCTRL_ENABLE |
  6601. SNDDATAI_SCTRL_FASTUPD));
  6602. /* Setup host coalescing engine. */
  6603. tw32(HOSTCC_MODE, 0);
  6604. for (i = 0; i < 2000; i++) {
  6605. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  6606. break;
  6607. udelay(10);
  6608. }
  6609. __tg3_set_coalesce(tp, &tp->coal);
  6610. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6611. /* Status/statistics block address. See tg3_timer,
  6612. * the tg3_periodic_fetch_stats call there, and
  6613. * tg3_get_stats to see how this works for 5705/5750 chips.
  6614. */
  6615. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6616. ((u64) tp->stats_mapping >> 32));
  6617. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6618. ((u64) tp->stats_mapping & 0xffffffff));
  6619. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  6620. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  6621. /* Clear statistics and status block memory areas */
  6622. for (i = NIC_SRAM_STATS_BLK;
  6623. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  6624. i += sizeof(u32)) {
  6625. tg3_write_mem(tp, i, 0);
  6626. udelay(40);
  6627. }
  6628. }
  6629. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  6630. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  6631. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  6632. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6633. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  6634. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  6635. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  6636. /* reset to prevent losing 1st rx packet intermittently */
  6637. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6638. udelay(10);
  6639. }
  6640. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6641. tp->mac_mode &= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  6642. else
  6643. tp->mac_mode = 0;
  6644. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  6645. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  6646. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6647. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6648. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  6649. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6650. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  6651. udelay(40);
  6652. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  6653. * If TG3_FLG2_IS_NIC is zero, we should read the
  6654. * register to preserve the GPIO settings for LOMs. The GPIOs,
  6655. * whether used as inputs or outputs, are set by boot code after
  6656. * reset.
  6657. */
  6658. if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
  6659. u32 gpio_mask;
  6660. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  6661. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  6662. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  6663. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6664. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  6665. GRC_LCLCTRL_GPIO_OUTPUT3;
  6666. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  6667. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  6668. tp->grc_local_ctrl &= ~gpio_mask;
  6669. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  6670. /* GPIO1 must be driven high for eeprom write protect */
  6671. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
  6672. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  6673. GRC_LCLCTRL_GPIO_OUTPUT1);
  6674. }
  6675. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6676. udelay(100);
  6677. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX) {
  6678. val = tr32(MSGINT_MODE);
  6679. val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
  6680. tw32(MSGINT_MODE, val);
  6681. }
  6682. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6683. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  6684. udelay(40);
  6685. }
  6686. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  6687. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  6688. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  6689. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  6690. WDMAC_MODE_LNGREAD_ENAB);
  6691. /* If statement applies to 5705 and 5750 PCI devices only */
  6692. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6693. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6694. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  6695. if ((tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  6696. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  6697. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  6698. /* nothing */
  6699. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6700. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  6701. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  6702. val |= WDMAC_MODE_RX_ACCEL;
  6703. }
  6704. }
  6705. /* Enable host coalescing bug fix */
  6706. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6707. val |= WDMAC_MODE_STATUS_TAG_FIX;
  6708. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  6709. val |= WDMAC_MODE_BURST_ALL_DATA;
  6710. tw32_f(WDMAC_MODE, val);
  6711. udelay(40);
  6712. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  6713. u16 pcix_cmd;
  6714. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6715. &pcix_cmd);
  6716. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  6717. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  6718. pcix_cmd |= PCI_X_CMD_READ_2K;
  6719. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  6720. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  6721. pcix_cmd |= PCI_X_CMD_READ_2K;
  6722. }
  6723. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6724. pcix_cmd);
  6725. }
  6726. tw32_f(RDMAC_MODE, rdmac_mode);
  6727. udelay(40);
  6728. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  6729. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6730. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  6731. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  6732. tw32(SNDDATAC_MODE,
  6733. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  6734. else
  6735. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  6736. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  6737. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  6738. tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
  6739. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  6740. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6741. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  6742. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  6743. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  6744. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  6745. tw32(SNDBDI_MODE, val);
  6746. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  6747. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  6748. err = tg3_load_5701_a0_firmware_fix(tp);
  6749. if (err)
  6750. return err;
  6751. }
  6752. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6753. err = tg3_load_tso_firmware(tp);
  6754. if (err)
  6755. return err;
  6756. }
  6757. tp->tx_mode = TX_MODE_ENABLE;
  6758. tw32_f(MAC_TX_MODE, tp->tx_mode);
  6759. udelay(100);
  6760. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) {
  6761. u32 reg = MAC_RSS_INDIR_TBL_0;
  6762. u8 *ent = (u8 *)&val;
  6763. /* Setup the indirection table */
  6764. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  6765. int idx = i % sizeof(val);
  6766. ent[idx] = i % (tp->irq_cnt - 1);
  6767. if (idx == sizeof(val) - 1) {
  6768. tw32(reg, val);
  6769. reg += 4;
  6770. }
  6771. }
  6772. /* Setup the "secret" hash key. */
  6773. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  6774. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  6775. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  6776. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  6777. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  6778. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  6779. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  6780. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  6781. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  6782. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  6783. }
  6784. tp->rx_mode = RX_MODE_ENABLE;
  6785. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6786. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  6787. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
  6788. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  6789. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  6790. RX_MODE_RSS_IPV6_HASH_EN |
  6791. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  6792. RX_MODE_RSS_IPV4_HASH_EN |
  6793. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  6794. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6795. udelay(10);
  6796. tw32(MAC_LED_CTRL, tp->led_ctrl);
  6797. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  6798. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6799. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6800. udelay(10);
  6801. }
  6802. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6803. udelay(10);
  6804. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6805. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  6806. !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
  6807. /* Set drive transmission level to 1.2V */
  6808. /* only if the signal pre-emphasis bit is not set */
  6809. val = tr32(MAC_SERDES_CFG);
  6810. val &= 0xfffff000;
  6811. val |= 0x880;
  6812. tw32(MAC_SERDES_CFG, val);
  6813. }
  6814. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  6815. tw32(MAC_SERDES_CFG, 0x616000);
  6816. }
  6817. /* Prevent chip from dropping frames when flow control
  6818. * is enabled.
  6819. */
  6820. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6821. val = 1;
  6822. else
  6823. val = 2;
  6824. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
  6825. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  6826. (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  6827. /* Use hardware link auto-negotiation */
  6828. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  6829. }
  6830. if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
  6831. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  6832. u32 tmp;
  6833. tmp = tr32(SERDES_RX_CTRL);
  6834. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  6835. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  6836. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  6837. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6838. }
  6839. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  6840. if (tp->link_config.phy_is_low_power) {
  6841. tp->link_config.phy_is_low_power = 0;
  6842. tp->link_config.speed = tp->link_config.orig_speed;
  6843. tp->link_config.duplex = tp->link_config.orig_duplex;
  6844. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  6845. }
  6846. err = tg3_setup_phy(tp, 0);
  6847. if (err)
  6848. return err;
  6849. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6850. !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)) {
  6851. u32 tmp;
  6852. /* Clear CRC stats. */
  6853. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  6854. tg3_writephy(tp, MII_TG3_TEST1,
  6855. tmp | MII_TG3_TEST1_CRC_EN);
  6856. tg3_readphy(tp, 0x14, &tmp);
  6857. }
  6858. }
  6859. }
  6860. __tg3_set_rx_mode(tp->dev);
  6861. /* Initialize receive rules. */
  6862. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  6863. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6864. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  6865. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6866. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6867. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  6868. limit = 8;
  6869. else
  6870. limit = 16;
  6871. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  6872. limit -= 4;
  6873. switch (limit) {
  6874. case 16:
  6875. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  6876. case 15:
  6877. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  6878. case 14:
  6879. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  6880. case 13:
  6881. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  6882. case 12:
  6883. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  6884. case 11:
  6885. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  6886. case 10:
  6887. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  6888. case 9:
  6889. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  6890. case 8:
  6891. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  6892. case 7:
  6893. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  6894. case 6:
  6895. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  6896. case 5:
  6897. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  6898. case 4:
  6899. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  6900. case 3:
  6901. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  6902. case 2:
  6903. case 1:
  6904. default:
  6905. break;
  6906. }
  6907. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6908. /* Write our heartbeat update interval to APE. */
  6909. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  6910. APE_HOST_HEARTBEAT_INT_DISABLE);
  6911. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  6912. return 0;
  6913. }
  6914. /* Called at device open time to get the chip ready for
  6915. * packet processing. Invoked with tp->lock held.
  6916. */
  6917. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  6918. {
  6919. tg3_switch_clocks(tp);
  6920. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  6921. return tg3_reset_hw(tp, reset_phy);
  6922. }
  6923. #define TG3_STAT_ADD32(PSTAT, REG) \
  6924. do { u32 __val = tr32(REG); \
  6925. (PSTAT)->low += __val; \
  6926. if ((PSTAT)->low < __val) \
  6927. (PSTAT)->high += 1; \
  6928. } while (0)
  6929. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  6930. {
  6931. struct tg3_hw_stats *sp = tp->hw_stats;
  6932. if (!netif_carrier_ok(tp->dev))
  6933. return;
  6934. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  6935. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  6936. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  6937. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  6938. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  6939. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  6940. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  6941. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  6942. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  6943. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  6944. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  6945. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  6946. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  6947. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  6948. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  6949. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  6950. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  6951. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  6952. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  6953. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  6954. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  6955. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  6956. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  6957. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  6958. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  6959. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  6960. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  6961. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  6962. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  6963. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  6964. }
  6965. static void tg3_timer(unsigned long __opaque)
  6966. {
  6967. struct tg3 *tp = (struct tg3 *) __opaque;
  6968. if (tp->irq_sync)
  6969. goto restart_timer;
  6970. spin_lock(&tp->lock);
  6971. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6972. /* All of this garbage is because when using non-tagged
  6973. * IRQ status the mailbox/status_block protocol the chip
  6974. * uses with the cpu is race prone.
  6975. */
  6976. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  6977. tw32(GRC_LOCAL_CTRL,
  6978. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  6979. } else {
  6980. tw32(HOSTCC_MODE, tp->coalesce_mode |
  6981. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  6982. }
  6983. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  6984. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  6985. spin_unlock(&tp->lock);
  6986. schedule_work(&tp->reset_task);
  6987. return;
  6988. }
  6989. }
  6990. /* This part only runs once per second. */
  6991. if (!--tp->timer_counter) {
  6992. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6993. tg3_periodic_fetch_stats(tp);
  6994. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  6995. u32 mac_stat;
  6996. int phy_event;
  6997. mac_stat = tr32(MAC_STATUS);
  6998. phy_event = 0;
  6999. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
  7000. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  7001. phy_event = 1;
  7002. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  7003. phy_event = 1;
  7004. if (phy_event)
  7005. tg3_setup_phy(tp, 0);
  7006. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  7007. u32 mac_stat = tr32(MAC_STATUS);
  7008. int need_setup = 0;
  7009. if (netif_carrier_ok(tp->dev) &&
  7010. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  7011. need_setup = 1;
  7012. }
  7013. if (! netif_carrier_ok(tp->dev) &&
  7014. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  7015. MAC_STATUS_SIGNAL_DET))) {
  7016. need_setup = 1;
  7017. }
  7018. if (need_setup) {
  7019. if (!tp->serdes_counter) {
  7020. tw32_f(MAC_MODE,
  7021. (tp->mac_mode &
  7022. ~MAC_MODE_PORT_MODE_MASK));
  7023. udelay(40);
  7024. tw32_f(MAC_MODE, tp->mac_mode);
  7025. udelay(40);
  7026. }
  7027. tg3_setup_phy(tp, 0);
  7028. }
  7029. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  7030. tg3_serdes_parallel_detect(tp);
  7031. tp->timer_counter = tp->timer_multiplier;
  7032. }
  7033. /* Heartbeat is only sent once every 2 seconds.
  7034. *
  7035. * The heartbeat is to tell the ASF firmware that the host
  7036. * driver is still alive. In the event that the OS crashes,
  7037. * ASF needs to reset the hardware to free up the FIFO space
  7038. * that may be filled with rx packets destined for the host.
  7039. * If the FIFO is full, ASF will no longer function properly.
  7040. *
  7041. * Unintended resets have been reported on real time kernels
  7042. * where the timer doesn't run on time. Netpoll will also have
  7043. * same problem.
  7044. *
  7045. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  7046. * to check the ring condition when the heartbeat is expiring
  7047. * before doing the reset. This will prevent most unintended
  7048. * resets.
  7049. */
  7050. if (!--tp->asf_counter) {
  7051. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  7052. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  7053. tg3_wait_for_event_ack(tp);
  7054. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  7055. FWCMD_NICDRV_ALIVE3);
  7056. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  7057. /* 5 seconds timeout */
  7058. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, 5);
  7059. tg3_generate_fw_event(tp);
  7060. }
  7061. tp->asf_counter = tp->asf_multiplier;
  7062. }
  7063. spin_unlock(&tp->lock);
  7064. restart_timer:
  7065. tp->timer.expires = jiffies + tp->timer_offset;
  7066. add_timer(&tp->timer);
  7067. }
  7068. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  7069. {
  7070. irq_handler_t fn;
  7071. unsigned long flags;
  7072. char *name;
  7073. struct tg3_napi *tnapi = &tp->napi[irq_num];
  7074. if (tp->irq_cnt == 1)
  7075. name = tp->dev->name;
  7076. else {
  7077. name = &tnapi->irq_lbl[0];
  7078. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  7079. name[IFNAMSIZ-1] = 0;
  7080. }
  7081. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  7082. fn = tg3_msi;
  7083. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  7084. fn = tg3_msi_1shot;
  7085. flags = IRQF_SAMPLE_RANDOM;
  7086. } else {
  7087. fn = tg3_interrupt;
  7088. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  7089. fn = tg3_interrupt_tagged;
  7090. flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
  7091. }
  7092. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  7093. }
  7094. static int tg3_test_interrupt(struct tg3 *tp)
  7095. {
  7096. struct tg3_napi *tnapi = &tp->napi[0];
  7097. struct net_device *dev = tp->dev;
  7098. int err, i, intr_ok = 0;
  7099. u32 val;
  7100. if (!netif_running(dev))
  7101. return -ENODEV;
  7102. tg3_disable_ints(tp);
  7103. free_irq(tnapi->irq_vec, tnapi);
  7104. /*
  7105. * Turn off MSI one shot mode. Otherwise this test has no
  7106. * observable way to know whether the interrupt was delivered.
  7107. */
  7108. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  7109. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) &&
  7110. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  7111. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  7112. tw32(MSGINT_MODE, val);
  7113. }
  7114. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  7115. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
  7116. if (err)
  7117. return err;
  7118. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  7119. tg3_enable_ints(tp);
  7120. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  7121. tnapi->coal_now);
  7122. for (i = 0; i < 5; i++) {
  7123. u32 int_mbox, misc_host_ctrl;
  7124. int_mbox = tr32_mailbox(tnapi->int_mbox);
  7125. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  7126. if ((int_mbox != 0) ||
  7127. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  7128. intr_ok = 1;
  7129. break;
  7130. }
  7131. msleep(10);
  7132. }
  7133. tg3_disable_ints(tp);
  7134. free_irq(tnapi->irq_vec, tnapi);
  7135. err = tg3_request_irq(tp, 0);
  7136. if (err)
  7137. return err;
  7138. if (intr_ok) {
  7139. /* Reenable MSI one shot mode. */
  7140. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  7141. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) &&
  7142. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  7143. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  7144. tw32(MSGINT_MODE, val);
  7145. }
  7146. return 0;
  7147. }
  7148. return -EIO;
  7149. }
  7150. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  7151. * successfully restored
  7152. */
  7153. static int tg3_test_msi(struct tg3 *tp)
  7154. {
  7155. int err;
  7156. u16 pci_cmd;
  7157. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  7158. return 0;
  7159. /* Turn off SERR reporting in case MSI terminates with Master
  7160. * Abort.
  7161. */
  7162. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  7163. pci_write_config_word(tp->pdev, PCI_COMMAND,
  7164. pci_cmd & ~PCI_COMMAND_SERR);
  7165. err = tg3_test_interrupt(tp);
  7166. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  7167. if (!err)
  7168. return 0;
  7169. /* other failures */
  7170. if (err != -EIO)
  7171. return err;
  7172. /* MSI test failed, go back to INTx mode */
  7173. netdev_warn(tp->dev, "No interrupt was generated using MSI, switching to INTx mode\n"
  7174. "Please report this failure to the PCI maintainer and include system chipset information\n");
  7175. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7176. pci_disable_msi(tp->pdev);
  7177. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  7178. tp->napi[0].irq_vec = tp->pdev->irq;
  7179. err = tg3_request_irq(tp, 0);
  7180. if (err)
  7181. return err;
  7182. /* Need to reset the chip because the MSI cycle may have terminated
  7183. * with Master Abort.
  7184. */
  7185. tg3_full_lock(tp, 1);
  7186. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7187. err = tg3_init_hw(tp, 1);
  7188. tg3_full_unlock(tp);
  7189. if (err)
  7190. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7191. return err;
  7192. }
  7193. static int tg3_request_firmware(struct tg3 *tp)
  7194. {
  7195. const __be32 *fw_data;
  7196. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  7197. netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
  7198. tp->fw_needed);
  7199. return -ENOENT;
  7200. }
  7201. fw_data = (void *)tp->fw->data;
  7202. /* Firmware blob starts with version numbers, followed by
  7203. * start address and _full_ length including BSS sections
  7204. * (which must be longer than the actual data, of course
  7205. */
  7206. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  7207. if (tp->fw_len < (tp->fw->size - 12)) {
  7208. netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
  7209. tp->fw_len, tp->fw_needed);
  7210. release_firmware(tp->fw);
  7211. tp->fw = NULL;
  7212. return -EINVAL;
  7213. }
  7214. /* We no longer need firmware; we have it. */
  7215. tp->fw_needed = NULL;
  7216. return 0;
  7217. }
  7218. static bool tg3_enable_msix(struct tg3 *tp)
  7219. {
  7220. int i, rc, cpus = num_online_cpus();
  7221. struct msix_entry msix_ent[tp->irq_max];
  7222. if (cpus == 1)
  7223. /* Just fallback to the simpler MSI mode. */
  7224. return false;
  7225. /*
  7226. * We want as many rx rings enabled as there are cpus.
  7227. * The first MSIX vector only deals with link interrupts, etc,
  7228. * so we add one to the number of vectors we are requesting.
  7229. */
  7230. tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
  7231. for (i = 0; i < tp->irq_max; i++) {
  7232. msix_ent[i].entry = i;
  7233. msix_ent[i].vector = 0;
  7234. }
  7235. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  7236. if (rc != 0) {
  7237. if (rc < TG3_RSS_MIN_NUM_MSIX_VECS)
  7238. return false;
  7239. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  7240. return false;
  7241. netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
  7242. tp->irq_cnt, rc);
  7243. tp->irq_cnt = rc;
  7244. }
  7245. tp->tg3_flags3 |= TG3_FLG3_ENABLE_RSS;
  7246. for (i = 0; i < tp->irq_max; i++)
  7247. tp->napi[i].irq_vec = msix_ent[i].vector;
  7248. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  7249. tp->tg3_flags3 |= TG3_FLG3_ENABLE_TSS;
  7250. tp->dev->real_num_tx_queues = tp->irq_cnt - 1;
  7251. } else
  7252. tp->dev->real_num_tx_queues = 1;
  7253. return true;
  7254. }
  7255. static void tg3_ints_init(struct tg3 *tp)
  7256. {
  7257. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI_OR_MSIX) &&
  7258. !(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  7259. /* All MSI supporting chips should support tagged
  7260. * status. Assert that this is the case.
  7261. */
  7262. netdev_warn(tp->dev, "MSI without TAGGED? Not using MSI\n");
  7263. goto defcfg;
  7264. }
  7265. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) && tg3_enable_msix(tp))
  7266. tp->tg3_flags2 |= TG3_FLG2_USING_MSIX;
  7267. else if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) &&
  7268. pci_enable_msi(tp->pdev) == 0)
  7269. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  7270. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  7271. u32 msi_mode = tr32(MSGINT_MODE);
  7272. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  7273. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  7274. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  7275. }
  7276. defcfg:
  7277. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
  7278. tp->irq_cnt = 1;
  7279. tp->napi[0].irq_vec = tp->pdev->irq;
  7280. tp->dev->real_num_tx_queues = 1;
  7281. }
  7282. }
  7283. static void tg3_ints_fini(struct tg3 *tp)
  7284. {
  7285. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  7286. pci_disable_msix(tp->pdev);
  7287. else if (tp->tg3_flags2 & TG3_FLG2_USING_MSI)
  7288. pci_disable_msi(tp->pdev);
  7289. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI_OR_MSIX;
  7290. tp->tg3_flags3 &= ~TG3_FLG3_ENABLE_RSS;
  7291. }
  7292. static int tg3_open(struct net_device *dev)
  7293. {
  7294. struct tg3 *tp = netdev_priv(dev);
  7295. int i, err;
  7296. if (tp->fw_needed) {
  7297. err = tg3_request_firmware(tp);
  7298. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7299. if (err)
  7300. return err;
  7301. } else if (err) {
  7302. netdev_warn(tp->dev, "TSO capability disabled\n");
  7303. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  7304. } else if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  7305. netdev_notice(tp->dev, "TSO capability restored\n");
  7306. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  7307. }
  7308. }
  7309. netif_carrier_off(tp->dev);
  7310. err = tg3_set_power_state(tp, PCI_D0);
  7311. if (err)
  7312. return err;
  7313. tg3_full_lock(tp, 0);
  7314. tg3_disable_ints(tp);
  7315. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7316. tg3_full_unlock(tp);
  7317. /*
  7318. * Setup interrupts first so we know how
  7319. * many NAPI resources to allocate
  7320. */
  7321. tg3_ints_init(tp);
  7322. /* The placement of this call is tied
  7323. * to the setup and use of Host TX descriptors.
  7324. */
  7325. err = tg3_alloc_consistent(tp);
  7326. if (err)
  7327. goto err_out1;
  7328. tg3_napi_enable(tp);
  7329. for (i = 0; i < tp->irq_cnt; i++) {
  7330. struct tg3_napi *tnapi = &tp->napi[i];
  7331. err = tg3_request_irq(tp, i);
  7332. if (err) {
  7333. for (i--; i >= 0; i--)
  7334. free_irq(tnapi->irq_vec, tnapi);
  7335. break;
  7336. }
  7337. }
  7338. if (err)
  7339. goto err_out2;
  7340. tg3_full_lock(tp, 0);
  7341. err = tg3_init_hw(tp, 1);
  7342. if (err) {
  7343. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7344. tg3_free_rings(tp);
  7345. } else {
  7346. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  7347. tp->timer_offset = HZ;
  7348. else
  7349. tp->timer_offset = HZ / 10;
  7350. BUG_ON(tp->timer_offset > HZ);
  7351. tp->timer_counter = tp->timer_multiplier =
  7352. (HZ / tp->timer_offset);
  7353. tp->asf_counter = tp->asf_multiplier =
  7354. ((HZ / tp->timer_offset) * 2);
  7355. init_timer(&tp->timer);
  7356. tp->timer.expires = jiffies + tp->timer_offset;
  7357. tp->timer.data = (unsigned long) tp;
  7358. tp->timer.function = tg3_timer;
  7359. }
  7360. tg3_full_unlock(tp);
  7361. if (err)
  7362. goto err_out3;
  7363. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  7364. err = tg3_test_msi(tp);
  7365. if (err) {
  7366. tg3_full_lock(tp, 0);
  7367. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7368. tg3_free_rings(tp);
  7369. tg3_full_unlock(tp);
  7370. goto err_out2;
  7371. }
  7372. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  7373. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765 &&
  7374. (tp->tg3_flags2 & TG3_FLG2_USING_MSI) &&
  7375. (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)) {
  7376. u32 val = tr32(PCIE_TRANSACTION_CFG);
  7377. tw32(PCIE_TRANSACTION_CFG,
  7378. val | PCIE_TRANS_CFG_1SHOT_MSI);
  7379. }
  7380. }
  7381. tg3_phy_start(tp);
  7382. tg3_full_lock(tp, 0);
  7383. add_timer(&tp->timer);
  7384. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  7385. tg3_enable_ints(tp);
  7386. tg3_full_unlock(tp);
  7387. netif_tx_start_all_queues(dev);
  7388. return 0;
  7389. err_out3:
  7390. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7391. struct tg3_napi *tnapi = &tp->napi[i];
  7392. free_irq(tnapi->irq_vec, tnapi);
  7393. }
  7394. err_out2:
  7395. tg3_napi_disable(tp);
  7396. tg3_free_consistent(tp);
  7397. err_out1:
  7398. tg3_ints_fini(tp);
  7399. return err;
  7400. }
  7401. #if 0
  7402. /*static*/ void tg3_dump_state(struct tg3 *tp)
  7403. {
  7404. u32 val32, val32_2, val32_3, val32_4, val32_5;
  7405. u16 val16;
  7406. int i;
  7407. struct tg3_hw_status *sblk = tp->napi[0]->hw_status;
  7408. pci_read_config_word(tp->pdev, PCI_STATUS, &val16);
  7409. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE, &val32);
  7410. printk("DEBUG: PCI status [%04x] TG3PCI state[%08x]\n",
  7411. val16, val32);
  7412. /* MAC block */
  7413. printk("DEBUG: MAC_MODE[%08x] MAC_STATUS[%08x]\n",
  7414. tr32(MAC_MODE), tr32(MAC_STATUS));
  7415. printk(" MAC_EVENT[%08x] MAC_LED_CTRL[%08x]\n",
  7416. tr32(MAC_EVENT), tr32(MAC_LED_CTRL));
  7417. printk("DEBUG: MAC_TX_MODE[%08x] MAC_TX_STATUS[%08x]\n",
  7418. tr32(MAC_TX_MODE), tr32(MAC_TX_STATUS));
  7419. printk(" MAC_RX_MODE[%08x] MAC_RX_STATUS[%08x]\n",
  7420. tr32(MAC_RX_MODE), tr32(MAC_RX_STATUS));
  7421. /* Send data initiator control block */
  7422. printk("DEBUG: SNDDATAI_MODE[%08x] SNDDATAI_STATUS[%08x]\n",
  7423. tr32(SNDDATAI_MODE), tr32(SNDDATAI_STATUS));
  7424. printk(" SNDDATAI_STATSCTRL[%08x]\n",
  7425. tr32(SNDDATAI_STATSCTRL));
  7426. /* Send data completion control block */
  7427. printk("DEBUG: SNDDATAC_MODE[%08x]\n", tr32(SNDDATAC_MODE));
  7428. /* Send BD ring selector block */
  7429. printk("DEBUG: SNDBDS_MODE[%08x] SNDBDS_STATUS[%08x]\n",
  7430. tr32(SNDBDS_MODE), tr32(SNDBDS_STATUS));
  7431. /* Send BD initiator control block */
  7432. printk("DEBUG: SNDBDI_MODE[%08x] SNDBDI_STATUS[%08x]\n",
  7433. tr32(SNDBDI_MODE), tr32(SNDBDI_STATUS));
  7434. /* Send BD completion control block */
  7435. printk("DEBUG: SNDBDC_MODE[%08x]\n", tr32(SNDBDC_MODE));
  7436. /* Receive list placement control block */
  7437. printk("DEBUG: RCVLPC_MODE[%08x] RCVLPC_STATUS[%08x]\n",
  7438. tr32(RCVLPC_MODE), tr32(RCVLPC_STATUS));
  7439. printk(" RCVLPC_STATSCTRL[%08x]\n",
  7440. tr32(RCVLPC_STATSCTRL));
  7441. /* Receive data and receive BD initiator control block */
  7442. printk("DEBUG: RCVDBDI_MODE[%08x] RCVDBDI_STATUS[%08x]\n",
  7443. tr32(RCVDBDI_MODE), tr32(RCVDBDI_STATUS));
  7444. /* Receive data completion control block */
  7445. printk("DEBUG: RCVDCC_MODE[%08x]\n",
  7446. tr32(RCVDCC_MODE));
  7447. /* Receive BD initiator control block */
  7448. printk("DEBUG: RCVBDI_MODE[%08x] RCVBDI_STATUS[%08x]\n",
  7449. tr32(RCVBDI_MODE), tr32(RCVBDI_STATUS));
  7450. /* Receive BD completion control block */
  7451. printk("DEBUG: RCVCC_MODE[%08x] RCVCC_STATUS[%08x]\n",
  7452. tr32(RCVCC_MODE), tr32(RCVCC_STATUS));
  7453. /* Receive list selector control block */
  7454. printk("DEBUG: RCVLSC_MODE[%08x] RCVLSC_STATUS[%08x]\n",
  7455. tr32(RCVLSC_MODE), tr32(RCVLSC_STATUS));
  7456. /* Mbuf cluster free block */
  7457. printk("DEBUG: MBFREE_MODE[%08x] MBFREE_STATUS[%08x]\n",
  7458. tr32(MBFREE_MODE), tr32(MBFREE_STATUS));
  7459. /* Host coalescing control block */
  7460. printk("DEBUG: HOSTCC_MODE[%08x] HOSTCC_STATUS[%08x]\n",
  7461. tr32(HOSTCC_MODE), tr32(HOSTCC_STATUS));
  7462. printk("DEBUG: HOSTCC_STATS_BLK_HOST_ADDR[%08x%08x]\n",
  7463. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  7464. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  7465. printk("DEBUG: HOSTCC_STATUS_BLK_HOST_ADDR[%08x%08x]\n",
  7466. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  7467. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  7468. printk("DEBUG: HOSTCC_STATS_BLK_NIC_ADDR[%08x]\n",
  7469. tr32(HOSTCC_STATS_BLK_NIC_ADDR));
  7470. printk("DEBUG: HOSTCC_STATUS_BLK_NIC_ADDR[%08x]\n",
  7471. tr32(HOSTCC_STATUS_BLK_NIC_ADDR));
  7472. /* Memory arbiter control block */
  7473. printk("DEBUG: MEMARB_MODE[%08x] MEMARB_STATUS[%08x]\n",
  7474. tr32(MEMARB_MODE), tr32(MEMARB_STATUS));
  7475. /* Buffer manager control block */
  7476. printk("DEBUG: BUFMGR_MODE[%08x] BUFMGR_STATUS[%08x]\n",
  7477. tr32(BUFMGR_MODE), tr32(BUFMGR_STATUS));
  7478. printk("DEBUG: BUFMGR_MB_POOL_ADDR[%08x] BUFMGR_MB_POOL_SIZE[%08x]\n",
  7479. tr32(BUFMGR_MB_POOL_ADDR), tr32(BUFMGR_MB_POOL_SIZE));
  7480. printk("DEBUG: BUFMGR_DMA_DESC_POOL_ADDR[%08x] "
  7481. "BUFMGR_DMA_DESC_POOL_SIZE[%08x]\n",
  7482. tr32(BUFMGR_DMA_DESC_POOL_ADDR),
  7483. tr32(BUFMGR_DMA_DESC_POOL_SIZE));
  7484. /* Read DMA control block */
  7485. printk("DEBUG: RDMAC_MODE[%08x] RDMAC_STATUS[%08x]\n",
  7486. tr32(RDMAC_MODE), tr32(RDMAC_STATUS));
  7487. /* Write DMA control block */
  7488. printk("DEBUG: WDMAC_MODE[%08x] WDMAC_STATUS[%08x]\n",
  7489. tr32(WDMAC_MODE), tr32(WDMAC_STATUS));
  7490. /* DMA completion block */
  7491. printk("DEBUG: DMAC_MODE[%08x]\n",
  7492. tr32(DMAC_MODE));
  7493. /* GRC block */
  7494. printk("DEBUG: GRC_MODE[%08x] GRC_MISC_CFG[%08x]\n",
  7495. tr32(GRC_MODE), tr32(GRC_MISC_CFG));
  7496. printk("DEBUG: GRC_LOCAL_CTRL[%08x]\n",
  7497. tr32(GRC_LOCAL_CTRL));
  7498. /* TG3_BDINFOs */
  7499. printk("DEBUG: RCVDBDI_JUMBO_BD[%08x%08x:%08x:%08x]\n",
  7500. tr32(RCVDBDI_JUMBO_BD + 0x0),
  7501. tr32(RCVDBDI_JUMBO_BD + 0x4),
  7502. tr32(RCVDBDI_JUMBO_BD + 0x8),
  7503. tr32(RCVDBDI_JUMBO_BD + 0xc));
  7504. printk("DEBUG: RCVDBDI_STD_BD[%08x%08x:%08x:%08x]\n",
  7505. tr32(RCVDBDI_STD_BD + 0x0),
  7506. tr32(RCVDBDI_STD_BD + 0x4),
  7507. tr32(RCVDBDI_STD_BD + 0x8),
  7508. tr32(RCVDBDI_STD_BD + 0xc));
  7509. printk("DEBUG: RCVDBDI_MINI_BD[%08x%08x:%08x:%08x]\n",
  7510. tr32(RCVDBDI_MINI_BD + 0x0),
  7511. tr32(RCVDBDI_MINI_BD + 0x4),
  7512. tr32(RCVDBDI_MINI_BD + 0x8),
  7513. tr32(RCVDBDI_MINI_BD + 0xc));
  7514. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x0, &val32);
  7515. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x4, &val32_2);
  7516. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x8, &val32_3);
  7517. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0xc, &val32_4);
  7518. printk("DEBUG: SRAM_SEND_RCB_0[%08x%08x:%08x:%08x]\n",
  7519. val32, val32_2, val32_3, val32_4);
  7520. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x0, &val32);
  7521. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x4, &val32_2);
  7522. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x8, &val32_3);
  7523. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0xc, &val32_4);
  7524. printk("DEBUG: SRAM_RCV_RET_RCB_0[%08x%08x:%08x:%08x]\n",
  7525. val32, val32_2, val32_3, val32_4);
  7526. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x0, &val32);
  7527. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x4, &val32_2);
  7528. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x8, &val32_3);
  7529. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0xc, &val32_4);
  7530. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x10, &val32_5);
  7531. printk("DEBUG: SRAM_STATUS_BLK[%08x:%08x:%08x:%08x:%08x]\n",
  7532. val32, val32_2, val32_3, val32_4, val32_5);
  7533. /* SW status block */
  7534. printk(KERN_DEBUG
  7535. "Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  7536. sblk->status,
  7537. sblk->status_tag,
  7538. sblk->rx_jumbo_consumer,
  7539. sblk->rx_consumer,
  7540. sblk->rx_mini_consumer,
  7541. sblk->idx[0].rx_producer,
  7542. sblk->idx[0].tx_consumer);
  7543. /* SW statistics block */
  7544. printk("DEBUG: Host statistics block [%08x:%08x:%08x:%08x]\n",
  7545. ((u32 *)tp->hw_stats)[0],
  7546. ((u32 *)tp->hw_stats)[1],
  7547. ((u32 *)tp->hw_stats)[2],
  7548. ((u32 *)tp->hw_stats)[3]);
  7549. /* Mailboxes */
  7550. printk("DEBUG: SNDHOST_PROD[%08x%08x] SNDNIC_PROD[%08x%08x]\n",
  7551. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x0),
  7552. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x4),
  7553. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x0),
  7554. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x4));
  7555. /* NIC side send descriptors. */
  7556. for (i = 0; i < 6; i++) {
  7557. unsigned long txd;
  7558. txd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_TX_BUFFER_DESC
  7559. + (i * sizeof(struct tg3_tx_buffer_desc));
  7560. printk("DEBUG: NIC TXD(%d)[%08x:%08x:%08x:%08x]\n",
  7561. i,
  7562. readl(txd + 0x0), readl(txd + 0x4),
  7563. readl(txd + 0x8), readl(txd + 0xc));
  7564. }
  7565. /* NIC side RX descriptors. */
  7566. for (i = 0; i < 6; i++) {
  7567. unsigned long rxd;
  7568. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_BUFFER_DESC
  7569. + (i * sizeof(struct tg3_rx_buffer_desc));
  7570. printk("DEBUG: NIC RXD_STD(%d)[0][%08x:%08x:%08x:%08x]\n",
  7571. i,
  7572. readl(rxd + 0x0), readl(rxd + 0x4),
  7573. readl(rxd + 0x8), readl(rxd + 0xc));
  7574. rxd += (4 * sizeof(u32));
  7575. printk("DEBUG: NIC RXD_STD(%d)[1][%08x:%08x:%08x:%08x]\n",
  7576. i,
  7577. readl(rxd + 0x0), readl(rxd + 0x4),
  7578. readl(rxd + 0x8), readl(rxd + 0xc));
  7579. }
  7580. for (i = 0; i < 6; i++) {
  7581. unsigned long rxd;
  7582. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_JUMBO_BUFFER_DESC
  7583. + (i * sizeof(struct tg3_rx_buffer_desc));
  7584. printk("DEBUG: NIC RXD_JUMBO(%d)[0][%08x:%08x:%08x:%08x]\n",
  7585. i,
  7586. readl(rxd + 0x0), readl(rxd + 0x4),
  7587. readl(rxd + 0x8), readl(rxd + 0xc));
  7588. rxd += (4 * sizeof(u32));
  7589. printk("DEBUG: NIC RXD_JUMBO(%d)[1][%08x:%08x:%08x:%08x]\n",
  7590. i,
  7591. readl(rxd + 0x0), readl(rxd + 0x4),
  7592. readl(rxd + 0x8), readl(rxd + 0xc));
  7593. }
  7594. }
  7595. #endif
  7596. static struct net_device_stats *tg3_get_stats(struct net_device *);
  7597. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  7598. static int tg3_close(struct net_device *dev)
  7599. {
  7600. int i;
  7601. struct tg3 *tp = netdev_priv(dev);
  7602. tg3_napi_disable(tp);
  7603. cancel_work_sync(&tp->reset_task);
  7604. netif_tx_stop_all_queues(dev);
  7605. del_timer_sync(&tp->timer);
  7606. tg3_phy_stop(tp);
  7607. tg3_full_lock(tp, 1);
  7608. #if 0
  7609. tg3_dump_state(tp);
  7610. #endif
  7611. tg3_disable_ints(tp);
  7612. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7613. tg3_free_rings(tp);
  7614. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7615. tg3_full_unlock(tp);
  7616. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7617. struct tg3_napi *tnapi = &tp->napi[i];
  7618. free_irq(tnapi->irq_vec, tnapi);
  7619. }
  7620. tg3_ints_fini(tp);
  7621. memcpy(&tp->net_stats_prev, tg3_get_stats(tp->dev),
  7622. sizeof(tp->net_stats_prev));
  7623. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  7624. sizeof(tp->estats_prev));
  7625. tg3_free_consistent(tp);
  7626. tg3_set_power_state(tp, PCI_D3hot);
  7627. netif_carrier_off(tp->dev);
  7628. return 0;
  7629. }
  7630. static inline unsigned long get_stat64(tg3_stat64_t *val)
  7631. {
  7632. unsigned long ret;
  7633. #if (BITS_PER_LONG == 32)
  7634. ret = val->low;
  7635. #else
  7636. ret = ((u64)val->high << 32) | ((u64)val->low);
  7637. #endif
  7638. return ret;
  7639. }
  7640. static inline u64 get_estat64(tg3_stat64_t *val)
  7641. {
  7642. return ((u64)val->high << 32) | ((u64)val->low);
  7643. }
  7644. static unsigned long calc_crc_errors(struct tg3 *tp)
  7645. {
  7646. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7647. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  7648. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  7649. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  7650. u32 val;
  7651. spin_lock_bh(&tp->lock);
  7652. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  7653. tg3_writephy(tp, MII_TG3_TEST1,
  7654. val | MII_TG3_TEST1_CRC_EN);
  7655. tg3_readphy(tp, 0x14, &val);
  7656. } else
  7657. val = 0;
  7658. spin_unlock_bh(&tp->lock);
  7659. tp->phy_crc_errors += val;
  7660. return tp->phy_crc_errors;
  7661. }
  7662. return get_stat64(&hw_stats->rx_fcs_errors);
  7663. }
  7664. #define ESTAT_ADD(member) \
  7665. estats->member = old_estats->member + \
  7666. get_estat64(&hw_stats->member)
  7667. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  7668. {
  7669. struct tg3_ethtool_stats *estats = &tp->estats;
  7670. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  7671. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7672. if (!hw_stats)
  7673. return old_estats;
  7674. ESTAT_ADD(rx_octets);
  7675. ESTAT_ADD(rx_fragments);
  7676. ESTAT_ADD(rx_ucast_packets);
  7677. ESTAT_ADD(rx_mcast_packets);
  7678. ESTAT_ADD(rx_bcast_packets);
  7679. ESTAT_ADD(rx_fcs_errors);
  7680. ESTAT_ADD(rx_align_errors);
  7681. ESTAT_ADD(rx_xon_pause_rcvd);
  7682. ESTAT_ADD(rx_xoff_pause_rcvd);
  7683. ESTAT_ADD(rx_mac_ctrl_rcvd);
  7684. ESTAT_ADD(rx_xoff_entered);
  7685. ESTAT_ADD(rx_frame_too_long_errors);
  7686. ESTAT_ADD(rx_jabbers);
  7687. ESTAT_ADD(rx_undersize_packets);
  7688. ESTAT_ADD(rx_in_length_errors);
  7689. ESTAT_ADD(rx_out_length_errors);
  7690. ESTAT_ADD(rx_64_or_less_octet_packets);
  7691. ESTAT_ADD(rx_65_to_127_octet_packets);
  7692. ESTAT_ADD(rx_128_to_255_octet_packets);
  7693. ESTAT_ADD(rx_256_to_511_octet_packets);
  7694. ESTAT_ADD(rx_512_to_1023_octet_packets);
  7695. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  7696. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  7697. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  7698. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  7699. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  7700. ESTAT_ADD(tx_octets);
  7701. ESTAT_ADD(tx_collisions);
  7702. ESTAT_ADD(tx_xon_sent);
  7703. ESTAT_ADD(tx_xoff_sent);
  7704. ESTAT_ADD(tx_flow_control);
  7705. ESTAT_ADD(tx_mac_errors);
  7706. ESTAT_ADD(tx_single_collisions);
  7707. ESTAT_ADD(tx_mult_collisions);
  7708. ESTAT_ADD(tx_deferred);
  7709. ESTAT_ADD(tx_excessive_collisions);
  7710. ESTAT_ADD(tx_late_collisions);
  7711. ESTAT_ADD(tx_collide_2times);
  7712. ESTAT_ADD(tx_collide_3times);
  7713. ESTAT_ADD(tx_collide_4times);
  7714. ESTAT_ADD(tx_collide_5times);
  7715. ESTAT_ADD(tx_collide_6times);
  7716. ESTAT_ADD(tx_collide_7times);
  7717. ESTAT_ADD(tx_collide_8times);
  7718. ESTAT_ADD(tx_collide_9times);
  7719. ESTAT_ADD(tx_collide_10times);
  7720. ESTAT_ADD(tx_collide_11times);
  7721. ESTAT_ADD(tx_collide_12times);
  7722. ESTAT_ADD(tx_collide_13times);
  7723. ESTAT_ADD(tx_collide_14times);
  7724. ESTAT_ADD(tx_collide_15times);
  7725. ESTAT_ADD(tx_ucast_packets);
  7726. ESTAT_ADD(tx_mcast_packets);
  7727. ESTAT_ADD(tx_bcast_packets);
  7728. ESTAT_ADD(tx_carrier_sense_errors);
  7729. ESTAT_ADD(tx_discards);
  7730. ESTAT_ADD(tx_errors);
  7731. ESTAT_ADD(dma_writeq_full);
  7732. ESTAT_ADD(dma_write_prioq_full);
  7733. ESTAT_ADD(rxbds_empty);
  7734. ESTAT_ADD(rx_discards);
  7735. ESTAT_ADD(rx_errors);
  7736. ESTAT_ADD(rx_threshold_hit);
  7737. ESTAT_ADD(dma_readq_full);
  7738. ESTAT_ADD(dma_read_prioq_full);
  7739. ESTAT_ADD(tx_comp_queue_full);
  7740. ESTAT_ADD(ring_set_send_prod_index);
  7741. ESTAT_ADD(ring_status_update);
  7742. ESTAT_ADD(nic_irqs);
  7743. ESTAT_ADD(nic_avoided_irqs);
  7744. ESTAT_ADD(nic_tx_threshold_hit);
  7745. return estats;
  7746. }
  7747. static struct net_device_stats *tg3_get_stats(struct net_device *dev)
  7748. {
  7749. struct tg3 *tp = netdev_priv(dev);
  7750. struct net_device_stats *stats = &tp->net_stats;
  7751. struct net_device_stats *old_stats = &tp->net_stats_prev;
  7752. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7753. if (!hw_stats)
  7754. return old_stats;
  7755. stats->rx_packets = old_stats->rx_packets +
  7756. get_stat64(&hw_stats->rx_ucast_packets) +
  7757. get_stat64(&hw_stats->rx_mcast_packets) +
  7758. get_stat64(&hw_stats->rx_bcast_packets);
  7759. stats->tx_packets = old_stats->tx_packets +
  7760. get_stat64(&hw_stats->tx_ucast_packets) +
  7761. get_stat64(&hw_stats->tx_mcast_packets) +
  7762. get_stat64(&hw_stats->tx_bcast_packets);
  7763. stats->rx_bytes = old_stats->rx_bytes +
  7764. get_stat64(&hw_stats->rx_octets);
  7765. stats->tx_bytes = old_stats->tx_bytes +
  7766. get_stat64(&hw_stats->tx_octets);
  7767. stats->rx_errors = old_stats->rx_errors +
  7768. get_stat64(&hw_stats->rx_errors);
  7769. stats->tx_errors = old_stats->tx_errors +
  7770. get_stat64(&hw_stats->tx_errors) +
  7771. get_stat64(&hw_stats->tx_mac_errors) +
  7772. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  7773. get_stat64(&hw_stats->tx_discards);
  7774. stats->multicast = old_stats->multicast +
  7775. get_stat64(&hw_stats->rx_mcast_packets);
  7776. stats->collisions = old_stats->collisions +
  7777. get_stat64(&hw_stats->tx_collisions);
  7778. stats->rx_length_errors = old_stats->rx_length_errors +
  7779. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  7780. get_stat64(&hw_stats->rx_undersize_packets);
  7781. stats->rx_over_errors = old_stats->rx_over_errors +
  7782. get_stat64(&hw_stats->rxbds_empty);
  7783. stats->rx_frame_errors = old_stats->rx_frame_errors +
  7784. get_stat64(&hw_stats->rx_align_errors);
  7785. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  7786. get_stat64(&hw_stats->tx_discards);
  7787. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  7788. get_stat64(&hw_stats->tx_carrier_sense_errors);
  7789. stats->rx_crc_errors = old_stats->rx_crc_errors +
  7790. calc_crc_errors(tp);
  7791. stats->rx_missed_errors = old_stats->rx_missed_errors +
  7792. get_stat64(&hw_stats->rx_discards);
  7793. return stats;
  7794. }
  7795. static inline u32 calc_crc(unsigned char *buf, int len)
  7796. {
  7797. u32 reg;
  7798. u32 tmp;
  7799. int j, k;
  7800. reg = 0xffffffff;
  7801. for (j = 0; j < len; j++) {
  7802. reg ^= buf[j];
  7803. for (k = 0; k < 8; k++) {
  7804. tmp = reg & 0x01;
  7805. reg >>= 1;
  7806. if (tmp) {
  7807. reg ^= 0xedb88320;
  7808. }
  7809. }
  7810. }
  7811. return ~reg;
  7812. }
  7813. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7814. {
  7815. /* accept or reject all multicast frames */
  7816. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7817. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7818. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7819. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7820. }
  7821. static void __tg3_set_rx_mode(struct net_device *dev)
  7822. {
  7823. struct tg3 *tp = netdev_priv(dev);
  7824. u32 rx_mode;
  7825. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7826. RX_MODE_KEEP_VLAN_TAG);
  7827. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7828. * flag clear.
  7829. */
  7830. #if TG3_VLAN_TAG_USED
  7831. if (!tp->vlgrp &&
  7832. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7833. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7834. #else
  7835. /* By definition, VLAN is disabled always in this
  7836. * case.
  7837. */
  7838. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7839. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7840. #endif
  7841. if (dev->flags & IFF_PROMISC) {
  7842. /* Promiscuous mode. */
  7843. rx_mode |= RX_MODE_PROMISC;
  7844. } else if (dev->flags & IFF_ALLMULTI) {
  7845. /* Accept all multicast. */
  7846. tg3_set_multi (tp, 1);
  7847. } else if (netdev_mc_empty(dev)) {
  7848. /* Reject all multicast. */
  7849. tg3_set_multi (tp, 0);
  7850. } else {
  7851. /* Accept one or more multicast(s). */
  7852. struct dev_mc_list *mclist;
  7853. u32 mc_filter[4] = { 0, };
  7854. u32 regidx;
  7855. u32 bit;
  7856. u32 crc;
  7857. netdev_for_each_mc_addr(mclist, dev) {
  7858. crc = calc_crc (mclist->dmi_addr, ETH_ALEN);
  7859. bit = ~crc & 0x7f;
  7860. regidx = (bit & 0x60) >> 5;
  7861. bit &= 0x1f;
  7862. mc_filter[regidx] |= (1 << bit);
  7863. }
  7864. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7865. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7866. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7867. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7868. }
  7869. if (rx_mode != tp->rx_mode) {
  7870. tp->rx_mode = rx_mode;
  7871. tw32_f(MAC_RX_MODE, rx_mode);
  7872. udelay(10);
  7873. }
  7874. }
  7875. static void tg3_set_rx_mode(struct net_device *dev)
  7876. {
  7877. struct tg3 *tp = netdev_priv(dev);
  7878. if (!netif_running(dev))
  7879. return;
  7880. tg3_full_lock(tp, 0);
  7881. __tg3_set_rx_mode(dev);
  7882. tg3_full_unlock(tp);
  7883. }
  7884. #define TG3_REGDUMP_LEN (32 * 1024)
  7885. static int tg3_get_regs_len(struct net_device *dev)
  7886. {
  7887. return TG3_REGDUMP_LEN;
  7888. }
  7889. static void tg3_get_regs(struct net_device *dev,
  7890. struct ethtool_regs *regs, void *_p)
  7891. {
  7892. u32 *p = _p;
  7893. struct tg3 *tp = netdev_priv(dev);
  7894. u8 *orig_p = _p;
  7895. int i;
  7896. regs->version = 0;
  7897. memset(p, 0, TG3_REGDUMP_LEN);
  7898. if (tp->link_config.phy_is_low_power)
  7899. return;
  7900. tg3_full_lock(tp, 0);
  7901. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  7902. #define GET_REG32_LOOP(base,len) \
  7903. do { p = (u32 *)(orig_p + (base)); \
  7904. for (i = 0; i < len; i += 4) \
  7905. __GET_REG32((base) + i); \
  7906. } while (0)
  7907. #define GET_REG32_1(reg) \
  7908. do { p = (u32 *)(orig_p + (reg)); \
  7909. __GET_REG32((reg)); \
  7910. } while (0)
  7911. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  7912. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  7913. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  7914. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  7915. GET_REG32_1(SNDDATAC_MODE);
  7916. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  7917. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  7918. GET_REG32_1(SNDBDC_MODE);
  7919. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  7920. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  7921. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  7922. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  7923. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  7924. GET_REG32_1(RCVDCC_MODE);
  7925. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  7926. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  7927. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  7928. GET_REG32_1(MBFREE_MODE);
  7929. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  7930. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  7931. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  7932. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  7933. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  7934. GET_REG32_1(RX_CPU_MODE);
  7935. GET_REG32_1(RX_CPU_STATE);
  7936. GET_REG32_1(RX_CPU_PGMCTR);
  7937. GET_REG32_1(RX_CPU_HWBKPT);
  7938. GET_REG32_1(TX_CPU_MODE);
  7939. GET_REG32_1(TX_CPU_STATE);
  7940. GET_REG32_1(TX_CPU_PGMCTR);
  7941. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  7942. GET_REG32_LOOP(FTQ_RESET, 0x120);
  7943. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  7944. GET_REG32_1(DMAC_MODE);
  7945. GET_REG32_LOOP(GRC_MODE, 0x4c);
  7946. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  7947. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  7948. #undef __GET_REG32
  7949. #undef GET_REG32_LOOP
  7950. #undef GET_REG32_1
  7951. tg3_full_unlock(tp);
  7952. }
  7953. static int tg3_get_eeprom_len(struct net_device *dev)
  7954. {
  7955. struct tg3 *tp = netdev_priv(dev);
  7956. return tp->nvram_size;
  7957. }
  7958. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7959. {
  7960. struct tg3 *tp = netdev_priv(dev);
  7961. int ret;
  7962. u8 *pd;
  7963. u32 i, offset, len, b_offset, b_count;
  7964. __be32 val;
  7965. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  7966. return -EINVAL;
  7967. if (tp->link_config.phy_is_low_power)
  7968. return -EAGAIN;
  7969. offset = eeprom->offset;
  7970. len = eeprom->len;
  7971. eeprom->len = 0;
  7972. eeprom->magic = TG3_EEPROM_MAGIC;
  7973. if (offset & 3) {
  7974. /* adjustments to start on required 4 byte boundary */
  7975. b_offset = offset & 3;
  7976. b_count = 4 - b_offset;
  7977. if (b_count > len) {
  7978. /* i.e. offset=1 len=2 */
  7979. b_count = len;
  7980. }
  7981. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  7982. if (ret)
  7983. return ret;
  7984. memcpy(data, ((char*)&val) + b_offset, b_count);
  7985. len -= b_count;
  7986. offset += b_count;
  7987. eeprom->len += b_count;
  7988. }
  7989. /* read bytes upto the last 4 byte boundary */
  7990. pd = &data[eeprom->len];
  7991. for (i = 0; i < (len - (len & 3)); i += 4) {
  7992. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  7993. if (ret) {
  7994. eeprom->len += i;
  7995. return ret;
  7996. }
  7997. memcpy(pd + i, &val, 4);
  7998. }
  7999. eeprom->len += i;
  8000. if (len & 3) {
  8001. /* read last bytes not ending on 4 byte boundary */
  8002. pd = &data[eeprom->len];
  8003. b_count = len & 3;
  8004. b_offset = offset + len - b_count;
  8005. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  8006. if (ret)
  8007. return ret;
  8008. memcpy(pd, &val, b_count);
  8009. eeprom->len += b_count;
  8010. }
  8011. return 0;
  8012. }
  8013. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  8014. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8015. {
  8016. struct tg3 *tp = netdev_priv(dev);
  8017. int ret;
  8018. u32 offset, len, b_offset, odd_len;
  8019. u8 *buf;
  8020. __be32 start, end;
  8021. if (tp->link_config.phy_is_low_power)
  8022. return -EAGAIN;
  8023. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  8024. eeprom->magic != TG3_EEPROM_MAGIC)
  8025. return -EINVAL;
  8026. offset = eeprom->offset;
  8027. len = eeprom->len;
  8028. if ((b_offset = (offset & 3))) {
  8029. /* adjustments to start on required 4 byte boundary */
  8030. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  8031. if (ret)
  8032. return ret;
  8033. len += b_offset;
  8034. offset &= ~3;
  8035. if (len < 4)
  8036. len = 4;
  8037. }
  8038. odd_len = 0;
  8039. if (len & 3) {
  8040. /* adjustments to end on required 4 byte boundary */
  8041. odd_len = 1;
  8042. len = (len + 3) & ~3;
  8043. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  8044. if (ret)
  8045. return ret;
  8046. }
  8047. buf = data;
  8048. if (b_offset || odd_len) {
  8049. buf = kmalloc(len, GFP_KERNEL);
  8050. if (!buf)
  8051. return -ENOMEM;
  8052. if (b_offset)
  8053. memcpy(buf, &start, 4);
  8054. if (odd_len)
  8055. memcpy(buf+len-4, &end, 4);
  8056. memcpy(buf + b_offset, data, eeprom->len);
  8057. }
  8058. ret = tg3_nvram_write_block(tp, offset, len, buf);
  8059. if (buf != data)
  8060. kfree(buf);
  8061. return ret;
  8062. }
  8063. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8064. {
  8065. struct tg3 *tp = netdev_priv(dev);
  8066. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8067. struct phy_device *phydev;
  8068. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  8069. return -EAGAIN;
  8070. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8071. return phy_ethtool_gset(phydev, cmd);
  8072. }
  8073. cmd->supported = (SUPPORTED_Autoneg);
  8074. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  8075. cmd->supported |= (SUPPORTED_1000baseT_Half |
  8076. SUPPORTED_1000baseT_Full);
  8077. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  8078. cmd->supported |= (SUPPORTED_100baseT_Half |
  8079. SUPPORTED_100baseT_Full |
  8080. SUPPORTED_10baseT_Half |
  8081. SUPPORTED_10baseT_Full |
  8082. SUPPORTED_TP);
  8083. cmd->port = PORT_TP;
  8084. } else {
  8085. cmd->supported |= SUPPORTED_FIBRE;
  8086. cmd->port = PORT_FIBRE;
  8087. }
  8088. cmd->advertising = tp->link_config.advertising;
  8089. if (netif_running(dev)) {
  8090. cmd->speed = tp->link_config.active_speed;
  8091. cmd->duplex = tp->link_config.active_duplex;
  8092. }
  8093. cmd->phy_address = tp->phy_addr;
  8094. cmd->transceiver = XCVR_INTERNAL;
  8095. cmd->autoneg = tp->link_config.autoneg;
  8096. cmd->maxtxpkt = 0;
  8097. cmd->maxrxpkt = 0;
  8098. return 0;
  8099. }
  8100. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8101. {
  8102. struct tg3 *tp = netdev_priv(dev);
  8103. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8104. struct phy_device *phydev;
  8105. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  8106. return -EAGAIN;
  8107. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8108. return phy_ethtool_sset(phydev, cmd);
  8109. }
  8110. if (cmd->autoneg != AUTONEG_ENABLE &&
  8111. cmd->autoneg != AUTONEG_DISABLE)
  8112. return -EINVAL;
  8113. if (cmd->autoneg == AUTONEG_DISABLE &&
  8114. cmd->duplex != DUPLEX_FULL &&
  8115. cmd->duplex != DUPLEX_HALF)
  8116. return -EINVAL;
  8117. if (cmd->autoneg == AUTONEG_ENABLE) {
  8118. u32 mask = ADVERTISED_Autoneg |
  8119. ADVERTISED_Pause |
  8120. ADVERTISED_Asym_Pause;
  8121. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  8122. mask |= ADVERTISED_1000baseT_Half |
  8123. ADVERTISED_1000baseT_Full;
  8124. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  8125. mask |= ADVERTISED_100baseT_Half |
  8126. ADVERTISED_100baseT_Full |
  8127. ADVERTISED_10baseT_Half |
  8128. ADVERTISED_10baseT_Full |
  8129. ADVERTISED_TP;
  8130. else
  8131. mask |= ADVERTISED_FIBRE;
  8132. if (cmd->advertising & ~mask)
  8133. return -EINVAL;
  8134. mask &= (ADVERTISED_1000baseT_Half |
  8135. ADVERTISED_1000baseT_Full |
  8136. ADVERTISED_100baseT_Half |
  8137. ADVERTISED_100baseT_Full |
  8138. ADVERTISED_10baseT_Half |
  8139. ADVERTISED_10baseT_Full);
  8140. cmd->advertising &= mask;
  8141. } else {
  8142. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) {
  8143. if (cmd->speed != SPEED_1000)
  8144. return -EINVAL;
  8145. if (cmd->duplex != DUPLEX_FULL)
  8146. return -EINVAL;
  8147. } else {
  8148. if (cmd->speed != SPEED_100 &&
  8149. cmd->speed != SPEED_10)
  8150. return -EINVAL;
  8151. }
  8152. }
  8153. tg3_full_lock(tp, 0);
  8154. tp->link_config.autoneg = cmd->autoneg;
  8155. if (cmd->autoneg == AUTONEG_ENABLE) {
  8156. tp->link_config.advertising = (cmd->advertising |
  8157. ADVERTISED_Autoneg);
  8158. tp->link_config.speed = SPEED_INVALID;
  8159. tp->link_config.duplex = DUPLEX_INVALID;
  8160. } else {
  8161. tp->link_config.advertising = 0;
  8162. tp->link_config.speed = cmd->speed;
  8163. tp->link_config.duplex = cmd->duplex;
  8164. }
  8165. tp->link_config.orig_speed = tp->link_config.speed;
  8166. tp->link_config.orig_duplex = tp->link_config.duplex;
  8167. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  8168. if (netif_running(dev))
  8169. tg3_setup_phy(tp, 1);
  8170. tg3_full_unlock(tp);
  8171. return 0;
  8172. }
  8173. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  8174. {
  8175. struct tg3 *tp = netdev_priv(dev);
  8176. strcpy(info->driver, DRV_MODULE_NAME);
  8177. strcpy(info->version, DRV_MODULE_VERSION);
  8178. strcpy(info->fw_version, tp->fw_ver);
  8179. strcpy(info->bus_info, pci_name(tp->pdev));
  8180. }
  8181. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8182. {
  8183. struct tg3 *tp = netdev_priv(dev);
  8184. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  8185. device_can_wakeup(&tp->pdev->dev))
  8186. wol->supported = WAKE_MAGIC;
  8187. else
  8188. wol->supported = 0;
  8189. wol->wolopts = 0;
  8190. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  8191. device_can_wakeup(&tp->pdev->dev))
  8192. wol->wolopts = WAKE_MAGIC;
  8193. memset(&wol->sopass, 0, sizeof(wol->sopass));
  8194. }
  8195. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8196. {
  8197. struct tg3 *tp = netdev_priv(dev);
  8198. struct device *dp = &tp->pdev->dev;
  8199. if (wol->wolopts & ~WAKE_MAGIC)
  8200. return -EINVAL;
  8201. if ((wol->wolopts & WAKE_MAGIC) &&
  8202. !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp)))
  8203. return -EINVAL;
  8204. spin_lock_bh(&tp->lock);
  8205. if (wol->wolopts & WAKE_MAGIC) {
  8206. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  8207. device_set_wakeup_enable(dp, true);
  8208. } else {
  8209. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  8210. device_set_wakeup_enable(dp, false);
  8211. }
  8212. spin_unlock_bh(&tp->lock);
  8213. return 0;
  8214. }
  8215. static u32 tg3_get_msglevel(struct net_device *dev)
  8216. {
  8217. struct tg3 *tp = netdev_priv(dev);
  8218. return tp->msg_enable;
  8219. }
  8220. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  8221. {
  8222. struct tg3 *tp = netdev_priv(dev);
  8223. tp->msg_enable = value;
  8224. }
  8225. static int tg3_set_tso(struct net_device *dev, u32 value)
  8226. {
  8227. struct tg3 *tp = netdev_priv(dev);
  8228. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  8229. if (value)
  8230. return -EINVAL;
  8231. return 0;
  8232. }
  8233. if ((dev->features & NETIF_F_IPV6_CSUM) &&
  8234. ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
  8235. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3))) {
  8236. if (value) {
  8237. dev->features |= NETIF_F_TSO6;
  8238. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  8239. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  8240. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  8241. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  8242. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  8243. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  8244. dev->features |= NETIF_F_TSO_ECN;
  8245. } else
  8246. dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
  8247. }
  8248. return ethtool_op_set_tso(dev, value);
  8249. }
  8250. static int tg3_nway_reset(struct net_device *dev)
  8251. {
  8252. struct tg3 *tp = netdev_priv(dev);
  8253. int r;
  8254. if (!netif_running(dev))
  8255. return -EAGAIN;
  8256. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8257. return -EINVAL;
  8258. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8259. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  8260. return -EAGAIN;
  8261. r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  8262. } else {
  8263. u32 bmcr;
  8264. spin_lock_bh(&tp->lock);
  8265. r = -EINVAL;
  8266. tg3_readphy(tp, MII_BMCR, &bmcr);
  8267. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  8268. ((bmcr & BMCR_ANENABLE) ||
  8269. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT))) {
  8270. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  8271. BMCR_ANENABLE);
  8272. r = 0;
  8273. }
  8274. spin_unlock_bh(&tp->lock);
  8275. }
  8276. return r;
  8277. }
  8278. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8279. {
  8280. struct tg3 *tp = netdev_priv(dev);
  8281. ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
  8282. ering->rx_mini_max_pending = 0;
  8283. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  8284. ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
  8285. else
  8286. ering->rx_jumbo_max_pending = 0;
  8287. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  8288. ering->rx_pending = tp->rx_pending;
  8289. ering->rx_mini_pending = 0;
  8290. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  8291. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  8292. else
  8293. ering->rx_jumbo_pending = 0;
  8294. ering->tx_pending = tp->napi[0].tx_pending;
  8295. }
  8296. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8297. {
  8298. struct tg3 *tp = netdev_priv(dev);
  8299. int i, irq_sync = 0, err = 0;
  8300. if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
  8301. (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
  8302. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  8303. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  8304. ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
  8305. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  8306. return -EINVAL;
  8307. if (netif_running(dev)) {
  8308. tg3_phy_stop(tp);
  8309. tg3_netif_stop(tp);
  8310. irq_sync = 1;
  8311. }
  8312. tg3_full_lock(tp, irq_sync);
  8313. tp->rx_pending = ering->rx_pending;
  8314. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  8315. tp->rx_pending > 63)
  8316. tp->rx_pending = 63;
  8317. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  8318. for (i = 0; i < TG3_IRQ_MAX_VECS; i++)
  8319. tp->napi[i].tx_pending = ering->tx_pending;
  8320. if (netif_running(dev)) {
  8321. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8322. err = tg3_restart_hw(tp, 1);
  8323. if (!err)
  8324. tg3_netif_start(tp);
  8325. }
  8326. tg3_full_unlock(tp);
  8327. if (irq_sync && !err)
  8328. tg3_phy_start(tp);
  8329. return err;
  8330. }
  8331. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8332. {
  8333. struct tg3 *tp = netdev_priv(dev);
  8334. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  8335. if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
  8336. epause->rx_pause = 1;
  8337. else
  8338. epause->rx_pause = 0;
  8339. if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
  8340. epause->tx_pause = 1;
  8341. else
  8342. epause->tx_pause = 0;
  8343. }
  8344. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8345. {
  8346. struct tg3 *tp = netdev_priv(dev);
  8347. int err = 0;
  8348. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8349. u32 newadv;
  8350. struct phy_device *phydev;
  8351. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8352. if (!(phydev->supported & SUPPORTED_Pause) ||
  8353. (!(phydev->supported & SUPPORTED_Asym_Pause) &&
  8354. ((epause->rx_pause && !epause->tx_pause) ||
  8355. (!epause->rx_pause && epause->tx_pause))))
  8356. return -EINVAL;
  8357. tp->link_config.flowctrl = 0;
  8358. if (epause->rx_pause) {
  8359. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8360. if (epause->tx_pause) {
  8361. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8362. newadv = ADVERTISED_Pause;
  8363. } else
  8364. newadv = ADVERTISED_Pause |
  8365. ADVERTISED_Asym_Pause;
  8366. } else if (epause->tx_pause) {
  8367. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8368. newadv = ADVERTISED_Asym_Pause;
  8369. } else
  8370. newadv = 0;
  8371. if (epause->autoneg)
  8372. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  8373. else
  8374. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  8375. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  8376. u32 oldadv = phydev->advertising &
  8377. (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
  8378. if (oldadv != newadv) {
  8379. phydev->advertising &=
  8380. ~(ADVERTISED_Pause |
  8381. ADVERTISED_Asym_Pause);
  8382. phydev->advertising |= newadv;
  8383. if (phydev->autoneg) {
  8384. /*
  8385. * Always renegotiate the link to
  8386. * inform our link partner of our
  8387. * flow control settings, even if the
  8388. * flow control is forced. Let
  8389. * tg3_adjust_link() do the final
  8390. * flow control setup.
  8391. */
  8392. return phy_start_aneg(phydev);
  8393. }
  8394. }
  8395. if (!epause->autoneg)
  8396. tg3_setup_flow_control(tp, 0, 0);
  8397. } else {
  8398. tp->link_config.orig_advertising &=
  8399. ~(ADVERTISED_Pause |
  8400. ADVERTISED_Asym_Pause);
  8401. tp->link_config.orig_advertising |= newadv;
  8402. }
  8403. } else {
  8404. int irq_sync = 0;
  8405. if (netif_running(dev)) {
  8406. tg3_netif_stop(tp);
  8407. irq_sync = 1;
  8408. }
  8409. tg3_full_lock(tp, irq_sync);
  8410. if (epause->autoneg)
  8411. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  8412. else
  8413. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  8414. if (epause->rx_pause)
  8415. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8416. else
  8417. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  8418. if (epause->tx_pause)
  8419. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8420. else
  8421. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  8422. if (netif_running(dev)) {
  8423. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8424. err = tg3_restart_hw(tp, 1);
  8425. if (!err)
  8426. tg3_netif_start(tp);
  8427. }
  8428. tg3_full_unlock(tp);
  8429. }
  8430. return err;
  8431. }
  8432. static u32 tg3_get_rx_csum(struct net_device *dev)
  8433. {
  8434. struct tg3 *tp = netdev_priv(dev);
  8435. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  8436. }
  8437. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  8438. {
  8439. struct tg3 *tp = netdev_priv(dev);
  8440. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8441. if (data != 0)
  8442. return -EINVAL;
  8443. return 0;
  8444. }
  8445. spin_lock_bh(&tp->lock);
  8446. if (data)
  8447. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  8448. else
  8449. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  8450. spin_unlock_bh(&tp->lock);
  8451. return 0;
  8452. }
  8453. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  8454. {
  8455. struct tg3 *tp = netdev_priv(dev);
  8456. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8457. if (data != 0)
  8458. return -EINVAL;
  8459. return 0;
  8460. }
  8461. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8462. ethtool_op_set_tx_ipv6_csum(dev, data);
  8463. else
  8464. ethtool_op_set_tx_csum(dev, data);
  8465. return 0;
  8466. }
  8467. static int tg3_get_sset_count (struct net_device *dev, int sset)
  8468. {
  8469. switch (sset) {
  8470. case ETH_SS_TEST:
  8471. return TG3_NUM_TEST;
  8472. case ETH_SS_STATS:
  8473. return TG3_NUM_STATS;
  8474. default:
  8475. return -EOPNOTSUPP;
  8476. }
  8477. }
  8478. static void tg3_get_strings (struct net_device *dev, u32 stringset, u8 *buf)
  8479. {
  8480. switch (stringset) {
  8481. case ETH_SS_STATS:
  8482. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  8483. break;
  8484. case ETH_SS_TEST:
  8485. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  8486. break;
  8487. default:
  8488. WARN_ON(1); /* we need a WARN() */
  8489. break;
  8490. }
  8491. }
  8492. static int tg3_phys_id(struct net_device *dev, u32 data)
  8493. {
  8494. struct tg3 *tp = netdev_priv(dev);
  8495. int i;
  8496. if (!netif_running(tp->dev))
  8497. return -EAGAIN;
  8498. if (data == 0)
  8499. data = UINT_MAX / 2;
  8500. for (i = 0; i < (data * 2); i++) {
  8501. if ((i % 2) == 0)
  8502. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8503. LED_CTRL_1000MBPS_ON |
  8504. LED_CTRL_100MBPS_ON |
  8505. LED_CTRL_10MBPS_ON |
  8506. LED_CTRL_TRAFFIC_OVERRIDE |
  8507. LED_CTRL_TRAFFIC_BLINK |
  8508. LED_CTRL_TRAFFIC_LED);
  8509. else
  8510. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8511. LED_CTRL_TRAFFIC_OVERRIDE);
  8512. if (msleep_interruptible(500))
  8513. break;
  8514. }
  8515. tw32(MAC_LED_CTRL, tp->led_ctrl);
  8516. return 0;
  8517. }
  8518. static void tg3_get_ethtool_stats (struct net_device *dev,
  8519. struct ethtool_stats *estats, u64 *tmp_stats)
  8520. {
  8521. struct tg3 *tp = netdev_priv(dev);
  8522. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  8523. }
  8524. #define NVRAM_TEST_SIZE 0x100
  8525. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  8526. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  8527. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  8528. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  8529. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  8530. static int tg3_test_nvram(struct tg3 *tp)
  8531. {
  8532. u32 csum, magic;
  8533. __be32 *buf;
  8534. int i, j, k, err = 0, size;
  8535. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  8536. return 0;
  8537. if (tg3_nvram_read(tp, 0, &magic) != 0)
  8538. return -EIO;
  8539. if (magic == TG3_EEPROM_MAGIC)
  8540. size = NVRAM_TEST_SIZE;
  8541. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  8542. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  8543. TG3_EEPROM_SB_FORMAT_1) {
  8544. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  8545. case TG3_EEPROM_SB_REVISION_0:
  8546. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  8547. break;
  8548. case TG3_EEPROM_SB_REVISION_2:
  8549. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  8550. break;
  8551. case TG3_EEPROM_SB_REVISION_3:
  8552. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  8553. break;
  8554. default:
  8555. return 0;
  8556. }
  8557. } else
  8558. return 0;
  8559. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  8560. size = NVRAM_SELFBOOT_HW_SIZE;
  8561. else
  8562. return -EIO;
  8563. buf = kmalloc(size, GFP_KERNEL);
  8564. if (buf == NULL)
  8565. return -ENOMEM;
  8566. err = -EIO;
  8567. for (i = 0, j = 0; i < size; i += 4, j++) {
  8568. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  8569. if (err)
  8570. break;
  8571. }
  8572. if (i < size)
  8573. goto out;
  8574. /* Selfboot format */
  8575. magic = be32_to_cpu(buf[0]);
  8576. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  8577. TG3_EEPROM_MAGIC_FW) {
  8578. u8 *buf8 = (u8 *) buf, csum8 = 0;
  8579. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  8580. TG3_EEPROM_SB_REVISION_2) {
  8581. /* For rev 2, the csum doesn't include the MBA. */
  8582. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  8583. csum8 += buf8[i];
  8584. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  8585. csum8 += buf8[i];
  8586. } else {
  8587. for (i = 0; i < size; i++)
  8588. csum8 += buf8[i];
  8589. }
  8590. if (csum8 == 0) {
  8591. err = 0;
  8592. goto out;
  8593. }
  8594. err = -EIO;
  8595. goto out;
  8596. }
  8597. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  8598. TG3_EEPROM_MAGIC_HW) {
  8599. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  8600. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  8601. u8 *buf8 = (u8 *) buf;
  8602. /* Separate the parity bits and the data bytes. */
  8603. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  8604. if ((i == 0) || (i == 8)) {
  8605. int l;
  8606. u8 msk;
  8607. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  8608. parity[k++] = buf8[i] & msk;
  8609. i++;
  8610. }
  8611. else if (i == 16) {
  8612. int l;
  8613. u8 msk;
  8614. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  8615. parity[k++] = buf8[i] & msk;
  8616. i++;
  8617. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  8618. parity[k++] = buf8[i] & msk;
  8619. i++;
  8620. }
  8621. data[j++] = buf8[i];
  8622. }
  8623. err = -EIO;
  8624. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  8625. u8 hw8 = hweight8(data[i]);
  8626. if ((hw8 & 0x1) && parity[i])
  8627. goto out;
  8628. else if (!(hw8 & 0x1) && !parity[i])
  8629. goto out;
  8630. }
  8631. err = 0;
  8632. goto out;
  8633. }
  8634. /* Bootstrap checksum at offset 0x10 */
  8635. csum = calc_crc((unsigned char *) buf, 0x10);
  8636. if (csum != be32_to_cpu(buf[0x10/4]))
  8637. goto out;
  8638. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  8639. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  8640. if (csum != be32_to_cpu(buf[0xfc/4]))
  8641. goto out;
  8642. err = 0;
  8643. out:
  8644. kfree(buf);
  8645. return err;
  8646. }
  8647. #define TG3_SERDES_TIMEOUT_SEC 2
  8648. #define TG3_COPPER_TIMEOUT_SEC 6
  8649. static int tg3_test_link(struct tg3 *tp)
  8650. {
  8651. int i, max;
  8652. if (!netif_running(tp->dev))
  8653. return -ENODEV;
  8654. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  8655. max = TG3_SERDES_TIMEOUT_SEC;
  8656. else
  8657. max = TG3_COPPER_TIMEOUT_SEC;
  8658. for (i = 0; i < max; i++) {
  8659. if (netif_carrier_ok(tp->dev))
  8660. return 0;
  8661. if (msleep_interruptible(1000))
  8662. break;
  8663. }
  8664. return -EIO;
  8665. }
  8666. /* Only test the commonly used registers */
  8667. static int tg3_test_registers(struct tg3 *tp)
  8668. {
  8669. int i, is_5705, is_5750;
  8670. u32 offset, read_mask, write_mask, val, save_val, read_val;
  8671. static struct {
  8672. u16 offset;
  8673. u16 flags;
  8674. #define TG3_FL_5705 0x1
  8675. #define TG3_FL_NOT_5705 0x2
  8676. #define TG3_FL_NOT_5788 0x4
  8677. #define TG3_FL_NOT_5750 0x8
  8678. u32 read_mask;
  8679. u32 write_mask;
  8680. } reg_tbl[] = {
  8681. /* MAC Control Registers */
  8682. { MAC_MODE, TG3_FL_NOT_5705,
  8683. 0x00000000, 0x00ef6f8c },
  8684. { MAC_MODE, TG3_FL_5705,
  8685. 0x00000000, 0x01ef6b8c },
  8686. { MAC_STATUS, TG3_FL_NOT_5705,
  8687. 0x03800107, 0x00000000 },
  8688. { MAC_STATUS, TG3_FL_5705,
  8689. 0x03800100, 0x00000000 },
  8690. { MAC_ADDR_0_HIGH, 0x0000,
  8691. 0x00000000, 0x0000ffff },
  8692. { MAC_ADDR_0_LOW, 0x0000,
  8693. 0x00000000, 0xffffffff },
  8694. { MAC_RX_MTU_SIZE, 0x0000,
  8695. 0x00000000, 0x0000ffff },
  8696. { MAC_TX_MODE, 0x0000,
  8697. 0x00000000, 0x00000070 },
  8698. { MAC_TX_LENGTHS, 0x0000,
  8699. 0x00000000, 0x00003fff },
  8700. { MAC_RX_MODE, TG3_FL_NOT_5705,
  8701. 0x00000000, 0x000007fc },
  8702. { MAC_RX_MODE, TG3_FL_5705,
  8703. 0x00000000, 0x000007dc },
  8704. { MAC_HASH_REG_0, 0x0000,
  8705. 0x00000000, 0xffffffff },
  8706. { MAC_HASH_REG_1, 0x0000,
  8707. 0x00000000, 0xffffffff },
  8708. { MAC_HASH_REG_2, 0x0000,
  8709. 0x00000000, 0xffffffff },
  8710. { MAC_HASH_REG_3, 0x0000,
  8711. 0x00000000, 0xffffffff },
  8712. /* Receive Data and Receive BD Initiator Control Registers. */
  8713. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  8714. 0x00000000, 0xffffffff },
  8715. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  8716. 0x00000000, 0xffffffff },
  8717. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  8718. 0x00000000, 0x00000003 },
  8719. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  8720. 0x00000000, 0xffffffff },
  8721. { RCVDBDI_STD_BD+0, 0x0000,
  8722. 0x00000000, 0xffffffff },
  8723. { RCVDBDI_STD_BD+4, 0x0000,
  8724. 0x00000000, 0xffffffff },
  8725. { RCVDBDI_STD_BD+8, 0x0000,
  8726. 0x00000000, 0xffff0002 },
  8727. { RCVDBDI_STD_BD+0xc, 0x0000,
  8728. 0x00000000, 0xffffffff },
  8729. /* Receive BD Initiator Control Registers. */
  8730. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  8731. 0x00000000, 0xffffffff },
  8732. { RCVBDI_STD_THRESH, TG3_FL_5705,
  8733. 0x00000000, 0x000003ff },
  8734. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  8735. 0x00000000, 0xffffffff },
  8736. /* Host Coalescing Control Registers. */
  8737. { HOSTCC_MODE, TG3_FL_NOT_5705,
  8738. 0x00000000, 0x00000004 },
  8739. { HOSTCC_MODE, TG3_FL_5705,
  8740. 0x00000000, 0x000000f6 },
  8741. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  8742. 0x00000000, 0xffffffff },
  8743. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  8744. 0x00000000, 0x000003ff },
  8745. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  8746. 0x00000000, 0xffffffff },
  8747. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  8748. 0x00000000, 0x000003ff },
  8749. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  8750. 0x00000000, 0xffffffff },
  8751. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8752. 0x00000000, 0x000000ff },
  8753. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  8754. 0x00000000, 0xffffffff },
  8755. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8756. 0x00000000, 0x000000ff },
  8757. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8758. 0x00000000, 0xffffffff },
  8759. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8760. 0x00000000, 0xffffffff },
  8761. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8762. 0x00000000, 0xffffffff },
  8763. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8764. 0x00000000, 0x000000ff },
  8765. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8766. 0x00000000, 0xffffffff },
  8767. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8768. 0x00000000, 0x000000ff },
  8769. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  8770. 0x00000000, 0xffffffff },
  8771. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  8772. 0x00000000, 0xffffffff },
  8773. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  8774. 0x00000000, 0xffffffff },
  8775. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  8776. 0x00000000, 0xffffffff },
  8777. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  8778. 0x00000000, 0xffffffff },
  8779. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  8780. 0xffffffff, 0x00000000 },
  8781. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  8782. 0xffffffff, 0x00000000 },
  8783. /* Buffer Manager Control Registers. */
  8784. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  8785. 0x00000000, 0x007fff80 },
  8786. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  8787. 0x00000000, 0x007fffff },
  8788. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  8789. 0x00000000, 0x0000003f },
  8790. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  8791. 0x00000000, 0x000001ff },
  8792. { BUFMGR_MB_HIGH_WATER, 0x0000,
  8793. 0x00000000, 0x000001ff },
  8794. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  8795. 0xffffffff, 0x00000000 },
  8796. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  8797. 0xffffffff, 0x00000000 },
  8798. /* Mailbox Registers */
  8799. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  8800. 0x00000000, 0x000001ff },
  8801. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  8802. 0x00000000, 0x000001ff },
  8803. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  8804. 0x00000000, 0x000007ff },
  8805. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  8806. 0x00000000, 0x000001ff },
  8807. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  8808. };
  8809. is_5705 = is_5750 = 0;
  8810. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8811. is_5705 = 1;
  8812. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8813. is_5750 = 1;
  8814. }
  8815. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  8816. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  8817. continue;
  8818. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  8819. continue;
  8820. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  8821. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  8822. continue;
  8823. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  8824. continue;
  8825. offset = (u32) reg_tbl[i].offset;
  8826. read_mask = reg_tbl[i].read_mask;
  8827. write_mask = reg_tbl[i].write_mask;
  8828. /* Save the original register content */
  8829. save_val = tr32(offset);
  8830. /* Determine the read-only value. */
  8831. read_val = save_val & read_mask;
  8832. /* Write zero to the register, then make sure the read-only bits
  8833. * are not changed and the read/write bits are all zeros.
  8834. */
  8835. tw32(offset, 0);
  8836. val = tr32(offset);
  8837. /* Test the read-only and read/write bits. */
  8838. if (((val & read_mask) != read_val) || (val & write_mask))
  8839. goto out;
  8840. /* Write ones to all the bits defined by RdMask and WrMask, then
  8841. * make sure the read-only bits are not changed and the
  8842. * read/write bits are all ones.
  8843. */
  8844. tw32(offset, read_mask | write_mask);
  8845. val = tr32(offset);
  8846. /* Test the read-only bits. */
  8847. if ((val & read_mask) != read_val)
  8848. goto out;
  8849. /* Test the read/write bits. */
  8850. if ((val & write_mask) != write_mask)
  8851. goto out;
  8852. tw32(offset, save_val);
  8853. }
  8854. return 0;
  8855. out:
  8856. if (netif_msg_hw(tp))
  8857. pr_err("Register test failed at offset %x\n", offset);
  8858. tw32(offset, save_val);
  8859. return -EIO;
  8860. }
  8861. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  8862. {
  8863. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  8864. int i;
  8865. u32 j;
  8866. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  8867. for (j = 0; j < len; j += 4) {
  8868. u32 val;
  8869. tg3_write_mem(tp, offset + j, test_pattern[i]);
  8870. tg3_read_mem(tp, offset + j, &val);
  8871. if (val != test_pattern[i])
  8872. return -EIO;
  8873. }
  8874. }
  8875. return 0;
  8876. }
  8877. static int tg3_test_memory(struct tg3 *tp)
  8878. {
  8879. static struct mem_entry {
  8880. u32 offset;
  8881. u32 len;
  8882. } mem_tbl_570x[] = {
  8883. { 0x00000000, 0x00b50},
  8884. { 0x00002000, 0x1c000},
  8885. { 0xffffffff, 0x00000}
  8886. }, mem_tbl_5705[] = {
  8887. { 0x00000100, 0x0000c},
  8888. { 0x00000200, 0x00008},
  8889. { 0x00004000, 0x00800},
  8890. { 0x00006000, 0x01000},
  8891. { 0x00008000, 0x02000},
  8892. { 0x00010000, 0x0e000},
  8893. { 0xffffffff, 0x00000}
  8894. }, mem_tbl_5755[] = {
  8895. { 0x00000200, 0x00008},
  8896. { 0x00004000, 0x00800},
  8897. { 0x00006000, 0x00800},
  8898. { 0x00008000, 0x02000},
  8899. { 0x00010000, 0x0c000},
  8900. { 0xffffffff, 0x00000}
  8901. }, mem_tbl_5906[] = {
  8902. { 0x00000200, 0x00008},
  8903. { 0x00004000, 0x00400},
  8904. { 0x00006000, 0x00400},
  8905. { 0x00008000, 0x01000},
  8906. { 0x00010000, 0x01000},
  8907. { 0xffffffff, 0x00000}
  8908. }, mem_tbl_5717[] = {
  8909. { 0x00000200, 0x00008},
  8910. { 0x00010000, 0x0a000},
  8911. { 0x00020000, 0x13c00},
  8912. { 0xffffffff, 0x00000}
  8913. }, mem_tbl_57765[] = {
  8914. { 0x00000200, 0x00008},
  8915. { 0x00004000, 0x00800},
  8916. { 0x00006000, 0x09800},
  8917. { 0x00010000, 0x0a000},
  8918. { 0xffffffff, 0x00000}
  8919. };
  8920. struct mem_entry *mem_tbl;
  8921. int err = 0;
  8922. int i;
  8923. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  8924. mem_tbl = mem_tbl_5717;
  8925. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  8926. mem_tbl = mem_tbl_57765;
  8927. else if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8928. mem_tbl = mem_tbl_5755;
  8929. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8930. mem_tbl = mem_tbl_5906;
  8931. else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  8932. mem_tbl = mem_tbl_5705;
  8933. else
  8934. mem_tbl = mem_tbl_570x;
  8935. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  8936. if ((err = tg3_do_mem_test(tp, mem_tbl[i].offset,
  8937. mem_tbl[i].len)) != 0)
  8938. break;
  8939. }
  8940. return err;
  8941. }
  8942. #define TG3_MAC_LOOPBACK 0
  8943. #define TG3_PHY_LOOPBACK 1
  8944. static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
  8945. {
  8946. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  8947. u32 desc_idx, coal_now;
  8948. struct sk_buff *skb, *rx_skb;
  8949. u8 *tx_data;
  8950. dma_addr_t map;
  8951. int num_pkts, tx_len, rx_len, i, err;
  8952. struct tg3_rx_buffer_desc *desc;
  8953. struct tg3_napi *tnapi, *rnapi;
  8954. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  8955. tnapi = &tp->napi[0];
  8956. rnapi = &tp->napi[0];
  8957. if (tp->irq_cnt > 1) {
  8958. rnapi = &tp->napi[1];
  8959. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  8960. tnapi = &tp->napi[1];
  8961. }
  8962. coal_now = tnapi->coal_now | rnapi->coal_now;
  8963. if (loopback_mode == TG3_MAC_LOOPBACK) {
  8964. /* HW errata - mac loopback fails in some cases on 5780.
  8965. * Normal traffic and PHY loopback are not affected by
  8966. * errata.
  8967. */
  8968. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
  8969. return 0;
  8970. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  8971. MAC_MODE_PORT_INT_LPBACK;
  8972. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8973. mac_mode |= MAC_MODE_LINK_POLARITY;
  8974. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  8975. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8976. else
  8977. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8978. tw32(MAC_MODE, mac_mode);
  8979. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  8980. u32 val;
  8981. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  8982. tg3_phy_fet_toggle_apd(tp, false);
  8983. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  8984. } else
  8985. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  8986. tg3_phy_toggle_automdix(tp, 0);
  8987. tg3_writephy(tp, MII_BMCR, val);
  8988. udelay(40);
  8989. mac_mode = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  8990. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  8991. tg3_writephy(tp, MII_TG3_FET_PTEST,
  8992. MII_TG3_FET_PTEST_FRC_TX_LINK |
  8993. MII_TG3_FET_PTEST_FRC_TX_LOCK);
  8994. /* The write needs to be flushed for the AC131 */
  8995. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  8996. tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
  8997. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8998. } else
  8999. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  9000. /* reset to prevent losing 1st rx packet intermittently */
  9001. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  9002. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  9003. udelay(10);
  9004. tw32_f(MAC_RX_MODE, tp->rx_mode);
  9005. }
  9006. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  9007. u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
  9008. if (masked_phy_id == TG3_PHY_ID_BCM5401)
  9009. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  9010. else if (masked_phy_id == TG3_PHY_ID_BCM5411)
  9011. mac_mode |= MAC_MODE_LINK_POLARITY;
  9012. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  9013. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  9014. }
  9015. tw32(MAC_MODE, mac_mode);
  9016. }
  9017. else
  9018. return -EINVAL;
  9019. err = -EIO;
  9020. tx_len = 1514;
  9021. skb = netdev_alloc_skb(tp->dev, tx_len);
  9022. if (!skb)
  9023. return -ENOMEM;
  9024. tx_data = skb_put(skb, tx_len);
  9025. memcpy(tx_data, tp->dev->dev_addr, 6);
  9026. memset(tx_data + 6, 0x0, 8);
  9027. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  9028. for (i = 14; i < tx_len; i++)
  9029. tx_data[i] = (u8) (i & 0xff);
  9030. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  9031. if (pci_dma_mapping_error(tp->pdev, map)) {
  9032. dev_kfree_skb(skb);
  9033. return -EIO;
  9034. }
  9035. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9036. rnapi->coal_now);
  9037. udelay(10);
  9038. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  9039. num_pkts = 0;
  9040. tg3_set_txd(tnapi, tnapi->tx_prod, map, tx_len, 0, 1);
  9041. tnapi->tx_prod++;
  9042. num_pkts++;
  9043. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  9044. tr32_mailbox(tnapi->prodmbox);
  9045. udelay(10);
  9046. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  9047. for (i = 0; i < 35; i++) {
  9048. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9049. coal_now);
  9050. udelay(10);
  9051. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  9052. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  9053. if ((tx_idx == tnapi->tx_prod) &&
  9054. (rx_idx == (rx_start_idx + num_pkts)))
  9055. break;
  9056. }
  9057. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  9058. dev_kfree_skb(skb);
  9059. if (tx_idx != tnapi->tx_prod)
  9060. goto out;
  9061. if (rx_idx != rx_start_idx + num_pkts)
  9062. goto out;
  9063. desc = &rnapi->rx_rcb[rx_start_idx];
  9064. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  9065. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  9066. if (opaque_key != RXD_OPAQUE_RING_STD)
  9067. goto out;
  9068. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  9069. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  9070. goto out;
  9071. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  9072. if (rx_len != tx_len)
  9073. goto out;
  9074. rx_skb = tpr->rx_std_buffers[desc_idx].skb;
  9075. map = pci_unmap_addr(&tpr->rx_std_buffers[desc_idx], mapping);
  9076. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  9077. for (i = 14; i < tx_len; i++) {
  9078. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  9079. goto out;
  9080. }
  9081. err = 0;
  9082. /* tg3_free_rings will unmap and free the rx_skb */
  9083. out:
  9084. return err;
  9085. }
  9086. #define TG3_MAC_LOOPBACK_FAILED 1
  9087. #define TG3_PHY_LOOPBACK_FAILED 2
  9088. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  9089. TG3_PHY_LOOPBACK_FAILED)
  9090. static int tg3_test_loopback(struct tg3 *tp)
  9091. {
  9092. int err = 0;
  9093. u32 cpmuctrl = 0;
  9094. if (!netif_running(tp->dev))
  9095. return TG3_LOOPBACK_FAILED;
  9096. err = tg3_reset_hw(tp, 1);
  9097. if (err)
  9098. return TG3_LOOPBACK_FAILED;
  9099. /* Turn off gphy autopowerdown. */
  9100. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  9101. tg3_phy_toggle_apd(tp, false);
  9102. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  9103. int i;
  9104. u32 status;
  9105. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  9106. /* Wait for up to 40 microseconds to acquire lock. */
  9107. for (i = 0; i < 4; i++) {
  9108. status = tr32(TG3_CPMU_MUTEX_GNT);
  9109. if (status == CPMU_MUTEX_GNT_DRIVER)
  9110. break;
  9111. udelay(10);
  9112. }
  9113. if (status != CPMU_MUTEX_GNT_DRIVER)
  9114. return TG3_LOOPBACK_FAILED;
  9115. /* Turn off link-based power management. */
  9116. cpmuctrl = tr32(TG3_CPMU_CTRL);
  9117. tw32(TG3_CPMU_CTRL,
  9118. cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
  9119. CPMU_CTRL_LINK_AWARE_MODE));
  9120. }
  9121. if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
  9122. err |= TG3_MAC_LOOPBACK_FAILED;
  9123. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  9124. tw32(TG3_CPMU_CTRL, cpmuctrl);
  9125. /* Release the mutex */
  9126. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  9127. }
  9128. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  9129. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  9130. if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
  9131. err |= TG3_PHY_LOOPBACK_FAILED;
  9132. }
  9133. /* Re-enable gphy autopowerdown. */
  9134. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  9135. tg3_phy_toggle_apd(tp, true);
  9136. return err;
  9137. }
  9138. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  9139. u64 *data)
  9140. {
  9141. struct tg3 *tp = netdev_priv(dev);
  9142. if (tp->link_config.phy_is_low_power)
  9143. tg3_set_power_state(tp, PCI_D0);
  9144. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  9145. if (tg3_test_nvram(tp) != 0) {
  9146. etest->flags |= ETH_TEST_FL_FAILED;
  9147. data[0] = 1;
  9148. }
  9149. if (tg3_test_link(tp) != 0) {
  9150. etest->flags |= ETH_TEST_FL_FAILED;
  9151. data[1] = 1;
  9152. }
  9153. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  9154. int err, err2 = 0, irq_sync = 0;
  9155. if (netif_running(dev)) {
  9156. tg3_phy_stop(tp);
  9157. tg3_netif_stop(tp);
  9158. irq_sync = 1;
  9159. }
  9160. tg3_full_lock(tp, irq_sync);
  9161. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  9162. err = tg3_nvram_lock(tp);
  9163. tg3_halt_cpu(tp, RX_CPU_BASE);
  9164. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  9165. tg3_halt_cpu(tp, TX_CPU_BASE);
  9166. if (!err)
  9167. tg3_nvram_unlock(tp);
  9168. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  9169. tg3_phy_reset(tp);
  9170. if (tg3_test_registers(tp) != 0) {
  9171. etest->flags |= ETH_TEST_FL_FAILED;
  9172. data[2] = 1;
  9173. }
  9174. if (tg3_test_memory(tp) != 0) {
  9175. etest->flags |= ETH_TEST_FL_FAILED;
  9176. data[3] = 1;
  9177. }
  9178. if ((data[4] = tg3_test_loopback(tp)) != 0)
  9179. etest->flags |= ETH_TEST_FL_FAILED;
  9180. tg3_full_unlock(tp);
  9181. if (tg3_test_interrupt(tp) != 0) {
  9182. etest->flags |= ETH_TEST_FL_FAILED;
  9183. data[5] = 1;
  9184. }
  9185. tg3_full_lock(tp, 0);
  9186. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9187. if (netif_running(dev)) {
  9188. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  9189. err2 = tg3_restart_hw(tp, 1);
  9190. if (!err2)
  9191. tg3_netif_start(tp);
  9192. }
  9193. tg3_full_unlock(tp);
  9194. if (irq_sync && !err2)
  9195. tg3_phy_start(tp);
  9196. }
  9197. if (tp->link_config.phy_is_low_power)
  9198. tg3_set_power_state(tp, PCI_D3hot);
  9199. }
  9200. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  9201. {
  9202. struct mii_ioctl_data *data = if_mii(ifr);
  9203. struct tg3 *tp = netdev_priv(dev);
  9204. int err;
  9205. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  9206. struct phy_device *phydev;
  9207. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  9208. return -EAGAIN;
  9209. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9210. return phy_mii_ioctl(phydev, data, cmd);
  9211. }
  9212. switch(cmd) {
  9213. case SIOCGMIIPHY:
  9214. data->phy_id = tp->phy_addr;
  9215. /* fallthru */
  9216. case SIOCGMIIREG: {
  9217. u32 mii_regval;
  9218. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  9219. break; /* We have no PHY */
  9220. if (tp->link_config.phy_is_low_power)
  9221. return -EAGAIN;
  9222. spin_lock_bh(&tp->lock);
  9223. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  9224. spin_unlock_bh(&tp->lock);
  9225. data->val_out = mii_regval;
  9226. return err;
  9227. }
  9228. case SIOCSMIIREG:
  9229. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  9230. break; /* We have no PHY */
  9231. if (tp->link_config.phy_is_low_power)
  9232. return -EAGAIN;
  9233. spin_lock_bh(&tp->lock);
  9234. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  9235. spin_unlock_bh(&tp->lock);
  9236. return err;
  9237. default:
  9238. /* do nothing */
  9239. break;
  9240. }
  9241. return -EOPNOTSUPP;
  9242. }
  9243. #if TG3_VLAN_TAG_USED
  9244. static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  9245. {
  9246. struct tg3 *tp = netdev_priv(dev);
  9247. if (!netif_running(dev)) {
  9248. tp->vlgrp = grp;
  9249. return;
  9250. }
  9251. tg3_netif_stop(tp);
  9252. tg3_full_lock(tp, 0);
  9253. tp->vlgrp = grp;
  9254. /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
  9255. __tg3_set_rx_mode(dev);
  9256. tg3_netif_start(tp);
  9257. tg3_full_unlock(tp);
  9258. }
  9259. #endif
  9260. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9261. {
  9262. struct tg3 *tp = netdev_priv(dev);
  9263. memcpy(ec, &tp->coal, sizeof(*ec));
  9264. return 0;
  9265. }
  9266. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9267. {
  9268. struct tg3 *tp = netdev_priv(dev);
  9269. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  9270. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  9271. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  9272. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  9273. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  9274. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  9275. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  9276. }
  9277. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  9278. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  9279. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  9280. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  9281. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  9282. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  9283. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  9284. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  9285. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  9286. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  9287. return -EINVAL;
  9288. /* No rx interrupts will be generated if both are zero */
  9289. if ((ec->rx_coalesce_usecs == 0) &&
  9290. (ec->rx_max_coalesced_frames == 0))
  9291. return -EINVAL;
  9292. /* No tx interrupts will be generated if both are zero */
  9293. if ((ec->tx_coalesce_usecs == 0) &&
  9294. (ec->tx_max_coalesced_frames == 0))
  9295. return -EINVAL;
  9296. /* Only copy relevant parameters, ignore all others. */
  9297. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  9298. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  9299. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  9300. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  9301. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  9302. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  9303. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  9304. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  9305. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  9306. if (netif_running(dev)) {
  9307. tg3_full_lock(tp, 0);
  9308. __tg3_set_coalesce(tp, &tp->coal);
  9309. tg3_full_unlock(tp);
  9310. }
  9311. return 0;
  9312. }
  9313. static const struct ethtool_ops tg3_ethtool_ops = {
  9314. .get_settings = tg3_get_settings,
  9315. .set_settings = tg3_set_settings,
  9316. .get_drvinfo = tg3_get_drvinfo,
  9317. .get_regs_len = tg3_get_regs_len,
  9318. .get_regs = tg3_get_regs,
  9319. .get_wol = tg3_get_wol,
  9320. .set_wol = tg3_set_wol,
  9321. .get_msglevel = tg3_get_msglevel,
  9322. .set_msglevel = tg3_set_msglevel,
  9323. .nway_reset = tg3_nway_reset,
  9324. .get_link = ethtool_op_get_link,
  9325. .get_eeprom_len = tg3_get_eeprom_len,
  9326. .get_eeprom = tg3_get_eeprom,
  9327. .set_eeprom = tg3_set_eeprom,
  9328. .get_ringparam = tg3_get_ringparam,
  9329. .set_ringparam = tg3_set_ringparam,
  9330. .get_pauseparam = tg3_get_pauseparam,
  9331. .set_pauseparam = tg3_set_pauseparam,
  9332. .get_rx_csum = tg3_get_rx_csum,
  9333. .set_rx_csum = tg3_set_rx_csum,
  9334. .set_tx_csum = tg3_set_tx_csum,
  9335. .set_sg = ethtool_op_set_sg,
  9336. .set_tso = tg3_set_tso,
  9337. .self_test = tg3_self_test,
  9338. .get_strings = tg3_get_strings,
  9339. .phys_id = tg3_phys_id,
  9340. .get_ethtool_stats = tg3_get_ethtool_stats,
  9341. .get_coalesce = tg3_get_coalesce,
  9342. .set_coalesce = tg3_set_coalesce,
  9343. .get_sset_count = tg3_get_sset_count,
  9344. };
  9345. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  9346. {
  9347. u32 cursize, val, magic;
  9348. tp->nvram_size = EEPROM_CHIP_SIZE;
  9349. if (tg3_nvram_read(tp, 0, &magic) != 0)
  9350. return;
  9351. if ((magic != TG3_EEPROM_MAGIC) &&
  9352. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  9353. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  9354. return;
  9355. /*
  9356. * Size the chip by reading offsets at increasing powers of two.
  9357. * When we encounter our validation signature, we know the addressing
  9358. * has wrapped around, and thus have our chip size.
  9359. */
  9360. cursize = 0x10;
  9361. while (cursize < tp->nvram_size) {
  9362. if (tg3_nvram_read(tp, cursize, &val) != 0)
  9363. return;
  9364. if (val == magic)
  9365. break;
  9366. cursize <<= 1;
  9367. }
  9368. tp->nvram_size = cursize;
  9369. }
  9370. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  9371. {
  9372. u32 val;
  9373. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  9374. tg3_nvram_read(tp, 0, &val) != 0)
  9375. return;
  9376. /* Selfboot format */
  9377. if (val != TG3_EEPROM_MAGIC) {
  9378. tg3_get_eeprom_size(tp);
  9379. return;
  9380. }
  9381. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  9382. if (val != 0) {
  9383. /* This is confusing. We want to operate on the
  9384. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  9385. * call will read from NVRAM and byteswap the data
  9386. * according to the byteswapping settings for all
  9387. * other register accesses. This ensures the data we
  9388. * want will always reside in the lower 16-bits.
  9389. * However, the data in NVRAM is in LE format, which
  9390. * means the data from the NVRAM read will always be
  9391. * opposite the endianness of the CPU. The 16-bit
  9392. * byteswap then brings the data to CPU endianness.
  9393. */
  9394. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  9395. return;
  9396. }
  9397. }
  9398. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9399. }
  9400. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  9401. {
  9402. u32 nvcfg1;
  9403. nvcfg1 = tr32(NVRAM_CFG1);
  9404. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  9405. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9406. } else {
  9407. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9408. tw32(NVRAM_CFG1, nvcfg1);
  9409. }
  9410. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  9411. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  9412. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  9413. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  9414. tp->nvram_jedecnum = JEDEC_ATMEL;
  9415. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9416. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9417. break;
  9418. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  9419. tp->nvram_jedecnum = JEDEC_ATMEL;
  9420. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  9421. break;
  9422. case FLASH_VENDOR_ATMEL_EEPROM:
  9423. tp->nvram_jedecnum = JEDEC_ATMEL;
  9424. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9425. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9426. break;
  9427. case FLASH_VENDOR_ST:
  9428. tp->nvram_jedecnum = JEDEC_ST;
  9429. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  9430. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9431. break;
  9432. case FLASH_VENDOR_SAIFUN:
  9433. tp->nvram_jedecnum = JEDEC_SAIFUN;
  9434. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  9435. break;
  9436. case FLASH_VENDOR_SST_SMALL:
  9437. case FLASH_VENDOR_SST_LARGE:
  9438. tp->nvram_jedecnum = JEDEC_SST;
  9439. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  9440. break;
  9441. }
  9442. } else {
  9443. tp->nvram_jedecnum = JEDEC_ATMEL;
  9444. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9445. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9446. }
  9447. }
  9448. static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  9449. {
  9450. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  9451. case FLASH_5752PAGE_SIZE_256:
  9452. tp->nvram_pagesize = 256;
  9453. break;
  9454. case FLASH_5752PAGE_SIZE_512:
  9455. tp->nvram_pagesize = 512;
  9456. break;
  9457. case FLASH_5752PAGE_SIZE_1K:
  9458. tp->nvram_pagesize = 1024;
  9459. break;
  9460. case FLASH_5752PAGE_SIZE_2K:
  9461. tp->nvram_pagesize = 2048;
  9462. break;
  9463. case FLASH_5752PAGE_SIZE_4K:
  9464. tp->nvram_pagesize = 4096;
  9465. break;
  9466. case FLASH_5752PAGE_SIZE_264:
  9467. tp->nvram_pagesize = 264;
  9468. break;
  9469. case FLASH_5752PAGE_SIZE_528:
  9470. tp->nvram_pagesize = 528;
  9471. break;
  9472. }
  9473. }
  9474. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  9475. {
  9476. u32 nvcfg1;
  9477. nvcfg1 = tr32(NVRAM_CFG1);
  9478. /* NVRAM protection for TPM */
  9479. if (nvcfg1 & (1 << 27))
  9480. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9481. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9482. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  9483. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  9484. tp->nvram_jedecnum = JEDEC_ATMEL;
  9485. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9486. break;
  9487. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9488. tp->nvram_jedecnum = JEDEC_ATMEL;
  9489. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9490. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9491. break;
  9492. case FLASH_5752VENDOR_ST_M45PE10:
  9493. case FLASH_5752VENDOR_ST_M45PE20:
  9494. case FLASH_5752VENDOR_ST_M45PE40:
  9495. tp->nvram_jedecnum = JEDEC_ST;
  9496. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9497. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9498. break;
  9499. }
  9500. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  9501. tg3_nvram_get_pagesize(tp, nvcfg1);
  9502. } else {
  9503. /* For eeprom, set pagesize to maximum eeprom size */
  9504. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9505. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9506. tw32(NVRAM_CFG1, nvcfg1);
  9507. }
  9508. }
  9509. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  9510. {
  9511. u32 nvcfg1, protect = 0;
  9512. nvcfg1 = tr32(NVRAM_CFG1);
  9513. /* NVRAM protection for TPM */
  9514. if (nvcfg1 & (1 << 27)) {
  9515. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9516. protect = 1;
  9517. }
  9518. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9519. switch (nvcfg1) {
  9520. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9521. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9522. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9523. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  9524. tp->nvram_jedecnum = JEDEC_ATMEL;
  9525. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9526. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9527. tp->nvram_pagesize = 264;
  9528. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  9529. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  9530. tp->nvram_size = (protect ? 0x3e200 :
  9531. TG3_NVRAM_SIZE_512KB);
  9532. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  9533. tp->nvram_size = (protect ? 0x1f200 :
  9534. TG3_NVRAM_SIZE_256KB);
  9535. else
  9536. tp->nvram_size = (protect ? 0x1f200 :
  9537. TG3_NVRAM_SIZE_128KB);
  9538. break;
  9539. case FLASH_5752VENDOR_ST_M45PE10:
  9540. case FLASH_5752VENDOR_ST_M45PE20:
  9541. case FLASH_5752VENDOR_ST_M45PE40:
  9542. tp->nvram_jedecnum = JEDEC_ST;
  9543. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9544. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9545. tp->nvram_pagesize = 256;
  9546. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  9547. tp->nvram_size = (protect ?
  9548. TG3_NVRAM_SIZE_64KB :
  9549. TG3_NVRAM_SIZE_128KB);
  9550. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  9551. tp->nvram_size = (protect ?
  9552. TG3_NVRAM_SIZE_64KB :
  9553. TG3_NVRAM_SIZE_256KB);
  9554. else
  9555. tp->nvram_size = (protect ?
  9556. TG3_NVRAM_SIZE_128KB :
  9557. TG3_NVRAM_SIZE_512KB);
  9558. break;
  9559. }
  9560. }
  9561. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  9562. {
  9563. u32 nvcfg1;
  9564. nvcfg1 = tr32(NVRAM_CFG1);
  9565. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9566. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  9567. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9568. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  9569. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9570. tp->nvram_jedecnum = JEDEC_ATMEL;
  9571. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9572. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9573. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9574. tw32(NVRAM_CFG1, nvcfg1);
  9575. break;
  9576. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9577. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9578. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9579. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9580. tp->nvram_jedecnum = JEDEC_ATMEL;
  9581. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9582. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9583. tp->nvram_pagesize = 264;
  9584. break;
  9585. case FLASH_5752VENDOR_ST_M45PE10:
  9586. case FLASH_5752VENDOR_ST_M45PE20:
  9587. case FLASH_5752VENDOR_ST_M45PE40:
  9588. tp->nvram_jedecnum = JEDEC_ST;
  9589. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9590. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9591. tp->nvram_pagesize = 256;
  9592. break;
  9593. }
  9594. }
  9595. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  9596. {
  9597. u32 nvcfg1, protect = 0;
  9598. nvcfg1 = tr32(NVRAM_CFG1);
  9599. /* NVRAM protection for TPM */
  9600. if (nvcfg1 & (1 << 27)) {
  9601. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9602. protect = 1;
  9603. }
  9604. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9605. switch (nvcfg1) {
  9606. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9607. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9608. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9609. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9610. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9611. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9612. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9613. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9614. tp->nvram_jedecnum = JEDEC_ATMEL;
  9615. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9616. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9617. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9618. tp->nvram_pagesize = 256;
  9619. break;
  9620. case FLASH_5761VENDOR_ST_A_M45PE20:
  9621. case FLASH_5761VENDOR_ST_A_M45PE40:
  9622. case FLASH_5761VENDOR_ST_A_M45PE80:
  9623. case FLASH_5761VENDOR_ST_A_M45PE16:
  9624. case FLASH_5761VENDOR_ST_M_M45PE20:
  9625. case FLASH_5761VENDOR_ST_M_M45PE40:
  9626. case FLASH_5761VENDOR_ST_M_M45PE80:
  9627. case FLASH_5761VENDOR_ST_M_M45PE16:
  9628. tp->nvram_jedecnum = JEDEC_ST;
  9629. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9630. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9631. tp->nvram_pagesize = 256;
  9632. break;
  9633. }
  9634. if (protect) {
  9635. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  9636. } else {
  9637. switch (nvcfg1) {
  9638. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9639. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9640. case FLASH_5761VENDOR_ST_A_M45PE16:
  9641. case FLASH_5761VENDOR_ST_M_M45PE16:
  9642. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  9643. break;
  9644. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9645. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9646. case FLASH_5761VENDOR_ST_A_M45PE80:
  9647. case FLASH_5761VENDOR_ST_M_M45PE80:
  9648. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  9649. break;
  9650. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9651. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9652. case FLASH_5761VENDOR_ST_A_M45PE40:
  9653. case FLASH_5761VENDOR_ST_M_M45PE40:
  9654. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9655. break;
  9656. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9657. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9658. case FLASH_5761VENDOR_ST_A_M45PE20:
  9659. case FLASH_5761VENDOR_ST_M_M45PE20:
  9660. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9661. break;
  9662. }
  9663. }
  9664. }
  9665. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  9666. {
  9667. tp->nvram_jedecnum = JEDEC_ATMEL;
  9668. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9669. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9670. }
  9671. static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
  9672. {
  9673. u32 nvcfg1;
  9674. nvcfg1 = tr32(NVRAM_CFG1);
  9675. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9676. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9677. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9678. tp->nvram_jedecnum = JEDEC_ATMEL;
  9679. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9680. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9681. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9682. tw32(NVRAM_CFG1, nvcfg1);
  9683. return;
  9684. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9685. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9686. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9687. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9688. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9689. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9690. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9691. tp->nvram_jedecnum = JEDEC_ATMEL;
  9692. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9693. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9694. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9695. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9696. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9697. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9698. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9699. break;
  9700. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9701. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9702. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9703. break;
  9704. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9705. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9706. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9707. break;
  9708. }
  9709. break;
  9710. case FLASH_5752VENDOR_ST_M45PE10:
  9711. case FLASH_5752VENDOR_ST_M45PE20:
  9712. case FLASH_5752VENDOR_ST_M45PE40:
  9713. tp->nvram_jedecnum = JEDEC_ST;
  9714. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9715. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9716. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9717. case FLASH_5752VENDOR_ST_M45PE10:
  9718. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9719. break;
  9720. case FLASH_5752VENDOR_ST_M45PE20:
  9721. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9722. break;
  9723. case FLASH_5752VENDOR_ST_M45PE40:
  9724. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9725. break;
  9726. }
  9727. break;
  9728. default:
  9729. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  9730. return;
  9731. }
  9732. tg3_nvram_get_pagesize(tp, nvcfg1);
  9733. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  9734. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9735. }
  9736. static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
  9737. {
  9738. u32 nvcfg1;
  9739. nvcfg1 = tr32(NVRAM_CFG1);
  9740. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9741. case FLASH_5717VENDOR_ATMEL_EEPROM:
  9742. case FLASH_5717VENDOR_MICRO_EEPROM:
  9743. tp->nvram_jedecnum = JEDEC_ATMEL;
  9744. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9745. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9746. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9747. tw32(NVRAM_CFG1, nvcfg1);
  9748. return;
  9749. case FLASH_5717VENDOR_ATMEL_MDB011D:
  9750. case FLASH_5717VENDOR_ATMEL_ADB011B:
  9751. case FLASH_5717VENDOR_ATMEL_ADB011D:
  9752. case FLASH_5717VENDOR_ATMEL_MDB021D:
  9753. case FLASH_5717VENDOR_ATMEL_ADB021B:
  9754. case FLASH_5717VENDOR_ATMEL_ADB021D:
  9755. case FLASH_5717VENDOR_ATMEL_45USPT:
  9756. tp->nvram_jedecnum = JEDEC_ATMEL;
  9757. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9758. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9759. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9760. case FLASH_5717VENDOR_ATMEL_MDB021D:
  9761. case FLASH_5717VENDOR_ATMEL_ADB021B:
  9762. case FLASH_5717VENDOR_ATMEL_ADB021D:
  9763. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9764. break;
  9765. default:
  9766. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9767. break;
  9768. }
  9769. break;
  9770. case FLASH_5717VENDOR_ST_M_M25PE10:
  9771. case FLASH_5717VENDOR_ST_A_M25PE10:
  9772. case FLASH_5717VENDOR_ST_M_M45PE10:
  9773. case FLASH_5717VENDOR_ST_A_M45PE10:
  9774. case FLASH_5717VENDOR_ST_M_M25PE20:
  9775. case FLASH_5717VENDOR_ST_A_M25PE20:
  9776. case FLASH_5717VENDOR_ST_M_M45PE20:
  9777. case FLASH_5717VENDOR_ST_A_M45PE20:
  9778. case FLASH_5717VENDOR_ST_25USPT:
  9779. case FLASH_5717VENDOR_ST_45USPT:
  9780. tp->nvram_jedecnum = JEDEC_ST;
  9781. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9782. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9783. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9784. case FLASH_5717VENDOR_ST_M_M25PE20:
  9785. case FLASH_5717VENDOR_ST_A_M25PE20:
  9786. case FLASH_5717VENDOR_ST_M_M45PE20:
  9787. case FLASH_5717VENDOR_ST_A_M45PE20:
  9788. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9789. break;
  9790. default:
  9791. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9792. break;
  9793. }
  9794. break;
  9795. default:
  9796. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  9797. return;
  9798. }
  9799. tg3_nvram_get_pagesize(tp, nvcfg1);
  9800. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  9801. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9802. }
  9803. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  9804. static void __devinit tg3_nvram_init(struct tg3 *tp)
  9805. {
  9806. tw32_f(GRC_EEPROM_ADDR,
  9807. (EEPROM_ADDR_FSM_RESET |
  9808. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  9809. EEPROM_ADDR_CLKPERD_SHIFT)));
  9810. msleep(1);
  9811. /* Enable seeprom accesses. */
  9812. tw32_f(GRC_LOCAL_CTRL,
  9813. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  9814. udelay(100);
  9815. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  9816. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  9817. tp->tg3_flags |= TG3_FLAG_NVRAM;
  9818. if (tg3_nvram_lock(tp)) {
  9819. netdev_warn(tp->dev, "Cannot get nvram lock, %s failed\n",
  9820. __func__);
  9821. return;
  9822. }
  9823. tg3_enable_nvram_access(tp);
  9824. tp->nvram_size = 0;
  9825. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  9826. tg3_get_5752_nvram_info(tp);
  9827. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  9828. tg3_get_5755_nvram_info(tp);
  9829. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9830. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9831. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9832. tg3_get_5787_nvram_info(tp);
  9833. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  9834. tg3_get_5761_nvram_info(tp);
  9835. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9836. tg3_get_5906_nvram_info(tp);
  9837. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  9838. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  9839. tg3_get_57780_nvram_info(tp);
  9840. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  9841. tg3_get_5717_nvram_info(tp);
  9842. else
  9843. tg3_get_nvram_info(tp);
  9844. if (tp->nvram_size == 0)
  9845. tg3_get_nvram_size(tp);
  9846. tg3_disable_nvram_access(tp);
  9847. tg3_nvram_unlock(tp);
  9848. } else {
  9849. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  9850. tg3_get_eeprom_size(tp);
  9851. }
  9852. }
  9853. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  9854. u32 offset, u32 len, u8 *buf)
  9855. {
  9856. int i, j, rc = 0;
  9857. u32 val;
  9858. for (i = 0; i < len; i += 4) {
  9859. u32 addr;
  9860. __be32 data;
  9861. addr = offset + i;
  9862. memcpy(&data, buf + i, 4);
  9863. /*
  9864. * The SEEPROM interface expects the data to always be opposite
  9865. * the native endian format. We accomplish this by reversing
  9866. * all the operations that would have been performed on the
  9867. * data from a call to tg3_nvram_read_be32().
  9868. */
  9869. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  9870. val = tr32(GRC_EEPROM_ADDR);
  9871. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  9872. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  9873. EEPROM_ADDR_READ);
  9874. tw32(GRC_EEPROM_ADDR, val |
  9875. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  9876. (addr & EEPROM_ADDR_ADDR_MASK) |
  9877. EEPROM_ADDR_START |
  9878. EEPROM_ADDR_WRITE);
  9879. for (j = 0; j < 1000; j++) {
  9880. val = tr32(GRC_EEPROM_ADDR);
  9881. if (val & EEPROM_ADDR_COMPLETE)
  9882. break;
  9883. msleep(1);
  9884. }
  9885. if (!(val & EEPROM_ADDR_COMPLETE)) {
  9886. rc = -EBUSY;
  9887. break;
  9888. }
  9889. }
  9890. return rc;
  9891. }
  9892. /* offset and length are dword aligned */
  9893. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  9894. u8 *buf)
  9895. {
  9896. int ret = 0;
  9897. u32 pagesize = tp->nvram_pagesize;
  9898. u32 pagemask = pagesize - 1;
  9899. u32 nvram_cmd;
  9900. u8 *tmp;
  9901. tmp = kmalloc(pagesize, GFP_KERNEL);
  9902. if (tmp == NULL)
  9903. return -ENOMEM;
  9904. while (len) {
  9905. int j;
  9906. u32 phy_addr, page_off, size;
  9907. phy_addr = offset & ~pagemask;
  9908. for (j = 0; j < pagesize; j += 4) {
  9909. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  9910. (__be32 *) (tmp + j));
  9911. if (ret)
  9912. break;
  9913. }
  9914. if (ret)
  9915. break;
  9916. page_off = offset & pagemask;
  9917. size = pagesize;
  9918. if (len < size)
  9919. size = len;
  9920. len -= size;
  9921. memcpy(tmp + page_off, buf, size);
  9922. offset = offset + (pagesize - page_off);
  9923. tg3_enable_nvram_access(tp);
  9924. /*
  9925. * Before we can erase the flash page, we need
  9926. * to issue a special "write enable" command.
  9927. */
  9928. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9929. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9930. break;
  9931. /* Erase the target page */
  9932. tw32(NVRAM_ADDR, phy_addr);
  9933. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  9934. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  9935. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9936. break;
  9937. /* Issue another write enable to start the write. */
  9938. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9939. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9940. break;
  9941. for (j = 0; j < pagesize; j += 4) {
  9942. __be32 data;
  9943. data = *((__be32 *) (tmp + j));
  9944. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9945. tw32(NVRAM_ADDR, phy_addr + j);
  9946. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  9947. NVRAM_CMD_WR;
  9948. if (j == 0)
  9949. nvram_cmd |= NVRAM_CMD_FIRST;
  9950. else if (j == (pagesize - 4))
  9951. nvram_cmd |= NVRAM_CMD_LAST;
  9952. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9953. break;
  9954. }
  9955. if (ret)
  9956. break;
  9957. }
  9958. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9959. tg3_nvram_exec_cmd(tp, nvram_cmd);
  9960. kfree(tmp);
  9961. return ret;
  9962. }
  9963. /* offset and length are dword aligned */
  9964. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  9965. u8 *buf)
  9966. {
  9967. int i, ret = 0;
  9968. for (i = 0; i < len; i += 4, offset += 4) {
  9969. u32 page_off, phy_addr, nvram_cmd;
  9970. __be32 data;
  9971. memcpy(&data, buf + i, 4);
  9972. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9973. page_off = offset % tp->nvram_pagesize;
  9974. phy_addr = tg3_nvram_phys_addr(tp, offset);
  9975. tw32(NVRAM_ADDR, phy_addr);
  9976. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  9977. if ((page_off == 0) || (i == 0))
  9978. nvram_cmd |= NVRAM_CMD_FIRST;
  9979. if (page_off == (tp->nvram_pagesize - 4))
  9980. nvram_cmd |= NVRAM_CMD_LAST;
  9981. if (i == (len - 4))
  9982. nvram_cmd |= NVRAM_CMD_LAST;
  9983. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  9984. !(tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  9985. (tp->nvram_jedecnum == JEDEC_ST) &&
  9986. (nvram_cmd & NVRAM_CMD_FIRST)) {
  9987. if ((ret = tg3_nvram_exec_cmd(tp,
  9988. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  9989. NVRAM_CMD_DONE)))
  9990. break;
  9991. }
  9992. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9993. /* We always do complete word writes to eeprom. */
  9994. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  9995. }
  9996. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9997. break;
  9998. }
  9999. return ret;
  10000. }
  10001. /* offset and length are dword aligned */
  10002. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  10003. {
  10004. int ret;
  10005. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  10006. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  10007. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  10008. udelay(40);
  10009. }
  10010. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  10011. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  10012. }
  10013. else {
  10014. u32 grc_mode;
  10015. ret = tg3_nvram_lock(tp);
  10016. if (ret)
  10017. return ret;
  10018. tg3_enable_nvram_access(tp);
  10019. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  10020. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM))
  10021. tw32(NVRAM_WRITE1, 0x406);
  10022. grc_mode = tr32(GRC_MODE);
  10023. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  10024. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  10025. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  10026. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  10027. buf);
  10028. }
  10029. else {
  10030. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  10031. buf);
  10032. }
  10033. grc_mode = tr32(GRC_MODE);
  10034. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  10035. tg3_disable_nvram_access(tp);
  10036. tg3_nvram_unlock(tp);
  10037. }
  10038. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  10039. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  10040. udelay(40);
  10041. }
  10042. return ret;
  10043. }
  10044. struct subsys_tbl_ent {
  10045. u16 subsys_vendor, subsys_devid;
  10046. u32 phy_id;
  10047. };
  10048. static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
  10049. /* Broadcom boards. */
  10050. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10051. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
  10052. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10053. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
  10054. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10055. TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
  10056. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10057. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
  10058. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10059. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
  10060. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10061. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
  10062. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10063. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
  10064. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10065. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
  10066. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10067. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
  10068. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10069. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
  10070. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10071. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
  10072. /* 3com boards. */
  10073. { TG3PCI_SUBVENDOR_ID_3COM,
  10074. TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
  10075. { TG3PCI_SUBVENDOR_ID_3COM,
  10076. TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
  10077. { TG3PCI_SUBVENDOR_ID_3COM,
  10078. TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
  10079. { TG3PCI_SUBVENDOR_ID_3COM,
  10080. TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
  10081. { TG3PCI_SUBVENDOR_ID_3COM,
  10082. TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
  10083. /* DELL boards. */
  10084. { TG3PCI_SUBVENDOR_ID_DELL,
  10085. TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
  10086. { TG3PCI_SUBVENDOR_ID_DELL,
  10087. TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
  10088. { TG3PCI_SUBVENDOR_ID_DELL,
  10089. TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
  10090. { TG3PCI_SUBVENDOR_ID_DELL,
  10091. TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
  10092. /* Compaq boards. */
  10093. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10094. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
  10095. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10096. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
  10097. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10098. TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
  10099. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10100. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
  10101. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10102. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
  10103. /* IBM boards. */
  10104. { TG3PCI_SUBVENDOR_ID_IBM,
  10105. TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
  10106. };
  10107. static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
  10108. {
  10109. int i;
  10110. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  10111. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  10112. tp->pdev->subsystem_vendor) &&
  10113. (subsys_id_to_phy_id[i].subsys_devid ==
  10114. tp->pdev->subsystem_device))
  10115. return &subsys_id_to_phy_id[i];
  10116. }
  10117. return NULL;
  10118. }
  10119. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  10120. {
  10121. u32 val;
  10122. u16 pmcsr;
  10123. /* On some early chips the SRAM cannot be accessed in D3hot state,
  10124. * so need make sure we're in D0.
  10125. */
  10126. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  10127. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  10128. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  10129. msleep(1);
  10130. /* Make sure register accesses (indirect or otherwise)
  10131. * will function correctly.
  10132. */
  10133. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10134. tp->misc_host_ctrl);
  10135. /* The memory arbiter has to be enabled in order for SRAM accesses
  10136. * to succeed. Normally on powerup the tg3 chip firmware will make
  10137. * sure it is enabled, but other entities such as system netboot
  10138. * code might disable it.
  10139. */
  10140. val = tr32(MEMARB_MODE);
  10141. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  10142. tp->phy_id = TG3_PHY_ID_INVALID;
  10143. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10144. /* Assume an onboard device and WOL capable by default. */
  10145. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
  10146. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10147. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  10148. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10149. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  10150. }
  10151. val = tr32(VCPU_CFGSHDW);
  10152. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  10153. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  10154. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  10155. (val & VCPU_CFGSHDW_WOL_MAGPKT))
  10156. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  10157. goto done;
  10158. }
  10159. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  10160. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  10161. u32 nic_cfg, led_cfg;
  10162. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  10163. int eeprom_phy_serdes = 0;
  10164. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  10165. tp->nic_sram_data_cfg = nic_cfg;
  10166. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  10167. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  10168. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  10169. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  10170. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  10171. (ver > 0) && (ver < 0x100))
  10172. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  10173. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10174. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  10175. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  10176. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  10177. eeprom_phy_serdes = 1;
  10178. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  10179. if (nic_phy_id != 0) {
  10180. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  10181. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  10182. eeprom_phy_id = (id1 >> 16) << 10;
  10183. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  10184. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  10185. } else
  10186. eeprom_phy_id = 0;
  10187. tp->phy_id = eeprom_phy_id;
  10188. if (eeprom_phy_serdes) {
  10189. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  10190. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  10191. tp->tg3_flags2 |= TG3_FLG2_MII_SERDES;
  10192. else
  10193. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  10194. }
  10195. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  10196. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  10197. SHASTA_EXT_LED_MODE_MASK);
  10198. else
  10199. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  10200. switch (led_cfg) {
  10201. default:
  10202. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  10203. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10204. break;
  10205. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  10206. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10207. break;
  10208. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  10209. tp->led_ctrl = LED_CTRL_MODE_MAC;
  10210. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  10211. * read on some older 5700/5701 bootcode.
  10212. */
  10213. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10214. ASIC_REV_5700 ||
  10215. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10216. ASIC_REV_5701)
  10217. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10218. break;
  10219. case SHASTA_EXT_LED_SHARED:
  10220. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  10221. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  10222. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  10223. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10224. LED_CTRL_MODE_PHY_2);
  10225. break;
  10226. case SHASTA_EXT_LED_MAC:
  10227. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  10228. break;
  10229. case SHASTA_EXT_LED_COMBO:
  10230. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  10231. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  10232. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10233. LED_CTRL_MODE_PHY_2);
  10234. break;
  10235. }
  10236. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10237. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  10238. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  10239. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10240. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  10241. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10242. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  10243. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  10244. if ((tp->pdev->subsystem_vendor ==
  10245. PCI_VENDOR_ID_ARIMA) &&
  10246. (tp->pdev->subsystem_device == 0x205a ||
  10247. tp->pdev->subsystem_device == 0x2063))
  10248. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10249. } else {
  10250. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10251. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  10252. }
  10253. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  10254. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  10255. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  10256. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  10257. }
  10258. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  10259. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  10260. tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
  10261. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES &&
  10262. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  10263. tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
  10264. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  10265. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE))
  10266. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  10267. if (cfg2 & (1 << 17))
  10268. tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
  10269. /* serdes signal pre-emphasis in register 0x590 set by */
  10270. /* bootcode if bit 18 is set */
  10271. if (cfg2 & (1 << 18))
  10272. tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
  10273. if (((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  10274. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
  10275. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  10276. tp->tg3_flags3 |= TG3_FLG3_PHY_ENABLE_APD;
  10277. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10278. u32 cfg3;
  10279. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  10280. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  10281. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  10282. }
  10283. if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
  10284. tp->tg3_flags3 |= TG3_FLG3_RGMII_INBAND_DISABLE;
  10285. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  10286. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
  10287. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  10288. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
  10289. }
  10290. done:
  10291. device_init_wakeup(&tp->pdev->dev, tp->tg3_flags & TG3_FLAG_WOL_CAP);
  10292. device_set_wakeup_enable(&tp->pdev->dev,
  10293. tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  10294. }
  10295. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  10296. {
  10297. int i;
  10298. u32 val;
  10299. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  10300. tw32(OTP_CTRL, cmd);
  10301. /* Wait for up to 1 ms for command to execute. */
  10302. for (i = 0; i < 100; i++) {
  10303. val = tr32(OTP_STATUS);
  10304. if (val & OTP_STATUS_CMD_DONE)
  10305. break;
  10306. udelay(10);
  10307. }
  10308. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  10309. }
  10310. /* Read the gphy configuration from the OTP region of the chip. The gphy
  10311. * configuration is a 32-bit value that straddles the alignment boundary.
  10312. * We do two 32-bit reads and then shift and merge the results.
  10313. */
  10314. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  10315. {
  10316. u32 bhalf_otp, thalf_otp;
  10317. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  10318. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  10319. return 0;
  10320. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  10321. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10322. return 0;
  10323. thalf_otp = tr32(OTP_READ_DATA);
  10324. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  10325. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10326. return 0;
  10327. bhalf_otp = tr32(OTP_READ_DATA);
  10328. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  10329. }
  10330. static int __devinit tg3_phy_probe(struct tg3 *tp)
  10331. {
  10332. u32 hw_phy_id_1, hw_phy_id_2;
  10333. u32 hw_phy_id, hw_phy_id_masked;
  10334. int err;
  10335. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  10336. return tg3_phy_init(tp);
  10337. /* Reading the PHY ID register can conflict with ASF
  10338. * firmware access to the PHY hardware.
  10339. */
  10340. err = 0;
  10341. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  10342. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  10343. hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
  10344. } else {
  10345. /* Now read the physical PHY_ID from the chip and verify
  10346. * that it is sane. If it doesn't look good, we fall back
  10347. * to either the hard-coded table based PHY_ID and failing
  10348. * that the value found in the eeprom area.
  10349. */
  10350. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  10351. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  10352. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  10353. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  10354. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  10355. hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
  10356. }
  10357. if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
  10358. tp->phy_id = hw_phy_id;
  10359. if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
  10360. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  10361. else
  10362. tp->tg3_flags2 &= ~TG3_FLG2_PHY_SERDES;
  10363. } else {
  10364. if (tp->phy_id != TG3_PHY_ID_INVALID) {
  10365. /* Do nothing, phy ID already set up in
  10366. * tg3_get_eeprom_hw_cfg().
  10367. */
  10368. } else {
  10369. struct subsys_tbl_ent *p;
  10370. /* No eeprom signature? Try the hardcoded
  10371. * subsys device table.
  10372. */
  10373. p = tg3_lookup_by_subsys(tp);
  10374. if (!p)
  10375. return -ENODEV;
  10376. tp->phy_id = p->phy_id;
  10377. if (!tp->phy_id ||
  10378. tp->phy_id == TG3_PHY_ID_BCM8002)
  10379. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  10380. }
  10381. }
  10382. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) &&
  10383. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
  10384. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  10385. u32 bmsr, adv_reg, tg3_ctrl, mask;
  10386. tg3_readphy(tp, MII_BMSR, &bmsr);
  10387. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  10388. (bmsr & BMSR_LSTATUS))
  10389. goto skip_phy_reset;
  10390. err = tg3_phy_reset(tp);
  10391. if (err)
  10392. return err;
  10393. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  10394. ADVERTISE_100HALF | ADVERTISE_100FULL |
  10395. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  10396. tg3_ctrl = 0;
  10397. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  10398. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  10399. MII_TG3_CTRL_ADV_1000_FULL);
  10400. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  10401. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  10402. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  10403. MII_TG3_CTRL_ENABLE_AS_MASTER);
  10404. }
  10405. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  10406. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  10407. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  10408. if (!tg3_copper_is_advertising_all(tp, mask)) {
  10409. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  10410. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  10411. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  10412. tg3_writephy(tp, MII_BMCR,
  10413. BMCR_ANENABLE | BMCR_ANRESTART);
  10414. }
  10415. tg3_phy_set_wirespeed(tp);
  10416. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  10417. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  10418. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  10419. }
  10420. skip_phy_reset:
  10421. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  10422. err = tg3_init_5401phy_dsp(tp);
  10423. if (err)
  10424. return err;
  10425. err = tg3_init_5401phy_dsp(tp);
  10426. }
  10427. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  10428. tp->link_config.advertising =
  10429. (ADVERTISED_1000baseT_Half |
  10430. ADVERTISED_1000baseT_Full |
  10431. ADVERTISED_Autoneg |
  10432. ADVERTISED_FIBRE);
  10433. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  10434. tp->link_config.advertising &=
  10435. ~(ADVERTISED_1000baseT_Half |
  10436. ADVERTISED_1000baseT_Full);
  10437. return err;
  10438. }
  10439. static void __devinit tg3_read_partno(struct tg3 *tp)
  10440. {
  10441. unsigned char vpd_data[TG3_NVM_VPD_LEN]; /* in little-endian format */
  10442. unsigned int block_end, rosize, len;
  10443. int i = 0;
  10444. u32 magic;
  10445. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  10446. tg3_nvram_read(tp, 0x0, &magic))
  10447. goto out_not_found;
  10448. if (magic == TG3_EEPROM_MAGIC) {
  10449. for (i = 0; i < TG3_NVM_VPD_LEN; i += 4) {
  10450. u32 tmp;
  10451. /* The data is in little-endian format in NVRAM.
  10452. * Use the big-endian read routines to preserve
  10453. * the byte order as it exists in NVRAM.
  10454. */
  10455. if (tg3_nvram_read_be32(tp, TG3_NVM_VPD_OFF + i, &tmp))
  10456. goto out_not_found;
  10457. memcpy(&vpd_data[i], &tmp, sizeof(tmp));
  10458. }
  10459. } else {
  10460. ssize_t cnt;
  10461. unsigned int pos = 0;
  10462. for (; pos < TG3_NVM_VPD_LEN && i < 3; i++, pos += cnt) {
  10463. cnt = pci_read_vpd(tp->pdev, pos,
  10464. TG3_NVM_VPD_LEN - pos,
  10465. &vpd_data[pos]);
  10466. if (cnt == -ETIMEDOUT || -EINTR)
  10467. cnt = 0;
  10468. else if (cnt < 0)
  10469. goto out_not_found;
  10470. }
  10471. if (pos != TG3_NVM_VPD_LEN)
  10472. goto out_not_found;
  10473. }
  10474. i = pci_vpd_find_tag(vpd_data, 0, TG3_NVM_VPD_LEN,
  10475. PCI_VPD_LRDT_RO_DATA);
  10476. if (i < 0)
  10477. goto out_not_found;
  10478. rosize = pci_vpd_lrdt_size(&vpd_data[i]);
  10479. block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
  10480. i += PCI_VPD_LRDT_TAG_SIZE;
  10481. if (block_end > TG3_NVM_VPD_LEN)
  10482. goto out_not_found;
  10483. i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10484. PCI_VPD_RO_KEYWORD_PARTNO);
  10485. if (i < 0)
  10486. goto out_not_found;
  10487. len = pci_vpd_info_field_size(&vpd_data[i]);
  10488. i += PCI_VPD_INFO_FLD_HDR_SIZE;
  10489. if (len > TG3_BPN_SIZE ||
  10490. (len + i) > TG3_NVM_VPD_LEN)
  10491. goto out_not_found;
  10492. memcpy(tp->board_part_number, &vpd_data[i], len);
  10493. return;
  10494. out_not_found:
  10495. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10496. strcpy(tp->board_part_number, "BCM95906");
  10497. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10498. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  10499. strcpy(tp->board_part_number, "BCM57780");
  10500. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10501. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  10502. strcpy(tp->board_part_number, "BCM57760");
  10503. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10504. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  10505. strcpy(tp->board_part_number, "BCM57790");
  10506. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10507. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  10508. strcpy(tp->board_part_number, "BCM57788");
  10509. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10510. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
  10511. strcpy(tp->board_part_number, "BCM57761");
  10512. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10513. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
  10514. strcpy(tp->board_part_number, "BCM57765");
  10515. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10516. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
  10517. strcpy(tp->board_part_number, "BCM57781");
  10518. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10519. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
  10520. strcpy(tp->board_part_number, "BCM57785");
  10521. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10522. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
  10523. strcpy(tp->board_part_number, "BCM57791");
  10524. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10525. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  10526. strcpy(tp->board_part_number, "BCM57795");
  10527. else
  10528. strcpy(tp->board_part_number, "none");
  10529. }
  10530. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  10531. {
  10532. u32 val;
  10533. if (tg3_nvram_read(tp, offset, &val) ||
  10534. (val & 0xfc000000) != 0x0c000000 ||
  10535. tg3_nvram_read(tp, offset + 4, &val) ||
  10536. val != 0)
  10537. return 0;
  10538. return 1;
  10539. }
  10540. static void __devinit tg3_read_bc_ver(struct tg3 *tp)
  10541. {
  10542. u32 val, offset, start, ver_offset;
  10543. int i;
  10544. bool newver = false;
  10545. if (tg3_nvram_read(tp, 0xc, &offset) ||
  10546. tg3_nvram_read(tp, 0x4, &start))
  10547. return;
  10548. offset = tg3_nvram_logical_addr(tp, offset);
  10549. if (tg3_nvram_read(tp, offset, &val))
  10550. return;
  10551. if ((val & 0xfc000000) == 0x0c000000) {
  10552. if (tg3_nvram_read(tp, offset + 4, &val))
  10553. return;
  10554. if (val == 0)
  10555. newver = true;
  10556. }
  10557. if (newver) {
  10558. if (tg3_nvram_read(tp, offset + 8, &ver_offset))
  10559. return;
  10560. offset = offset + ver_offset - start;
  10561. for (i = 0; i < 16; i += 4) {
  10562. __be32 v;
  10563. if (tg3_nvram_read_be32(tp, offset + i, &v))
  10564. return;
  10565. memcpy(tp->fw_ver + i, &v, sizeof(v));
  10566. }
  10567. } else {
  10568. u32 major, minor;
  10569. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  10570. return;
  10571. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  10572. TG3_NVM_BCVER_MAJSFT;
  10573. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  10574. snprintf(&tp->fw_ver[0], 32, "v%d.%02d", major, minor);
  10575. }
  10576. }
  10577. static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
  10578. {
  10579. u32 val, major, minor;
  10580. /* Use native endian representation */
  10581. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  10582. return;
  10583. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  10584. TG3_NVM_HWSB_CFG1_MAJSFT;
  10585. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  10586. TG3_NVM_HWSB_CFG1_MINSFT;
  10587. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  10588. }
  10589. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  10590. {
  10591. u32 offset, major, minor, build;
  10592. tp->fw_ver[0] = 's';
  10593. tp->fw_ver[1] = 'b';
  10594. tp->fw_ver[2] = '\0';
  10595. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  10596. return;
  10597. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  10598. case TG3_EEPROM_SB_REVISION_0:
  10599. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  10600. break;
  10601. case TG3_EEPROM_SB_REVISION_2:
  10602. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  10603. break;
  10604. case TG3_EEPROM_SB_REVISION_3:
  10605. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  10606. break;
  10607. case TG3_EEPROM_SB_REVISION_4:
  10608. offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
  10609. break;
  10610. case TG3_EEPROM_SB_REVISION_5:
  10611. offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
  10612. break;
  10613. default:
  10614. return;
  10615. }
  10616. if (tg3_nvram_read(tp, offset, &val))
  10617. return;
  10618. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  10619. TG3_EEPROM_SB_EDH_BLD_SHFT;
  10620. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  10621. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  10622. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  10623. if (minor > 99 || build > 26)
  10624. return;
  10625. snprintf(&tp->fw_ver[2], 30, " v%d.%02d", major, minor);
  10626. if (build > 0) {
  10627. tp->fw_ver[8] = 'a' + build - 1;
  10628. tp->fw_ver[9] = '\0';
  10629. }
  10630. }
  10631. static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
  10632. {
  10633. u32 val, offset, start;
  10634. int i, vlen;
  10635. for (offset = TG3_NVM_DIR_START;
  10636. offset < TG3_NVM_DIR_END;
  10637. offset += TG3_NVM_DIRENT_SIZE) {
  10638. if (tg3_nvram_read(tp, offset, &val))
  10639. return;
  10640. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  10641. break;
  10642. }
  10643. if (offset == TG3_NVM_DIR_END)
  10644. return;
  10645. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  10646. start = 0x08000000;
  10647. else if (tg3_nvram_read(tp, offset - 4, &start))
  10648. return;
  10649. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  10650. !tg3_fw_img_is_valid(tp, offset) ||
  10651. tg3_nvram_read(tp, offset + 8, &val))
  10652. return;
  10653. offset += val - start;
  10654. vlen = strlen(tp->fw_ver);
  10655. tp->fw_ver[vlen++] = ',';
  10656. tp->fw_ver[vlen++] = ' ';
  10657. for (i = 0; i < 4; i++) {
  10658. __be32 v;
  10659. if (tg3_nvram_read_be32(tp, offset, &v))
  10660. return;
  10661. offset += sizeof(v);
  10662. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  10663. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  10664. break;
  10665. }
  10666. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  10667. vlen += sizeof(v);
  10668. }
  10669. }
  10670. static void __devinit tg3_read_dash_ver(struct tg3 *tp)
  10671. {
  10672. int vlen;
  10673. u32 apedata;
  10674. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) ||
  10675. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  10676. return;
  10677. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  10678. if (apedata != APE_SEG_SIG_MAGIC)
  10679. return;
  10680. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  10681. if (!(apedata & APE_FW_STATUS_READY))
  10682. return;
  10683. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  10684. vlen = strlen(tp->fw_ver);
  10685. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " DASH v%d.%d.%d.%d",
  10686. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  10687. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  10688. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  10689. (apedata & APE_FW_VERSION_BLDMSK));
  10690. }
  10691. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  10692. {
  10693. u32 val;
  10694. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) {
  10695. tp->fw_ver[0] = 's';
  10696. tp->fw_ver[1] = 'b';
  10697. tp->fw_ver[2] = '\0';
  10698. return;
  10699. }
  10700. if (tg3_nvram_read(tp, 0, &val))
  10701. return;
  10702. if (val == TG3_EEPROM_MAGIC)
  10703. tg3_read_bc_ver(tp);
  10704. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  10705. tg3_read_sb_ver(tp, val);
  10706. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  10707. tg3_read_hwsb_ver(tp);
  10708. else
  10709. return;
  10710. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  10711. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  10712. return;
  10713. tg3_read_mgmtfw_ver(tp);
  10714. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  10715. }
  10716. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  10717. static int __devinit tg3_get_invariants(struct tg3 *tp)
  10718. {
  10719. static struct pci_device_id write_reorder_chipsets[] = {
  10720. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  10721. PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  10722. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  10723. PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  10724. { PCI_DEVICE(PCI_VENDOR_ID_VIA,
  10725. PCI_DEVICE_ID_VIA_8385_0) },
  10726. { },
  10727. };
  10728. u32 misc_ctrl_reg;
  10729. u32 pci_state_reg, grc_misc_cfg;
  10730. u32 val;
  10731. u16 pci_cmd;
  10732. int err;
  10733. /* Force memory write invalidate off. If we leave it on,
  10734. * then on 5700_BX chips we have to enable a workaround.
  10735. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  10736. * to match the cacheline size. The Broadcom driver have this
  10737. * workaround but turns MWI off all the times so never uses
  10738. * it. This seems to suggest that the workaround is insufficient.
  10739. */
  10740. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10741. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  10742. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10743. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  10744. * has the register indirect write enable bit set before
  10745. * we try to access any of the MMIO registers. It is also
  10746. * critical that the PCI-X hw workaround situation is decided
  10747. * before that as well.
  10748. */
  10749. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10750. &misc_ctrl_reg);
  10751. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  10752. MISC_HOST_CTRL_CHIPREV_SHIFT);
  10753. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  10754. u32 prod_id_asic_rev;
  10755. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  10756. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  10757. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5724)
  10758. pci_read_config_dword(tp->pdev,
  10759. TG3PCI_GEN2_PRODID_ASICREV,
  10760. &prod_id_asic_rev);
  10761. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
  10762. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
  10763. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
  10764. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
  10765. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  10766. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  10767. pci_read_config_dword(tp->pdev,
  10768. TG3PCI_GEN15_PRODID_ASICREV,
  10769. &prod_id_asic_rev);
  10770. else
  10771. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  10772. &prod_id_asic_rev);
  10773. tp->pci_chip_rev_id = prod_id_asic_rev;
  10774. }
  10775. /* Wrong chip ID in 5752 A0. This code can be removed later
  10776. * as A0 is not in production.
  10777. */
  10778. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  10779. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  10780. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  10781. * we need to disable memory and use config. cycles
  10782. * only to access all registers. The 5702/03 chips
  10783. * can mistakenly decode the special cycles from the
  10784. * ICH chipsets as memory write cycles, causing corruption
  10785. * of register and memory space. Only certain ICH bridges
  10786. * will drive special cycles with non-zero data during the
  10787. * address phase which can fall within the 5703's address
  10788. * range. This is not an ICH bug as the PCI spec allows
  10789. * non-zero address during special cycles. However, only
  10790. * these ICH bridges are known to drive non-zero addresses
  10791. * during special cycles.
  10792. *
  10793. * Since special cycles do not cross PCI bridges, we only
  10794. * enable this workaround if the 5703 is on the secondary
  10795. * bus of these ICH bridges.
  10796. */
  10797. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  10798. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  10799. static struct tg3_dev_id {
  10800. u32 vendor;
  10801. u32 device;
  10802. u32 rev;
  10803. } ich_chipsets[] = {
  10804. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  10805. PCI_ANY_ID },
  10806. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  10807. PCI_ANY_ID },
  10808. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  10809. 0xa },
  10810. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  10811. PCI_ANY_ID },
  10812. { },
  10813. };
  10814. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  10815. struct pci_dev *bridge = NULL;
  10816. while (pci_id->vendor != 0) {
  10817. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  10818. bridge);
  10819. if (!bridge) {
  10820. pci_id++;
  10821. continue;
  10822. }
  10823. if (pci_id->rev != PCI_ANY_ID) {
  10824. if (bridge->revision > pci_id->rev)
  10825. continue;
  10826. }
  10827. if (bridge->subordinate &&
  10828. (bridge->subordinate->number ==
  10829. tp->pdev->bus->number)) {
  10830. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  10831. pci_dev_put(bridge);
  10832. break;
  10833. }
  10834. }
  10835. }
  10836. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  10837. static struct tg3_dev_id {
  10838. u32 vendor;
  10839. u32 device;
  10840. } bridge_chipsets[] = {
  10841. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  10842. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  10843. { },
  10844. };
  10845. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  10846. struct pci_dev *bridge = NULL;
  10847. while (pci_id->vendor != 0) {
  10848. bridge = pci_get_device(pci_id->vendor,
  10849. pci_id->device,
  10850. bridge);
  10851. if (!bridge) {
  10852. pci_id++;
  10853. continue;
  10854. }
  10855. if (bridge->subordinate &&
  10856. (bridge->subordinate->number <=
  10857. tp->pdev->bus->number) &&
  10858. (bridge->subordinate->subordinate >=
  10859. tp->pdev->bus->number)) {
  10860. tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
  10861. pci_dev_put(bridge);
  10862. break;
  10863. }
  10864. }
  10865. }
  10866. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  10867. * DMA addresses > 40-bit. This bridge may have other additional
  10868. * 57xx devices behind it in some 4-port NIC designs for example.
  10869. * Any tg3 device found behind the bridge will also need the 40-bit
  10870. * DMA workaround.
  10871. */
  10872. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  10873. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  10874. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  10875. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10876. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  10877. }
  10878. else {
  10879. struct pci_dev *bridge = NULL;
  10880. do {
  10881. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  10882. PCI_DEVICE_ID_SERVERWORKS_EPB,
  10883. bridge);
  10884. if (bridge && bridge->subordinate &&
  10885. (bridge->subordinate->number <=
  10886. tp->pdev->bus->number) &&
  10887. (bridge->subordinate->subordinate >=
  10888. tp->pdev->bus->number)) {
  10889. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10890. pci_dev_put(bridge);
  10891. break;
  10892. }
  10893. } while (bridge);
  10894. }
  10895. /* Initialize misc host control in PCI block. */
  10896. tp->misc_host_ctrl |= (misc_ctrl_reg &
  10897. MISC_HOST_CTRL_CHIPREV);
  10898. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10899. tp->misc_host_ctrl);
  10900. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  10901. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  10902. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  10903. tp->pdev_peer = tg3_find_peer(tp);
  10904. /* Intentionally exclude ASIC_REV_5906 */
  10905. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10906. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10907. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10908. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10909. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10910. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  10911. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10912. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  10913. tp->tg3_flags3 |= TG3_FLG3_5755_PLUS;
  10914. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10915. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  10916. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  10917. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10918. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10919. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  10920. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  10921. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  10922. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  10923. /* 5700 B0 chips do not support checksumming correctly due
  10924. * to hardware bugs.
  10925. */
  10926. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  10927. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  10928. else {
  10929. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  10930. tp->dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  10931. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  10932. tp->dev->features |= NETIF_F_IPV6_CSUM;
  10933. }
  10934. /* Determine TSO capabilities */
  10935. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10936. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  10937. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_3;
  10938. else if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10939. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10940. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
  10941. else if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  10942. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
  10943. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
  10944. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  10945. tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
  10946. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10947. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  10948. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  10949. tp->tg3_flags2 |= TG3_FLG2_TSO_BUG;
  10950. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  10951. tp->fw_needed = FIRMWARE_TG3TSO5;
  10952. else
  10953. tp->fw_needed = FIRMWARE_TG3TSO;
  10954. }
  10955. tp->irq_max = 1;
  10956. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  10957. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
  10958. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  10959. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  10960. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  10961. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  10962. tp->pdev_peer == tp->pdev))
  10963. tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
  10964. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10965. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10966. tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
  10967. }
  10968. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10969. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  10970. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSIX;
  10971. tp->irq_max = TG3_IRQ_MAX_VECS;
  10972. }
  10973. }
  10974. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10975. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10976. tp->tg3_flags3 |= TG3_FLG3_SHORT_DMA_BUG;
  10977. else if (!(tp->tg3_flags3 & TG3_FLG3_5755_PLUS)) {
  10978. tp->tg3_flags3 |= TG3_FLG3_4G_DMA_BNDRY_BUG;
  10979. tp->tg3_flags3 |= TG3_FLG3_40BIT_DMA_LIMIT_BUG;
  10980. }
  10981. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10982. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  10983. tp->tg3_flags3 |= TG3_FLG3_USE_JUMBO_BDFLAG;
  10984. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10985. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  10986. (tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG))
  10987. tp->tg3_flags |= TG3_FLAG_JUMBO_CAPABLE;
  10988. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10989. &pci_state_reg);
  10990. tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
  10991. if (tp->pcie_cap != 0) {
  10992. u16 lnkctl;
  10993. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  10994. pcie_set_readrq(tp->pdev, 4096);
  10995. pci_read_config_word(tp->pdev,
  10996. tp->pcie_cap + PCI_EXP_LNKCTL,
  10997. &lnkctl);
  10998. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  10999. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11000. tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
  11001. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11002. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11003. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
  11004. tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
  11005. tp->tg3_flags3 |= TG3_FLG3_CLKREQ_BUG;
  11006. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
  11007. tp->tg3_flags3 |= TG3_FLG3_L1PLLPD_EN;
  11008. }
  11009. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  11010. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  11011. } else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  11012. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  11013. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  11014. if (!tp->pcix_cap) {
  11015. pr_err("Cannot find PCI-X capability, aborting\n");
  11016. return -EIO;
  11017. }
  11018. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  11019. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  11020. }
  11021. /* If we have an AMD 762 or VIA K8T800 chipset, write
  11022. * reordering to the mailbox registers done by the host
  11023. * controller can cause major troubles. We read back from
  11024. * every mailbox register write to force the writes to be
  11025. * posted to the chip in order.
  11026. */
  11027. if (pci_dev_present(write_reorder_chipsets) &&
  11028. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  11029. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  11030. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  11031. &tp->pci_cacheline_sz);
  11032. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  11033. &tp->pci_lat_timer);
  11034. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11035. tp->pci_lat_timer < 64) {
  11036. tp->pci_lat_timer = 64;
  11037. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  11038. tp->pci_lat_timer);
  11039. }
  11040. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  11041. /* 5700 BX chips need to have their TX producer index
  11042. * mailboxes written twice to workaround a bug.
  11043. */
  11044. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  11045. /* If we are in PCI-X mode, enable register write workaround.
  11046. *
  11047. * The workaround is to use indirect register accesses
  11048. * for all chip writes not to mailbox registers.
  11049. */
  11050. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  11051. u32 pm_reg;
  11052. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  11053. /* The chip can have it's power management PCI config
  11054. * space registers clobbered due to this bug.
  11055. * So explicitly force the chip into D0 here.
  11056. */
  11057. pci_read_config_dword(tp->pdev,
  11058. tp->pm_cap + PCI_PM_CTRL,
  11059. &pm_reg);
  11060. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  11061. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  11062. pci_write_config_dword(tp->pdev,
  11063. tp->pm_cap + PCI_PM_CTRL,
  11064. pm_reg);
  11065. /* Also, force SERR#/PERR# in PCI command. */
  11066. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11067. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  11068. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11069. }
  11070. }
  11071. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  11072. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  11073. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  11074. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  11075. /* Chip-specific fixup from Broadcom driver */
  11076. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  11077. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  11078. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  11079. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  11080. }
  11081. /* Default fast path register access methods */
  11082. tp->read32 = tg3_read32;
  11083. tp->write32 = tg3_write32;
  11084. tp->read32_mbox = tg3_read32;
  11085. tp->write32_mbox = tg3_write32;
  11086. tp->write32_tx_mbox = tg3_write32;
  11087. tp->write32_rx_mbox = tg3_write32;
  11088. /* Various workaround register access methods */
  11089. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  11090. tp->write32 = tg3_write_indirect_reg32;
  11091. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  11092. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  11093. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  11094. /*
  11095. * Back to back register writes can cause problems on these
  11096. * chips, the workaround is to read back all reg writes
  11097. * except those to mailbox regs.
  11098. *
  11099. * See tg3_write_indirect_reg32().
  11100. */
  11101. tp->write32 = tg3_write_flush_reg32;
  11102. }
  11103. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  11104. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  11105. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  11106. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  11107. tp->write32_rx_mbox = tg3_write_flush_reg32;
  11108. }
  11109. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  11110. tp->read32 = tg3_read_indirect_reg32;
  11111. tp->write32 = tg3_write_indirect_reg32;
  11112. tp->read32_mbox = tg3_read_indirect_mbox;
  11113. tp->write32_mbox = tg3_write_indirect_mbox;
  11114. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  11115. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  11116. iounmap(tp->regs);
  11117. tp->regs = NULL;
  11118. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11119. pci_cmd &= ~PCI_COMMAND_MEMORY;
  11120. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11121. }
  11122. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11123. tp->read32_mbox = tg3_read32_mbox_5906;
  11124. tp->write32_mbox = tg3_write32_mbox_5906;
  11125. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  11126. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  11127. }
  11128. if (tp->write32 == tg3_write_indirect_reg32 ||
  11129. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  11130. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11131. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  11132. tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
  11133. /* Get eeprom hw config before calling tg3_set_power_state().
  11134. * In particular, the TG3_FLG2_IS_NIC flag must be
  11135. * determined before calling tg3_set_power_state() so that
  11136. * we know whether or not to switch out of Vaux power.
  11137. * When the flag is set, it means that GPIO1 is used for eeprom
  11138. * write protect and also implies that it is a LOM where GPIOs
  11139. * are not used to switch power.
  11140. */
  11141. tg3_get_eeprom_hw_cfg(tp);
  11142. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  11143. /* Allow reads and writes to the
  11144. * APE register and memory space.
  11145. */
  11146. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  11147. PCISTATE_ALLOW_APE_SHMEM_WR;
  11148. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11149. pci_state_reg);
  11150. }
  11151. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11152. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11153. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11154. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11155. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11156. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11157. tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
  11158. /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
  11159. * GPIO1 driven high will bring 5700's external PHY out of reset.
  11160. * It is also used as eeprom write protect on LOMs.
  11161. */
  11162. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  11163. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  11164. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  11165. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  11166. GRC_LCLCTRL_GPIO_OUTPUT1);
  11167. /* Unused GPIO3 must be driven as output on 5752 because there
  11168. * are no pull-up resistors on unused GPIO pins.
  11169. */
  11170. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  11171. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  11172. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11173. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11174. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11175. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11176. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  11177. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  11178. /* Turn off the debug UART. */
  11179. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11180. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  11181. /* Keep VMain power. */
  11182. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  11183. GRC_LCLCTRL_GPIO_OUTPUT0;
  11184. }
  11185. /* Force the chip into D0. */
  11186. err = tg3_set_power_state(tp, PCI_D0);
  11187. if (err) {
  11188. pr_err("(%s) transition to D0 failed\n", pci_name(tp->pdev));
  11189. return err;
  11190. }
  11191. /* Derive initial jumbo mode from MTU assigned in
  11192. * ether_setup() via the alloc_etherdev() call
  11193. */
  11194. if (tp->dev->mtu > ETH_DATA_LEN &&
  11195. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  11196. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  11197. /* Determine WakeOnLan speed to use. */
  11198. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11199. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  11200. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  11201. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  11202. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  11203. } else {
  11204. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  11205. }
  11206. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11207. tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
  11208. /* A few boards don't want Ethernet@WireSpeed phy feature */
  11209. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  11210. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  11211. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  11212. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  11213. (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) ||
  11214. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  11215. tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
  11216. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  11217. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  11218. tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
  11219. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  11220. tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
  11221. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  11222. !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
  11223. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  11224. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
  11225. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  11226. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765) {
  11227. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11228. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11229. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11230. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  11231. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  11232. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  11233. tp->tg3_flags2 |= TG3_FLG2_PHY_JITTER_BUG;
  11234. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  11235. tp->tg3_flags2 |= TG3_FLG2_PHY_ADJUST_TRIM;
  11236. } else
  11237. tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
  11238. }
  11239. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11240. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  11241. tp->phy_otp = tg3_read_otp_phycfg(tp);
  11242. if (tp->phy_otp == 0)
  11243. tp->phy_otp = TG3_OTP_DEFAULT;
  11244. }
  11245. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
  11246. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  11247. else
  11248. tp->mi_mode = MAC_MI_MODE_BASE;
  11249. tp->coalesce_mode = 0;
  11250. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  11251. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  11252. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  11253. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11254. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  11255. tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
  11256. err = tg3_mdio_init(tp);
  11257. if (err)
  11258. return err;
  11259. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
  11260. (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0 ||
  11261. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  11262. return -ENOTSUPP;
  11263. /* Initialize data/descriptor byte/word swapping. */
  11264. val = tr32(GRC_MODE);
  11265. val &= GRC_MODE_HOST_STACKUP;
  11266. tw32(GRC_MODE, val | tp->grc_mode);
  11267. tg3_switch_clocks(tp);
  11268. /* Clear this out for sanity. */
  11269. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11270. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11271. &pci_state_reg);
  11272. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  11273. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  11274. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  11275. if (chiprevid == CHIPREV_ID_5701_A0 ||
  11276. chiprevid == CHIPREV_ID_5701_B0 ||
  11277. chiprevid == CHIPREV_ID_5701_B2 ||
  11278. chiprevid == CHIPREV_ID_5701_B5) {
  11279. void __iomem *sram_base;
  11280. /* Write some dummy words into the SRAM status block
  11281. * area, see if it reads back correctly. If the return
  11282. * value is bad, force enable the PCIX workaround.
  11283. */
  11284. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  11285. writel(0x00000000, sram_base);
  11286. writel(0x00000000, sram_base + 4);
  11287. writel(0xffffffff, sram_base + 4);
  11288. if (readl(sram_base) != 0x00000000)
  11289. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  11290. }
  11291. }
  11292. udelay(50);
  11293. tg3_nvram_init(tp);
  11294. grc_misc_cfg = tr32(GRC_MISC_CFG);
  11295. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  11296. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11297. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  11298. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  11299. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  11300. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  11301. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  11302. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  11303. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  11304. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  11305. HOSTCC_MODE_CLRTICK_TXBD);
  11306. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  11307. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11308. tp->misc_host_ctrl);
  11309. }
  11310. /* Preserve the APE MAC_MODE bits */
  11311. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  11312. tp->mac_mode = tr32(MAC_MODE) |
  11313. MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  11314. else
  11315. tp->mac_mode = TG3_DEF_MAC_MODE;
  11316. /* these are limited to 10/100 only */
  11317. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11318. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  11319. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11320. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11321. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  11322. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  11323. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  11324. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11325. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  11326. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  11327. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  11328. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
  11329. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  11330. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  11331. (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
  11332. tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
  11333. err = tg3_phy_probe(tp);
  11334. if (err) {
  11335. pr_err("(%s) phy probe failed, err %d\n",
  11336. pci_name(tp->pdev), err);
  11337. /* ... but do not return immediately ... */
  11338. tg3_mdio_fini(tp);
  11339. }
  11340. tg3_read_partno(tp);
  11341. tg3_read_fw_ver(tp);
  11342. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  11343. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  11344. } else {
  11345. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11346. tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
  11347. else
  11348. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  11349. }
  11350. /* 5700 {AX,BX} chips have a broken status block link
  11351. * change bit implementation, so we must use the
  11352. * status register in those cases.
  11353. */
  11354. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11355. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  11356. else
  11357. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  11358. /* The led_ctrl is set during tg3_phy_probe, here we might
  11359. * have to force the link status polling mechanism based
  11360. * upon subsystem IDs.
  11361. */
  11362. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  11363. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11364. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  11365. tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
  11366. TG3_FLAG_USE_LINKCHG_REG);
  11367. }
  11368. /* For all SERDES we poll the MAC status register. */
  11369. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  11370. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  11371. else
  11372. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  11373. tp->rx_offset = NET_IP_ALIGN;
  11374. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11375. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0)
  11376. tp->rx_offset = 0;
  11377. tp->rx_std_max_post = TG3_RX_RING_SIZE;
  11378. /* Increment the rx prod index on the rx std ring by at most
  11379. * 8 for these chips to workaround hw errata.
  11380. */
  11381. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11382. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  11383. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  11384. tp->rx_std_max_post = 8;
  11385. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
  11386. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  11387. PCIE_PWR_MGMT_L1_THRESH_MSK;
  11388. return err;
  11389. }
  11390. #ifdef CONFIG_SPARC
  11391. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  11392. {
  11393. struct net_device *dev = tp->dev;
  11394. struct pci_dev *pdev = tp->pdev;
  11395. struct device_node *dp = pci_device_to_OF_node(pdev);
  11396. const unsigned char *addr;
  11397. int len;
  11398. addr = of_get_property(dp, "local-mac-address", &len);
  11399. if (addr && len == 6) {
  11400. memcpy(dev->dev_addr, addr, 6);
  11401. memcpy(dev->perm_addr, dev->dev_addr, 6);
  11402. return 0;
  11403. }
  11404. return -ENODEV;
  11405. }
  11406. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  11407. {
  11408. struct net_device *dev = tp->dev;
  11409. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  11410. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  11411. return 0;
  11412. }
  11413. #endif
  11414. static int __devinit tg3_get_device_address(struct tg3 *tp)
  11415. {
  11416. struct net_device *dev = tp->dev;
  11417. u32 hi, lo, mac_offset;
  11418. int addr_ok = 0;
  11419. #ifdef CONFIG_SPARC
  11420. if (!tg3_get_macaddr_sparc(tp))
  11421. return 0;
  11422. #endif
  11423. mac_offset = 0x7c;
  11424. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  11425. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  11426. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  11427. mac_offset = 0xcc;
  11428. if (tg3_nvram_lock(tp))
  11429. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  11430. else
  11431. tg3_nvram_unlock(tp);
  11432. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  11433. if (tr32(TG3_CPMU_STATUS) & TG3_CPMU_STATUS_PCIE_FUNC)
  11434. mac_offset = 0xcc;
  11435. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11436. mac_offset = 0x10;
  11437. /* First try to get it from MAC address mailbox. */
  11438. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  11439. if ((hi >> 16) == 0x484b) {
  11440. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11441. dev->dev_addr[1] = (hi >> 0) & 0xff;
  11442. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  11443. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11444. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11445. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11446. dev->dev_addr[5] = (lo >> 0) & 0xff;
  11447. /* Some old bootcode may report a 0 MAC address in SRAM */
  11448. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  11449. }
  11450. if (!addr_ok) {
  11451. /* Next, try NVRAM. */
  11452. if (!(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) &&
  11453. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  11454. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  11455. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  11456. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  11457. }
  11458. /* Finally just fetch it out of the MAC control regs. */
  11459. else {
  11460. hi = tr32(MAC_ADDR_0_HIGH);
  11461. lo = tr32(MAC_ADDR_0_LOW);
  11462. dev->dev_addr[5] = lo & 0xff;
  11463. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11464. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11465. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11466. dev->dev_addr[1] = hi & 0xff;
  11467. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11468. }
  11469. }
  11470. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  11471. #ifdef CONFIG_SPARC
  11472. if (!tg3_get_default_macaddr_sparc(tp))
  11473. return 0;
  11474. #endif
  11475. return -EINVAL;
  11476. }
  11477. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  11478. return 0;
  11479. }
  11480. #define BOUNDARY_SINGLE_CACHELINE 1
  11481. #define BOUNDARY_MULTI_CACHELINE 2
  11482. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  11483. {
  11484. int cacheline_size;
  11485. u8 byte;
  11486. int goal;
  11487. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  11488. if (byte == 0)
  11489. cacheline_size = 1024;
  11490. else
  11491. cacheline_size = (int) byte * 4;
  11492. /* On 5703 and later chips, the boundary bits have no
  11493. * effect.
  11494. */
  11495. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11496. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11497. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  11498. goto out;
  11499. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  11500. goal = BOUNDARY_MULTI_CACHELINE;
  11501. #else
  11502. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  11503. goal = BOUNDARY_SINGLE_CACHELINE;
  11504. #else
  11505. goal = 0;
  11506. #endif
  11507. #endif
  11508. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11509. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  11510. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  11511. goto out;
  11512. }
  11513. if (!goal)
  11514. goto out;
  11515. /* PCI controllers on most RISC systems tend to disconnect
  11516. * when a device tries to burst across a cache-line boundary.
  11517. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  11518. *
  11519. * Unfortunately, for PCI-E there are only limited
  11520. * write-side controls for this, and thus for reads
  11521. * we will still get the disconnects. We'll also waste
  11522. * these PCI cycles for both read and write for chips
  11523. * other than 5700 and 5701 which do not implement the
  11524. * boundary bits.
  11525. */
  11526. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  11527. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  11528. switch (cacheline_size) {
  11529. case 16:
  11530. case 32:
  11531. case 64:
  11532. case 128:
  11533. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11534. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  11535. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  11536. } else {
  11537. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11538. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11539. }
  11540. break;
  11541. case 256:
  11542. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  11543. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  11544. break;
  11545. default:
  11546. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11547. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11548. break;
  11549. }
  11550. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11551. switch (cacheline_size) {
  11552. case 16:
  11553. case 32:
  11554. case 64:
  11555. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11556. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11557. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  11558. break;
  11559. }
  11560. /* fallthrough */
  11561. case 128:
  11562. default:
  11563. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11564. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  11565. break;
  11566. }
  11567. } else {
  11568. switch (cacheline_size) {
  11569. case 16:
  11570. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11571. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  11572. DMA_RWCTRL_WRITE_BNDRY_16);
  11573. break;
  11574. }
  11575. /* fallthrough */
  11576. case 32:
  11577. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11578. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  11579. DMA_RWCTRL_WRITE_BNDRY_32);
  11580. break;
  11581. }
  11582. /* fallthrough */
  11583. case 64:
  11584. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11585. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  11586. DMA_RWCTRL_WRITE_BNDRY_64);
  11587. break;
  11588. }
  11589. /* fallthrough */
  11590. case 128:
  11591. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11592. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  11593. DMA_RWCTRL_WRITE_BNDRY_128);
  11594. break;
  11595. }
  11596. /* fallthrough */
  11597. case 256:
  11598. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  11599. DMA_RWCTRL_WRITE_BNDRY_256);
  11600. break;
  11601. case 512:
  11602. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  11603. DMA_RWCTRL_WRITE_BNDRY_512);
  11604. break;
  11605. case 1024:
  11606. default:
  11607. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  11608. DMA_RWCTRL_WRITE_BNDRY_1024);
  11609. break;
  11610. }
  11611. }
  11612. out:
  11613. return val;
  11614. }
  11615. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  11616. {
  11617. struct tg3_internal_buffer_desc test_desc;
  11618. u32 sram_dma_descs;
  11619. int i, ret;
  11620. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  11621. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  11622. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  11623. tw32(RDMAC_STATUS, 0);
  11624. tw32(WDMAC_STATUS, 0);
  11625. tw32(BUFMGR_MODE, 0);
  11626. tw32(FTQ_RESET, 0);
  11627. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  11628. test_desc.addr_lo = buf_dma & 0xffffffff;
  11629. test_desc.nic_mbuf = 0x00002100;
  11630. test_desc.len = size;
  11631. /*
  11632. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  11633. * the *second* time the tg3 driver was getting loaded after an
  11634. * initial scan.
  11635. *
  11636. * Broadcom tells me:
  11637. * ...the DMA engine is connected to the GRC block and a DMA
  11638. * reset may affect the GRC block in some unpredictable way...
  11639. * The behavior of resets to individual blocks has not been tested.
  11640. *
  11641. * Broadcom noted the GRC reset will also reset all sub-components.
  11642. */
  11643. if (to_device) {
  11644. test_desc.cqid_sqid = (13 << 8) | 2;
  11645. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  11646. udelay(40);
  11647. } else {
  11648. test_desc.cqid_sqid = (16 << 8) | 7;
  11649. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  11650. udelay(40);
  11651. }
  11652. test_desc.flags = 0x00000005;
  11653. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  11654. u32 val;
  11655. val = *(((u32 *)&test_desc) + i);
  11656. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  11657. sram_dma_descs + (i * sizeof(u32)));
  11658. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  11659. }
  11660. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11661. if (to_device) {
  11662. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  11663. } else {
  11664. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  11665. }
  11666. ret = -ENODEV;
  11667. for (i = 0; i < 40; i++) {
  11668. u32 val;
  11669. if (to_device)
  11670. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  11671. else
  11672. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  11673. if ((val & 0xffff) == sram_dma_descs) {
  11674. ret = 0;
  11675. break;
  11676. }
  11677. udelay(100);
  11678. }
  11679. return ret;
  11680. }
  11681. #define TEST_BUFFER_SIZE 0x2000
  11682. static int __devinit tg3_test_dma(struct tg3 *tp)
  11683. {
  11684. dma_addr_t buf_dma;
  11685. u32 *buf, saved_dma_rwctrl;
  11686. int ret = 0;
  11687. buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
  11688. if (!buf) {
  11689. ret = -ENOMEM;
  11690. goto out_nofree;
  11691. }
  11692. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  11693. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  11694. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  11695. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11696. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11697. goto out;
  11698. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11699. /* DMA read watermark not used on PCIE */
  11700. tp->dma_rwctrl |= 0x00180000;
  11701. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  11702. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  11703. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  11704. tp->dma_rwctrl |= 0x003f0000;
  11705. else
  11706. tp->dma_rwctrl |= 0x003f000f;
  11707. } else {
  11708. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11709. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  11710. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  11711. u32 read_water = 0x7;
  11712. /* If the 5704 is behind the EPB bridge, we can
  11713. * do the less restrictive ONE_DMA workaround for
  11714. * better performance.
  11715. */
  11716. if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
  11717. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11718. tp->dma_rwctrl |= 0x8000;
  11719. else if (ccval == 0x6 || ccval == 0x7)
  11720. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  11721. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  11722. read_water = 4;
  11723. /* Set bit 23 to enable PCIX hw bug fix */
  11724. tp->dma_rwctrl |=
  11725. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  11726. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  11727. (1 << 23);
  11728. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  11729. /* 5780 always in PCIX mode */
  11730. tp->dma_rwctrl |= 0x00144000;
  11731. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  11732. /* 5714 always in PCIX mode */
  11733. tp->dma_rwctrl |= 0x00148000;
  11734. } else {
  11735. tp->dma_rwctrl |= 0x001b000f;
  11736. }
  11737. }
  11738. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11739. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11740. tp->dma_rwctrl &= 0xfffffff0;
  11741. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11742. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  11743. /* Remove this if it causes problems for some boards. */
  11744. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  11745. /* On 5700/5701 chips, we need to set this bit.
  11746. * Otherwise the chip will issue cacheline transactions
  11747. * to streamable DMA memory with not all the byte
  11748. * enables turned on. This is an error on several
  11749. * RISC PCI controllers, in particular sparc64.
  11750. *
  11751. * On 5703/5704 chips, this bit has been reassigned
  11752. * a different meaning. In particular, it is used
  11753. * on those chips to enable a PCI-X workaround.
  11754. */
  11755. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  11756. }
  11757. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11758. #if 0
  11759. /* Unneeded, already done by tg3_get_invariants. */
  11760. tg3_switch_clocks(tp);
  11761. #endif
  11762. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11763. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  11764. goto out;
  11765. /* It is best to perform DMA test with maximum write burst size
  11766. * to expose the 5700/5701 write DMA bug.
  11767. */
  11768. saved_dma_rwctrl = tp->dma_rwctrl;
  11769. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11770. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11771. while (1) {
  11772. u32 *p = buf, i;
  11773. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  11774. p[i] = i;
  11775. /* Send the buffer to the chip. */
  11776. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  11777. if (ret) {
  11778. pr_err("tg3_test_dma() Write the buffer failed %d\n",
  11779. ret);
  11780. break;
  11781. }
  11782. #if 0
  11783. /* validate data reached card RAM correctly. */
  11784. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11785. u32 val;
  11786. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  11787. if (le32_to_cpu(val) != p[i]) {
  11788. pr_err(" tg3_test_dma() Card buffer corrupted on write! (%d != %d)\n",
  11789. val, i);
  11790. /* ret = -ENODEV here? */
  11791. }
  11792. p[i] = 0;
  11793. }
  11794. #endif
  11795. /* Now read it back. */
  11796. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  11797. if (ret) {
  11798. pr_err("tg3_test_dma() Read the buffer failed %d\n",
  11799. ret);
  11800. break;
  11801. }
  11802. /* Verify it. */
  11803. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11804. if (p[i] == i)
  11805. continue;
  11806. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11807. DMA_RWCTRL_WRITE_BNDRY_16) {
  11808. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11809. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11810. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11811. break;
  11812. } else {
  11813. pr_err("tg3_test_dma() buffer corrupted on read back! (%d != %d)\n",
  11814. p[i], i);
  11815. ret = -ENODEV;
  11816. goto out;
  11817. }
  11818. }
  11819. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  11820. /* Success. */
  11821. ret = 0;
  11822. break;
  11823. }
  11824. }
  11825. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11826. DMA_RWCTRL_WRITE_BNDRY_16) {
  11827. static struct pci_device_id dma_wait_state_chipsets[] = {
  11828. { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
  11829. PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  11830. { },
  11831. };
  11832. /* DMA test passed without adjusting DMA boundary,
  11833. * now look for chipsets that are known to expose the
  11834. * DMA bug without failing the test.
  11835. */
  11836. if (pci_dev_present(dma_wait_state_chipsets)) {
  11837. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11838. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11839. }
  11840. else
  11841. /* Safe to use the calculated DMA boundary. */
  11842. tp->dma_rwctrl = saved_dma_rwctrl;
  11843. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11844. }
  11845. out:
  11846. pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
  11847. out_nofree:
  11848. return ret;
  11849. }
  11850. static void __devinit tg3_init_link_config(struct tg3 *tp)
  11851. {
  11852. tp->link_config.advertising =
  11853. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  11854. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  11855. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  11856. ADVERTISED_Autoneg | ADVERTISED_MII);
  11857. tp->link_config.speed = SPEED_INVALID;
  11858. tp->link_config.duplex = DUPLEX_INVALID;
  11859. tp->link_config.autoneg = AUTONEG_ENABLE;
  11860. tp->link_config.active_speed = SPEED_INVALID;
  11861. tp->link_config.active_duplex = DUPLEX_INVALID;
  11862. tp->link_config.phy_is_low_power = 0;
  11863. tp->link_config.orig_speed = SPEED_INVALID;
  11864. tp->link_config.orig_duplex = DUPLEX_INVALID;
  11865. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  11866. }
  11867. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  11868. {
  11869. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11870. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  11871. tp->bufmgr_config.mbuf_read_dma_low_water =
  11872. DEFAULT_MB_RDMA_LOW_WATER_5705;
  11873. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11874. DEFAULT_MB_MACRX_LOW_WATER_57765;
  11875. tp->bufmgr_config.mbuf_high_water =
  11876. DEFAULT_MB_HIGH_WATER_57765;
  11877. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11878. DEFAULT_MB_RDMA_LOW_WATER_5705;
  11879. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11880. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
  11881. tp->bufmgr_config.mbuf_high_water_jumbo =
  11882. DEFAULT_MB_HIGH_WATER_JUMBO_57765;
  11883. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  11884. tp->bufmgr_config.mbuf_read_dma_low_water =
  11885. DEFAULT_MB_RDMA_LOW_WATER_5705;
  11886. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11887. DEFAULT_MB_MACRX_LOW_WATER_5705;
  11888. tp->bufmgr_config.mbuf_high_water =
  11889. DEFAULT_MB_HIGH_WATER_5705;
  11890. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11891. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11892. DEFAULT_MB_MACRX_LOW_WATER_5906;
  11893. tp->bufmgr_config.mbuf_high_water =
  11894. DEFAULT_MB_HIGH_WATER_5906;
  11895. }
  11896. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11897. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  11898. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11899. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  11900. tp->bufmgr_config.mbuf_high_water_jumbo =
  11901. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  11902. } else {
  11903. tp->bufmgr_config.mbuf_read_dma_low_water =
  11904. DEFAULT_MB_RDMA_LOW_WATER;
  11905. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11906. DEFAULT_MB_MACRX_LOW_WATER;
  11907. tp->bufmgr_config.mbuf_high_water =
  11908. DEFAULT_MB_HIGH_WATER;
  11909. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11910. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  11911. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11912. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  11913. tp->bufmgr_config.mbuf_high_water_jumbo =
  11914. DEFAULT_MB_HIGH_WATER_JUMBO;
  11915. }
  11916. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  11917. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  11918. }
  11919. static char * __devinit tg3_phy_string(struct tg3 *tp)
  11920. {
  11921. switch (tp->phy_id & TG3_PHY_ID_MASK) {
  11922. case TG3_PHY_ID_BCM5400: return "5400";
  11923. case TG3_PHY_ID_BCM5401: return "5401";
  11924. case TG3_PHY_ID_BCM5411: return "5411";
  11925. case TG3_PHY_ID_BCM5701: return "5701";
  11926. case TG3_PHY_ID_BCM5703: return "5703";
  11927. case TG3_PHY_ID_BCM5704: return "5704";
  11928. case TG3_PHY_ID_BCM5705: return "5705";
  11929. case TG3_PHY_ID_BCM5750: return "5750";
  11930. case TG3_PHY_ID_BCM5752: return "5752";
  11931. case TG3_PHY_ID_BCM5714: return "5714";
  11932. case TG3_PHY_ID_BCM5780: return "5780";
  11933. case TG3_PHY_ID_BCM5755: return "5755";
  11934. case TG3_PHY_ID_BCM5787: return "5787";
  11935. case TG3_PHY_ID_BCM5784: return "5784";
  11936. case TG3_PHY_ID_BCM5756: return "5722/5756";
  11937. case TG3_PHY_ID_BCM5906: return "5906";
  11938. case TG3_PHY_ID_BCM5761: return "5761";
  11939. case TG3_PHY_ID_BCM5718C: return "5718C";
  11940. case TG3_PHY_ID_BCM5718S: return "5718S";
  11941. case TG3_PHY_ID_BCM57765: return "57765";
  11942. case TG3_PHY_ID_BCM8002: return "8002/serdes";
  11943. case 0: return "serdes";
  11944. default: return "unknown";
  11945. }
  11946. }
  11947. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  11948. {
  11949. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11950. strcpy(str, "PCI Express");
  11951. return str;
  11952. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  11953. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  11954. strcpy(str, "PCIX:");
  11955. if ((clock_ctrl == 7) ||
  11956. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  11957. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  11958. strcat(str, "133MHz");
  11959. else if (clock_ctrl == 0)
  11960. strcat(str, "33MHz");
  11961. else if (clock_ctrl == 2)
  11962. strcat(str, "50MHz");
  11963. else if (clock_ctrl == 4)
  11964. strcat(str, "66MHz");
  11965. else if (clock_ctrl == 6)
  11966. strcat(str, "100MHz");
  11967. } else {
  11968. strcpy(str, "PCI:");
  11969. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  11970. strcat(str, "66MHz");
  11971. else
  11972. strcat(str, "33MHz");
  11973. }
  11974. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  11975. strcat(str, ":32-bit");
  11976. else
  11977. strcat(str, ":64-bit");
  11978. return str;
  11979. }
  11980. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  11981. {
  11982. struct pci_dev *peer;
  11983. unsigned int func, devnr = tp->pdev->devfn & ~7;
  11984. for (func = 0; func < 8; func++) {
  11985. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  11986. if (peer && peer != tp->pdev)
  11987. break;
  11988. pci_dev_put(peer);
  11989. }
  11990. /* 5704 can be configured in single-port mode, set peer to
  11991. * tp->pdev in that case.
  11992. */
  11993. if (!peer) {
  11994. peer = tp->pdev;
  11995. return peer;
  11996. }
  11997. /*
  11998. * We don't need to keep the refcount elevated; there's no way
  11999. * to remove one half of this device without removing the other
  12000. */
  12001. pci_dev_put(peer);
  12002. return peer;
  12003. }
  12004. static void __devinit tg3_init_coal(struct tg3 *tp)
  12005. {
  12006. struct ethtool_coalesce *ec = &tp->coal;
  12007. memset(ec, 0, sizeof(*ec));
  12008. ec->cmd = ETHTOOL_GCOALESCE;
  12009. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  12010. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  12011. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  12012. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  12013. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  12014. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  12015. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  12016. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  12017. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  12018. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  12019. HOSTCC_MODE_CLRTICK_TXBD)) {
  12020. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  12021. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  12022. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  12023. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  12024. }
  12025. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  12026. ec->rx_coalesce_usecs_irq = 0;
  12027. ec->tx_coalesce_usecs_irq = 0;
  12028. ec->stats_block_coalesce_usecs = 0;
  12029. }
  12030. }
  12031. static const struct net_device_ops tg3_netdev_ops = {
  12032. .ndo_open = tg3_open,
  12033. .ndo_stop = tg3_close,
  12034. .ndo_start_xmit = tg3_start_xmit,
  12035. .ndo_get_stats = tg3_get_stats,
  12036. .ndo_validate_addr = eth_validate_addr,
  12037. .ndo_set_multicast_list = tg3_set_rx_mode,
  12038. .ndo_set_mac_address = tg3_set_mac_addr,
  12039. .ndo_do_ioctl = tg3_ioctl,
  12040. .ndo_tx_timeout = tg3_tx_timeout,
  12041. .ndo_change_mtu = tg3_change_mtu,
  12042. #if TG3_VLAN_TAG_USED
  12043. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  12044. #endif
  12045. #ifdef CONFIG_NET_POLL_CONTROLLER
  12046. .ndo_poll_controller = tg3_poll_controller,
  12047. #endif
  12048. };
  12049. static const struct net_device_ops tg3_netdev_ops_dma_bug = {
  12050. .ndo_open = tg3_open,
  12051. .ndo_stop = tg3_close,
  12052. .ndo_start_xmit = tg3_start_xmit_dma_bug,
  12053. .ndo_get_stats = tg3_get_stats,
  12054. .ndo_validate_addr = eth_validate_addr,
  12055. .ndo_set_multicast_list = tg3_set_rx_mode,
  12056. .ndo_set_mac_address = tg3_set_mac_addr,
  12057. .ndo_do_ioctl = tg3_ioctl,
  12058. .ndo_tx_timeout = tg3_tx_timeout,
  12059. .ndo_change_mtu = tg3_change_mtu,
  12060. #if TG3_VLAN_TAG_USED
  12061. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  12062. #endif
  12063. #ifdef CONFIG_NET_POLL_CONTROLLER
  12064. .ndo_poll_controller = tg3_poll_controller,
  12065. #endif
  12066. };
  12067. static int __devinit tg3_init_one(struct pci_dev *pdev,
  12068. const struct pci_device_id *ent)
  12069. {
  12070. struct net_device *dev;
  12071. struct tg3 *tp;
  12072. int i, err, pm_cap;
  12073. u32 sndmbx, rcvmbx, intmbx;
  12074. char str[40];
  12075. u64 dma_mask, persist_dma_mask;
  12076. printk_once(KERN_INFO "%s\n", version);
  12077. err = pci_enable_device(pdev);
  12078. if (err) {
  12079. pr_err("Cannot enable PCI device, aborting\n");
  12080. return err;
  12081. }
  12082. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  12083. if (err) {
  12084. pr_err("Cannot obtain PCI resources, aborting\n");
  12085. goto err_out_disable_pdev;
  12086. }
  12087. pci_set_master(pdev);
  12088. /* Find power-management capability. */
  12089. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  12090. if (pm_cap == 0) {
  12091. pr_err("Cannot find PowerManagement capability, aborting\n");
  12092. err = -EIO;
  12093. goto err_out_free_res;
  12094. }
  12095. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  12096. if (!dev) {
  12097. pr_err("Etherdev alloc failed, aborting\n");
  12098. err = -ENOMEM;
  12099. goto err_out_free_res;
  12100. }
  12101. SET_NETDEV_DEV(dev, &pdev->dev);
  12102. #if TG3_VLAN_TAG_USED
  12103. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  12104. #endif
  12105. tp = netdev_priv(dev);
  12106. tp->pdev = pdev;
  12107. tp->dev = dev;
  12108. tp->pm_cap = pm_cap;
  12109. tp->rx_mode = TG3_DEF_RX_MODE;
  12110. tp->tx_mode = TG3_DEF_TX_MODE;
  12111. if (tg3_debug > 0)
  12112. tp->msg_enable = tg3_debug;
  12113. else
  12114. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  12115. /* The word/byte swap controls here control register access byte
  12116. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  12117. * setting below.
  12118. */
  12119. tp->misc_host_ctrl =
  12120. MISC_HOST_CTRL_MASK_PCI_INT |
  12121. MISC_HOST_CTRL_WORD_SWAP |
  12122. MISC_HOST_CTRL_INDIR_ACCESS |
  12123. MISC_HOST_CTRL_PCISTATE_RW;
  12124. /* The NONFRM (non-frame) byte/word swap controls take effect
  12125. * on descriptor entries, anything which isn't packet data.
  12126. *
  12127. * The StrongARM chips on the board (one for tx, one for rx)
  12128. * are running in big-endian mode.
  12129. */
  12130. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  12131. GRC_MODE_WSWAP_NONFRM_DATA);
  12132. #ifdef __BIG_ENDIAN
  12133. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  12134. #endif
  12135. spin_lock_init(&tp->lock);
  12136. spin_lock_init(&tp->indirect_lock);
  12137. INIT_WORK(&tp->reset_task, tg3_reset_task);
  12138. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  12139. if (!tp->regs) {
  12140. netdev_err(dev, "Cannot map device registers, aborting\n");
  12141. err = -ENOMEM;
  12142. goto err_out_free_dev;
  12143. }
  12144. tg3_init_link_config(tp);
  12145. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  12146. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  12147. dev->ethtool_ops = &tg3_ethtool_ops;
  12148. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  12149. dev->irq = pdev->irq;
  12150. err = tg3_get_invariants(tp);
  12151. if (err) {
  12152. netdev_err(dev, "Problem fetching invariants of chip, aborting\n");
  12153. goto err_out_iounmap;
  12154. }
  12155. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  12156. tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
  12157. dev->netdev_ops = &tg3_netdev_ops;
  12158. else
  12159. dev->netdev_ops = &tg3_netdev_ops_dma_bug;
  12160. /* The EPB bridge inside 5714, 5715, and 5780 and any
  12161. * device behind the EPB cannot support DMA addresses > 40-bit.
  12162. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  12163. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  12164. * do DMA address check in tg3_start_xmit().
  12165. */
  12166. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  12167. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  12168. else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
  12169. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  12170. #ifdef CONFIG_HIGHMEM
  12171. dma_mask = DMA_BIT_MASK(64);
  12172. #endif
  12173. } else
  12174. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  12175. /* Configure DMA attributes. */
  12176. if (dma_mask > DMA_BIT_MASK(32)) {
  12177. err = pci_set_dma_mask(pdev, dma_mask);
  12178. if (!err) {
  12179. dev->features |= NETIF_F_HIGHDMA;
  12180. err = pci_set_consistent_dma_mask(pdev,
  12181. persist_dma_mask);
  12182. if (err < 0) {
  12183. netdev_err(dev, "Unable to obtain 64 bit DMA for consistent allocations\n");
  12184. goto err_out_iounmap;
  12185. }
  12186. }
  12187. }
  12188. if (err || dma_mask == DMA_BIT_MASK(32)) {
  12189. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  12190. if (err) {
  12191. netdev_err(dev, "No usable DMA configuration, aborting\n");
  12192. goto err_out_iounmap;
  12193. }
  12194. }
  12195. tg3_init_bufmgr_config(tp);
  12196. /* Selectively allow TSO based on operating conditions */
  12197. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  12198. (tp->fw_needed && !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)))
  12199. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  12200. else {
  12201. tp->tg3_flags2 &= ~(TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG);
  12202. tp->fw_needed = NULL;
  12203. }
  12204. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  12205. tp->fw_needed = FIRMWARE_TG3;
  12206. /* TSO is on by default on chips that support hardware TSO.
  12207. * Firmware TSO on older chips gives lower performance, so it
  12208. * is off by default, but can be enabled using ethtool.
  12209. */
  12210. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) &&
  12211. (dev->features & NETIF_F_IP_CSUM))
  12212. dev->features |= NETIF_F_TSO;
  12213. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
  12214. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3)) {
  12215. if (dev->features & NETIF_F_IPV6_CSUM)
  12216. dev->features |= NETIF_F_TSO6;
  12217. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  12218. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  12219. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  12220. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  12221. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  12222. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  12223. dev->features |= NETIF_F_TSO_ECN;
  12224. }
  12225. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  12226. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  12227. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  12228. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  12229. tp->rx_pending = 63;
  12230. }
  12231. err = tg3_get_device_address(tp);
  12232. if (err) {
  12233. netdev_err(dev, "Could not obtain valid ethernet address, aborting\n");
  12234. goto err_out_iounmap;
  12235. }
  12236. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  12237. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  12238. if (!tp->aperegs) {
  12239. netdev_err(dev, "Cannot map APE registers, aborting\n");
  12240. err = -ENOMEM;
  12241. goto err_out_iounmap;
  12242. }
  12243. tg3_ape_lock_init(tp);
  12244. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  12245. tg3_read_dash_ver(tp);
  12246. }
  12247. /*
  12248. * Reset chip in case UNDI or EFI driver did not shutdown
  12249. * DMA self test will enable WDMAC and we'll see (spurious)
  12250. * pending DMA on the PCI bus at that point.
  12251. */
  12252. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  12253. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  12254. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  12255. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12256. }
  12257. err = tg3_test_dma(tp);
  12258. if (err) {
  12259. netdev_err(dev, "DMA engine test failed, aborting\n");
  12260. goto err_out_apeunmap;
  12261. }
  12262. /* flow control autonegotiation is default behavior */
  12263. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  12264. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  12265. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  12266. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  12267. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  12268. for (i = 0; i < TG3_IRQ_MAX_VECS; i++) {
  12269. struct tg3_napi *tnapi = &tp->napi[i];
  12270. tnapi->tp = tp;
  12271. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  12272. tnapi->int_mbox = intmbx;
  12273. if (i < 4)
  12274. intmbx += 0x8;
  12275. else
  12276. intmbx += 0x4;
  12277. tnapi->consmbox = rcvmbx;
  12278. tnapi->prodmbox = sndmbx;
  12279. if (i) {
  12280. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  12281. netif_napi_add(dev, &tnapi->napi, tg3_poll_msix, 64);
  12282. } else {
  12283. tnapi->coal_now = HOSTCC_MODE_NOW;
  12284. netif_napi_add(dev, &tnapi->napi, tg3_poll, 64);
  12285. }
  12286. if (!(tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX))
  12287. break;
  12288. /*
  12289. * If we support MSIX, we'll be using RSS. If we're using
  12290. * RSS, the first vector only handles link interrupts and the
  12291. * remaining vectors handle rx and tx interrupts. Reuse the
  12292. * mailbox values for the next iteration. The values we setup
  12293. * above are still useful for the single vectored mode.
  12294. */
  12295. if (!i)
  12296. continue;
  12297. rcvmbx += 0x8;
  12298. if (sndmbx & 0x4)
  12299. sndmbx -= 0x4;
  12300. else
  12301. sndmbx += 0xc;
  12302. }
  12303. tg3_init_coal(tp);
  12304. pci_set_drvdata(pdev, dev);
  12305. err = register_netdev(dev);
  12306. if (err) {
  12307. netdev_err(dev, "Cannot register net device, aborting\n");
  12308. goto err_out_apeunmap;
  12309. }
  12310. netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  12311. tp->board_part_number,
  12312. tp->pci_chip_rev_id,
  12313. tg3_bus_string(tp, str),
  12314. dev->dev_addr);
  12315. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  12316. struct phy_device *phydev;
  12317. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  12318. netdev_info(dev, "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  12319. phydev->drv->name, dev_name(&phydev->dev));
  12320. } else
  12321. netdev_info(dev, "attached PHY is %s (%s Ethernet) (WireSpeed[%d])\n",
  12322. tg3_phy_string(tp),
  12323. ((tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100Base-TX" :
  12324. ((tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) ? "1000Base-SX" :
  12325. "10/100/1000Base-T")),
  12326. (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0);
  12327. netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  12328. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  12329. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  12330. (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
  12331. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  12332. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  12333. netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  12334. tp->dma_rwctrl,
  12335. pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
  12336. ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
  12337. return 0;
  12338. err_out_apeunmap:
  12339. if (tp->aperegs) {
  12340. iounmap(tp->aperegs);
  12341. tp->aperegs = NULL;
  12342. }
  12343. err_out_iounmap:
  12344. if (tp->regs) {
  12345. iounmap(tp->regs);
  12346. tp->regs = NULL;
  12347. }
  12348. err_out_free_dev:
  12349. free_netdev(dev);
  12350. err_out_free_res:
  12351. pci_release_regions(pdev);
  12352. err_out_disable_pdev:
  12353. pci_disable_device(pdev);
  12354. pci_set_drvdata(pdev, NULL);
  12355. return err;
  12356. }
  12357. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  12358. {
  12359. struct net_device *dev = pci_get_drvdata(pdev);
  12360. if (dev) {
  12361. struct tg3 *tp = netdev_priv(dev);
  12362. if (tp->fw)
  12363. release_firmware(tp->fw);
  12364. flush_scheduled_work();
  12365. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  12366. tg3_phy_fini(tp);
  12367. tg3_mdio_fini(tp);
  12368. }
  12369. unregister_netdev(dev);
  12370. if (tp->aperegs) {
  12371. iounmap(tp->aperegs);
  12372. tp->aperegs = NULL;
  12373. }
  12374. if (tp->regs) {
  12375. iounmap(tp->regs);
  12376. tp->regs = NULL;
  12377. }
  12378. free_netdev(dev);
  12379. pci_release_regions(pdev);
  12380. pci_disable_device(pdev);
  12381. pci_set_drvdata(pdev, NULL);
  12382. }
  12383. }
  12384. static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
  12385. {
  12386. struct net_device *dev = pci_get_drvdata(pdev);
  12387. struct tg3 *tp = netdev_priv(dev);
  12388. pci_power_t target_state;
  12389. int err;
  12390. /* PCI register 4 needs to be saved whether netif_running() or not.
  12391. * MSI address and data need to be saved if using MSI and
  12392. * netif_running().
  12393. */
  12394. pci_save_state(pdev);
  12395. if (!netif_running(dev))
  12396. return 0;
  12397. flush_scheduled_work();
  12398. tg3_phy_stop(tp);
  12399. tg3_netif_stop(tp);
  12400. del_timer_sync(&tp->timer);
  12401. tg3_full_lock(tp, 1);
  12402. tg3_disable_ints(tp);
  12403. tg3_full_unlock(tp);
  12404. netif_device_detach(dev);
  12405. tg3_full_lock(tp, 0);
  12406. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12407. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  12408. tg3_full_unlock(tp);
  12409. target_state = pdev->pm_cap ? pci_target_state(pdev) : PCI_D3hot;
  12410. err = tg3_set_power_state(tp, target_state);
  12411. if (err) {
  12412. int err2;
  12413. tg3_full_lock(tp, 0);
  12414. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  12415. err2 = tg3_restart_hw(tp, 1);
  12416. if (err2)
  12417. goto out;
  12418. tp->timer.expires = jiffies + tp->timer_offset;
  12419. add_timer(&tp->timer);
  12420. netif_device_attach(dev);
  12421. tg3_netif_start(tp);
  12422. out:
  12423. tg3_full_unlock(tp);
  12424. if (!err2)
  12425. tg3_phy_start(tp);
  12426. }
  12427. return err;
  12428. }
  12429. static int tg3_resume(struct pci_dev *pdev)
  12430. {
  12431. struct net_device *dev = pci_get_drvdata(pdev);
  12432. struct tg3 *tp = netdev_priv(dev);
  12433. int err;
  12434. pci_restore_state(tp->pdev);
  12435. if (!netif_running(dev))
  12436. return 0;
  12437. err = tg3_set_power_state(tp, PCI_D0);
  12438. if (err)
  12439. return err;
  12440. netif_device_attach(dev);
  12441. tg3_full_lock(tp, 0);
  12442. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  12443. err = tg3_restart_hw(tp, 1);
  12444. if (err)
  12445. goto out;
  12446. tp->timer.expires = jiffies + tp->timer_offset;
  12447. add_timer(&tp->timer);
  12448. tg3_netif_start(tp);
  12449. out:
  12450. tg3_full_unlock(tp);
  12451. if (!err)
  12452. tg3_phy_start(tp);
  12453. return err;
  12454. }
  12455. static struct pci_driver tg3_driver = {
  12456. .name = DRV_MODULE_NAME,
  12457. .id_table = tg3_pci_tbl,
  12458. .probe = tg3_init_one,
  12459. .remove = __devexit_p(tg3_remove_one),
  12460. .suspend = tg3_suspend,
  12461. .resume = tg3_resume
  12462. };
  12463. static int __init tg3_init(void)
  12464. {
  12465. return pci_register_driver(&tg3_driver);
  12466. }
  12467. static void __exit tg3_cleanup(void)
  12468. {
  12469. pci_unregister_driver(&tg3_driver);
  12470. }
  12471. module_init(tg3_init);
  12472. module_exit(tg3_cleanup);