r6040.c 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248
  1. /*
  2. * RDC R6040 Fast Ethernet MAC support
  3. *
  4. * Copyright (C) 2004 Sten Wang <sten.wang@rdc.com.tw>
  5. * Copyright (C) 2007
  6. * Daniel Gimpelevich <daniel@gimpelevich.san-francisco.ca.us>
  7. * Florian Fainelli <florian@openwrt.org>
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License
  11. * as published by the Free Software Foundation; either version 2
  12. * of the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the
  21. * Free Software Foundation, Inc., 51 Franklin Street, Fifth Floor,
  22. * Boston, MA 02110-1301, USA.
  23. */
  24. #include <linux/kernel.h>
  25. #include <linux/module.h>
  26. #include <linux/moduleparam.h>
  27. #include <linux/string.h>
  28. #include <linux/timer.h>
  29. #include <linux/errno.h>
  30. #include <linux/ioport.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/pci.h>
  33. #include <linux/netdevice.h>
  34. #include <linux/etherdevice.h>
  35. #include <linux/skbuff.h>
  36. #include <linux/init.h>
  37. #include <linux/delay.h>
  38. #include <linux/mii.h>
  39. #include <linux/ethtool.h>
  40. #include <linux/crc32.h>
  41. #include <linux/spinlock.h>
  42. #include <linux/bitops.h>
  43. #include <linux/io.h>
  44. #include <linux/irq.h>
  45. #include <linux/uaccess.h>
  46. #include <asm/processor.h>
  47. #define DRV_NAME "r6040"
  48. #define DRV_VERSION "0.25"
  49. #define DRV_RELDATE "20Aug2009"
  50. /* PHY CHIP Address */
  51. #define PHY1_ADDR 1 /* For MAC1 */
  52. #define PHY2_ADDR 3 /* For MAC2 */
  53. #define PHY_MODE 0x3100 /* PHY CHIP Register 0 */
  54. #define PHY_CAP 0x01E1 /* PHY CHIP Register 4 */
  55. /* Time in jiffies before concluding the transmitter is hung. */
  56. #define TX_TIMEOUT (6000 * HZ / 1000)
  57. /* RDC MAC I/O Size */
  58. #define R6040_IO_SIZE 256
  59. /* MAX RDC MAC */
  60. #define MAX_MAC 2
  61. /* MAC registers */
  62. #define MCR0 0x00 /* Control register 0 */
  63. #define MCR1 0x04 /* Control register 1 */
  64. #define MAC_RST 0x0001 /* Reset the MAC */
  65. #define MBCR 0x08 /* Bus control */
  66. #define MT_ICR 0x0C /* TX interrupt control */
  67. #define MR_ICR 0x10 /* RX interrupt control */
  68. #define MTPR 0x14 /* TX poll command register */
  69. #define MR_BSR 0x18 /* RX buffer size */
  70. #define MR_DCR 0x1A /* RX descriptor control */
  71. #define MLSR 0x1C /* Last status */
  72. #define MMDIO 0x20 /* MDIO control register */
  73. #define MDIO_WRITE 0x4000 /* MDIO write */
  74. #define MDIO_READ 0x2000 /* MDIO read */
  75. #define MMRD 0x24 /* MDIO read data register */
  76. #define MMWD 0x28 /* MDIO write data register */
  77. #define MTD_SA0 0x2C /* TX descriptor start address 0 */
  78. #define MTD_SA1 0x30 /* TX descriptor start address 1 */
  79. #define MRD_SA0 0x34 /* RX descriptor start address 0 */
  80. #define MRD_SA1 0x38 /* RX descriptor start address 1 */
  81. #define MISR 0x3C /* Status register */
  82. #define MIER 0x40 /* INT enable register */
  83. #define MSK_INT 0x0000 /* Mask off interrupts */
  84. #define RX_FINISH 0x0001 /* RX finished */
  85. #define RX_NO_DESC 0x0002 /* No RX descriptor available */
  86. #define RX_FIFO_FULL 0x0004 /* RX FIFO full */
  87. #define RX_EARLY 0x0008 /* RX early */
  88. #define TX_FINISH 0x0010 /* TX finished */
  89. #define TX_EARLY 0x0080 /* TX early */
  90. #define EVENT_OVRFL 0x0100 /* Event counter overflow */
  91. #define LINK_CHANGED 0x0200 /* PHY link changed */
  92. #define ME_CISR 0x44 /* Event counter INT status */
  93. #define ME_CIER 0x48 /* Event counter INT enable */
  94. #define MR_CNT 0x50 /* Successfully received packet counter */
  95. #define ME_CNT0 0x52 /* Event counter 0 */
  96. #define ME_CNT1 0x54 /* Event counter 1 */
  97. #define ME_CNT2 0x56 /* Event counter 2 */
  98. #define ME_CNT3 0x58 /* Event counter 3 */
  99. #define MT_CNT 0x5A /* Successfully transmit packet counter */
  100. #define ME_CNT4 0x5C /* Event counter 4 */
  101. #define MP_CNT 0x5E /* Pause frame counter register */
  102. #define MAR0 0x60 /* Hash table 0 */
  103. #define MAR1 0x62 /* Hash table 1 */
  104. #define MAR2 0x64 /* Hash table 2 */
  105. #define MAR3 0x66 /* Hash table 3 */
  106. #define MID_0L 0x68 /* Multicast address MID0 Low */
  107. #define MID_0M 0x6A /* Multicast address MID0 Medium */
  108. #define MID_0H 0x6C /* Multicast address MID0 High */
  109. #define MID_1L 0x70 /* MID1 Low */
  110. #define MID_1M 0x72 /* MID1 Medium */
  111. #define MID_1H 0x74 /* MID1 High */
  112. #define MID_2L 0x78 /* MID2 Low */
  113. #define MID_2M 0x7A /* MID2 Medium */
  114. #define MID_2H 0x7C /* MID2 High */
  115. #define MID_3L 0x80 /* MID3 Low */
  116. #define MID_3M 0x82 /* MID3 Medium */
  117. #define MID_3H 0x84 /* MID3 High */
  118. #define PHY_CC 0x88 /* PHY status change configuration register */
  119. #define PHY_ST 0x8A /* PHY status register */
  120. #define MAC_SM 0xAC /* MAC status machine */
  121. #define MAC_ID 0xBE /* Identifier register */
  122. #define TX_DCNT 0x80 /* TX descriptor count */
  123. #define RX_DCNT 0x80 /* RX descriptor count */
  124. #define MAX_BUF_SIZE 0x600
  125. #define RX_DESC_SIZE (RX_DCNT * sizeof(struct r6040_descriptor))
  126. #define TX_DESC_SIZE (TX_DCNT * sizeof(struct r6040_descriptor))
  127. #define MBCR_DEFAULT 0x012A /* MAC Bus Control Register */
  128. #define MCAST_MAX 3 /* Max number multicast addresses to filter */
  129. /* Descriptor status */
  130. #define DSC_OWNER_MAC 0x8000 /* MAC is the owner of this descriptor */
  131. #define DSC_RX_OK 0x4000 /* RX was successful */
  132. #define DSC_RX_ERR 0x0800 /* RX PHY error */
  133. #define DSC_RX_ERR_DRI 0x0400 /* RX dribble packet */
  134. #define DSC_RX_ERR_BUF 0x0200 /* RX length exceeds buffer size */
  135. #define DSC_RX_ERR_LONG 0x0100 /* RX length > maximum packet length */
  136. #define DSC_RX_ERR_RUNT 0x0080 /* RX packet length < 64 byte */
  137. #define DSC_RX_ERR_CRC 0x0040 /* RX CRC error */
  138. #define DSC_RX_BCAST 0x0020 /* RX broadcast (no error) */
  139. #define DSC_RX_MCAST 0x0010 /* RX multicast (no error) */
  140. #define DSC_RX_MCH_HIT 0x0008 /* RX multicast hit in hash table (no error) */
  141. #define DSC_RX_MIDH_HIT 0x0004 /* RX MID table hit (no error) */
  142. #define DSC_RX_IDX_MID_MASK 3 /* RX mask for the index of matched MIDx */
  143. /* PHY settings */
  144. #define ICPLUS_PHY_ID 0x0243
  145. MODULE_AUTHOR("Sten Wang <sten.wang@rdc.com.tw>,"
  146. "Daniel Gimpelevich <daniel@gimpelevich.san-francisco.ca.us>,"
  147. "Florian Fainelli <florian@openwrt.org>");
  148. MODULE_LICENSE("GPL");
  149. MODULE_DESCRIPTION("RDC R6040 NAPI PCI FastEthernet driver");
  150. MODULE_VERSION(DRV_VERSION " " DRV_RELDATE);
  151. /* RX and TX interrupts that we handle */
  152. #define RX_INTS (RX_FIFO_FULL | RX_NO_DESC | RX_FINISH)
  153. #define TX_INTS (TX_FINISH)
  154. #define INT_MASK (RX_INTS | TX_INTS)
  155. struct r6040_descriptor {
  156. u16 status, len; /* 0-3 */
  157. __le32 buf; /* 4-7 */
  158. __le32 ndesc; /* 8-B */
  159. u32 rev1; /* C-F */
  160. char *vbufp; /* 10-13 */
  161. struct r6040_descriptor *vndescp; /* 14-17 */
  162. struct sk_buff *skb_ptr; /* 18-1B */
  163. u32 rev2; /* 1C-1F */
  164. } __attribute__((aligned(32)));
  165. struct r6040_private {
  166. spinlock_t lock; /* driver lock */
  167. struct timer_list timer;
  168. struct pci_dev *pdev;
  169. struct r6040_descriptor *rx_insert_ptr;
  170. struct r6040_descriptor *rx_remove_ptr;
  171. struct r6040_descriptor *tx_insert_ptr;
  172. struct r6040_descriptor *tx_remove_ptr;
  173. struct r6040_descriptor *rx_ring;
  174. struct r6040_descriptor *tx_ring;
  175. dma_addr_t rx_ring_dma;
  176. dma_addr_t tx_ring_dma;
  177. u16 tx_free_desc, phy_addr, phy_mode;
  178. u16 mcr0, mcr1;
  179. u16 switch_sig;
  180. struct net_device *dev;
  181. struct mii_if_info mii_if;
  182. struct napi_struct napi;
  183. void __iomem *base;
  184. };
  185. static char version[] __devinitdata = KERN_INFO DRV_NAME
  186. ": RDC R6040 NAPI net driver,"
  187. "version "DRV_VERSION " (" DRV_RELDATE ")";
  188. static int phy_table[] = { PHY1_ADDR, PHY2_ADDR };
  189. /* Read a word data from PHY Chip */
  190. static int r6040_phy_read(void __iomem *ioaddr, int phy_addr, int reg)
  191. {
  192. int limit = 2048;
  193. u16 cmd;
  194. iowrite16(MDIO_READ + reg + (phy_addr << 8), ioaddr + MMDIO);
  195. /* Wait for the read bit to be cleared */
  196. while (limit--) {
  197. cmd = ioread16(ioaddr + MMDIO);
  198. if (!(cmd & MDIO_READ))
  199. break;
  200. }
  201. return ioread16(ioaddr + MMRD);
  202. }
  203. /* Write a word data from PHY Chip */
  204. static void r6040_phy_write(void __iomem *ioaddr, int phy_addr, int reg, u16 val)
  205. {
  206. int limit = 2048;
  207. u16 cmd;
  208. iowrite16(val, ioaddr + MMWD);
  209. /* Write the command to the MDIO bus */
  210. iowrite16(MDIO_WRITE + reg + (phy_addr << 8), ioaddr + MMDIO);
  211. /* Wait for the write bit to be cleared */
  212. while (limit--) {
  213. cmd = ioread16(ioaddr + MMDIO);
  214. if (!(cmd & MDIO_WRITE))
  215. break;
  216. }
  217. }
  218. static int r6040_mdio_read(struct net_device *dev, int mii_id, int reg)
  219. {
  220. struct r6040_private *lp = netdev_priv(dev);
  221. void __iomem *ioaddr = lp->base;
  222. return (r6040_phy_read(ioaddr, lp->phy_addr, reg));
  223. }
  224. static void r6040_mdio_write(struct net_device *dev, int mii_id, int reg, int val)
  225. {
  226. struct r6040_private *lp = netdev_priv(dev);
  227. void __iomem *ioaddr = lp->base;
  228. r6040_phy_write(ioaddr, lp->phy_addr, reg, val);
  229. }
  230. static void r6040_free_txbufs(struct net_device *dev)
  231. {
  232. struct r6040_private *lp = netdev_priv(dev);
  233. int i;
  234. for (i = 0; i < TX_DCNT; i++) {
  235. if (lp->tx_insert_ptr->skb_ptr) {
  236. pci_unmap_single(lp->pdev,
  237. le32_to_cpu(lp->tx_insert_ptr->buf),
  238. MAX_BUF_SIZE, PCI_DMA_TODEVICE);
  239. dev_kfree_skb(lp->tx_insert_ptr->skb_ptr);
  240. lp->tx_insert_ptr->skb_ptr = NULL;
  241. }
  242. lp->tx_insert_ptr = lp->tx_insert_ptr->vndescp;
  243. }
  244. }
  245. static void r6040_free_rxbufs(struct net_device *dev)
  246. {
  247. struct r6040_private *lp = netdev_priv(dev);
  248. int i;
  249. for (i = 0; i < RX_DCNT; i++) {
  250. if (lp->rx_insert_ptr->skb_ptr) {
  251. pci_unmap_single(lp->pdev,
  252. le32_to_cpu(lp->rx_insert_ptr->buf),
  253. MAX_BUF_SIZE, PCI_DMA_FROMDEVICE);
  254. dev_kfree_skb(lp->rx_insert_ptr->skb_ptr);
  255. lp->rx_insert_ptr->skb_ptr = NULL;
  256. }
  257. lp->rx_insert_ptr = lp->rx_insert_ptr->vndescp;
  258. }
  259. }
  260. static void r6040_init_ring_desc(struct r6040_descriptor *desc_ring,
  261. dma_addr_t desc_dma, int size)
  262. {
  263. struct r6040_descriptor *desc = desc_ring;
  264. dma_addr_t mapping = desc_dma;
  265. while (size-- > 0) {
  266. mapping += sizeof(*desc);
  267. desc->ndesc = cpu_to_le32(mapping);
  268. desc->vndescp = desc + 1;
  269. desc++;
  270. }
  271. desc--;
  272. desc->ndesc = cpu_to_le32(desc_dma);
  273. desc->vndescp = desc_ring;
  274. }
  275. static void r6040_init_txbufs(struct net_device *dev)
  276. {
  277. struct r6040_private *lp = netdev_priv(dev);
  278. lp->tx_free_desc = TX_DCNT;
  279. lp->tx_remove_ptr = lp->tx_insert_ptr = lp->tx_ring;
  280. r6040_init_ring_desc(lp->tx_ring, lp->tx_ring_dma, TX_DCNT);
  281. }
  282. static int r6040_alloc_rxbufs(struct net_device *dev)
  283. {
  284. struct r6040_private *lp = netdev_priv(dev);
  285. struct r6040_descriptor *desc;
  286. struct sk_buff *skb;
  287. int rc;
  288. lp->rx_remove_ptr = lp->rx_insert_ptr = lp->rx_ring;
  289. r6040_init_ring_desc(lp->rx_ring, lp->rx_ring_dma, RX_DCNT);
  290. /* Allocate skbs for the rx descriptors */
  291. desc = lp->rx_ring;
  292. do {
  293. skb = netdev_alloc_skb(dev, MAX_BUF_SIZE);
  294. if (!skb) {
  295. printk(KERN_ERR DRV_NAME "%s: failed to alloc skb for rx\n", dev->name);
  296. rc = -ENOMEM;
  297. goto err_exit;
  298. }
  299. desc->skb_ptr = skb;
  300. desc->buf = cpu_to_le32(pci_map_single(lp->pdev,
  301. desc->skb_ptr->data,
  302. MAX_BUF_SIZE, PCI_DMA_FROMDEVICE));
  303. desc->status = DSC_OWNER_MAC;
  304. desc = desc->vndescp;
  305. } while (desc != lp->rx_ring);
  306. return 0;
  307. err_exit:
  308. /* Deallocate all previously allocated skbs */
  309. r6040_free_rxbufs(dev);
  310. return rc;
  311. }
  312. static void r6040_init_mac_regs(struct net_device *dev)
  313. {
  314. struct r6040_private *lp = netdev_priv(dev);
  315. void __iomem *ioaddr = lp->base;
  316. int limit = 2048;
  317. u16 cmd;
  318. /* Mask Off Interrupt */
  319. iowrite16(MSK_INT, ioaddr + MIER);
  320. /* Reset RDC MAC */
  321. iowrite16(MAC_RST, ioaddr + MCR1);
  322. while (limit--) {
  323. cmd = ioread16(ioaddr + MCR1);
  324. if (cmd & 0x1)
  325. break;
  326. }
  327. /* Reset internal state machine */
  328. iowrite16(2, ioaddr + MAC_SM);
  329. iowrite16(0, ioaddr + MAC_SM);
  330. mdelay(5);
  331. /* MAC Bus Control Register */
  332. iowrite16(MBCR_DEFAULT, ioaddr + MBCR);
  333. /* Buffer Size Register */
  334. iowrite16(MAX_BUF_SIZE, ioaddr + MR_BSR);
  335. /* Write TX ring start address */
  336. iowrite16(lp->tx_ring_dma, ioaddr + MTD_SA0);
  337. iowrite16(lp->tx_ring_dma >> 16, ioaddr + MTD_SA1);
  338. /* Write RX ring start address */
  339. iowrite16(lp->rx_ring_dma, ioaddr + MRD_SA0);
  340. iowrite16(lp->rx_ring_dma >> 16, ioaddr + MRD_SA1);
  341. /* Set interrupt waiting time and packet numbers */
  342. iowrite16(0, ioaddr + MT_ICR);
  343. iowrite16(0, ioaddr + MR_ICR);
  344. /* Enable interrupts */
  345. iowrite16(INT_MASK, ioaddr + MIER);
  346. /* Enable TX and RX */
  347. iowrite16(lp->mcr0 | 0x0002, ioaddr);
  348. /* Let TX poll the descriptors
  349. * we may got called by r6040_tx_timeout which has left
  350. * some unsent tx buffers */
  351. iowrite16(0x01, ioaddr + MTPR);
  352. /* Check media */
  353. mii_check_media(&lp->mii_if, 1, 1);
  354. }
  355. static void r6040_tx_timeout(struct net_device *dev)
  356. {
  357. struct r6040_private *priv = netdev_priv(dev);
  358. void __iomem *ioaddr = priv->base;
  359. printk(KERN_WARNING "%s: transmit timed out, int enable %4.4x "
  360. "status %4.4x, PHY status %4.4x\n",
  361. dev->name, ioread16(ioaddr + MIER),
  362. ioread16(ioaddr + MISR),
  363. r6040_mdio_read(dev, priv->mii_if.phy_id, MII_BMSR));
  364. dev->stats.tx_errors++;
  365. /* Reset MAC and re-init all registers */
  366. r6040_init_mac_regs(dev);
  367. }
  368. static struct net_device_stats *r6040_get_stats(struct net_device *dev)
  369. {
  370. struct r6040_private *priv = netdev_priv(dev);
  371. void __iomem *ioaddr = priv->base;
  372. unsigned long flags;
  373. spin_lock_irqsave(&priv->lock, flags);
  374. dev->stats.rx_crc_errors += ioread8(ioaddr + ME_CNT1);
  375. dev->stats.multicast += ioread8(ioaddr + ME_CNT0);
  376. spin_unlock_irqrestore(&priv->lock, flags);
  377. return &dev->stats;
  378. }
  379. /* Stop RDC MAC and Free the allocated resource */
  380. static void r6040_down(struct net_device *dev)
  381. {
  382. struct r6040_private *lp = netdev_priv(dev);
  383. void __iomem *ioaddr = lp->base;
  384. int limit = 2048;
  385. u16 *adrp;
  386. u16 cmd;
  387. /* Stop MAC */
  388. iowrite16(MSK_INT, ioaddr + MIER); /* Mask Off Interrupt */
  389. iowrite16(MAC_RST, ioaddr + MCR1); /* Reset RDC MAC */
  390. while (limit--) {
  391. cmd = ioread16(ioaddr + MCR1);
  392. if (cmd & 0x1)
  393. break;
  394. }
  395. /* Restore MAC Address to MIDx */
  396. adrp = (u16 *) dev->dev_addr;
  397. iowrite16(adrp[0], ioaddr + MID_0L);
  398. iowrite16(adrp[1], ioaddr + MID_0M);
  399. iowrite16(adrp[2], ioaddr + MID_0H);
  400. }
  401. static int r6040_close(struct net_device *dev)
  402. {
  403. struct r6040_private *lp = netdev_priv(dev);
  404. struct pci_dev *pdev = lp->pdev;
  405. /* deleted timer */
  406. del_timer_sync(&lp->timer);
  407. spin_lock_irq(&lp->lock);
  408. napi_disable(&lp->napi);
  409. netif_stop_queue(dev);
  410. r6040_down(dev);
  411. free_irq(dev->irq, dev);
  412. /* Free RX buffer */
  413. r6040_free_rxbufs(dev);
  414. /* Free TX buffer */
  415. r6040_free_txbufs(dev);
  416. spin_unlock_irq(&lp->lock);
  417. /* Free Descriptor memory */
  418. if (lp->rx_ring) {
  419. pci_free_consistent(pdev, RX_DESC_SIZE, lp->rx_ring, lp->rx_ring_dma);
  420. lp->rx_ring = NULL;
  421. }
  422. if (lp->tx_ring) {
  423. pci_free_consistent(pdev, TX_DESC_SIZE, lp->tx_ring, lp->tx_ring_dma);
  424. lp->tx_ring = NULL;
  425. }
  426. return 0;
  427. }
  428. /* Status of PHY CHIP */
  429. static int r6040_phy_mode_chk(struct net_device *dev)
  430. {
  431. struct r6040_private *lp = netdev_priv(dev);
  432. void __iomem *ioaddr = lp->base;
  433. int phy_dat;
  434. /* PHY Link Status Check */
  435. phy_dat = r6040_phy_read(ioaddr, lp->phy_addr, 1);
  436. if (!(phy_dat & 0x4))
  437. phy_dat = 0x8000; /* Link Failed, full duplex */
  438. /* PHY Chip Auto-Negotiation Status */
  439. phy_dat = r6040_phy_read(ioaddr, lp->phy_addr, 1);
  440. if (phy_dat & 0x0020) {
  441. /* Auto Negotiation Mode */
  442. phy_dat = r6040_phy_read(ioaddr, lp->phy_addr, 5);
  443. phy_dat &= r6040_phy_read(ioaddr, lp->phy_addr, 4);
  444. if (phy_dat & 0x140)
  445. /* Force full duplex */
  446. phy_dat = 0x8000;
  447. else
  448. phy_dat = 0;
  449. } else {
  450. /* Force Mode */
  451. phy_dat = r6040_phy_read(ioaddr, lp->phy_addr, 0);
  452. if (phy_dat & 0x100)
  453. phy_dat = 0x8000;
  454. else
  455. phy_dat = 0x0000;
  456. }
  457. mii_check_media(&lp->mii_if, 0, 1);
  458. return phy_dat;
  459. };
  460. static void r6040_set_carrier(struct mii_if_info *mii)
  461. {
  462. if (r6040_phy_mode_chk(mii->dev)) {
  463. /* autoneg is off: Link is always assumed to be up */
  464. if (!netif_carrier_ok(mii->dev))
  465. netif_carrier_on(mii->dev);
  466. } else
  467. r6040_phy_mode_chk(mii->dev);
  468. }
  469. static int r6040_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
  470. {
  471. struct r6040_private *lp = netdev_priv(dev);
  472. struct mii_ioctl_data *data = if_mii(rq);
  473. int rc;
  474. if (!netif_running(dev))
  475. return -EINVAL;
  476. spin_lock_irq(&lp->lock);
  477. rc = generic_mii_ioctl(&lp->mii_if, data, cmd, NULL);
  478. spin_unlock_irq(&lp->lock);
  479. r6040_set_carrier(&lp->mii_if);
  480. return rc;
  481. }
  482. static int r6040_rx(struct net_device *dev, int limit)
  483. {
  484. struct r6040_private *priv = netdev_priv(dev);
  485. struct r6040_descriptor *descptr = priv->rx_remove_ptr;
  486. struct sk_buff *skb_ptr, *new_skb;
  487. int count = 0;
  488. u16 err;
  489. /* Limit not reached and the descriptor belongs to the CPU */
  490. while (count < limit && !(descptr->status & DSC_OWNER_MAC)) {
  491. /* Read the descriptor status */
  492. err = descptr->status;
  493. /* Global error status set */
  494. if (err & DSC_RX_ERR) {
  495. /* RX dribble */
  496. if (err & DSC_RX_ERR_DRI)
  497. dev->stats.rx_frame_errors++;
  498. /* Buffer lenght exceeded */
  499. if (err & DSC_RX_ERR_BUF)
  500. dev->stats.rx_length_errors++;
  501. /* Packet too long */
  502. if (err & DSC_RX_ERR_LONG)
  503. dev->stats.rx_length_errors++;
  504. /* Packet < 64 bytes */
  505. if (err & DSC_RX_ERR_RUNT)
  506. dev->stats.rx_length_errors++;
  507. /* CRC error */
  508. if (err & DSC_RX_ERR_CRC) {
  509. spin_lock(&priv->lock);
  510. dev->stats.rx_crc_errors++;
  511. spin_unlock(&priv->lock);
  512. }
  513. goto next_descr;
  514. }
  515. /* Packet successfully received */
  516. new_skb = netdev_alloc_skb(dev, MAX_BUF_SIZE);
  517. if (!new_skb) {
  518. dev->stats.rx_dropped++;
  519. goto next_descr;
  520. }
  521. skb_ptr = descptr->skb_ptr;
  522. skb_ptr->dev = priv->dev;
  523. /* Do not count the CRC */
  524. skb_put(skb_ptr, descptr->len - 4);
  525. pci_unmap_single(priv->pdev, le32_to_cpu(descptr->buf),
  526. MAX_BUF_SIZE, PCI_DMA_FROMDEVICE);
  527. skb_ptr->protocol = eth_type_trans(skb_ptr, priv->dev);
  528. /* Send to upper layer */
  529. netif_receive_skb(skb_ptr);
  530. dev->stats.rx_packets++;
  531. dev->stats.rx_bytes += descptr->len - 4;
  532. /* put new skb into descriptor */
  533. descptr->skb_ptr = new_skb;
  534. descptr->buf = cpu_to_le32(pci_map_single(priv->pdev,
  535. descptr->skb_ptr->data,
  536. MAX_BUF_SIZE, PCI_DMA_FROMDEVICE));
  537. next_descr:
  538. /* put the descriptor back to the MAC */
  539. descptr->status = DSC_OWNER_MAC;
  540. descptr = descptr->vndescp;
  541. count++;
  542. }
  543. priv->rx_remove_ptr = descptr;
  544. return count;
  545. }
  546. static void r6040_tx(struct net_device *dev)
  547. {
  548. struct r6040_private *priv = netdev_priv(dev);
  549. struct r6040_descriptor *descptr;
  550. void __iomem *ioaddr = priv->base;
  551. struct sk_buff *skb_ptr;
  552. u16 err;
  553. spin_lock(&priv->lock);
  554. descptr = priv->tx_remove_ptr;
  555. while (priv->tx_free_desc < TX_DCNT) {
  556. /* Check for errors */
  557. err = ioread16(ioaddr + MLSR);
  558. if (err & 0x0200)
  559. dev->stats.rx_fifo_errors++;
  560. if (err & (0x2000 | 0x4000))
  561. dev->stats.tx_carrier_errors++;
  562. if (descptr->status & DSC_OWNER_MAC)
  563. break; /* Not complete */
  564. skb_ptr = descptr->skb_ptr;
  565. pci_unmap_single(priv->pdev, le32_to_cpu(descptr->buf),
  566. skb_ptr->len, PCI_DMA_TODEVICE);
  567. /* Free buffer */
  568. dev_kfree_skb_irq(skb_ptr);
  569. descptr->skb_ptr = NULL;
  570. /* To next descriptor */
  571. descptr = descptr->vndescp;
  572. priv->tx_free_desc++;
  573. }
  574. priv->tx_remove_ptr = descptr;
  575. if (priv->tx_free_desc)
  576. netif_wake_queue(dev);
  577. spin_unlock(&priv->lock);
  578. }
  579. static int r6040_poll(struct napi_struct *napi, int budget)
  580. {
  581. struct r6040_private *priv =
  582. container_of(napi, struct r6040_private, napi);
  583. struct net_device *dev = priv->dev;
  584. void __iomem *ioaddr = priv->base;
  585. int work_done;
  586. work_done = r6040_rx(dev, budget);
  587. if (work_done < budget) {
  588. napi_complete(napi);
  589. /* Enable RX interrupt */
  590. iowrite16(ioread16(ioaddr + MIER) | RX_INTS, ioaddr + MIER);
  591. }
  592. return work_done;
  593. }
  594. /* The RDC interrupt handler. */
  595. static irqreturn_t r6040_interrupt(int irq, void *dev_id)
  596. {
  597. struct net_device *dev = dev_id;
  598. struct r6040_private *lp = netdev_priv(dev);
  599. void __iomem *ioaddr = lp->base;
  600. u16 misr, status;
  601. /* Save MIER */
  602. misr = ioread16(ioaddr + MIER);
  603. /* Mask off RDC MAC interrupt */
  604. iowrite16(MSK_INT, ioaddr + MIER);
  605. /* Read MISR status and clear */
  606. status = ioread16(ioaddr + MISR);
  607. if (status == 0x0000 || status == 0xffff) {
  608. /* Restore RDC MAC interrupt */
  609. iowrite16(misr, ioaddr + MIER);
  610. return IRQ_NONE;
  611. }
  612. /* RX interrupt request */
  613. if (status & RX_INTS) {
  614. if (status & RX_NO_DESC) {
  615. /* RX descriptor unavailable */
  616. dev->stats.rx_dropped++;
  617. dev->stats.rx_missed_errors++;
  618. }
  619. if (status & RX_FIFO_FULL)
  620. dev->stats.rx_fifo_errors++;
  621. /* Mask off RX interrupt */
  622. misr &= ~RX_INTS;
  623. napi_schedule(&lp->napi);
  624. }
  625. /* TX interrupt request */
  626. if (status & TX_INTS)
  627. r6040_tx(dev);
  628. /* Restore RDC MAC interrupt */
  629. iowrite16(misr, ioaddr + MIER);
  630. return IRQ_HANDLED;
  631. }
  632. #ifdef CONFIG_NET_POLL_CONTROLLER
  633. static void r6040_poll_controller(struct net_device *dev)
  634. {
  635. disable_irq(dev->irq);
  636. r6040_interrupt(dev->irq, dev);
  637. enable_irq(dev->irq);
  638. }
  639. #endif
  640. /* Init RDC MAC */
  641. static int r6040_up(struct net_device *dev)
  642. {
  643. struct r6040_private *lp = netdev_priv(dev);
  644. void __iomem *ioaddr = lp->base;
  645. int ret;
  646. /* Initialise and alloc RX/TX buffers */
  647. r6040_init_txbufs(dev);
  648. ret = r6040_alloc_rxbufs(dev);
  649. if (ret)
  650. return ret;
  651. /* Read the PHY ID */
  652. lp->switch_sig = r6040_phy_read(ioaddr, 0, 2);
  653. if (lp->switch_sig == ICPLUS_PHY_ID) {
  654. r6040_phy_write(ioaddr, 29, 31, 0x175C); /* Enable registers */
  655. lp->phy_mode = 0x8000;
  656. } else {
  657. /* PHY Mode Check */
  658. r6040_phy_write(ioaddr, lp->phy_addr, 4, PHY_CAP);
  659. r6040_phy_write(ioaddr, lp->phy_addr, 0, PHY_MODE);
  660. if (PHY_MODE == 0x3100)
  661. lp->phy_mode = r6040_phy_mode_chk(dev);
  662. else
  663. lp->phy_mode = (PHY_MODE & 0x0100) ? 0x8000:0x0;
  664. }
  665. /* Set duplex mode */
  666. lp->mcr0 |= lp->phy_mode;
  667. /* improve performance (by RDC guys) */
  668. r6040_phy_write(ioaddr, 30, 17, (r6040_phy_read(ioaddr, 30, 17) | 0x4000));
  669. r6040_phy_write(ioaddr, 30, 17, ~((~r6040_phy_read(ioaddr, 30, 17)) | 0x2000));
  670. r6040_phy_write(ioaddr, 0, 19, 0x0000);
  671. r6040_phy_write(ioaddr, 0, 30, 0x01F0);
  672. /* Initialize all MAC registers */
  673. r6040_init_mac_regs(dev);
  674. return 0;
  675. }
  676. /*
  677. A periodic timer routine
  678. Polling PHY Chip Link Status
  679. */
  680. static void r6040_timer(unsigned long data)
  681. {
  682. struct net_device *dev = (struct net_device *)data;
  683. struct r6040_private *lp = netdev_priv(dev);
  684. void __iomem *ioaddr = lp->base;
  685. u16 phy_mode;
  686. /* Polling PHY Chip Status */
  687. if (PHY_MODE == 0x3100)
  688. phy_mode = r6040_phy_mode_chk(dev);
  689. else
  690. phy_mode = (PHY_MODE & 0x0100) ? 0x8000:0x0;
  691. if (phy_mode != lp->phy_mode) {
  692. lp->phy_mode = phy_mode;
  693. lp->mcr0 = (lp->mcr0 & 0x7fff) | phy_mode;
  694. iowrite16(lp->mcr0, ioaddr);
  695. }
  696. /* Timer active again */
  697. mod_timer(&lp->timer, round_jiffies(jiffies + HZ));
  698. }
  699. /* Read/set MAC address routines */
  700. static void r6040_mac_address(struct net_device *dev)
  701. {
  702. struct r6040_private *lp = netdev_priv(dev);
  703. void __iomem *ioaddr = lp->base;
  704. u16 *adrp;
  705. /* MAC operation register */
  706. iowrite16(0x01, ioaddr + MCR1); /* Reset MAC */
  707. iowrite16(2, ioaddr + MAC_SM); /* Reset internal state machine */
  708. iowrite16(0, ioaddr + MAC_SM);
  709. mdelay(5);
  710. /* Restore MAC Address */
  711. adrp = (u16 *) dev->dev_addr;
  712. iowrite16(adrp[0], ioaddr + MID_0L);
  713. iowrite16(adrp[1], ioaddr + MID_0M);
  714. iowrite16(adrp[2], ioaddr + MID_0H);
  715. }
  716. static int r6040_open(struct net_device *dev)
  717. {
  718. struct r6040_private *lp = netdev_priv(dev);
  719. int ret;
  720. /* Request IRQ and Register interrupt handler */
  721. ret = request_irq(dev->irq, r6040_interrupt,
  722. IRQF_SHARED, dev->name, dev);
  723. if (ret)
  724. return ret;
  725. /* Set MAC address */
  726. r6040_mac_address(dev);
  727. /* Allocate Descriptor memory */
  728. lp->rx_ring =
  729. pci_alloc_consistent(lp->pdev, RX_DESC_SIZE, &lp->rx_ring_dma);
  730. if (!lp->rx_ring)
  731. return -ENOMEM;
  732. lp->tx_ring =
  733. pci_alloc_consistent(lp->pdev, TX_DESC_SIZE, &lp->tx_ring_dma);
  734. if (!lp->tx_ring) {
  735. pci_free_consistent(lp->pdev, RX_DESC_SIZE, lp->rx_ring,
  736. lp->rx_ring_dma);
  737. return -ENOMEM;
  738. }
  739. ret = r6040_up(dev);
  740. if (ret) {
  741. pci_free_consistent(lp->pdev, TX_DESC_SIZE, lp->tx_ring,
  742. lp->tx_ring_dma);
  743. pci_free_consistent(lp->pdev, RX_DESC_SIZE, lp->rx_ring,
  744. lp->rx_ring_dma);
  745. return ret;
  746. }
  747. napi_enable(&lp->napi);
  748. netif_start_queue(dev);
  749. /* set and active a timer process */
  750. setup_timer(&lp->timer, r6040_timer, (unsigned long) dev);
  751. if (lp->switch_sig != ICPLUS_PHY_ID)
  752. mod_timer(&lp->timer, jiffies + HZ);
  753. return 0;
  754. }
  755. static netdev_tx_t r6040_start_xmit(struct sk_buff *skb,
  756. struct net_device *dev)
  757. {
  758. struct r6040_private *lp = netdev_priv(dev);
  759. struct r6040_descriptor *descptr;
  760. void __iomem *ioaddr = lp->base;
  761. unsigned long flags;
  762. /* Critical Section */
  763. spin_lock_irqsave(&lp->lock, flags);
  764. /* TX resource check */
  765. if (!lp->tx_free_desc) {
  766. spin_unlock_irqrestore(&lp->lock, flags);
  767. netif_stop_queue(dev);
  768. printk(KERN_ERR DRV_NAME ": no tx descriptor\n");
  769. return NETDEV_TX_BUSY;
  770. }
  771. /* Statistic Counter */
  772. dev->stats.tx_packets++;
  773. dev->stats.tx_bytes += skb->len;
  774. /* Set TX descriptor & Transmit it */
  775. lp->tx_free_desc--;
  776. descptr = lp->tx_insert_ptr;
  777. if (skb->len < MISR)
  778. descptr->len = MISR;
  779. else
  780. descptr->len = skb->len;
  781. descptr->skb_ptr = skb;
  782. descptr->buf = cpu_to_le32(pci_map_single(lp->pdev,
  783. skb->data, skb->len, PCI_DMA_TODEVICE));
  784. descptr->status = DSC_OWNER_MAC;
  785. /* Trigger the MAC to check the TX descriptor */
  786. iowrite16(0x01, ioaddr + MTPR);
  787. lp->tx_insert_ptr = descptr->vndescp;
  788. /* If no tx resource, stop */
  789. if (!lp->tx_free_desc)
  790. netif_stop_queue(dev);
  791. dev->trans_start = jiffies;
  792. spin_unlock_irqrestore(&lp->lock, flags);
  793. return NETDEV_TX_OK;
  794. }
  795. static void r6040_multicast_list(struct net_device *dev)
  796. {
  797. struct r6040_private *lp = netdev_priv(dev);
  798. void __iomem *ioaddr = lp->base;
  799. u16 *adrp;
  800. u16 reg;
  801. unsigned long flags;
  802. struct dev_mc_list *dmi;
  803. int i;
  804. /* MAC Address */
  805. adrp = (u16 *)dev->dev_addr;
  806. iowrite16(adrp[0], ioaddr + MID_0L);
  807. iowrite16(adrp[1], ioaddr + MID_0M);
  808. iowrite16(adrp[2], ioaddr + MID_0H);
  809. /* Promiscous Mode */
  810. spin_lock_irqsave(&lp->lock, flags);
  811. /* Clear AMCP & PROM bits */
  812. reg = ioread16(ioaddr) & ~0x0120;
  813. if (dev->flags & IFF_PROMISC) {
  814. reg |= 0x0020;
  815. lp->mcr0 |= 0x0020;
  816. }
  817. /* Too many multicast addresses
  818. * accept all traffic */
  819. else if ((netdev_mc_count(dev) > MCAST_MAX) ||
  820. (dev->flags & IFF_ALLMULTI))
  821. reg |= 0x0020;
  822. iowrite16(reg, ioaddr);
  823. spin_unlock_irqrestore(&lp->lock, flags);
  824. /* Build the hash table */
  825. if (netdev_mc_count(dev) > MCAST_MAX) {
  826. u16 hash_table[4];
  827. u32 crc;
  828. for (i = 0; i < 4; i++)
  829. hash_table[i] = 0;
  830. netdev_for_each_mc_addr(dmi, dev) {
  831. char *addrs = dmi->dmi_addr;
  832. if (!(*addrs & 1))
  833. continue;
  834. crc = ether_crc_le(6, addrs);
  835. crc >>= 26;
  836. hash_table[crc >> 4] |= 1 << (15 - (crc & 0xf));
  837. }
  838. /* Fill the MAC hash tables with their values */
  839. iowrite16(hash_table[0], ioaddr + MAR0);
  840. iowrite16(hash_table[1], ioaddr + MAR1);
  841. iowrite16(hash_table[2], ioaddr + MAR2);
  842. iowrite16(hash_table[3], ioaddr + MAR3);
  843. }
  844. /* Multicast Address 1~4 case */
  845. i = 0;
  846. netdev_for_each_mc_addr(dmi, dev) {
  847. if (i < MCAST_MAX) {
  848. adrp = (u16 *) dmi->dmi_addr;
  849. iowrite16(adrp[0], ioaddr + MID_1L + 8 * i);
  850. iowrite16(adrp[1], ioaddr + MID_1M + 8 * i);
  851. iowrite16(adrp[2], ioaddr + MID_1H + 8 * i);
  852. } else {
  853. iowrite16(0xffff, ioaddr + MID_1L + 8 * i);
  854. iowrite16(0xffff, ioaddr + MID_1M + 8 * i);
  855. iowrite16(0xffff, ioaddr + MID_1H + 8 * i);
  856. }
  857. i++;
  858. }
  859. }
  860. static void netdev_get_drvinfo(struct net_device *dev,
  861. struct ethtool_drvinfo *info)
  862. {
  863. struct r6040_private *rp = netdev_priv(dev);
  864. strcpy(info->driver, DRV_NAME);
  865. strcpy(info->version, DRV_VERSION);
  866. strcpy(info->bus_info, pci_name(rp->pdev));
  867. }
  868. static int netdev_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  869. {
  870. struct r6040_private *rp = netdev_priv(dev);
  871. int rc;
  872. spin_lock_irq(&rp->lock);
  873. rc = mii_ethtool_gset(&rp->mii_if, cmd);
  874. spin_unlock_irq(&rp->lock);
  875. return rc;
  876. }
  877. static int netdev_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  878. {
  879. struct r6040_private *rp = netdev_priv(dev);
  880. int rc;
  881. spin_lock_irq(&rp->lock);
  882. rc = mii_ethtool_sset(&rp->mii_if, cmd);
  883. spin_unlock_irq(&rp->lock);
  884. r6040_set_carrier(&rp->mii_if);
  885. return rc;
  886. }
  887. static u32 netdev_get_link(struct net_device *dev)
  888. {
  889. struct r6040_private *rp = netdev_priv(dev);
  890. return mii_link_ok(&rp->mii_if);
  891. }
  892. static const struct ethtool_ops netdev_ethtool_ops = {
  893. .get_drvinfo = netdev_get_drvinfo,
  894. .get_settings = netdev_get_settings,
  895. .set_settings = netdev_set_settings,
  896. .get_link = netdev_get_link,
  897. };
  898. static const struct net_device_ops r6040_netdev_ops = {
  899. .ndo_open = r6040_open,
  900. .ndo_stop = r6040_close,
  901. .ndo_start_xmit = r6040_start_xmit,
  902. .ndo_get_stats = r6040_get_stats,
  903. .ndo_set_multicast_list = r6040_multicast_list,
  904. .ndo_change_mtu = eth_change_mtu,
  905. .ndo_validate_addr = eth_validate_addr,
  906. .ndo_set_mac_address = eth_mac_addr,
  907. .ndo_do_ioctl = r6040_ioctl,
  908. .ndo_tx_timeout = r6040_tx_timeout,
  909. #ifdef CONFIG_NET_POLL_CONTROLLER
  910. .ndo_poll_controller = r6040_poll_controller,
  911. #endif
  912. };
  913. static int __devinit r6040_init_one(struct pci_dev *pdev,
  914. const struct pci_device_id *ent)
  915. {
  916. struct net_device *dev;
  917. struct r6040_private *lp;
  918. void __iomem *ioaddr;
  919. int err, io_size = R6040_IO_SIZE;
  920. static int card_idx = -1;
  921. int bar = 0;
  922. u16 *adrp;
  923. printk("%s\n", version);
  924. err = pci_enable_device(pdev);
  925. if (err)
  926. goto err_out;
  927. /* this should always be supported */
  928. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  929. if (err) {
  930. printk(KERN_ERR DRV_NAME ": 32-bit PCI DMA addresses"
  931. "not supported by the card\n");
  932. goto err_out;
  933. }
  934. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  935. if (err) {
  936. printk(KERN_ERR DRV_NAME ": 32-bit PCI DMA addresses"
  937. "not supported by the card\n");
  938. goto err_out;
  939. }
  940. /* IO Size check */
  941. if (pci_resource_len(pdev, bar) < io_size) {
  942. printk(KERN_ERR DRV_NAME ": Insufficient PCI resources, aborting\n");
  943. err = -EIO;
  944. goto err_out;
  945. }
  946. pci_set_master(pdev);
  947. dev = alloc_etherdev(sizeof(struct r6040_private));
  948. if (!dev) {
  949. printk(KERN_ERR DRV_NAME ": Failed to allocate etherdev\n");
  950. err = -ENOMEM;
  951. goto err_out;
  952. }
  953. SET_NETDEV_DEV(dev, &pdev->dev);
  954. lp = netdev_priv(dev);
  955. err = pci_request_regions(pdev, DRV_NAME);
  956. if (err) {
  957. printk(KERN_ERR DRV_NAME ": Failed to request PCI regions\n");
  958. goto err_out_free_dev;
  959. }
  960. ioaddr = pci_iomap(pdev, bar, io_size);
  961. if (!ioaddr) {
  962. printk(KERN_ERR DRV_NAME ": ioremap failed for device %s\n",
  963. pci_name(pdev));
  964. err = -EIO;
  965. goto err_out_free_res;
  966. }
  967. /* If PHY status change register is still set to zero it means the
  968. * bootloader didn't initialize it */
  969. if (ioread16(ioaddr + PHY_CC) == 0)
  970. iowrite16(0x9f07, ioaddr + PHY_CC);
  971. /* Init system & device */
  972. lp->base = ioaddr;
  973. dev->irq = pdev->irq;
  974. spin_lock_init(&lp->lock);
  975. pci_set_drvdata(pdev, dev);
  976. /* Set MAC address */
  977. card_idx++;
  978. adrp = (u16 *)dev->dev_addr;
  979. adrp[0] = ioread16(ioaddr + MID_0L);
  980. adrp[1] = ioread16(ioaddr + MID_0M);
  981. adrp[2] = ioread16(ioaddr + MID_0H);
  982. /* Some bootloader/BIOSes do not initialize
  983. * MAC address, warn about that */
  984. if (!(adrp[0] || adrp[1] || adrp[2])) {
  985. printk(KERN_WARNING DRV_NAME ": MAC address not initialized, generating random\n");
  986. random_ether_addr(dev->dev_addr);
  987. }
  988. /* Link new device into r6040_root_dev */
  989. lp->pdev = pdev;
  990. lp->dev = dev;
  991. /* Init RDC private data */
  992. lp->mcr0 = 0x1002;
  993. lp->phy_addr = phy_table[card_idx];
  994. lp->switch_sig = 0;
  995. /* The RDC-specific entries in the device structure. */
  996. dev->netdev_ops = &r6040_netdev_ops;
  997. dev->ethtool_ops = &netdev_ethtool_ops;
  998. dev->watchdog_timeo = TX_TIMEOUT;
  999. netif_napi_add(dev, &lp->napi, r6040_poll, 64);
  1000. lp->mii_if.dev = dev;
  1001. lp->mii_if.mdio_read = r6040_mdio_read;
  1002. lp->mii_if.mdio_write = r6040_mdio_write;
  1003. lp->mii_if.phy_id = lp->phy_addr;
  1004. lp->mii_if.phy_id_mask = 0x1f;
  1005. lp->mii_if.reg_num_mask = 0x1f;
  1006. /* Check the vendor ID on the PHY, if 0xffff assume none attached */
  1007. if (r6040_phy_read(ioaddr, lp->phy_addr, 2) == 0xffff) {
  1008. printk(KERN_ERR DRV_NAME ": Failed to detect an attached PHY\n");
  1009. err = -ENODEV;
  1010. goto err_out_unmap;
  1011. }
  1012. /* Register net device. After this dev->name assign */
  1013. err = register_netdev(dev);
  1014. if (err) {
  1015. printk(KERN_ERR DRV_NAME ": Failed to register net device\n");
  1016. goto err_out_unmap;
  1017. }
  1018. return 0;
  1019. err_out_unmap:
  1020. pci_iounmap(pdev, ioaddr);
  1021. err_out_free_res:
  1022. pci_release_regions(pdev);
  1023. err_out_free_dev:
  1024. free_netdev(dev);
  1025. err_out:
  1026. return err;
  1027. }
  1028. static void __devexit r6040_remove_one(struct pci_dev *pdev)
  1029. {
  1030. struct net_device *dev = pci_get_drvdata(pdev);
  1031. unregister_netdev(dev);
  1032. pci_release_regions(pdev);
  1033. free_netdev(dev);
  1034. pci_disable_device(pdev);
  1035. pci_set_drvdata(pdev, NULL);
  1036. }
  1037. static DEFINE_PCI_DEVICE_TABLE(r6040_pci_tbl) = {
  1038. { PCI_DEVICE(PCI_VENDOR_ID_RDC, 0x6040) },
  1039. { 0 }
  1040. };
  1041. MODULE_DEVICE_TABLE(pci, r6040_pci_tbl);
  1042. static struct pci_driver r6040_driver = {
  1043. .name = DRV_NAME,
  1044. .id_table = r6040_pci_tbl,
  1045. .probe = r6040_init_one,
  1046. .remove = __devexit_p(r6040_remove_one),
  1047. };
  1048. static int __init r6040_init(void)
  1049. {
  1050. return pci_register_driver(&r6040_driver);
  1051. }
  1052. static void __exit r6040_cleanup(void)
  1053. {
  1054. pci_unregister_driver(&r6040_driver);
  1055. }
  1056. module_init(r6040_init);
  1057. module_exit(r6040_cleanup);