octeon_mgmt.c 30 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 2009 Cavium Networks
  7. */
  8. #include <linux/capability.h>
  9. #include <linux/dma-mapping.h>
  10. #include <linux/init.h>
  11. #include <linux/platform_device.h>
  12. #include <linux/netdevice.h>
  13. #include <linux/etherdevice.h>
  14. #include <linux/if_vlan.h>
  15. #include <linux/slab.h>
  16. #include <linux/phy.h>
  17. #include <linux/spinlock.h>
  18. #include <asm/octeon/octeon.h>
  19. #include <asm/octeon/cvmx-mixx-defs.h>
  20. #include <asm/octeon/cvmx-agl-defs.h>
  21. #define DRV_NAME "octeon_mgmt"
  22. #define DRV_VERSION "2.0"
  23. #define DRV_DESCRIPTION \
  24. "Cavium Networks Octeon MII (management) port Network Driver"
  25. #define OCTEON_MGMT_NAPI_WEIGHT 16
  26. /*
  27. * Ring sizes that are powers of two allow for more efficient modulo
  28. * opertions.
  29. */
  30. #define OCTEON_MGMT_RX_RING_SIZE 512
  31. #define OCTEON_MGMT_TX_RING_SIZE 128
  32. /* Allow 8 bytes for vlan and FCS. */
  33. #define OCTEON_MGMT_RX_HEADROOM (ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN)
  34. union mgmt_port_ring_entry {
  35. u64 d64;
  36. struct {
  37. u64 reserved_62_63:2;
  38. /* Length of the buffer/packet in bytes */
  39. u64 len:14;
  40. /* For TX, signals that the packet should be timestamped */
  41. u64 tstamp:1;
  42. /* The RX error code */
  43. u64 code:7;
  44. #define RING_ENTRY_CODE_DONE 0xf
  45. #define RING_ENTRY_CODE_MORE 0x10
  46. /* Physical address of the buffer */
  47. u64 addr:40;
  48. } s;
  49. };
  50. struct octeon_mgmt {
  51. struct net_device *netdev;
  52. int port;
  53. int irq;
  54. u64 *tx_ring;
  55. dma_addr_t tx_ring_handle;
  56. unsigned int tx_next;
  57. unsigned int tx_next_clean;
  58. unsigned int tx_current_fill;
  59. /* The tx_list lock also protects the ring related variables */
  60. struct sk_buff_head tx_list;
  61. /* RX variables only touched in napi_poll. No locking necessary. */
  62. u64 *rx_ring;
  63. dma_addr_t rx_ring_handle;
  64. unsigned int rx_next;
  65. unsigned int rx_next_fill;
  66. unsigned int rx_current_fill;
  67. struct sk_buff_head rx_list;
  68. spinlock_t lock;
  69. unsigned int last_duplex;
  70. unsigned int last_link;
  71. struct device *dev;
  72. struct napi_struct napi;
  73. struct tasklet_struct tx_clean_tasklet;
  74. struct phy_device *phydev;
  75. };
  76. static void octeon_mgmt_set_rx_irq(struct octeon_mgmt *p, int enable)
  77. {
  78. int port = p->port;
  79. union cvmx_mixx_intena mix_intena;
  80. unsigned long flags;
  81. spin_lock_irqsave(&p->lock, flags);
  82. mix_intena.u64 = cvmx_read_csr(CVMX_MIXX_INTENA(port));
  83. mix_intena.s.ithena = enable ? 1 : 0;
  84. cvmx_write_csr(CVMX_MIXX_INTENA(port), mix_intena.u64);
  85. spin_unlock_irqrestore(&p->lock, flags);
  86. }
  87. static void octeon_mgmt_set_tx_irq(struct octeon_mgmt *p, int enable)
  88. {
  89. int port = p->port;
  90. union cvmx_mixx_intena mix_intena;
  91. unsigned long flags;
  92. spin_lock_irqsave(&p->lock, flags);
  93. mix_intena.u64 = cvmx_read_csr(CVMX_MIXX_INTENA(port));
  94. mix_intena.s.othena = enable ? 1 : 0;
  95. cvmx_write_csr(CVMX_MIXX_INTENA(port), mix_intena.u64);
  96. spin_unlock_irqrestore(&p->lock, flags);
  97. }
  98. static inline void octeon_mgmt_enable_rx_irq(struct octeon_mgmt *p)
  99. {
  100. octeon_mgmt_set_rx_irq(p, 1);
  101. }
  102. static inline void octeon_mgmt_disable_rx_irq(struct octeon_mgmt *p)
  103. {
  104. octeon_mgmt_set_rx_irq(p, 0);
  105. }
  106. static inline void octeon_mgmt_enable_tx_irq(struct octeon_mgmt *p)
  107. {
  108. octeon_mgmt_set_tx_irq(p, 1);
  109. }
  110. static inline void octeon_mgmt_disable_tx_irq(struct octeon_mgmt *p)
  111. {
  112. octeon_mgmt_set_tx_irq(p, 0);
  113. }
  114. static unsigned int ring_max_fill(unsigned int ring_size)
  115. {
  116. return ring_size - 8;
  117. }
  118. static unsigned int ring_size_to_bytes(unsigned int ring_size)
  119. {
  120. return ring_size * sizeof(union mgmt_port_ring_entry);
  121. }
  122. static void octeon_mgmt_rx_fill_ring(struct net_device *netdev)
  123. {
  124. struct octeon_mgmt *p = netdev_priv(netdev);
  125. int port = p->port;
  126. while (p->rx_current_fill < ring_max_fill(OCTEON_MGMT_RX_RING_SIZE)) {
  127. unsigned int size;
  128. union mgmt_port_ring_entry re;
  129. struct sk_buff *skb;
  130. /* CN56XX pass 1 needs 8 bytes of padding. */
  131. size = netdev->mtu + OCTEON_MGMT_RX_HEADROOM + 8 + NET_IP_ALIGN;
  132. skb = netdev_alloc_skb(netdev, size);
  133. if (!skb)
  134. break;
  135. skb_reserve(skb, NET_IP_ALIGN);
  136. __skb_queue_tail(&p->rx_list, skb);
  137. re.d64 = 0;
  138. re.s.len = size;
  139. re.s.addr = dma_map_single(p->dev, skb->data,
  140. size,
  141. DMA_FROM_DEVICE);
  142. /* Put it in the ring. */
  143. p->rx_ring[p->rx_next_fill] = re.d64;
  144. dma_sync_single_for_device(p->dev, p->rx_ring_handle,
  145. ring_size_to_bytes(OCTEON_MGMT_RX_RING_SIZE),
  146. DMA_BIDIRECTIONAL);
  147. p->rx_next_fill =
  148. (p->rx_next_fill + 1) % OCTEON_MGMT_RX_RING_SIZE;
  149. p->rx_current_fill++;
  150. /* Ring the bell. */
  151. cvmx_write_csr(CVMX_MIXX_IRING2(port), 1);
  152. }
  153. }
  154. static void octeon_mgmt_clean_tx_buffers(struct octeon_mgmt *p)
  155. {
  156. int port = p->port;
  157. union cvmx_mixx_orcnt mix_orcnt;
  158. union mgmt_port_ring_entry re;
  159. struct sk_buff *skb;
  160. int cleaned = 0;
  161. unsigned long flags;
  162. mix_orcnt.u64 = cvmx_read_csr(CVMX_MIXX_ORCNT(port));
  163. while (mix_orcnt.s.orcnt) {
  164. dma_sync_single_for_cpu(p->dev, p->tx_ring_handle,
  165. ring_size_to_bytes(OCTEON_MGMT_TX_RING_SIZE),
  166. DMA_BIDIRECTIONAL);
  167. spin_lock_irqsave(&p->tx_list.lock, flags);
  168. re.d64 = p->tx_ring[p->tx_next_clean];
  169. p->tx_next_clean =
  170. (p->tx_next_clean + 1) % OCTEON_MGMT_TX_RING_SIZE;
  171. skb = __skb_dequeue(&p->tx_list);
  172. mix_orcnt.u64 = 0;
  173. mix_orcnt.s.orcnt = 1;
  174. /* Acknowledge to hardware that we have the buffer. */
  175. cvmx_write_csr(CVMX_MIXX_ORCNT(port), mix_orcnt.u64);
  176. p->tx_current_fill--;
  177. spin_unlock_irqrestore(&p->tx_list.lock, flags);
  178. dma_unmap_single(p->dev, re.s.addr, re.s.len,
  179. DMA_TO_DEVICE);
  180. dev_kfree_skb_any(skb);
  181. cleaned++;
  182. mix_orcnt.u64 = cvmx_read_csr(CVMX_MIXX_ORCNT(port));
  183. }
  184. if (cleaned && netif_queue_stopped(p->netdev))
  185. netif_wake_queue(p->netdev);
  186. }
  187. static void octeon_mgmt_clean_tx_tasklet(unsigned long arg)
  188. {
  189. struct octeon_mgmt *p = (struct octeon_mgmt *)arg;
  190. octeon_mgmt_clean_tx_buffers(p);
  191. octeon_mgmt_enable_tx_irq(p);
  192. }
  193. static void octeon_mgmt_update_rx_stats(struct net_device *netdev)
  194. {
  195. struct octeon_mgmt *p = netdev_priv(netdev);
  196. int port = p->port;
  197. unsigned long flags;
  198. u64 drop, bad;
  199. /* These reads also clear the count registers. */
  200. drop = cvmx_read_csr(CVMX_AGL_GMX_RXX_STATS_PKTS_DRP(port));
  201. bad = cvmx_read_csr(CVMX_AGL_GMX_RXX_STATS_PKTS_BAD(port));
  202. if (drop || bad) {
  203. /* Do an atomic update. */
  204. spin_lock_irqsave(&p->lock, flags);
  205. netdev->stats.rx_errors += bad;
  206. netdev->stats.rx_dropped += drop;
  207. spin_unlock_irqrestore(&p->lock, flags);
  208. }
  209. }
  210. static void octeon_mgmt_update_tx_stats(struct net_device *netdev)
  211. {
  212. struct octeon_mgmt *p = netdev_priv(netdev);
  213. int port = p->port;
  214. unsigned long flags;
  215. union cvmx_agl_gmx_txx_stat0 s0;
  216. union cvmx_agl_gmx_txx_stat1 s1;
  217. /* These reads also clear the count registers. */
  218. s0.u64 = cvmx_read_csr(CVMX_AGL_GMX_TXX_STAT0(port));
  219. s1.u64 = cvmx_read_csr(CVMX_AGL_GMX_TXX_STAT1(port));
  220. if (s0.s.xsdef || s0.s.xscol || s1.s.scol || s1.s.mcol) {
  221. /* Do an atomic update. */
  222. spin_lock_irqsave(&p->lock, flags);
  223. netdev->stats.tx_errors += s0.s.xsdef + s0.s.xscol;
  224. netdev->stats.collisions += s1.s.scol + s1.s.mcol;
  225. spin_unlock_irqrestore(&p->lock, flags);
  226. }
  227. }
  228. /*
  229. * Dequeue a receive skb and its corresponding ring entry. The ring
  230. * entry is returned, *pskb is updated to point to the skb.
  231. */
  232. static u64 octeon_mgmt_dequeue_rx_buffer(struct octeon_mgmt *p,
  233. struct sk_buff **pskb)
  234. {
  235. union mgmt_port_ring_entry re;
  236. dma_sync_single_for_cpu(p->dev, p->rx_ring_handle,
  237. ring_size_to_bytes(OCTEON_MGMT_RX_RING_SIZE),
  238. DMA_BIDIRECTIONAL);
  239. re.d64 = p->rx_ring[p->rx_next];
  240. p->rx_next = (p->rx_next + 1) % OCTEON_MGMT_RX_RING_SIZE;
  241. p->rx_current_fill--;
  242. *pskb = __skb_dequeue(&p->rx_list);
  243. dma_unmap_single(p->dev, re.s.addr,
  244. ETH_FRAME_LEN + OCTEON_MGMT_RX_HEADROOM,
  245. DMA_FROM_DEVICE);
  246. return re.d64;
  247. }
  248. static int octeon_mgmt_receive_one(struct octeon_mgmt *p)
  249. {
  250. int port = p->port;
  251. struct net_device *netdev = p->netdev;
  252. union cvmx_mixx_ircnt mix_ircnt;
  253. union mgmt_port_ring_entry re;
  254. struct sk_buff *skb;
  255. struct sk_buff *skb2;
  256. struct sk_buff *skb_new;
  257. union mgmt_port_ring_entry re2;
  258. int rc = 1;
  259. re.d64 = octeon_mgmt_dequeue_rx_buffer(p, &skb);
  260. if (likely(re.s.code == RING_ENTRY_CODE_DONE)) {
  261. /* A good packet, send it up. */
  262. skb_put(skb, re.s.len);
  263. good:
  264. skb->protocol = eth_type_trans(skb, netdev);
  265. netdev->stats.rx_packets++;
  266. netdev->stats.rx_bytes += skb->len;
  267. netdev->last_rx = jiffies;
  268. netif_receive_skb(skb);
  269. rc = 0;
  270. } else if (re.s.code == RING_ENTRY_CODE_MORE) {
  271. /*
  272. * Packet split across skbs. This can happen if we
  273. * increase the MTU. Buffers that are already in the
  274. * rx ring can then end up being too small. As the rx
  275. * ring is refilled, buffers sized for the new MTU
  276. * will be used and we should go back to the normal
  277. * non-split case.
  278. */
  279. skb_put(skb, re.s.len);
  280. do {
  281. re2.d64 = octeon_mgmt_dequeue_rx_buffer(p, &skb2);
  282. if (re2.s.code != RING_ENTRY_CODE_MORE
  283. && re2.s.code != RING_ENTRY_CODE_DONE)
  284. goto split_error;
  285. skb_put(skb2, re2.s.len);
  286. skb_new = skb_copy_expand(skb, 0, skb2->len,
  287. GFP_ATOMIC);
  288. if (!skb_new)
  289. goto split_error;
  290. if (skb_copy_bits(skb2, 0, skb_tail_pointer(skb_new),
  291. skb2->len))
  292. goto split_error;
  293. skb_put(skb_new, skb2->len);
  294. dev_kfree_skb_any(skb);
  295. dev_kfree_skb_any(skb2);
  296. skb = skb_new;
  297. } while (re2.s.code == RING_ENTRY_CODE_MORE);
  298. goto good;
  299. } else {
  300. /* Some other error, discard it. */
  301. dev_kfree_skb_any(skb);
  302. /*
  303. * Error statistics are accumulated in
  304. * octeon_mgmt_update_rx_stats.
  305. */
  306. }
  307. goto done;
  308. split_error:
  309. /* Discard the whole mess. */
  310. dev_kfree_skb_any(skb);
  311. dev_kfree_skb_any(skb2);
  312. while (re2.s.code == RING_ENTRY_CODE_MORE) {
  313. re2.d64 = octeon_mgmt_dequeue_rx_buffer(p, &skb2);
  314. dev_kfree_skb_any(skb2);
  315. }
  316. netdev->stats.rx_errors++;
  317. done:
  318. /* Tell the hardware we processed a packet. */
  319. mix_ircnt.u64 = 0;
  320. mix_ircnt.s.ircnt = 1;
  321. cvmx_write_csr(CVMX_MIXX_IRCNT(port), mix_ircnt.u64);
  322. return rc;
  323. }
  324. static int octeon_mgmt_receive_packets(struct octeon_mgmt *p, int budget)
  325. {
  326. int port = p->port;
  327. unsigned int work_done = 0;
  328. union cvmx_mixx_ircnt mix_ircnt;
  329. int rc;
  330. mix_ircnt.u64 = cvmx_read_csr(CVMX_MIXX_IRCNT(port));
  331. while (work_done < budget && mix_ircnt.s.ircnt) {
  332. rc = octeon_mgmt_receive_one(p);
  333. if (!rc)
  334. work_done++;
  335. /* Check for more packets. */
  336. mix_ircnt.u64 = cvmx_read_csr(CVMX_MIXX_IRCNT(port));
  337. }
  338. octeon_mgmt_rx_fill_ring(p->netdev);
  339. return work_done;
  340. }
  341. static int octeon_mgmt_napi_poll(struct napi_struct *napi, int budget)
  342. {
  343. struct octeon_mgmt *p = container_of(napi, struct octeon_mgmt, napi);
  344. struct net_device *netdev = p->netdev;
  345. unsigned int work_done = 0;
  346. work_done = octeon_mgmt_receive_packets(p, budget);
  347. if (work_done < budget) {
  348. /* We stopped because no more packets were available. */
  349. napi_complete(napi);
  350. octeon_mgmt_enable_rx_irq(p);
  351. }
  352. octeon_mgmt_update_rx_stats(netdev);
  353. return work_done;
  354. }
  355. /* Reset the hardware to clean state. */
  356. static void octeon_mgmt_reset_hw(struct octeon_mgmt *p)
  357. {
  358. union cvmx_mixx_ctl mix_ctl;
  359. union cvmx_mixx_bist mix_bist;
  360. union cvmx_agl_gmx_bist agl_gmx_bist;
  361. mix_ctl.u64 = 0;
  362. cvmx_write_csr(CVMX_MIXX_CTL(p->port), mix_ctl.u64);
  363. do {
  364. mix_ctl.u64 = cvmx_read_csr(CVMX_MIXX_CTL(p->port));
  365. } while (mix_ctl.s.busy);
  366. mix_ctl.s.reset = 1;
  367. cvmx_write_csr(CVMX_MIXX_CTL(p->port), mix_ctl.u64);
  368. cvmx_read_csr(CVMX_MIXX_CTL(p->port));
  369. cvmx_wait(64);
  370. mix_bist.u64 = cvmx_read_csr(CVMX_MIXX_BIST(p->port));
  371. if (mix_bist.u64)
  372. dev_warn(p->dev, "MIX failed BIST (0x%016llx)\n",
  373. (unsigned long long)mix_bist.u64);
  374. agl_gmx_bist.u64 = cvmx_read_csr(CVMX_AGL_GMX_BIST);
  375. if (agl_gmx_bist.u64)
  376. dev_warn(p->dev, "AGL failed BIST (0x%016llx)\n",
  377. (unsigned long long)agl_gmx_bist.u64);
  378. }
  379. struct octeon_mgmt_cam_state {
  380. u64 cam[6];
  381. u64 cam_mask;
  382. int cam_index;
  383. };
  384. static void octeon_mgmt_cam_state_add(struct octeon_mgmt_cam_state *cs,
  385. unsigned char *addr)
  386. {
  387. int i;
  388. for (i = 0; i < 6; i++)
  389. cs->cam[i] |= (u64)addr[i] << (8 * (cs->cam_index));
  390. cs->cam_mask |= (1ULL << cs->cam_index);
  391. cs->cam_index++;
  392. }
  393. static void octeon_mgmt_set_rx_filtering(struct net_device *netdev)
  394. {
  395. struct octeon_mgmt *p = netdev_priv(netdev);
  396. int port = p->port;
  397. union cvmx_agl_gmx_rxx_adr_ctl adr_ctl;
  398. union cvmx_agl_gmx_prtx_cfg agl_gmx_prtx;
  399. unsigned long flags;
  400. unsigned int prev_packet_enable;
  401. unsigned int cam_mode = 1; /* 1 - Accept on CAM match */
  402. unsigned int multicast_mode = 1; /* 1 - Reject all multicast. */
  403. struct octeon_mgmt_cam_state cam_state;
  404. struct dev_addr_list *list;
  405. struct list_head *pos;
  406. int available_cam_entries;
  407. memset(&cam_state, 0, sizeof(cam_state));
  408. if ((netdev->flags & IFF_PROMISC) || netdev->dev_addrs.count > 7) {
  409. cam_mode = 0;
  410. available_cam_entries = 8;
  411. } else {
  412. /*
  413. * One CAM entry for the primary address, leaves seven
  414. * for the secondary addresses.
  415. */
  416. available_cam_entries = 7 - netdev->dev_addrs.count;
  417. }
  418. if (netdev->flags & IFF_MULTICAST) {
  419. if (cam_mode == 0 || (netdev->flags & IFF_ALLMULTI) ||
  420. netdev_mc_count(netdev) > available_cam_entries)
  421. multicast_mode = 2; /* 1 - Accept all multicast. */
  422. else
  423. multicast_mode = 0; /* 0 - Use CAM. */
  424. }
  425. if (cam_mode == 1) {
  426. /* Add primary address. */
  427. octeon_mgmt_cam_state_add(&cam_state, netdev->dev_addr);
  428. list_for_each(pos, &netdev->dev_addrs.list) {
  429. struct netdev_hw_addr *hw_addr;
  430. hw_addr = list_entry(pos, struct netdev_hw_addr, list);
  431. octeon_mgmt_cam_state_add(&cam_state, hw_addr->addr);
  432. list = list->next;
  433. }
  434. }
  435. if (multicast_mode == 0) {
  436. netdev_for_each_mc_addr(list, netdev)
  437. octeon_mgmt_cam_state_add(&cam_state, list->da_addr);
  438. }
  439. spin_lock_irqsave(&p->lock, flags);
  440. /* Disable packet I/O. */
  441. agl_gmx_prtx.u64 = cvmx_read_csr(CVMX_AGL_GMX_PRTX_CFG(port));
  442. prev_packet_enable = agl_gmx_prtx.s.en;
  443. agl_gmx_prtx.s.en = 0;
  444. cvmx_write_csr(CVMX_AGL_GMX_PRTX_CFG(port), agl_gmx_prtx.u64);
  445. adr_ctl.u64 = 0;
  446. adr_ctl.s.cam_mode = cam_mode;
  447. adr_ctl.s.mcst = multicast_mode;
  448. adr_ctl.s.bcst = 1; /* Allow broadcast */
  449. cvmx_write_csr(CVMX_AGL_GMX_RXX_ADR_CTL(port), adr_ctl.u64);
  450. cvmx_write_csr(CVMX_AGL_GMX_RXX_ADR_CAM0(port), cam_state.cam[0]);
  451. cvmx_write_csr(CVMX_AGL_GMX_RXX_ADR_CAM1(port), cam_state.cam[1]);
  452. cvmx_write_csr(CVMX_AGL_GMX_RXX_ADR_CAM2(port), cam_state.cam[2]);
  453. cvmx_write_csr(CVMX_AGL_GMX_RXX_ADR_CAM3(port), cam_state.cam[3]);
  454. cvmx_write_csr(CVMX_AGL_GMX_RXX_ADR_CAM4(port), cam_state.cam[4]);
  455. cvmx_write_csr(CVMX_AGL_GMX_RXX_ADR_CAM5(port), cam_state.cam[5]);
  456. cvmx_write_csr(CVMX_AGL_GMX_RXX_ADR_CAM_EN(port), cam_state.cam_mask);
  457. /* Restore packet I/O. */
  458. agl_gmx_prtx.s.en = prev_packet_enable;
  459. cvmx_write_csr(CVMX_AGL_GMX_PRTX_CFG(port), agl_gmx_prtx.u64);
  460. spin_unlock_irqrestore(&p->lock, flags);
  461. }
  462. static int octeon_mgmt_set_mac_address(struct net_device *netdev, void *addr)
  463. {
  464. struct sockaddr *sa = addr;
  465. if (!is_valid_ether_addr(sa->sa_data))
  466. return -EADDRNOTAVAIL;
  467. memcpy(netdev->dev_addr, sa->sa_data, ETH_ALEN);
  468. octeon_mgmt_set_rx_filtering(netdev);
  469. return 0;
  470. }
  471. static int octeon_mgmt_change_mtu(struct net_device *netdev, int new_mtu)
  472. {
  473. struct octeon_mgmt *p = netdev_priv(netdev);
  474. int port = p->port;
  475. int size_without_fcs = new_mtu + OCTEON_MGMT_RX_HEADROOM;
  476. /*
  477. * Limit the MTU to make sure the ethernet packets are between
  478. * 64 bytes and 16383 bytes.
  479. */
  480. if (size_without_fcs < 64 || size_without_fcs > 16383) {
  481. dev_warn(p->dev, "MTU must be between %d and %d.\n",
  482. 64 - OCTEON_MGMT_RX_HEADROOM,
  483. 16383 - OCTEON_MGMT_RX_HEADROOM);
  484. return -EINVAL;
  485. }
  486. netdev->mtu = new_mtu;
  487. cvmx_write_csr(CVMX_AGL_GMX_RXX_FRM_MAX(port), size_without_fcs);
  488. cvmx_write_csr(CVMX_AGL_GMX_RXX_JABBER(port),
  489. (size_without_fcs + 7) & 0xfff8);
  490. return 0;
  491. }
  492. static irqreturn_t octeon_mgmt_interrupt(int cpl, void *dev_id)
  493. {
  494. struct net_device *netdev = dev_id;
  495. struct octeon_mgmt *p = netdev_priv(netdev);
  496. int port = p->port;
  497. union cvmx_mixx_isr mixx_isr;
  498. mixx_isr.u64 = cvmx_read_csr(CVMX_MIXX_ISR(port));
  499. /* Clear any pending interrupts */
  500. cvmx_write_csr(CVMX_MIXX_ISR(port),
  501. cvmx_read_csr(CVMX_MIXX_ISR(port)));
  502. cvmx_read_csr(CVMX_MIXX_ISR(port));
  503. if (mixx_isr.s.irthresh) {
  504. octeon_mgmt_disable_rx_irq(p);
  505. napi_schedule(&p->napi);
  506. }
  507. if (mixx_isr.s.orthresh) {
  508. octeon_mgmt_disable_tx_irq(p);
  509. tasklet_schedule(&p->tx_clean_tasklet);
  510. }
  511. return IRQ_HANDLED;
  512. }
  513. static int octeon_mgmt_ioctl(struct net_device *netdev,
  514. struct ifreq *rq, int cmd)
  515. {
  516. struct octeon_mgmt *p = netdev_priv(netdev);
  517. if (!netif_running(netdev))
  518. return -EINVAL;
  519. if (!p->phydev)
  520. return -EINVAL;
  521. return phy_mii_ioctl(p->phydev, if_mii(rq), cmd);
  522. }
  523. static void octeon_mgmt_adjust_link(struct net_device *netdev)
  524. {
  525. struct octeon_mgmt *p = netdev_priv(netdev);
  526. int port = p->port;
  527. union cvmx_agl_gmx_prtx_cfg prtx_cfg;
  528. unsigned long flags;
  529. int link_changed = 0;
  530. spin_lock_irqsave(&p->lock, flags);
  531. if (p->phydev->link) {
  532. if (!p->last_link)
  533. link_changed = 1;
  534. if (p->last_duplex != p->phydev->duplex) {
  535. p->last_duplex = p->phydev->duplex;
  536. prtx_cfg.u64 =
  537. cvmx_read_csr(CVMX_AGL_GMX_PRTX_CFG(port));
  538. prtx_cfg.s.duplex = p->phydev->duplex;
  539. cvmx_write_csr(CVMX_AGL_GMX_PRTX_CFG(port),
  540. prtx_cfg.u64);
  541. }
  542. } else {
  543. if (p->last_link)
  544. link_changed = -1;
  545. }
  546. p->last_link = p->phydev->link;
  547. spin_unlock_irqrestore(&p->lock, flags);
  548. if (link_changed != 0) {
  549. if (link_changed > 0) {
  550. netif_carrier_on(netdev);
  551. pr_info("%s: Link is up - %d/%s\n", netdev->name,
  552. p->phydev->speed,
  553. DUPLEX_FULL == p->phydev->duplex ?
  554. "Full" : "Half");
  555. } else {
  556. netif_carrier_off(netdev);
  557. pr_info("%s: Link is down\n", netdev->name);
  558. }
  559. }
  560. }
  561. static int octeon_mgmt_init_phy(struct net_device *netdev)
  562. {
  563. struct octeon_mgmt *p = netdev_priv(netdev);
  564. char phy_id[20];
  565. if (octeon_is_simulation()) {
  566. /* No PHYs in the simulator. */
  567. netif_carrier_on(netdev);
  568. return 0;
  569. }
  570. snprintf(phy_id, sizeof(phy_id), PHY_ID_FMT, "0", p->port);
  571. p->phydev = phy_connect(netdev, phy_id, octeon_mgmt_adjust_link, 0,
  572. PHY_INTERFACE_MODE_MII);
  573. if (IS_ERR(p->phydev)) {
  574. p->phydev = NULL;
  575. return -1;
  576. }
  577. phy_start_aneg(p->phydev);
  578. return 0;
  579. }
  580. static int octeon_mgmt_open(struct net_device *netdev)
  581. {
  582. struct octeon_mgmt *p = netdev_priv(netdev);
  583. int port = p->port;
  584. union cvmx_mixx_ctl mix_ctl;
  585. union cvmx_agl_gmx_inf_mode agl_gmx_inf_mode;
  586. union cvmx_mixx_oring1 oring1;
  587. union cvmx_mixx_iring1 iring1;
  588. union cvmx_agl_gmx_prtx_cfg prtx_cfg;
  589. union cvmx_agl_gmx_rxx_frm_ctl rxx_frm_ctl;
  590. union cvmx_mixx_irhwm mix_irhwm;
  591. union cvmx_mixx_orhwm mix_orhwm;
  592. union cvmx_mixx_intena mix_intena;
  593. struct sockaddr sa;
  594. /* Allocate ring buffers. */
  595. p->tx_ring = kzalloc(ring_size_to_bytes(OCTEON_MGMT_TX_RING_SIZE),
  596. GFP_KERNEL);
  597. if (!p->tx_ring)
  598. return -ENOMEM;
  599. p->tx_ring_handle =
  600. dma_map_single(p->dev, p->tx_ring,
  601. ring_size_to_bytes(OCTEON_MGMT_TX_RING_SIZE),
  602. DMA_BIDIRECTIONAL);
  603. p->tx_next = 0;
  604. p->tx_next_clean = 0;
  605. p->tx_current_fill = 0;
  606. p->rx_ring = kzalloc(ring_size_to_bytes(OCTEON_MGMT_RX_RING_SIZE),
  607. GFP_KERNEL);
  608. if (!p->rx_ring)
  609. goto err_nomem;
  610. p->rx_ring_handle =
  611. dma_map_single(p->dev, p->rx_ring,
  612. ring_size_to_bytes(OCTEON_MGMT_RX_RING_SIZE),
  613. DMA_BIDIRECTIONAL);
  614. p->rx_next = 0;
  615. p->rx_next_fill = 0;
  616. p->rx_current_fill = 0;
  617. octeon_mgmt_reset_hw(p);
  618. mix_ctl.u64 = cvmx_read_csr(CVMX_MIXX_CTL(port));
  619. /* Bring it out of reset if needed. */
  620. if (mix_ctl.s.reset) {
  621. mix_ctl.s.reset = 0;
  622. cvmx_write_csr(CVMX_MIXX_CTL(port), mix_ctl.u64);
  623. do {
  624. mix_ctl.u64 = cvmx_read_csr(CVMX_MIXX_CTL(port));
  625. } while (mix_ctl.s.reset);
  626. }
  627. agl_gmx_inf_mode.u64 = 0;
  628. agl_gmx_inf_mode.s.en = 1;
  629. cvmx_write_csr(CVMX_AGL_GMX_INF_MODE, agl_gmx_inf_mode.u64);
  630. oring1.u64 = 0;
  631. oring1.s.obase = p->tx_ring_handle >> 3;
  632. oring1.s.osize = OCTEON_MGMT_TX_RING_SIZE;
  633. cvmx_write_csr(CVMX_MIXX_ORING1(port), oring1.u64);
  634. iring1.u64 = 0;
  635. iring1.s.ibase = p->rx_ring_handle >> 3;
  636. iring1.s.isize = OCTEON_MGMT_RX_RING_SIZE;
  637. cvmx_write_csr(CVMX_MIXX_IRING1(port), iring1.u64);
  638. /* Disable packet I/O. */
  639. prtx_cfg.u64 = cvmx_read_csr(CVMX_AGL_GMX_PRTX_CFG(port));
  640. prtx_cfg.s.en = 0;
  641. cvmx_write_csr(CVMX_AGL_GMX_PRTX_CFG(port), prtx_cfg.u64);
  642. memcpy(sa.sa_data, netdev->dev_addr, ETH_ALEN);
  643. octeon_mgmt_set_mac_address(netdev, &sa);
  644. octeon_mgmt_change_mtu(netdev, netdev->mtu);
  645. /*
  646. * Enable the port HW. Packets are not allowed until
  647. * cvmx_mgmt_port_enable() is called.
  648. */
  649. mix_ctl.u64 = 0;
  650. mix_ctl.s.crc_strip = 1; /* Strip the ending CRC */
  651. mix_ctl.s.en = 1; /* Enable the port */
  652. mix_ctl.s.nbtarb = 0; /* Arbitration mode */
  653. /* MII CB-request FIFO programmable high watermark */
  654. mix_ctl.s.mrq_hwm = 1;
  655. cvmx_write_csr(CVMX_MIXX_CTL(port), mix_ctl.u64);
  656. if (OCTEON_IS_MODEL(OCTEON_CN56XX_PASS1_X)
  657. || OCTEON_IS_MODEL(OCTEON_CN52XX_PASS1_X)) {
  658. /*
  659. * Force compensation values, as they are not
  660. * determined properly by HW
  661. */
  662. union cvmx_agl_gmx_drv_ctl drv_ctl;
  663. drv_ctl.u64 = cvmx_read_csr(CVMX_AGL_GMX_DRV_CTL);
  664. if (port) {
  665. drv_ctl.s.byp_en1 = 1;
  666. drv_ctl.s.nctl1 = 6;
  667. drv_ctl.s.pctl1 = 6;
  668. } else {
  669. drv_ctl.s.byp_en = 1;
  670. drv_ctl.s.nctl = 6;
  671. drv_ctl.s.pctl = 6;
  672. }
  673. cvmx_write_csr(CVMX_AGL_GMX_DRV_CTL, drv_ctl.u64);
  674. }
  675. octeon_mgmt_rx_fill_ring(netdev);
  676. /* Clear statistics. */
  677. /* Clear on read. */
  678. cvmx_write_csr(CVMX_AGL_GMX_RXX_STATS_CTL(port), 1);
  679. cvmx_write_csr(CVMX_AGL_GMX_RXX_STATS_PKTS_DRP(port), 0);
  680. cvmx_write_csr(CVMX_AGL_GMX_RXX_STATS_PKTS_BAD(port), 0);
  681. cvmx_write_csr(CVMX_AGL_GMX_TXX_STATS_CTL(port), 1);
  682. cvmx_write_csr(CVMX_AGL_GMX_TXX_STAT0(port), 0);
  683. cvmx_write_csr(CVMX_AGL_GMX_TXX_STAT1(port), 0);
  684. /* Clear any pending interrupts */
  685. cvmx_write_csr(CVMX_MIXX_ISR(port), cvmx_read_csr(CVMX_MIXX_ISR(port)));
  686. if (request_irq(p->irq, octeon_mgmt_interrupt, 0, netdev->name,
  687. netdev)) {
  688. dev_err(p->dev, "request_irq(%d) failed.\n", p->irq);
  689. goto err_noirq;
  690. }
  691. /* Interrupt every single RX packet */
  692. mix_irhwm.u64 = 0;
  693. mix_irhwm.s.irhwm = 0;
  694. cvmx_write_csr(CVMX_MIXX_IRHWM(port), mix_irhwm.u64);
  695. /* Interrupt when we have 5 or more packets to clean. */
  696. mix_orhwm.u64 = 0;
  697. mix_orhwm.s.orhwm = 5;
  698. cvmx_write_csr(CVMX_MIXX_ORHWM(port), mix_orhwm.u64);
  699. /* Enable receive and transmit interrupts */
  700. mix_intena.u64 = 0;
  701. mix_intena.s.ithena = 1;
  702. mix_intena.s.othena = 1;
  703. cvmx_write_csr(CVMX_MIXX_INTENA(port), mix_intena.u64);
  704. /* Enable packet I/O. */
  705. rxx_frm_ctl.u64 = 0;
  706. rxx_frm_ctl.s.pre_align = 1;
  707. /*
  708. * When set, disables the length check for non-min sized pkts
  709. * with padding in the client data.
  710. */
  711. rxx_frm_ctl.s.pad_len = 1;
  712. /* When set, disables the length check for VLAN pkts */
  713. rxx_frm_ctl.s.vlan_len = 1;
  714. /* When set, PREAMBLE checking is less strict */
  715. rxx_frm_ctl.s.pre_free = 1;
  716. /* Control Pause Frames can match station SMAC */
  717. rxx_frm_ctl.s.ctl_smac = 0;
  718. /* Control Pause Frames can match globally assign Multicast address */
  719. rxx_frm_ctl.s.ctl_mcst = 1;
  720. /* Forward pause information to TX block */
  721. rxx_frm_ctl.s.ctl_bck = 1;
  722. /* Drop Control Pause Frames */
  723. rxx_frm_ctl.s.ctl_drp = 1;
  724. /* Strip off the preamble */
  725. rxx_frm_ctl.s.pre_strp = 1;
  726. /*
  727. * This port is configured to send PREAMBLE+SFD to begin every
  728. * frame. GMX checks that the PREAMBLE is sent correctly.
  729. */
  730. rxx_frm_ctl.s.pre_chk = 1;
  731. cvmx_write_csr(CVMX_AGL_GMX_RXX_FRM_CTL(port), rxx_frm_ctl.u64);
  732. /* Enable the AGL block */
  733. agl_gmx_inf_mode.u64 = 0;
  734. agl_gmx_inf_mode.s.en = 1;
  735. cvmx_write_csr(CVMX_AGL_GMX_INF_MODE, agl_gmx_inf_mode.u64);
  736. /* Configure the port duplex and enables */
  737. prtx_cfg.u64 = cvmx_read_csr(CVMX_AGL_GMX_PRTX_CFG(port));
  738. prtx_cfg.s.tx_en = 1;
  739. prtx_cfg.s.rx_en = 1;
  740. prtx_cfg.s.en = 1;
  741. p->last_duplex = 1;
  742. prtx_cfg.s.duplex = p->last_duplex;
  743. cvmx_write_csr(CVMX_AGL_GMX_PRTX_CFG(port), prtx_cfg.u64);
  744. p->last_link = 0;
  745. netif_carrier_off(netdev);
  746. if (octeon_mgmt_init_phy(netdev)) {
  747. dev_err(p->dev, "Cannot initialize PHY.\n");
  748. goto err_noirq;
  749. }
  750. netif_wake_queue(netdev);
  751. napi_enable(&p->napi);
  752. return 0;
  753. err_noirq:
  754. octeon_mgmt_reset_hw(p);
  755. dma_unmap_single(p->dev, p->rx_ring_handle,
  756. ring_size_to_bytes(OCTEON_MGMT_RX_RING_SIZE),
  757. DMA_BIDIRECTIONAL);
  758. kfree(p->rx_ring);
  759. err_nomem:
  760. dma_unmap_single(p->dev, p->tx_ring_handle,
  761. ring_size_to_bytes(OCTEON_MGMT_TX_RING_SIZE),
  762. DMA_BIDIRECTIONAL);
  763. kfree(p->tx_ring);
  764. return -ENOMEM;
  765. }
  766. static int octeon_mgmt_stop(struct net_device *netdev)
  767. {
  768. struct octeon_mgmt *p = netdev_priv(netdev);
  769. napi_disable(&p->napi);
  770. netif_stop_queue(netdev);
  771. if (p->phydev)
  772. phy_disconnect(p->phydev);
  773. netif_carrier_off(netdev);
  774. octeon_mgmt_reset_hw(p);
  775. free_irq(p->irq, netdev);
  776. /* dma_unmap is a nop on Octeon, so just free everything. */
  777. skb_queue_purge(&p->tx_list);
  778. skb_queue_purge(&p->rx_list);
  779. dma_unmap_single(p->dev, p->rx_ring_handle,
  780. ring_size_to_bytes(OCTEON_MGMT_RX_RING_SIZE),
  781. DMA_BIDIRECTIONAL);
  782. kfree(p->rx_ring);
  783. dma_unmap_single(p->dev, p->tx_ring_handle,
  784. ring_size_to_bytes(OCTEON_MGMT_TX_RING_SIZE),
  785. DMA_BIDIRECTIONAL);
  786. kfree(p->tx_ring);
  787. return 0;
  788. }
  789. static int octeon_mgmt_xmit(struct sk_buff *skb, struct net_device *netdev)
  790. {
  791. struct octeon_mgmt *p = netdev_priv(netdev);
  792. int port = p->port;
  793. union mgmt_port_ring_entry re;
  794. unsigned long flags;
  795. re.d64 = 0;
  796. re.s.len = skb->len;
  797. re.s.addr = dma_map_single(p->dev, skb->data,
  798. skb->len,
  799. DMA_TO_DEVICE);
  800. spin_lock_irqsave(&p->tx_list.lock, flags);
  801. if (unlikely(p->tx_current_fill >=
  802. ring_max_fill(OCTEON_MGMT_TX_RING_SIZE))) {
  803. spin_unlock_irqrestore(&p->tx_list.lock, flags);
  804. dma_unmap_single(p->dev, re.s.addr, re.s.len,
  805. DMA_TO_DEVICE);
  806. netif_stop_queue(netdev);
  807. return NETDEV_TX_BUSY;
  808. }
  809. __skb_queue_tail(&p->tx_list, skb);
  810. /* Put it in the ring. */
  811. p->tx_ring[p->tx_next] = re.d64;
  812. p->tx_next = (p->tx_next + 1) % OCTEON_MGMT_TX_RING_SIZE;
  813. p->tx_current_fill++;
  814. spin_unlock_irqrestore(&p->tx_list.lock, flags);
  815. dma_sync_single_for_device(p->dev, p->tx_ring_handle,
  816. ring_size_to_bytes(OCTEON_MGMT_TX_RING_SIZE),
  817. DMA_BIDIRECTIONAL);
  818. netdev->stats.tx_packets++;
  819. netdev->stats.tx_bytes += skb->len;
  820. /* Ring the bell. */
  821. cvmx_write_csr(CVMX_MIXX_ORING2(port), 1);
  822. netdev->trans_start = jiffies;
  823. octeon_mgmt_clean_tx_buffers(p);
  824. octeon_mgmt_update_tx_stats(netdev);
  825. return NETDEV_TX_OK;
  826. }
  827. #ifdef CONFIG_NET_POLL_CONTROLLER
  828. static void octeon_mgmt_poll_controller(struct net_device *netdev)
  829. {
  830. struct octeon_mgmt *p = netdev_priv(netdev);
  831. octeon_mgmt_receive_packets(p, 16);
  832. octeon_mgmt_update_rx_stats(netdev);
  833. return;
  834. }
  835. #endif
  836. static void octeon_mgmt_get_drvinfo(struct net_device *netdev,
  837. struct ethtool_drvinfo *info)
  838. {
  839. strncpy(info->driver, DRV_NAME, sizeof(info->driver));
  840. strncpy(info->version, DRV_VERSION, sizeof(info->version));
  841. strncpy(info->fw_version, "N/A", sizeof(info->fw_version));
  842. strncpy(info->bus_info, "N/A", sizeof(info->bus_info));
  843. info->n_stats = 0;
  844. info->testinfo_len = 0;
  845. info->regdump_len = 0;
  846. info->eedump_len = 0;
  847. }
  848. static int octeon_mgmt_get_settings(struct net_device *netdev,
  849. struct ethtool_cmd *cmd)
  850. {
  851. struct octeon_mgmt *p = netdev_priv(netdev);
  852. if (p->phydev)
  853. return phy_ethtool_gset(p->phydev, cmd);
  854. return -EINVAL;
  855. }
  856. static int octeon_mgmt_set_settings(struct net_device *netdev,
  857. struct ethtool_cmd *cmd)
  858. {
  859. struct octeon_mgmt *p = netdev_priv(netdev);
  860. if (!capable(CAP_NET_ADMIN))
  861. return -EPERM;
  862. if (p->phydev)
  863. return phy_ethtool_sset(p->phydev, cmd);
  864. return -EINVAL;
  865. }
  866. static const struct ethtool_ops octeon_mgmt_ethtool_ops = {
  867. .get_drvinfo = octeon_mgmt_get_drvinfo,
  868. .get_link = ethtool_op_get_link,
  869. .get_settings = octeon_mgmt_get_settings,
  870. .set_settings = octeon_mgmt_set_settings
  871. };
  872. static const struct net_device_ops octeon_mgmt_ops = {
  873. .ndo_open = octeon_mgmt_open,
  874. .ndo_stop = octeon_mgmt_stop,
  875. .ndo_start_xmit = octeon_mgmt_xmit,
  876. .ndo_set_rx_mode = octeon_mgmt_set_rx_filtering,
  877. .ndo_set_multicast_list = octeon_mgmt_set_rx_filtering,
  878. .ndo_set_mac_address = octeon_mgmt_set_mac_address,
  879. .ndo_do_ioctl = octeon_mgmt_ioctl,
  880. .ndo_change_mtu = octeon_mgmt_change_mtu,
  881. #ifdef CONFIG_NET_POLL_CONTROLLER
  882. .ndo_poll_controller = octeon_mgmt_poll_controller,
  883. #endif
  884. };
  885. static int __init octeon_mgmt_probe(struct platform_device *pdev)
  886. {
  887. struct resource *res_irq;
  888. struct net_device *netdev;
  889. struct octeon_mgmt *p;
  890. int i;
  891. netdev = alloc_etherdev(sizeof(struct octeon_mgmt));
  892. if (netdev == NULL)
  893. return -ENOMEM;
  894. dev_set_drvdata(&pdev->dev, netdev);
  895. p = netdev_priv(netdev);
  896. netif_napi_add(netdev, &p->napi, octeon_mgmt_napi_poll,
  897. OCTEON_MGMT_NAPI_WEIGHT);
  898. p->netdev = netdev;
  899. p->dev = &pdev->dev;
  900. p->port = pdev->id;
  901. snprintf(netdev->name, IFNAMSIZ, "mgmt%d", p->port);
  902. res_irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  903. if (!res_irq)
  904. goto err;
  905. p->irq = res_irq->start;
  906. spin_lock_init(&p->lock);
  907. skb_queue_head_init(&p->tx_list);
  908. skb_queue_head_init(&p->rx_list);
  909. tasklet_init(&p->tx_clean_tasklet,
  910. octeon_mgmt_clean_tx_tasklet, (unsigned long)p);
  911. netdev->netdev_ops = &octeon_mgmt_ops;
  912. netdev->ethtool_ops = &octeon_mgmt_ethtool_ops;
  913. /* The mgmt ports get the first N MACs. */
  914. for (i = 0; i < 6; i++)
  915. netdev->dev_addr[i] = octeon_bootinfo->mac_addr_base[i];
  916. netdev->dev_addr[5] += p->port;
  917. if (p->port >= octeon_bootinfo->mac_addr_count)
  918. dev_err(&pdev->dev,
  919. "Error %s: Using MAC outside of the assigned range: %pM\n",
  920. netdev->name, netdev->dev_addr);
  921. if (register_netdev(netdev))
  922. goto err;
  923. dev_info(&pdev->dev, "Version " DRV_VERSION "\n");
  924. return 0;
  925. err:
  926. free_netdev(netdev);
  927. return -ENOENT;
  928. }
  929. static int __exit octeon_mgmt_remove(struct platform_device *pdev)
  930. {
  931. struct net_device *netdev = dev_get_drvdata(&pdev->dev);
  932. unregister_netdev(netdev);
  933. free_netdev(netdev);
  934. return 0;
  935. }
  936. static struct platform_driver octeon_mgmt_driver = {
  937. .driver = {
  938. .name = "octeon_mgmt",
  939. .owner = THIS_MODULE,
  940. },
  941. .probe = octeon_mgmt_probe,
  942. .remove = __exit_p(octeon_mgmt_remove),
  943. };
  944. extern void octeon_mdiobus_force_mod_depencency(void);
  945. static int __init octeon_mgmt_mod_init(void)
  946. {
  947. /* Force our mdiobus driver module to be loaded first. */
  948. octeon_mdiobus_force_mod_depencency();
  949. return platform_driver_register(&octeon_mgmt_driver);
  950. }
  951. static void __exit octeon_mgmt_mod_exit(void)
  952. {
  953. platform_driver_unregister(&octeon_mgmt_driver);
  954. }
  955. module_init(octeon_mgmt_mod_init);
  956. module_exit(octeon_mgmt_mod_exit);
  957. MODULE_DESCRIPTION(DRV_DESCRIPTION);
  958. MODULE_AUTHOR("David Daney");
  959. MODULE_LICENSE("GPL");
  960. MODULE_VERSION(DRV_VERSION);