myri10ge.c 112 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112
  1. /*************************************************************************
  2. * myri10ge.c: Myricom Myri-10G Ethernet driver.
  3. *
  4. * Copyright (C) 2005 - 2009 Myricom, Inc.
  5. * All rights reserved.
  6. *
  7. * Redistribution and use in source and binary forms, with or without
  8. * modification, are permitted provided that the following conditions
  9. * are met:
  10. * 1. Redistributions of source code must retain the above copyright
  11. * notice, this list of conditions and the following disclaimer.
  12. * 2. Redistributions in binary form must reproduce the above copyright
  13. * notice, this list of conditions and the following disclaimer in the
  14. * documentation and/or other materials provided with the distribution.
  15. * 3. Neither the name of Myricom, Inc. nor the names of its contributors
  16. * may be used to endorse or promote products derived from this software
  17. * without specific prior written permission.
  18. *
  19. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  20. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  21. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
  22. * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
  23. * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
  24. * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  25. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
  26. * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
  27. * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  28. * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
  29. * POSSIBILITY OF SUCH DAMAGE.
  30. *
  31. *
  32. * If the eeprom on your board is not recent enough, you will need to get a
  33. * newer firmware image at:
  34. * http://www.myri.com/scs/download-Myri10GE.html
  35. *
  36. * Contact Information:
  37. * <help@myri.com>
  38. * Myricom, Inc., 325N Santa Anita Avenue, Arcadia, CA 91006
  39. *************************************************************************/
  40. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  41. #include <linux/tcp.h>
  42. #include <linux/netdevice.h>
  43. #include <linux/skbuff.h>
  44. #include <linux/string.h>
  45. #include <linux/module.h>
  46. #include <linux/pci.h>
  47. #include <linux/dma-mapping.h>
  48. #include <linux/etherdevice.h>
  49. #include <linux/if_ether.h>
  50. #include <linux/if_vlan.h>
  51. #include <linux/inet_lro.h>
  52. #include <linux/dca.h>
  53. #include <linux/ip.h>
  54. #include <linux/inet.h>
  55. #include <linux/in.h>
  56. #include <linux/ethtool.h>
  57. #include <linux/firmware.h>
  58. #include <linux/delay.h>
  59. #include <linux/timer.h>
  60. #include <linux/vmalloc.h>
  61. #include <linux/crc32.h>
  62. #include <linux/moduleparam.h>
  63. #include <linux/io.h>
  64. #include <linux/log2.h>
  65. #include <linux/slab.h>
  66. #include <net/checksum.h>
  67. #include <net/ip.h>
  68. #include <net/tcp.h>
  69. #include <asm/byteorder.h>
  70. #include <asm/io.h>
  71. #include <asm/processor.h>
  72. #ifdef CONFIG_MTRR
  73. #include <asm/mtrr.h>
  74. #endif
  75. #include "myri10ge_mcp.h"
  76. #include "myri10ge_mcp_gen_header.h"
  77. #define MYRI10GE_VERSION_STR "1.5.2-1.459"
  78. MODULE_DESCRIPTION("Myricom 10G driver (10GbE)");
  79. MODULE_AUTHOR("Maintainer: help@myri.com");
  80. MODULE_VERSION(MYRI10GE_VERSION_STR);
  81. MODULE_LICENSE("Dual BSD/GPL");
  82. #define MYRI10GE_MAX_ETHER_MTU 9014
  83. #define MYRI10GE_ETH_STOPPED 0
  84. #define MYRI10GE_ETH_STOPPING 1
  85. #define MYRI10GE_ETH_STARTING 2
  86. #define MYRI10GE_ETH_RUNNING 3
  87. #define MYRI10GE_ETH_OPEN_FAILED 4
  88. #define MYRI10GE_EEPROM_STRINGS_SIZE 256
  89. #define MYRI10GE_MAX_SEND_DESC_TSO ((65536 / 2048) * 2)
  90. #define MYRI10GE_MAX_LRO_DESCRIPTORS 8
  91. #define MYRI10GE_LRO_MAX_PKTS 64
  92. #define MYRI10GE_NO_CONFIRM_DATA htonl(0xffffffff)
  93. #define MYRI10GE_NO_RESPONSE_RESULT 0xffffffff
  94. #define MYRI10GE_ALLOC_ORDER 0
  95. #define MYRI10GE_ALLOC_SIZE ((1 << MYRI10GE_ALLOC_ORDER) * PAGE_SIZE)
  96. #define MYRI10GE_MAX_FRAGS_PER_FRAME (MYRI10GE_MAX_ETHER_MTU/MYRI10GE_ALLOC_SIZE + 1)
  97. #define MYRI10GE_MAX_SLICES 32
  98. struct myri10ge_rx_buffer_state {
  99. struct page *page;
  100. int page_offset;
  101. DECLARE_PCI_UNMAP_ADDR(bus)
  102. DECLARE_PCI_UNMAP_LEN(len)
  103. };
  104. struct myri10ge_tx_buffer_state {
  105. struct sk_buff *skb;
  106. int last;
  107. DECLARE_PCI_UNMAP_ADDR(bus)
  108. DECLARE_PCI_UNMAP_LEN(len)
  109. };
  110. struct myri10ge_cmd {
  111. u32 data0;
  112. u32 data1;
  113. u32 data2;
  114. };
  115. struct myri10ge_rx_buf {
  116. struct mcp_kreq_ether_recv __iomem *lanai; /* lanai ptr for recv ring */
  117. struct mcp_kreq_ether_recv *shadow; /* host shadow of recv ring */
  118. struct myri10ge_rx_buffer_state *info;
  119. struct page *page;
  120. dma_addr_t bus;
  121. int page_offset;
  122. int cnt;
  123. int fill_cnt;
  124. int alloc_fail;
  125. int mask; /* number of rx slots -1 */
  126. int watchdog_needed;
  127. };
  128. struct myri10ge_tx_buf {
  129. struct mcp_kreq_ether_send __iomem *lanai; /* lanai ptr for sendq */
  130. __be32 __iomem *send_go; /* "go" doorbell ptr */
  131. __be32 __iomem *send_stop; /* "stop" doorbell ptr */
  132. struct mcp_kreq_ether_send *req_list; /* host shadow of sendq */
  133. char *req_bytes;
  134. struct myri10ge_tx_buffer_state *info;
  135. int mask; /* number of transmit slots -1 */
  136. int req ____cacheline_aligned; /* transmit slots submitted */
  137. int pkt_start; /* packets started */
  138. int stop_queue;
  139. int linearized;
  140. int done ____cacheline_aligned; /* transmit slots completed */
  141. int pkt_done; /* packets completed */
  142. int wake_queue;
  143. int queue_active;
  144. };
  145. struct myri10ge_rx_done {
  146. struct mcp_slot *entry;
  147. dma_addr_t bus;
  148. int cnt;
  149. int idx;
  150. struct net_lro_mgr lro_mgr;
  151. struct net_lro_desc lro_desc[MYRI10GE_MAX_LRO_DESCRIPTORS];
  152. };
  153. struct myri10ge_slice_netstats {
  154. unsigned long rx_packets;
  155. unsigned long tx_packets;
  156. unsigned long rx_bytes;
  157. unsigned long tx_bytes;
  158. unsigned long rx_dropped;
  159. unsigned long tx_dropped;
  160. };
  161. struct myri10ge_slice_state {
  162. struct myri10ge_tx_buf tx; /* transmit ring */
  163. struct myri10ge_rx_buf rx_small;
  164. struct myri10ge_rx_buf rx_big;
  165. struct myri10ge_rx_done rx_done;
  166. struct net_device *dev;
  167. struct napi_struct napi;
  168. struct myri10ge_priv *mgp;
  169. struct myri10ge_slice_netstats stats;
  170. __be32 __iomem *irq_claim;
  171. struct mcp_irq_data *fw_stats;
  172. dma_addr_t fw_stats_bus;
  173. int watchdog_tx_done;
  174. int watchdog_tx_req;
  175. int watchdog_rx_done;
  176. #ifdef CONFIG_MYRI10GE_DCA
  177. int cached_dca_tag;
  178. int cpu;
  179. __be32 __iomem *dca_tag;
  180. #endif
  181. char irq_desc[32];
  182. };
  183. struct myri10ge_priv {
  184. struct myri10ge_slice_state *ss;
  185. int tx_boundary; /* boundary transmits cannot cross */
  186. int num_slices;
  187. int running; /* running? */
  188. int csum_flag; /* rx_csums? */
  189. int small_bytes;
  190. int big_bytes;
  191. int max_intr_slots;
  192. struct net_device *dev;
  193. spinlock_t stats_lock;
  194. u8 __iomem *sram;
  195. int sram_size;
  196. unsigned long board_span;
  197. unsigned long iomem_base;
  198. __be32 __iomem *irq_deassert;
  199. char *mac_addr_string;
  200. struct mcp_cmd_response *cmd;
  201. dma_addr_t cmd_bus;
  202. struct pci_dev *pdev;
  203. int msi_enabled;
  204. int msix_enabled;
  205. struct msix_entry *msix_vectors;
  206. #ifdef CONFIG_MYRI10GE_DCA
  207. int dca_enabled;
  208. #endif
  209. u32 link_state;
  210. unsigned int rdma_tags_available;
  211. int intr_coal_delay;
  212. __be32 __iomem *intr_coal_delay_ptr;
  213. int mtrr;
  214. int wc_enabled;
  215. int down_cnt;
  216. wait_queue_head_t down_wq;
  217. struct work_struct watchdog_work;
  218. struct timer_list watchdog_timer;
  219. int watchdog_resets;
  220. int watchdog_pause;
  221. int pause;
  222. char *fw_name;
  223. char eeprom_strings[MYRI10GE_EEPROM_STRINGS_SIZE];
  224. char *product_code_string;
  225. char fw_version[128];
  226. int fw_ver_major;
  227. int fw_ver_minor;
  228. int fw_ver_tiny;
  229. int adopted_rx_filter_bug;
  230. u8 mac_addr[6]; /* eeprom mac address */
  231. unsigned long serial_number;
  232. int vendor_specific_offset;
  233. int fw_multicast_support;
  234. unsigned long features;
  235. u32 max_tso6;
  236. u32 read_dma;
  237. u32 write_dma;
  238. u32 read_write_dma;
  239. u32 link_changes;
  240. u32 msg_enable;
  241. unsigned int board_number;
  242. int rebooted;
  243. };
  244. static char *myri10ge_fw_unaligned = "myri10ge_ethp_z8e.dat";
  245. static char *myri10ge_fw_aligned = "myri10ge_eth_z8e.dat";
  246. static char *myri10ge_fw_rss_unaligned = "myri10ge_rss_ethp_z8e.dat";
  247. static char *myri10ge_fw_rss_aligned = "myri10ge_rss_eth_z8e.dat";
  248. MODULE_FIRMWARE("myri10ge_ethp_z8e.dat");
  249. MODULE_FIRMWARE("myri10ge_eth_z8e.dat");
  250. MODULE_FIRMWARE("myri10ge_rss_ethp_z8e.dat");
  251. MODULE_FIRMWARE("myri10ge_rss_eth_z8e.dat");
  252. static char *myri10ge_fw_name = NULL;
  253. module_param(myri10ge_fw_name, charp, S_IRUGO | S_IWUSR);
  254. MODULE_PARM_DESC(myri10ge_fw_name, "Firmware image name");
  255. #define MYRI10GE_MAX_BOARDS 8
  256. static char *myri10ge_fw_names[MYRI10GE_MAX_BOARDS] =
  257. {[0 ... (MYRI10GE_MAX_BOARDS - 1)] = NULL };
  258. module_param_array_named(myri10ge_fw_names, myri10ge_fw_names, charp, NULL,
  259. 0444);
  260. MODULE_PARM_DESC(myri10ge_fw_name, "Firmware image names per board");
  261. static int myri10ge_ecrc_enable = 1;
  262. module_param(myri10ge_ecrc_enable, int, S_IRUGO);
  263. MODULE_PARM_DESC(myri10ge_ecrc_enable, "Enable Extended CRC on PCI-E");
  264. static int myri10ge_small_bytes = -1; /* -1 == auto */
  265. module_param(myri10ge_small_bytes, int, S_IRUGO | S_IWUSR);
  266. MODULE_PARM_DESC(myri10ge_small_bytes, "Threshold of small packets");
  267. static int myri10ge_msi = 1; /* enable msi by default */
  268. module_param(myri10ge_msi, int, S_IRUGO | S_IWUSR);
  269. MODULE_PARM_DESC(myri10ge_msi, "Enable Message Signalled Interrupts");
  270. static int myri10ge_intr_coal_delay = 75;
  271. module_param(myri10ge_intr_coal_delay, int, S_IRUGO);
  272. MODULE_PARM_DESC(myri10ge_intr_coal_delay, "Interrupt coalescing delay");
  273. static int myri10ge_flow_control = 1;
  274. module_param(myri10ge_flow_control, int, S_IRUGO);
  275. MODULE_PARM_DESC(myri10ge_flow_control, "Pause parameter");
  276. static int myri10ge_deassert_wait = 1;
  277. module_param(myri10ge_deassert_wait, int, S_IRUGO | S_IWUSR);
  278. MODULE_PARM_DESC(myri10ge_deassert_wait,
  279. "Wait when deasserting legacy interrupts");
  280. static int myri10ge_force_firmware = 0;
  281. module_param(myri10ge_force_firmware, int, S_IRUGO);
  282. MODULE_PARM_DESC(myri10ge_force_firmware,
  283. "Force firmware to assume aligned completions");
  284. static int myri10ge_initial_mtu = MYRI10GE_MAX_ETHER_MTU - ETH_HLEN;
  285. module_param(myri10ge_initial_mtu, int, S_IRUGO);
  286. MODULE_PARM_DESC(myri10ge_initial_mtu, "Initial MTU");
  287. static int myri10ge_napi_weight = 64;
  288. module_param(myri10ge_napi_weight, int, S_IRUGO);
  289. MODULE_PARM_DESC(myri10ge_napi_weight, "Set NAPI weight");
  290. static int myri10ge_watchdog_timeout = 1;
  291. module_param(myri10ge_watchdog_timeout, int, S_IRUGO);
  292. MODULE_PARM_DESC(myri10ge_watchdog_timeout, "Set watchdog timeout");
  293. static int myri10ge_max_irq_loops = 1048576;
  294. module_param(myri10ge_max_irq_loops, int, S_IRUGO);
  295. MODULE_PARM_DESC(myri10ge_max_irq_loops,
  296. "Set stuck legacy IRQ detection threshold");
  297. #define MYRI10GE_MSG_DEFAULT NETIF_MSG_LINK
  298. static int myri10ge_debug = -1; /* defaults above */
  299. module_param(myri10ge_debug, int, 0);
  300. MODULE_PARM_DESC(myri10ge_debug, "Debug level (0=none,...,16=all)");
  301. static int myri10ge_lro_max_pkts = MYRI10GE_LRO_MAX_PKTS;
  302. module_param(myri10ge_lro_max_pkts, int, S_IRUGO);
  303. MODULE_PARM_DESC(myri10ge_lro_max_pkts,
  304. "Number of LRO packets to be aggregated");
  305. static int myri10ge_fill_thresh = 256;
  306. module_param(myri10ge_fill_thresh, int, S_IRUGO | S_IWUSR);
  307. MODULE_PARM_DESC(myri10ge_fill_thresh, "Number of empty rx slots allowed");
  308. static int myri10ge_reset_recover = 1;
  309. static int myri10ge_max_slices = 1;
  310. module_param(myri10ge_max_slices, int, S_IRUGO);
  311. MODULE_PARM_DESC(myri10ge_max_slices, "Max tx/rx queues");
  312. static int myri10ge_rss_hash = MXGEFW_RSS_HASH_TYPE_SRC_DST_PORT;
  313. module_param(myri10ge_rss_hash, int, S_IRUGO);
  314. MODULE_PARM_DESC(myri10ge_rss_hash, "Type of RSS hashing to do");
  315. static int myri10ge_dca = 1;
  316. module_param(myri10ge_dca, int, S_IRUGO);
  317. MODULE_PARM_DESC(myri10ge_dca, "Enable DCA if possible");
  318. #define MYRI10GE_FW_OFFSET 1024*1024
  319. #define MYRI10GE_HIGHPART_TO_U32(X) \
  320. (sizeof (X) == 8) ? ((u32)((u64)(X) >> 32)) : (0)
  321. #define MYRI10GE_LOWPART_TO_U32(X) ((u32)(X))
  322. #define myri10ge_pio_copy(to,from,size) __iowrite64_copy(to,from,size/8)
  323. static void myri10ge_set_multicast_list(struct net_device *dev);
  324. static netdev_tx_t myri10ge_sw_tso(struct sk_buff *skb,
  325. struct net_device *dev);
  326. static inline void put_be32(__be32 val, __be32 __iomem * p)
  327. {
  328. __raw_writel((__force __u32) val, (__force void __iomem *)p);
  329. }
  330. static struct net_device_stats *myri10ge_get_stats(struct net_device *dev);
  331. static int
  332. myri10ge_send_cmd(struct myri10ge_priv *mgp, u32 cmd,
  333. struct myri10ge_cmd *data, int atomic)
  334. {
  335. struct mcp_cmd *buf;
  336. char buf_bytes[sizeof(*buf) + 8];
  337. struct mcp_cmd_response *response = mgp->cmd;
  338. char __iomem *cmd_addr = mgp->sram + MXGEFW_ETH_CMD;
  339. u32 dma_low, dma_high, result, value;
  340. int sleep_total = 0;
  341. /* ensure buf is aligned to 8 bytes */
  342. buf = (struct mcp_cmd *)ALIGN((unsigned long)buf_bytes, 8);
  343. buf->data0 = htonl(data->data0);
  344. buf->data1 = htonl(data->data1);
  345. buf->data2 = htonl(data->data2);
  346. buf->cmd = htonl(cmd);
  347. dma_low = MYRI10GE_LOWPART_TO_U32(mgp->cmd_bus);
  348. dma_high = MYRI10GE_HIGHPART_TO_U32(mgp->cmd_bus);
  349. buf->response_addr.low = htonl(dma_low);
  350. buf->response_addr.high = htonl(dma_high);
  351. response->result = htonl(MYRI10GE_NO_RESPONSE_RESULT);
  352. mb();
  353. myri10ge_pio_copy(cmd_addr, buf, sizeof(*buf));
  354. /* wait up to 15ms. Longest command is the DMA benchmark,
  355. * which is capped at 5ms, but runs from a timeout handler
  356. * that runs every 7.8ms. So a 15ms timeout leaves us with
  357. * a 2.2ms margin
  358. */
  359. if (atomic) {
  360. /* if atomic is set, do not sleep,
  361. * and try to get the completion quickly
  362. * (1ms will be enough for those commands) */
  363. for (sleep_total = 0;
  364. sleep_total < 1000 &&
  365. response->result == htonl(MYRI10GE_NO_RESPONSE_RESULT);
  366. sleep_total += 10) {
  367. udelay(10);
  368. mb();
  369. }
  370. } else {
  371. /* use msleep for most command */
  372. for (sleep_total = 0;
  373. sleep_total < 15 &&
  374. response->result == htonl(MYRI10GE_NO_RESPONSE_RESULT);
  375. sleep_total++)
  376. msleep(1);
  377. }
  378. result = ntohl(response->result);
  379. value = ntohl(response->data);
  380. if (result != MYRI10GE_NO_RESPONSE_RESULT) {
  381. if (result == 0) {
  382. data->data0 = value;
  383. return 0;
  384. } else if (result == MXGEFW_CMD_UNKNOWN) {
  385. return -ENOSYS;
  386. } else if (result == MXGEFW_CMD_ERROR_UNALIGNED) {
  387. return -E2BIG;
  388. } else if (result == MXGEFW_CMD_ERROR_RANGE &&
  389. cmd == MXGEFW_CMD_ENABLE_RSS_QUEUES &&
  390. (data->
  391. data1 & MXGEFW_SLICE_ENABLE_MULTIPLE_TX_QUEUES) !=
  392. 0) {
  393. return -ERANGE;
  394. } else {
  395. dev_err(&mgp->pdev->dev,
  396. "command %d failed, result = %d\n",
  397. cmd, result);
  398. return -ENXIO;
  399. }
  400. }
  401. dev_err(&mgp->pdev->dev, "command %d timed out, result = %d\n",
  402. cmd, result);
  403. return -EAGAIN;
  404. }
  405. /*
  406. * The eeprom strings on the lanaiX have the format
  407. * SN=x\0
  408. * MAC=x:x:x:x:x:x\0
  409. * PT:ddd mmm xx xx:xx:xx xx\0
  410. * PV:ddd mmm xx xx:xx:xx xx\0
  411. */
  412. static int myri10ge_read_mac_addr(struct myri10ge_priv *mgp)
  413. {
  414. char *ptr, *limit;
  415. int i;
  416. ptr = mgp->eeprom_strings;
  417. limit = mgp->eeprom_strings + MYRI10GE_EEPROM_STRINGS_SIZE;
  418. while (*ptr != '\0' && ptr < limit) {
  419. if (memcmp(ptr, "MAC=", 4) == 0) {
  420. ptr += 4;
  421. mgp->mac_addr_string = ptr;
  422. for (i = 0; i < 6; i++) {
  423. if ((ptr + 2) > limit)
  424. goto abort;
  425. mgp->mac_addr[i] =
  426. simple_strtoul(ptr, &ptr, 16);
  427. ptr += 1;
  428. }
  429. }
  430. if (memcmp(ptr, "PC=", 3) == 0) {
  431. ptr += 3;
  432. mgp->product_code_string = ptr;
  433. }
  434. if (memcmp((const void *)ptr, "SN=", 3) == 0) {
  435. ptr += 3;
  436. mgp->serial_number = simple_strtoul(ptr, &ptr, 10);
  437. }
  438. while (ptr < limit && *ptr++) ;
  439. }
  440. return 0;
  441. abort:
  442. dev_err(&mgp->pdev->dev, "failed to parse eeprom_strings\n");
  443. return -ENXIO;
  444. }
  445. /*
  446. * Enable or disable periodic RDMAs from the host to make certain
  447. * chipsets resend dropped PCIe messages
  448. */
  449. static void myri10ge_dummy_rdma(struct myri10ge_priv *mgp, int enable)
  450. {
  451. char __iomem *submit;
  452. __be32 buf[16] __attribute__ ((__aligned__(8)));
  453. u32 dma_low, dma_high;
  454. int i;
  455. /* clear confirmation addr */
  456. mgp->cmd->data = 0;
  457. mb();
  458. /* send a rdma command to the PCIe engine, and wait for the
  459. * response in the confirmation address. The firmware should
  460. * write a -1 there to indicate it is alive and well
  461. */
  462. dma_low = MYRI10GE_LOWPART_TO_U32(mgp->cmd_bus);
  463. dma_high = MYRI10GE_HIGHPART_TO_U32(mgp->cmd_bus);
  464. buf[0] = htonl(dma_high); /* confirm addr MSW */
  465. buf[1] = htonl(dma_low); /* confirm addr LSW */
  466. buf[2] = MYRI10GE_NO_CONFIRM_DATA; /* confirm data */
  467. buf[3] = htonl(dma_high); /* dummy addr MSW */
  468. buf[4] = htonl(dma_low); /* dummy addr LSW */
  469. buf[5] = htonl(enable); /* enable? */
  470. submit = mgp->sram + MXGEFW_BOOT_DUMMY_RDMA;
  471. myri10ge_pio_copy(submit, &buf, sizeof(buf));
  472. for (i = 0; mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA && i < 20; i++)
  473. msleep(1);
  474. if (mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA)
  475. dev_err(&mgp->pdev->dev, "dummy rdma %s failed\n",
  476. (enable ? "enable" : "disable"));
  477. }
  478. static int
  479. myri10ge_validate_firmware(struct myri10ge_priv *mgp,
  480. struct mcp_gen_header *hdr)
  481. {
  482. struct device *dev = &mgp->pdev->dev;
  483. /* check firmware type */
  484. if (ntohl(hdr->mcp_type) != MCP_TYPE_ETH) {
  485. dev_err(dev, "Bad firmware type: 0x%x\n", ntohl(hdr->mcp_type));
  486. return -EINVAL;
  487. }
  488. /* save firmware version for ethtool */
  489. strncpy(mgp->fw_version, hdr->version, sizeof(mgp->fw_version));
  490. sscanf(mgp->fw_version, "%d.%d.%d", &mgp->fw_ver_major,
  491. &mgp->fw_ver_minor, &mgp->fw_ver_tiny);
  492. if (!(mgp->fw_ver_major == MXGEFW_VERSION_MAJOR &&
  493. mgp->fw_ver_minor == MXGEFW_VERSION_MINOR)) {
  494. dev_err(dev, "Found firmware version %s\n", mgp->fw_version);
  495. dev_err(dev, "Driver needs %d.%d\n", MXGEFW_VERSION_MAJOR,
  496. MXGEFW_VERSION_MINOR);
  497. return -EINVAL;
  498. }
  499. return 0;
  500. }
  501. static int myri10ge_load_hotplug_firmware(struct myri10ge_priv *mgp, u32 * size)
  502. {
  503. unsigned crc, reread_crc;
  504. const struct firmware *fw;
  505. struct device *dev = &mgp->pdev->dev;
  506. unsigned char *fw_readback;
  507. struct mcp_gen_header *hdr;
  508. size_t hdr_offset;
  509. int status;
  510. unsigned i;
  511. if ((status = request_firmware(&fw, mgp->fw_name, dev)) < 0) {
  512. dev_err(dev, "Unable to load %s firmware image via hotplug\n",
  513. mgp->fw_name);
  514. status = -EINVAL;
  515. goto abort_with_nothing;
  516. }
  517. /* check size */
  518. if (fw->size >= mgp->sram_size - MYRI10GE_FW_OFFSET ||
  519. fw->size < MCP_HEADER_PTR_OFFSET + 4) {
  520. dev_err(dev, "Firmware size invalid:%d\n", (int)fw->size);
  521. status = -EINVAL;
  522. goto abort_with_fw;
  523. }
  524. /* check id */
  525. hdr_offset = ntohl(*(__be32 *) (fw->data + MCP_HEADER_PTR_OFFSET));
  526. if ((hdr_offset & 3) || hdr_offset + sizeof(*hdr) > fw->size) {
  527. dev_err(dev, "Bad firmware file\n");
  528. status = -EINVAL;
  529. goto abort_with_fw;
  530. }
  531. hdr = (void *)(fw->data + hdr_offset);
  532. status = myri10ge_validate_firmware(mgp, hdr);
  533. if (status != 0)
  534. goto abort_with_fw;
  535. crc = crc32(~0, fw->data, fw->size);
  536. for (i = 0; i < fw->size; i += 256) {
  537. myri10ge_pio_copy(mgp->sram + MYRI10GE_FW_OFFSET + i,
  538. fw->data + i,
  539. min(256U, (unsigned)(fw->size - i)));
  540. mb();
  541. readb(mgp->sram);
  542. }
  543. fw_readback = vmalloc(fw->size);
  544. if (!fw_readback) {
  545. status = -ENOMEM;
  546. goto abort_with_fw;
  547. }
  548. /* corruption checking is good for parity recovery and buggy chipset */
  549. memcpy_fromio(fw_readback, mgp->sram + MYRI10GE_FW_OFFSET, fw->size);
  550. reread_crc = crc32(~0, fw_readback, fw->size);
  551. vfree(fw_readback);
  552. if (crc != reread_crc) {
  553. dev_err(dev, "CRC failed(fw-len=%u), got 0x%x (expect 0x%x)\n",
  554. (unsigned)fw->size, reread_crc, crc);
  555. status = -EIO;
  556. goto abort_with_fw;
  557. }
  558. *size = (u32) fw->size;
  559. abort_with_fw:
  560. release_firmware(fw);
  561. abort_with_nothing:
  562. return status;
  563. }
  564. static int myri10ge_adopt_running_firmware(struct myri10ge_priv *mgp)
  565. {
  566. struct mcp_gen_header *hdr;
  567. struct device *dev = &mgp->pdev->dev;
  568. const size_t bytes = sizeof(struct mcp_gen_header);
  569. size_t hdr_offset;
  570. int status;
  571. /* find running firmware header */
  572. hdr_offset = swab32(readl(mgp->sram + MCP_HEADER_PTR_OFFSET));
  573. if ((hdr_offset & 3) || hdr_offset + sizeof(*hdr) > mgp->sram_size) {
  574. dev_err(dev, "Running firmware has bad header offset (%d)\n",
  575. (int)hdr_offset);
  576. return -EIO;
  577. }
  578. /* copy header of running firmware from SRAM to host memory to
  579. * validate firmware */
  580. hdr = kmalloc(bytes, GFP_KERNEL);
  581. if (hdr == NULL) {
  582. dev_err(dev, "could not malloc firmware hdr\n");
  583. return -ENOMEM;
  584. }
  585. memcpy_fromio(hdr, mgp->sram + hdr_offset, bytes);
  586. status = myri10ge_validate_firmware(mgp, hdr);
  587. kfree(hdr);
  588. /* check to see if adopted firmware has bug where adopting
  589. * it will cause broadcasts to be filtered unless the NIC
  590. * is kept in ALLMULTI mode */
  591. if (mgp->fw_ver_major == 1 && mgp->fw_ver_minor == 4 &&
  592. mgp->fw_ver_tiny >= 4 && mgp->fw_ver_tiny <= 11) {
  593. mgp->adopted_rx_filter_bug = 1;
  594. dev_warn(dev, "Adopting fw %d.%d.%d: "
  595. "working around rx filter bug\n",
  596. mgp->fw_ver_major, mgp->fw_ver_minor,
  597. mgp->fw_ver_tiny);
  598. }
  599. return status;
  600. }
  601. static int myri10ge_get_firmware_capabilities(struct myri10ge_priv *mgp)
  602. {
  603. struct myri10ge_cmd cmd;
  604. int status;
  605. /* probe for IPv6 TSO support */
  606. mgp->features = NETIF_F_SG | NETIF_F_HW_CSUM | NETIF_F_TSO;
  607. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_MAX_TSO6_HDR_SIZE,
  608. &cmd, 0);
  609. if (status == 0) {
  610. mgp->max_tso6 = cmd.data0;
  611. mgp->features |= NETIF_F_TSO6;
  612. }
  613. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_RX_RING_SIZE, &cmd, 0);
  614. if (status != 0) {
  615. dev_err(&mgp->pdev->dev,
  616. "failed MXGEFW_CMD_GET_RX_RING_SIZE\n");
  617. return -ENXIO;
  618. }
  619. mgp->max_intr_slots = 2 * (cmd.data0 / sizeof(struct mcp_dma_addr));
  620. return 0;
  621. }
  622. static int myri10ge_load_firmware(struct myri10ge_priv *mgp, int adopt)
  623. {
  624. char __iomem *submit;
  625. __be32 buf[16] __attribute__ ((__aligned__(8)));
  626. u32 dma_low, dma_high, size;
  627. int status, i;
  628. size = 0;
  629. status = myri10ge_load_hotplug_firmware(mgp, &size);
  630. if (status) {
  631. if (!adopt)
  632. return status;
  633. dev_warn(&mgp->pdev->dev, "hotplug firmware loading failed\n");
  634. /* Do not attempt to adopt firmware if there
  635. * was a bad crc */
  636. if (status == -EIO)
  637. return status;
  638. status = myri10ge_adopt_running_firmware(mgp);
  639. if (status != 0) {
  640. dev_err(&mgp->pdev->dev,
  641. "failed to adopt running firmware\n");
  642. return status;
  643. }
  644. dev_info(&mgp->pdev->dev,
  645. "Successfully adopted running firmware\n");
  646. if (mgp->tx_boundary == 4096) {
  647. dev_warn(&mgp->pdev->dev,
  648. "Using firmware currently running on NIC"
  649. ". For optimal\n");
  650. dev_warn(&mgp->pdev->dev,
  651. "performance consider loading optimized "
  652. "firmware\n");
  653. dev_warn(&mgp->pdev->dev, "via hotplug\n");
  654. }
  655. mgp->fw_name = "adopted";
  656. mgp->tx_boundary = 2048;
  657. myri10ge_dummy_rdma(mgp, 1);
  658. status = myri10ge_get_firmware_capabilities(mgp);
  659. return status;
  660. }
  661. /* clear confirmation addr */
  662. mgp->cmd->data = 0;
  663. mb();
  664. /* send a reload command to the bootstrap MCP, and wait for the
  665. * response in the confirmation address. The firmware should
  666. * write a -1 there to indicate it is alive and well
  667. */
  668. dma_low = MYRI10GE_LOWPART_TO_U32(mgp->cmd_bus);
  669. dma_high = MYRI10GE_HIGHPART_TO_U32(mgp->cmd_bus);
  670. buf[0] = htonl(dma_high); /* confirm addr MSW */
  671. buf[1] = htonl(dma_low); /* confirm addr LSW */
  672. buf[2] = MYRI10GE_NO_CONFIRM_DATA; /* confirm data */
  673. /* FIX: All newest firmware should un-protect the bottom of
  674. * the sram before handoff. However, the very first interfaces
  675. * do not. Therefore the handoff copy must skip the first 8 bytes
  676. */
  677. buf[3] = htonl(MYRI10GE_FW_OFFSET + 8); /* where the code starts */
  678. buf[4] = htonl(size - 8); /* length of code */
  679. buf[5] = htonl(8); /* where to copy to */
  680. buf[6] = htonl(0); /* where to jump to */
  681. submit = mgp->sram + MXGEFW_BOOT_HANDOFF;
  682. myri10ge_pio_copy(submit, &buf, sizeof(buf));
  683. mb();
  684. msleep(1);
  685. mb();
  686. i = 0;
  687. while (mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA && i < 9) {
  688. msleep(1 << i);
  689. i++;
  690. }
  691. if (mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA) {
  692. dev_err(&mgp->pdev->dev, "handoff failed\n");
  693. return -ENXIO;
  694. }
  695. myri10ge_dummy_rdma(mgp, 1);
  696. status = myri10ge_get_firmware_capabilities(mgp);
  697. return status;
  698. }
  699. static int myri10ge_update_mac_address(struct myri10ge_priv *mgp, u8 * addr)
  700. {
  701. struct myri10ge_cmd cmd;
  702. int status;
  703. cmd.data0 = ((addr[0] << 24) | (addr[1] << 16)
  704. | (addr[2] << 8) | addr[3]);
  705. cmd.data1 = ((addr[4] << 8) | (addr[5]));
  706. status = myri10ge_send_cmd(mgp, MXGEFW_SET_MAC_ADDRESS, &cmd, 0);
  707. return status;
  708. }
  709. static int myri10ge_change_pause(struct myri10ge_priv *mgp, int pause)
  710. {
  711. struct myri10ge_cmd cmd;
  712. int status, ctl;
  713. ctl = pause ? MXGEFW_ENABLE_FLOW_CONTROL : MXGEFW_DISABLE_FLOW_CONTROL;
  714. status = myri10ge_send_cmd(mgp, ctl, &cmd, 0);
  715. if (status) {
  716. netdev_err(mgp->dev, "Failed to set flow control mode\n");
  717. return status;
  718. }
  719. mgp->pause = pause;
  720. return 0;
  721. }
  722. static void
  723. myri10ge_change_promisc(struct myri10ge_priv *mgp, int promisc, int atomic)
  724. {
  725. struct myri10ge_cmd cmd;
  726. int status, ctl;
  727. ctl = promisc ? MXGEFW_ENABLE_PROMISC : MXGEFW_DISABLE_PROMISC;
  728. status = myri10ge_send_cmd(mgp, ctl, &cmd, atomic);
  729. if (status)
  730. netdev_err(mgp->dev, "Failed to set promisc mode\n");
  731. }
  732. static int myri10ge_dma_test(struct myri10ge_priv *mgp, int test_type)
  733. {
  734. struct myri10ge_cmd cmd;
  735. int status;
  736. u32 len;
  737. struct page *dmatest_page;
  738. dma_addr_t dmatest_bus;
  739. char *test = " ";
  740. dmatest_page = alloc_page(GFP_KERNEL);
  741. if (!dmatest_page)
  742. return -ENOMEM;
  743. dmatest_bus = pci_map_page(mgp->pdev, dmatest_page, 0, PAGE_SIZE,
  744. DMA_BIDIRECTIONAL);
  745. /* Run a small DMA test.
  746. * The magic multipliers to the length tell the firmware
  747. * to do DMA read, write, or read+write tests. The
  748. * results are returned in cmd.data0. The upper 16
  749. * bits or the return is the number of transfers completed.
  750. * The lower 16 bits is the time in 0.5us ticks that the
  751. * transfers took to complete.
  752. */
  753. len = mgp->tx_boundary;
  754. cmd.data0 = MYRI10GE_LOWPART_TO_U32(dmatest_bus);
  755. cmd.data1 = MYRI10GE_HIGHPART_TO_U32(dmatest_bus);
  756. cmd.data2 = len * 0x10000;
  757. status = myri10ge_send_cmd(mgp, test_type, &cmd, 0);
  758. if (status != 0) {
  759. test = "read";
  760. goto abort;
  761. }
  762. mgp->read_dma = ((cmd.data0 >> 16) * len * 2) / (cmd.data0 & 0xffff);
  763. cmd.data0 = MYRI10GE_LOWPART_TO_U32(dmatest_bus);
  764. cmd.data1 = MYRI10GE_HIGHPART_TO_U32(dmatest_bus);
  765. cmd.data2 = len * 0x1;
  766. status = myri10ge_send_cmd(mgp, test_type, &cmd, 0);
  767. if (status != 0) {
  768. test = "write";
  769. goto abort;
  770. }
  771. mgp->write_dma = ((cmd.data0 >> 16) * len * 2) / (cmd.data0 & 0xffff);
  772. cmd.data0 = MYRI10GE_LOWPART_TO_U32(dmatest_bus);
  773. cmd.data1 = MYRI10GE_HIGHPART_TO_U32(dmatest_bus);
  774. cmd.data2 = len * 0x10001;
  775. status = myri10ge_send_cmd(mgp, test_type, &cmd, 0);
  776. if (status != 0) {
  777. test = "read/write";
  778. goto abort;
  779. }
  780. mgp->read_write_dma = ((cmd.data0 >> 16) * len * 2 * 2) /
  781. (cmd.data0 & 0xffff);
  782. abort:
  783. pci_unmap_page(mgp->pdev, dmatest_bus, PAGE_SIZE, DMA_BIDIRECTIONAL);
  784. put_page(dmatest_page);
  785. if (status != 0 && test_type != MXGEFW_CMD_UNALIGNED_TEST)
  786. dev_warn(&mgp->pdev->dev, "DMA %s benchmark failed: %d\n",
  787. test, status);
  788. return status;
  789. }
  790. static int myri10ge_reset(struct myri10ge_priv *mgp)
  791. {
  792. struct myri10ge_cmd cmd;
  793. struct myri10ge_slice_state *ss;
  794. int i, status;
  795. size_t bytes;
  796. #ifdef CONFIG_MYRI10GE_DCA
  797. unsigned long dca_tag_off;
  798. #endif
  799. /* try to send a reset command to the card to see if it
  800. * is alive */
  801. memset(&cmd, 0, sizeof(cmd));
  802. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_RESET, &cmd, 0);
  803. if (status != 0) {
  804. dev_err(&mgp->pdev->dev, "failed reset\n");
  805. return -ENXIO;
  806. }
  807. (void)myri10ge_dma_test(mgp, MXGEFW_DMA_TEST);
  808. /*
  809. * Use non-ndis mcp_slot (eg, 4 bytes total,
  810. * no toeplitz hash value returned. Older firmware will
  811. * not understand this command, but will use the correct
  812. * sized mcp_slot, so we ignore error returns
  813. */
  814. cmd.data0 = MXGEFW_RSS_MCP_SLOT_TYPE_MIN;
  815. (void)myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_RSS_MCP_SLOT_TYPE, &cmd, 0);
  816. /* Now exchange information about interrupts */
  817. bytes = mgp->max_intr_slots * sizeof(*mgp->ss[0].rx_done.entry);
  818. cmd.data0 = (u32) bytes;
  819. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_INTRQ_SIZE, &cmd, 0);
  820. /*
  821. * Even though we already know how many slices are supported
  822. * via myri10ge_probe_slices() MXGEFW_CMD_GET_MAX_RSS_QUEUES
  823. * has magic side effects, and must be called after a reset.
  824. * It must be called prior to calling any RSS related cmds,
  825. * including assigning an interrupt queue for anything but
  826. * slice 0. It must also be called *after*
  827. * MXGEFW_CMD_SET_INTRQ_SIZE, since the intrq size is used by
  828. * the firmware to compute offsets.
  829. */
  830. if (mgp->num_slices > 1) {
  831. /* ask the maximum number of slices it supports */
  832. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_MAX_RSS_QUEUES,
  833. &cmd, 0);
  834. if (status != 0) {
  835. dev_err(&mgp->pdev->dev,
  836. "failed to get number of slices\n");
  837. }
  838. /*
  839. * MXGEFW_CMD_ENABLE_RSS_QUEUES must be called prior
  840. * to setting up the interrupt queue DMA
  841. */
  842. cmd.data0 = mgp->num_slices;
  843. cmd.data1 = MXGEFW_SLICE_INTR_MODE_ONE_PER_SLICE;
  844. if (mgp->dev->real_num_tx_queues > 1)
  845. cmd.data1 |= MXGEFW_SLICE_ENABLE_MULTIPLE_TX_QUEUES;
  846. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_ENABLE_RSS_QUEUES,
  847. &cmd, 0);
  848. /* Firmware older than 1.4.32 only supports multiple
  849. * RX queues, so if we get an error, first retry using a
  850. * single TX queue before giving up */
  851. if (status != 0 && mgp->dev->real_num_tx_queues > 1) {
  852. mgp->dev->real_num_tx_queues = 1;
  853. cmd.data0 = mgp->num_slices;
  854. cmd.data1 = MXGEFW_SLICE_INTR_MODE_ONE_PER_SLICE;
  855. status = myri10ge_send_cmd(mgp,
  856. MXGEFW_CMD_ENABLE_RSS_QUEUES,
  857. &cmd, 0);
  858. }
  859. if (status != 0) {
  860. dev_err(&mgp->pdev->dev,
  861. "failed to set number of slices\n");
  862. return status;
  863. }
  864. }
  865. for (i = 0; i < mgp->num_slices; i++) {
  866. ss = &mgp->ss[i];
  867. cmd.data0 = MYRI10GE_LOWPART_TO_U32(ss->rx_done.bus);
  868. cmd.data1 = MYRI10GE_HIGHPART_TO_U32(ss->rx_done.bus);
  869. cmd.data2 = i;
  870. status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_INTRQ_DMA,
  871. &cmd, 0);
  872. };
  873. status |=
  874. myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_IRQ_ACK_OFFSET, &cmd, 0);
  875. for (i = 0; i < mgp->num_slices; i++) {
  876. ss = &mgp->ss[i];
  877. ss->irq_claim =
  878. (__iomem __be32 *) (mgp->sram + cmd.data0 + 8 * i);
  879. }
  880. status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_IRQ_DEASSERT_OFFSET,
  881. &cmd, 0);
  882. mgp->irq_deassert = (__iomem __be32 *) (mgp->sram + cmd.data0);
  883. status |= myri10ge_send_cmd
  884. (mgp, MXGEFW_CMD_GET_INTR_COAL_DELAY_OFFSET, &cmd, 0);
  885. mgp->intr_coal_delay_ptr = (__iomem __be32 *) (mgp->sram + cmd.data0);
  886. if (status != 0) {
  887. dev_err(&mgp->pdev->dev, "failed set interrupt parameters\n");
  888. return status;
  889. }
  890. put_be32(htonl(mgp->intr_coal_delay), mgp->intr_coal_delay_ptr);
  891. #ifdef CONFIG_MYRI10GE_DCA
  892. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_DCA_OFFSET, &cmd, 0);
  893. dca_tag_off = cmd.data0;
  894. for (i = 0; i < mgp->num_slices; i++) {
  895. ss = &mgp->ss[i];
  896. if (status == 0) {
  897. ss->dca_tag = (__iomem __be32 *)
  898. (mgp->sram + dca_tag_off + 4 * i);
  899. } else {
  900. ss->dca_tag = NULL;
  901. }
  902. }
  903. #endif /* CONFIG_MYRI10GE_DCA */
  904. /* reset mcp/driver shared state back to 0 */
  905. mgp->link_changes = 0;
  906. for (i = 0; i < mgp->num_slices; i++) {
  907. ss = &mgp->ss[i];
  908. memset(ss->rx_done.entry, 0, bytes);
  909. ss->tx.req = 0;
  910. ss->tx.done = 0;
  911. ss->tx.pkt_start = 0;
  912. ss->tx.pkt_done = 0;
  913. ss->rx_big.cnt = 0;
  914. ss->rx_small.cnt = 0;
  915. ss->rx_done.idx = 0;
  916. ss->rx_done.cnt = 0;
  917. ss->tx.wake_queue = 0;
  918. ss->tx.stop_queue = 0;
  919. }
  920. status = myri10ge_update_mac_address(mgp, mgp->dev->dev_addr);
  921. myri10ge_change_pause(mgp, mgp->pause);
  922. myri10ge_set_multicast_list(mgp->dev);
  923. return status;
  924. }
  925. #ifdef CONFIG_MYRI10GE_DCA
  926. static void
  927. myri10ge_write_dca(struct myri10ge_slice_state *ss, int cpu, int tag)
  928. {
  929. ss->cpu = cpu;
  930. ss->cached_dca_tag = tag;
  931. put_be32(htonl(tag), ss->dca_tag);
  932. }
  933. static inline void myri10ge_update_dca(struct myri10ge_slice_state *ss)
  934. {
  935. int cpu = get_cpu();
  936. int tag;
  937. if (cpu != ss->cpu) {
  938. tag = dca_get_tag(cpu);
  939. if (ss->cached_dca_tag != tag)
  940. myri10ge_write_dca(ss, cpu, tag);
  941. }
  942. put_cpu();
  943. }
  944. static void myri10ge_setup_dca(struct myri10ge_priv *mgp)
  945. {
  946. int err, i;
  947. struct pci_dev *pdev = mgp->pdev;
  948. if (mgp->ss[0].dca_tag == NULL || mgp->dca_enabled)
  949. return;
  950. if (!myri10ge_dca) {
  951. dev_err(&pdev->dev, "dca disabled by administrator\n");
  952. return;
  953. }
  954. err = dca_add_requester(&pdev->dev);
  955. if (err) {
  956. if (err != -ENODEV)
  957. dev_err(&pdev->dev,
  958. "dca_add_requester() failed, err=%d\n", err);
  959. return;
  960. }
  961. mgp->dca_enabled = 1;
  962. for (i = 0; i < mgp->num_slices; i++)
  963. myri10ge_write_dca(&mgp->ss[i], -1, 0);
  964. }
  965. static void myri10ge_teardown_dca(struct myri10ge_priv *mgp)
  966. {
  967. struct pci_dev *pdev = mgp->pdev;
  968. int err;
  969. if (!mgp->dca_enabled)
  970. return;
  971. mgp->dca_enabled = 0;
  972. err = dca_remove_requester(&pdev->dev);
  973. }
  974. static int myri10ge_notify_dca_device(struct device *dev, void *data)
  975. {
  976. struct myri10ge_priv *mgp;
  977. unsigned long event;
  978. mgp = dev_get_drvdata(dev);
  979. event = *(unsigned long *)data;
  980. if (event == DCA_PROVIDER_ADD)
  981. myri10ge_setup_dca(mgp);
  982. else if (event == DCA_PROVIDER_REMOVE)
  983. myri10ge_teardown_dca(mgp);
  984. return 0;
  985. }
  986. #endif /* CONFIG_MYRI10GE_DCA */
  987. static inline void
  988. myri10ge_submit_8rx(struct mcp_kreq_ether_recv __iomem * dst,
  989. struct mcp_kreq_ether_recv *src)
  990. {
  991. __be32 low;
  992. low = src->addr_low;
  993. src->addr_low = htonl(DMA_BIT_MASK(32));
  994. myri10ge_pio_copy(dst, src, 4 * sizeof(*src));
  995. mb();
  996. myri10ge_pio_copy(dst + 4, src + 4, 4 * sizeof(*src));
  997. mb();
  998. src->addr_low = low;
  999. put_be32(low, &dst->addr_low);
  1000. mb();
  1001. }
  1002. static inline void myri10ge_vlan_ip_csum(struct sk_buff *skb, __wsum hw_csum)
  1003. {
  1004. struct vlan_hdr *vh = (struct vlan_hdr *)(skb->data);
  1005. if ((skb->protocol == htons(ETH_P_8021Q)) &&
  1006. (vh->h_vlan_encapsulated_proto == htons(ETH_P_IP) ||
  1007. vh->h_vlan_encapsulated_proto == htons(ETH_P_IPV6))) {
  1008. skb->csum = hw_csum;
  1009. skb->ip_summed = CHECKSUM_COMPLETE;
  1010. }
  1011. }
  1012. static inline void
  1013. myri10ge_rx_skb_build(struct sk_buff *skb, u8 * va,
  1014. struct skb_frag_struct *rx_frags, int len, int hlen)
  1015. {
  1016. struct skb_frag_struct *skb_frags;
  1017. skb->len = skb->data_len = len;
  1018. skb->truesize = len + sizeof(struct sk_buff);
  1019. /* attach the page(s) */
  1020. skb_frags = skb_shinfo(skb)->frags;
  1021. while (len > 0) {
  1022. memcpy(skb_frags, rx_frags, sizeof(*skb_frags));
  1023. len -= rx_frags->size;
  1024. skb_frags++;
  1025. rx_frags++;
  1026. skb_shinfo(skb)->nr_frags++;
  1027. }
  1028. /* pskb_may_pull is not available in irq context, but
  1029. * skb_pull() (for ether_pad and eth_type_trans()) requires
  1030. * the beginning of the packet in skb_headlen(), move it
  1031. * manually */
  1032. skb_copy_to_linear_data(skb, va, hlen);
  1033. skb_shinfo(skb)->frags[0].page_offset += hlen;
  1034. skb_shinfo(skb)->frags[0].size -= hlen;
  1035. skb->data_len -= hlen;
  1036. skb->tail += hlen;
  1037. skb_pull(skb, MXGEFW_PAD);
  1038. }
  1039. static void
  1040. myri10ge_alloc_rx_pages(struct myri10ge_priv *mgp, struct myri10ge_rx_buf *rx,
  1041. int bytes, int watchdog)
  1042. {
  1043. struct page *page;
  1044. int idx;
  1045. #if MYRI10GE_ALLOC_SIZE > 4096
  1046. int end_offset;
  1047. #endif
  1048. if (unlikely(rx->watchdog_needed && !watchdog))
  1049. return;
  1050. /* try to refill entire ring */
  1051. while (rx->fill_cnt != (rx->cnt + rx->mask + 1)) {
  1052. idx = rx->fill_cnt & rx->mask;
  1053. if (rx->page_offset + bytes <= MYRI10GE_ALLOC_SIZE) {
  1054. /* we can use part of previous page */
  1055. get_page(rx->page);
  1056. } else {
  1057. /* we need a new page */
  1058. page =
  1059. alloc_pages(GFP_ATOMIC | __GFP_COMP,
  1060. MYRI10GE_ALLOC_ORDER);
  1061. if (unlikely(page == NULL)) {
  1062. if (rx->fill_cnt - rx->cnt < 16)
  1063. rx->watchdog_needed = 1;
  1064. return;
  1065. }
  1066. rx->page = page;
  1067. rx->page_offset = 0;
  1068. rx->bus = pci_map_page(mgp->pdev, page, 0,
  1069. MYRI10GE_ALLOC_SIZE,
  1070. PCI_DMA_FROMDEVICE);
  1071. }
  1072. rx->info[idx].page = rx->page;
  1073. rx->info[idx].page_offset = rx->page_offset;
  1074. /* note that this is the address of the start of the
  1075. * page */
  1076. pci_unmap_addr_set(&rx->info[idx], bus, rx->bus);
  1077. rx->shadow[idx].addr_low =
  1078. htonl(MYRI10GE_LOWPART_TO_U32(rx->bus) + rx->page_offset);
  1079. rx->shadow[idx].addr_high =
  1080. htonl(MYRI10GE_HIGHPART_TO_U32(rx->bus));
  1081. /* start next packet on a cacheline boundary */
  1082. rx->page_offset += SKB_DATA_ALIGN(bytes);
  1083. #if MYRI10GE_ALLOC_SIZE > 4096
  1084. /* don't cross a 4KB boundary */
  1085. end_offset = rx->page_offset + bytes - 1;
  1086. if ((unsigned)(rx->page_offset ^ end_offset) > 4095)
  1087. rx->page_offset = end_offset & ~4095;
  1088. #endif
  1089. rx->fill_cnt++;
  1090. /* copy 8 descriptors to the firmware at a time */
  1091. if ((idx & 7) == 7) {
  1092. myri10ge_submit_8rx(&rx->lanai[idx - 7],
  1093. &rx->shadow[idx - 7]);
  1094. }
  1095. }
  1096. }
  1097. static inline void
  1098. myri10ge_unmap_rx_page(struct pci_dev *pdev,
  1099. struct myri10ge_rx_buffer_state *info, int bytes)
  1100. {
  1101. /* unmap the recvd page if we're the only or last user of it */
  1102. if (bytes >= MYRI10GE_ALLOC_SIZE / 2 ||
  1103. (info->page_offset + 2 * bytes) > MYRI10GE_ALLOC_SIZE) {
  1104. pci_unmap_page(pdev, (pci_unmap_addr(info, bus)
  1105. & ~(MYRI10GE_ALLOC_SIZE - 1)),
  1106. MYRI10GE_ALLOC_SIZE, PCI_DMA_FROMDEVICE);
  1107. }
  1108. }
  1109. #define MYRI10GE_HLEN 64 /* The number of bytes to copy from a
  1110. * page into an skb */
  1111. static inline int
  1112. myri10ge_rx_done(struct myri10ge_slice_state *ss, struct myri10ge_rx_buf *rx,
  1113. int bytes, int len, __wsum csum)
  1114. {
  1115. struct myri10ge_priv *mgp = ss->mgp;
  1116. struct sk_buff *skb;
  1117. struct skb_frag_struct rx_frags[MYRI10GE_MAX_FRAGS_PER_FRAME];
  1118. int i, idx, hlen, remainder;
  1119. struct pci_dev *pdev = mgp->pdev;
  1120. struct net_device *dev = mgp->dev;
  1121. u8 *va;
  1122. len += MXGEFW_PAD;
  1123. idx = rx->cnt & rx->mask;
  1124. va = page_address(rx->info[idx].page) + rx->info[idx].page_offset;
  1125. prefetch(va);
  1126. /* Fill skb_frag_struct(s) with data from our receive */
  1127. for (i = 0, remainder = len; remainder > 0; i++) {
  1128. myri10ge_unmap_rx_page(pdev, &rx->info[idx], bytes);
  1129. rx_frags[i].page = rx->info[idx].page;
  1130. rx_frags[i].page_offset = rx->info[idx].page_offset;
  1131. if (remainder < MYRI10GE_ALLOC_SIZE)
  1132. rx_frags[i].size = remainder;
  1133. else
  1134. rx_frags[i].size = MYRI10GE_ALLOC_SIZE;
  1135. rx->cnt++;
  1136. idx = rx->cnt & rx->mask;
  1137. remainder -= MYRI10GE_ALLOC_SIZE;
  1138. }
  1139. if (dev->features & NETIF_F_LRO) {
  1140. rx_frags[0].page_offset += MXGEFW_PAD;
  1141. rx_frags[0].size -= MXGEFW_PAD;
  1142. len -= MXGEFW_PAD;
  1143. lro_receive_frags(&ss->rx_done.lro_mgr, rx_frags,
  1144. /* opaque, will come back in get_frag_header */
  1145. len, len,
  1146. (void *)(__force unsigned long)csum, csum);
  1147. return 1;
  1148. }
  1149. hlen = MYRI10GE_HLEN > len ? len : MYRI10GE_HLEN;
  1150. /* allocate an skb to attach the page(s) to. This is done
  1151. * after trying LRO, so as to avoid skb allocation overheads */
  1152. skb = netdev_alloc_skb(dev, MYRI10GE_HLEN + 16);
  1153. if (unlikely(skb == NULL)) {
  1154. ss->stats.rx_dropped++;
  1155. do {
  1156. i--;
  1157. put_page(rx_frags[i].page);
  1158. } while (i != 0);
  1159. return 0;
  1160. }
  1161. /* Attach the pages to the skb, and trim off any padding */
  1162. myri10ge_rx_skb_build(skb, va, rx_frags, len, hlen);
  1163. if (skb_shinfo(skb)->frags[0].size <= 0) {
  1164. put_page(skb_shinfo(skb)->frags[0].page);
  1165. skb_shinfo(skb)->nr_frags = 0;
  1166. }
  1167. skb->protocol = eth_type_trans(skb, dev);
  1168. skb_record_rx_queue(skb, ss - &mgp->ss[0]);
  1169. if (mgp->csum_flag) {
  1170. if ((skb->protocol == htons(ETH_P_IP)) ||
  1171. (skb->protocol == htons(ETH_P_IPV6))) {
  1172. skb->csum = csum;
  1173. skb->ip_summed = CHECKSUM_COMPLETE;
  1174. } else
  1175. myri10ge_vlan_ip_csum(skb, csum);
  1176. }
  1177. netif_receive_skb(skb);
  1178. return 1;
  1179. }
  1180. static inline void
  1181. myri10ge_tx_done(struct myri10ge_slice_state *ss, int mcp_index)
  1182. {
  1183. struct pci_dev *pdev = ss->mgp->pdev;
  1184. struct myri10ge_tx_buf *tx = &ss->tx;
  1185. struct netdev_queue *dev_queue;
  1186. struct sk_buff *skb;
  1187. int idx, len;
  1188. while (tx->pkt_done != mcp_index) {
  1189. idx = tx->done & tx->mask;
  1190. skb = tx->info[idx].skb;
  1191. /* Mark as free */
  1192. tx->info[idx].skb = NULL;
  1193. if (tx->info[idx].last) {
  1194. tx->pkt_done++;
  1195. tx->info[idx].last = 0;
  1196. }
  1197. tx->done++;
  1198. len = pci_unmap_len(&tx->info[idx], len);
  1199. pci_unmap_len_set(&tx->info[idx], len, 0);
  1200. if (skb) {
  1201. ss->stats.tx_bytes += skb->len;
  1202. ss->stats.tx_packets++;
  1203. dev_kfree_skb_irq(skb);
  1204. if (len)
  1205. pci_unmap_single(pdev,
  1206. pci_unmap_addr(&tx->info[idx],
  1207. bus), len,
  1208. PCI_DMA_TODEVICE);
  1209. } else {
  1210. if (len)
  1211. pci_unmap_page(pdev,
  1212. pci_unmap_addr(&tx->info[idx],
  1213. bus), len,
  1214. PCI_DMA_TODEVICE);
  1215. }
  1216. }
  1217. dev_queue = netdev_get_tx_queue(ss->dev, ss - ss->mgp->ss);
  1218. /*
  1219. * Make a minimal effort to prevent the NIC from polling an
  1220. * idle tx queue. If we can't get the lock we leave the queue
  1221. * active. In this case, either a thread was about to start
  1222. * using the queue anyway, or we lost a race and the NIC will
  1223. * waste some of its resources polling an inactive queue for a
  1224. * while.
  1225. */
  1226. if ((ss->mgp->dev->real_num_tx_queues > 1) &&
  1227. __netif_tx_trylock(dev_queue)) {
  1228. if (tx->req == tx->done) {
  1229. tx->queue_active = 0;
  1230. put_be32(htonl(1), tx->send_stop);
  1231. mb();
  1232. mmiowb();
  1233. }
  1234. __netif_tx_unlock(dev_queue);
  1235. }
  1236. /* start the queue if we've stopped it */
  1237. if (netif_tx_queue_stopped(dev_queue) &&
  1238. tx->req - tx->done < (tx->mask >> 1)) {
  1239. tx->wake_queue++;
  1240. netif_tx_wake_queue(dev_queue);
  1241. }
  1242. }
  1243. static inline int
  1244. myri10ge_clean_rx_done(struct myri10ge_slice_state *ss, int budget)
  1245. {
  1246. struct myri10ge_rx_done *rx_done = &ss->rx_done;
  1247. struct myri10ge_priv *mgp = ss->mgp;
  1248. struct net_device *netdev = mgp->dev;
  1249. unsigned long rx_bytes = 0;
  1250. unsigned long rx_packets = 0;
  1251. unsigned long rx_ok;
  1252. int idx = rx_done->idx;
  1253. int cnt = rx_done->cnt;
  1254. int work_done = 0;
  1255. u16 length;
  1256. __wsum checksum;
  1257. while (rx_done->entry[idx].length != 0 && work_done < budget) {
  1258. length = ntohs(rx_done->entry[idx].length);
  1259. rx_done->entry[idx].length = 0;
  1260. checksum = csum_unfold(rx_done->entry[idx].checksum);
  1261. if (length <= mgp->small_bytes)
  1262. rx_ok = myri10ge_rx_done(ss, &ss->rx_small,
  1263. mgp->small_bytes,
  1264. length, checksum);
  1265. else
  1266. rx_ok = myri10ge_rx_done(ss, &ss->rx_big,
  1267. mgp->big_bytes,
  1268. length, checksum);
  1269. rx_packets += rx_ok;
  1270. rx_bytes += rx_ok * (unsigned long)length;
  1271. cnt++;
  1272. idx = cnt & (mgp->max_intr_slots - 1);
  1273. work_done++;
  1274. }
  1275. rx_done->idx = idx;
  1276. rx_done->cnt = cnt;
  1277. ss->stats.rx_packets += rx_packets;
  1278. ss->stats.rx_bytes += rx_bytes;
  1279. if (netdev->features & NETIF_F_LRO)
  1280. lro_flush_all(&rx_done->lro_mgr);
  1281. /* restock receive rings if needed */
  1282. if (ss->rx_small.fill_cnt - ss->rx_small.cnt < myri10ge_fill_thresh)
  1283. myri10ge_alloc_rx_pages(mgp, &ss->rx_small,
  1284. mgp->small_bytes + MXGEFW_PAD, 0);
  1285. if (ss->rx_big.fill_cnt - ss->rx_big.cnt < myri10ge_fill_thresh)
  1286. myri10ge_alloc_rx_pages(mgp, &ss->rx_big, mgp->big_bytes, 0);
  1287. return work_done;
  1288. }
  1289. static inline void myri10ge_check_statblock(struct myri10ge_priv *mgp)
  1290. {
  1291. struct mcp_irq_data *stats = mgp->ss[0].fw_stats;
  1292. if (unlikely(stats->stats_updated)) {
  1293. unsigned link_up = ntohl(stats->link_up);
  1294. if (mgp->link_state != link_up) {
  1295. mgp->link_state = link_up;
  1296. if (mgp->link_state == MXGEFW_LINK_UP) {
  1297. if (netif_msg_link(mgp))
  1298. netdev_info(mgp->dev, "link up\n");
  1299. netif_carrier_on(mgp->dev);
  1300. mgp->link_changes++;
  1301. } else {
  1302. if (netif_msg_link(mgp))
  1303. netdev_info(mgp->dev, "link %s\n",
  1304. link_up == MXGEFW_LINK_MYRINET ?
  1305. "mismatch (Myrinet detected)" :
  1306. "down");
  1307. netif_carrier_off(mgp->dev);
  1308. mgp->link_changes++;
  1309. }
  1310. }
  1311. if (mgp->rdma_tags_available !=
  1312. ntohl(stats->rdma_tags_available)) {
  1313. mgp->rdma_tags_available =
  1314. ntohl(stats->rdma_tags_available);
  1315. netdev_warn(mgp->dev, "RDMA timed out! %d tags left\n",
  1316. mgp->rdma_tags_available);
  1317. }
  1318. mgp->down_cnt += stats->link_down;
  1319. if (stats->link_down)
  1320. wake_up(&mgp->down_wq);
  1321. }
  1322. }
  1323. static int myri10ge_poll(struct napi_struct *napi, int budget)
  1324. {
  1325. struct myri10ge_slice_state *ss =
  1326. container_of(napi, struct myri10ge_slice_state, napi);
  1327. int work_done;
  1328. #ifdef CONFIG_MYRI10GE_DCA
  1329. if (ss->mgp->dca_enabled)
  1330. myri10ge_update_dca(ss);
  1331. #endif
  1332. /* process as many rx events as NAPI will allow */
  1333. work_done = myri10ge_clean_rx_done(ss, budget);
  1334. if (work_done < budget) {
  1335. napi_complete(napi);
  1336. put_be32(htonl(3), ss->irq_claim);
  1337. }
  1338. return work_done;
  1339. }
  1340. static irqreturn_t myri10ge_intr(int irq, void *arg)
  1341. {
  1342. struct myri10ge_slice_state *ss = arg;
  1343. struct myri10ge_priv *mgp = ss->mgp;
  1344. struct mcp_irq_data *stats = ss->fw_stats;
  1345. struct myri10ge_tx_buf *tx = &ss->tx;
  1346. u32 send_done_count;
  1347. int i;
  1348. /* an interrupt on a non-zero receive-only slice is implicitly
  1349. * valid since MSI-X irqs are not shared */
  1350. if ((mgp->dev->real_num_tx_queues == 1) && (ss != mgp->ss)) {
  1351. napi_schedule(&ss->napi);
  1352. return (IRQ_HANDLED);
  1353. }
  1354. /* make sure it is our IRQ, and that the DMA has finished */
  1355. if (unlikely(!stats->valid))
  1356. return (IRQ_NONE);
  1357. /* low bit indicates receives are present, so schedule
  1358. * napi poll handler */
  1359. if (stats->valid & 1)
  1360. napi_schedule(&ss->napi);
  1361. if (!mgp->msi_enabled && !mgp->msix_enabled) {
  1362. put_be32(0, mgp->irq_deassert);
  1363. if (!myri10ge_deassert_wait)
  1364. stats->valid = 0;
  1365. mb();
  1366. } else
  1367. stats->valid = 0;
  1368. /* Wait for IRQ line to go low, if using INTx */
  1369. i = 0;
  1370. while (1) {
  1371. i++;
  1372. /* check for transmit completes and receives */
  1373. send_done_count = ntohl(stats->send_done_count);
  1374. if (send_done_count != tx->pkt_done)
  1375. myri10ge_tx_done(ss, (int)send_done_count);
  1376. if (unlikely(i > myri10ge_max_irq_loops)) {
  1377. netdev_err(mgp->dev, "irq stuck?\n");
  1378. stats->valid = 0;
  1379. schedule_work(&mgp->watchdog_work);
  1380. }
  1381. if (likely(stats->valid == 0))
  1382. break;
  1383. cpu_relax();
  1384. barrier();
  1385. }
  1386. /* Only slice 0 updates stats */
  1387. if (ss == mgp->ss)
  1388. myri10ge_check_statblock(mgp);
  1389. put_be32(htonl(3), ss->irq_claim + 1);
  1390. return (IRQ_HANDLED);
  1391. }
  1392. static int
  1393. myri10ge_get_settings(struct net_device *netdev, struct ethtool_cmd *cmd)
  1394. {
  1395. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1396. char *ptr;
  1397. int i;
  1398. cmd->autoneg = AUTONEG_DISABLE;
  1399. cmd->speed = SPEED_10000;
  1400. cmd->duplex = DUPLEX_FULL;
  1401. /*
  1402. * parse the product code to deterimine the interface type
  1403. * (CX4, XFP, Quad Ribbon Fiber) by looking at the character
  1404. * after the 3rd dash in the driver's cached copy of the
  1405. * EEPROM's product code string.
  1406. */
  1407. ptr = mgp->product_code_string;
  1408. if (ptr == NULL) {
  1409. netdev_err(netdev, "Missing product code\n");
  1410. return 0;
  1411. }
  1412. for (i = 0; i < 3; i++, ptr++) {
  1413. ptr = strchr(ptr, '-');
  1414. if (ptr == NULL) {
  1415. netdev_err(netdev, "Invalid product code %s\n",
  1416. mgp->product_code_string);
  1417. return 0;
  1418. }
  1419. }
  1420. if (*ptr == '2')
  1421. ptr++;
  1422. if (*ptr == 'R' || *ptr == 'Q' || *ptr == 'S') {
  1423. /* We've found either an XFP, quad ribbon fiber, or SFP+ */
  1424. cmd->port = PORT_FIBRE;
  1425. cmd->supported |= SUPPORTED_FIBRE;
  1426. cmd->advertising |= ADVERTISED_FIBRE;
  1427. } else {
  1428. cmd->port = PORT_OTHER;
  1429. }
  1430. if (*ptr == 'R' || *ptr == 'S')
  1431. cmd->transceiver = XCVR_EXTERNAL;
  1432. else
  1433. cmd->transceiver = XCVR_INTERNAL;
  1434. return 0;
  1435. }
  1436. static void
  1437. myri10ge_get_drvinfo(struct net_device *netdev, struct ethtool_drvinfo *info)
  1438. {
  1439. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1440. strlcpy(info->driver, "myri10ge", sizeof(info->driver));
  1441. strlcpy(info->version, MYRI10GE_VERSION_STR, sizeof(info->version));
  1442. strlcpy(info->fw_version, mgp->fw_version, sizeof(info->fw_version));
  1443. strlcpy(info->bus_info, pci_name(mgp->pdev), sizeof(info->bus_info));
  1444. }
  1445. static int
  1446. myri10ge_get_coalesce(struct net_device *netdev, struct ethtool_coalesce *coal)
  1447. {
  1448. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1449. coal->rx_coalesce_usecs = mgp->intr_coal_delay;
  1450. return 0;
  1451. }
  1452. static int
  1453. myri10ge_set_coalesce(struct net_device *netdev, struct ethtool_coalesce *coal)
  1454. {
  1455. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1456. mgp->intr_coal_delay = coal->rx_coalesce_usecs;
  1457. put_be32(htonl(mgp->intr_coal_delay), mgp->intr_coal_delay_ptr);
  1458. return 0;
  1459. }
  1460. static void
  1461. myri10ge_get_pauseparam(struct net_device *netdev,
  1462. struct ethtool_pauseparam *pause)
  1463. {
  1464. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1465. pause->autoneg = 0;
  1466. pause->rx_pause = mgp->pause;
  1467. pause->tx_pause = mgp->pause;
  1468. }
  1469. static int
  1470. myri10ge_set_pauseparam(struct net_device *netdev,
  1471. struct ethtool_pauseparam *pause)
  1472. {
  1473. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1474. if (pause->tx_pause != mgp->pause)
  1475. return myri10ge_change_pause(mgp, pause->tx_pause);
  1476. if (pause->rx_pause != mgp->pause)
  1477. return myri10ge_change_pause(mgp, pause->rx_pause);
  1478. if (pause->autoneg != 0)
  1479. return -EINVAL;
  1480. return 0;
  1481. }
  1482. static void
  1483. myri10ge_get_ringparam(struct net_device *netdev,
  1484. struct ethtool_ringparam *ring)
  1485. {
  1486. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1487. ring->rx_mini_max_pending = mgp->ss[0].rx_small.mask + 1;
  1488. ring->rx_max_pending = mgp->ss[0].rx_big.mask + 1;
  1489. ring->rx_jumbo_max_pending = 0;
  1490. ring->tx_max_pending = mgp->ss[0].tx.mask + 1;
  1491. ring->rx_mini_pending = ring->rx_mini_max_pending;
  1492. ring->rx_pending = ring->rx_max_pending;
  1493. ring->rx_jumbo_pending = ring->rx_jumbo_max_pending;
  1494. ring->tx_pending = ring->tx_max_pending;
  1495. }
  1496. static u32 myri10ge_get_rx_csum(struct net_device *netdev)
  1497. {
  1498. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1499. if (mgp->csum_flag)
  1500. return 1;
  1501. else
  1502. return 0;
  1503. }
  1504. static int myri10ge_set_rx_csum(struct net_device *netdev, u32 csum_enabled)
  1505. {
  1506. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1507. int err = 0;
  1508. if (csum_enabled)
  1509. mgp->csum_flag = MXGEFW_FLAGS_CKSUM;
  1510. else {
  1511. u32 flags = ethtool_op_get_flags(netdev);
  1512. err = ethtool_op_set_flags(netdev, (flags & ~ETH_FLAG_LRO));
  1513. mgp->csum_flag = 0;
  1514. }
  1515. return err;
  1516. }
  1517. static int myri10ge_set_tso(struct net_device *netdev, u32 tso_enabled)
  1518. {
  1519. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1520. unsigned long flags = mgp->features & (NETIF_F_TSO6 | NETIF_F_TSO);
  1521. if (tso_enabled)
  1522. netdev->features |= flags;
  1523. else
  1524. netdev->features &= ~flags;
  1525. return 0;
  1526. }
  1527. static const char myri10ge_gstrings_main_stats[][ETH_GSTRING_LEN] = {
  1528. "rx_packets", "tx_packets", "rx_bytes", "tx_bytes", "rx_errors",
  1529. "tx_errors", "rx_dropped", "tx_dropped", "multicast", "collisions",
  1530. "rx_length_errors", "rx_over_errors", "rx_crc_errors",
  1531. "rx_frame_errors", "rx_fifo_errors", "rx_missed_errors",
  1532. "tx_aborted_errors", "tx_carrier_errors", "tx_fifo_errors",
  1533. "tx_heartbeat_errors", "tx_window_errors",
  1534. /* device-specific stats */
  1535. "tx_boundary", "WC", "irq", "MSI", "MSIX",
  1536. "read_dma_bw_MBs", "write_dma_bw_MBs", "read_write_dma_bw_MBs",
  1537. "serial_number", "watchdog_resets",
  1538. #ifdef CONFIG_MYRI10GE_DCA
  1539. "dca_capable_firmware", "dca_device_present",
  1540. #endif
  1541. "link_changes", "link_up", "dropped_link_overflow",
  1542. "dropped_link_error_or_filtered",
  1543. "dropped_pause", "dropped_bad_phy", "dropped_bad_crc32",
  1544. "dropped_unicast_filtered", "dropped_multicast_filtered",
  1545. "dropped_runt", "dropped_overrun", "dropped_no_small_buffer",
  1546. "dropped_no_big_buffer"
  1547. };
  1548. static const char myri10ge_gstrings_slice_stats[][ETH_GSTRING_LEN] = {
  1549. "----------- slice ---------",
  1550. "tx_pkt_start", "tx_pkt_done", "tx_req", "tx_done",
  1551. "rx_small_cnt", "rx_big_cnt",
  1552. "wake_queue", "stop_queue", "tx_linearized", "LRO aggregated",
  1553. "LRO flushed",
  1554. "LRO avg aggr", "LRO no_desc"
  1555. };
  1556. #define MYRI10GE_NET_STATS_LEN 21
  1557. #define MYRI10GE_MAIN_STATS_LEN ARRAY_SIZE(myri10ge_gstrings_main_stats)
  1558. #define MYRI10GE_SLICE_STATS_LEN ARRAY_SIZE(myri10ge_gstrings_slice_stats)
  1559. static void
  1560. myri10ge_get_strings(struct net_device *netdev, u32 stringset, u8 * data)
  1561. {
  1562. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1563. int i;
  1564. switch (stringset) {
  1565. case ETH_SS_STATS:
  1566. memcpy(data, *myri10ge_gstrings_main_stats,
  1567. sizeof(myri10ge_gstrings_main_stats));
  1568. data += sizeof(myri10ge_gstrings_main_stats);
  1569. for (i = 0; i < mgp->num_slices; i++) {
  1570. memcpy(data, *myri10ge_gstrings_slice_stats,
  1571. sizeof(myri10ge_gstrings_slice_stats));
  1572. data += sizeof(myri10ge_gstrings_slice_stats);
  1573. }
  1574. break;
  1575. }
  1576. }
  1577. static int myri10ge_get_sset_count(struct net_device *netdev, int sset)
  1578. {
  1579. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1580. switch (sset) {
  1581. case ETH_SS_STATS:
  1582. return MYRI10GE_MAIN_STATS_LEN +
  1583. mgp->num_slices * MYRI10GE_SLICE_STATS_LEN;
  1584. default:
  1585. return -EOPNOTSUPP;
  1586. }
  1587. }
  1588. static void
  1589. myri10ge_get_ethtool_stats(struct net_device *netdev,
  1590. struct ethtool_stats *stats, u64 * data)
  1591. {
  1592. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1593. struct myri10ge_slice_state *ss;
  1594. int slice;
  1595. int i;
  1596. /* force stats update */
  1597. (void)myri10ge_get_stats(netdev);
  1598. for (i = 0; i < MYRI10GE_NET_STATS_LEN; i++)
  1599. data[i] = ((unsigned long *)&netdev->stats)[i];
  1600. data[i++] = (unsigned int)mgp->tx_boundary;
  1601. data[i++] = (unsigned int)mgp->wc_enabled;
  1602. data[i++] = (unsigned int)mgp->pdev->irq;
  1603. data[i++] = (unsigned int)mgp->msi_enabled;
  1604. data[i++] = (unsigned int)mgp->msix_enabled;
  1605. data[i++] = (unsigned int)mgp->read_dma;
  1606. data[i++] = (unsigned int)mgp->write_dma;
  1607. data[i++] = (unsigned int)mgp->read_write_dma;
  1608. data[i++] = (unsigned int)mgp->serial_number;
  1609. data[i++] = (unsigned int)mgp->watchdog_resets;
  1610. #ifdef CONFIG_MYRI10GE_DCA
  1611. data[i++] = (unsigned int)(mgp->ss[0].dca_tag != NULL);
  1612. data[i++] = (unsigned int)(mgp->dca_enabled);
  1613. #endif
  1614. data[i++] = (unsigned int)mgp->link_changes;
  1615. /* firmware stats are useful only in the first slice */
  1616. ss = &mgp->ss[0];
  1617. data[i++] = (unsigned int)ntohl(ss->fw_stats->link_up);
  1618. data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_link_overflow);
  1619. data[i++] =
  1620. (unsigned int)ntohl(ss->fw_stats->dropped_link_error_or_filtered);
  1621. data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_pause);
  1622. data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_bad_phy);
  1623. data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_bad_crc32);
  1624. data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_unicast_filtered);
  1625. data[i++] =
  1626. (unsigned int)ntohl(ss->fw_stats->dropped_multicast_filtered);
  1627. data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_runt);
  1628. data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_overrun);
  1629. data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_no_small_buffer);
  1630. data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_no_big_buffer);
  1631. for (slice = 0; slice < mgp->num_slices; slice++) {
  1632. ss = &mgp->ss[slice];
  1633. data[i++] = slice;
  1634. data[i++] = (unsigned int)ss->tx.pkt_start;
  1635. data[i++] = (unsigned int)ss->tx.pkt_done;
  1636. data[i++] = (unsigned int)ss->tx.req;
  1637. data[i++] = (unsigned int)ss->tx.done;
  1638. data[i++] = (unsigned int)ss->rx_small.cnt;
  1639. data[i++] = (unsigned int)ss->rx_big.cnt;
  1640. data[i++] = (unsigned int)ss->tx.wake_queue;
  1641. data[i++] = (unsigned int)ss->tx.stop_queue;
  1642. data[i++] = (unsigned int)ss->tx.linearized;
  1643. data[i++] = ss->rx_done.lro_mgr.stats.aggregated;
  1644. data[i++] = ss->rx_done.lro_mgr.stats.flushed;
  1645. if (ss->rx_done.lro_mgr.stats.flushed)
  1646. data[i++] = ss->rx_done.lro_mgr.stats.aggregated /
  1647. ss->rx_done.lro_mgr.stats.flushed;
  1648. else
  1649. data[i++] = 0;
  1650. data[i++] = ss->rx_done.lro_mgr.stats.no_desc;
  1651. }
  1652. }
  1653. static void myri10ge_set_msglevel(struct net_device *netdev, u32 value)
  1654. {
  1655. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1656. mgp->msg_enable = value;
  1657. }
  1658. static u32 myri10ge_get_msglevel(struct net_device *netdev)
  1659. {
  1660. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1661. return mgp->msg_enable;
  1662. }
  1663. static const struct ethtool_ops myri10ge_ethtool_ops = {
  1664. .get_settings = myri10ge_get_settings,
  1665. .get_drvinfo = myri10ge_get_drvinfo,
  1666. .get_coalesce = myri10ge_get_coalesce,
  1667. .set_coalesce = myri10ge_set_coalesce,
  1668. .get_pauseparam = myri10ge_get_pauseparam,
  1669. .set_pauseparam = myri10ge_set_pauseparam,
  1670. .get_ringparam = myri10ge_get_ringparam,
  1671. .get_rx_csum = myri10ge_get_rx_csum,
  1672. .set_rx_csum = myri10ge_set_rx_csum,
  1673. .set_tx_csum = ethtool_op_set_tx_hw_csum,
  1674. .set_sg = ethtool_op_set_sg,
  1675. .set_tso = myri10ge_set_tso,
  1676. .get_link = ethtool_op_get_link,
  1677. .get_strings = myri10ge_get_strings,
  1678. .get_sset_count = myri10ge_get_sset_count,
  1679. .get_ethtool_stats = myri10ge_get_ethtool_stats,
  1680. .set_msglevel = myri10ge_set_msglevel,
  1681. .get_msglevel = myri10ge_get_msglevel,
  1682. .get_flags = ethtool_op_get_flags,
  1683. .set_flags = ethtool_op_set_flags
  1684. };
  1685. static int myri10ge_allocate_rings(struct myri10ge_slice_state *ss)
  1686. {
  1687. struct myri10ge_priv *mgp = ss->mgp;
  1688. struct myri10ge_cmd cmd;
  1689. struct net_device *dev = mgp->dev;
  1690. int tx_ring_size, rx_ring_size;
  1691. int tx_ring_entries, rx_ring_entries;
  1692. int i, slice, status;
  1693. size_t bytes;
  1694. /* get ring sizes */
  1695. slice = ss - mgp->ss;
  1696. cmd.data0 = slice;
  1697. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_SEND_RING_SIZE, &cmd, 0);
  1698. tx_ring_size = cmd.data0;
  1699. cmd.data0 = slice;
  1700. status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_RX_RING_SIZE, &cmd, 0);
  1701. if (status != 0)
  1702. return status;
  1703. rx_ring_size = cmd.data0;
  1704. tx_ring_entries = tx_ring_size / sizeof(struct mcp_kreq_ether_send);
  1705. rx_ring_entries = rx_ring_size / sizeof(struct mcp_dma_addr);
  1706. ss->tx.mask = tx_ring_entries - 1;
  1707. ss->rx_small.mask = ss->rx_big.mask = rx_ring_entries - 1;
  1708. status = -ENOMEM;
  1709. /* allocate the host shadow rings */
  1710. bytes = 8 + (MYRI10GE_MAX_SEND_DESC_TSO + 4)
  1711. * sizeof(*ss->tx.req_list);
  1712. ss->tx.req_bytes = kzalloc(bytes, GFP_KERNEL);
  1713. if (ss->tx.req_bytes == NULL)
  1714. goto abort_with_nothing;
  1715. /* ensure req_list entries are aligned to 8 bytes */
  1716. ss->tx.req_list = (struct mcp_kreq_ether_send *)
  1717. ALIGN((unsigned long)ss->tx.req_bytes, 8);
  1718. ss->tx.queue_active = 0;
  1719. bytes = rx_ring_entries * sizeof(*ss->rx_small.shadow);
  1720. ss->rx_small.shadow = kzalloc(bytes, GFP_KERNEL);
  1721. if (ss->rx_small.shadow == NULL)
  1722. goto abort_with_tx_req_bytes;
  1723. bytes = rx_ring_entries * sizeof(*ss->rx_big.shadow);
  1724. ss->rx_big.shadow = kzalloc(bytes, GFP_KERNEL);
  1725. if (ss->rx_big.shadow == NULL)
  1726. goto abort_with_rx_small_shadow;
  1727. /* allocate the host info rings */
  1728. bytes = tx_ring_entries * sizeof(*ss->tx.info);
  1729. ss->tx.info = kzalloc(bytes, GFP_KERNEL);
  1730. if (ss->tx.info == NULL)
  1731. goto abort_with_rx_big_shadow;
  1732. bytes = rx_ring_entries * sizeof(*ss->rx_small.info);
  1733. ss->rx_small.info = kzalloc(bytes, GFP_KERNEL);
  1734. if (ss->rx_small.info == NULL)
  1735. goto abort_with_tx_info;
  1736. bytes = rx_ring_entries * sizeof(*ss->rx_big.info);
  1737. ss->rx_big.info = kzalloc(bytes, GFP_KERNEL);
  1738. if (ss->rx_big.info == NULL)
  1739. goto abort_with_rx_small_info;
  1740. /* Fill the receive rings */
  1741. ss->rx_big.cnt = 0;
  1742. ss->rx_small.cnt = 0;
  1743. ss->rx_big.fill_cnt = 0;
  1744. ss->rx_small.fill_cnt = 0;
  1745. ss->rx_small.page_offset = MYRI10GE_ALLOC_SIZE;
  1746. ss->rx_big.page_offset = MYRI10GE_ALLOC_SIZE;
  1747. ss->rx_small.watchdog_needed = 0;
  1748. ss->rx_big.watchdog_needed = 0;
  1749. myri10ge_alloc_rx_pages(mgp, &ss->rx_small,
  1750. mgp->small_bytes + MXGEFW_PAD, 0);
  1751. if (ss->rx_small.fill_cnt < ss->rx_small.mask + 1) {
  1752. netdev_err(dev, "slice-%d: alloced only %d small bufs\n",
  1753. slice, ss->rx_small.fill_cnt);
  1754. goto abort_with_rx_small_ring;
  1755. }
  1756. myri10ge_alloc_rx_pages(mgp, &ss->rx_big, mgp->big_bytes, 0);
  1757. if (ss->rx_big.fill_cnt < ss->rx_big.mask + 1) {
  1758. netdev_err(dev, "slice-%d: alloced only %d big bufs\n",
  1759. slice, ss->rx_big.fill_cnt);
  1760. goto abort_with_rx_big_ring;
  1761. }
  1762. return 0;
  1763. abort_with_rx_big_ring:
  1764. for (i = ss->rx_big.cnt; i < ss->rx_big.fill_cnt; i++) {
  1765. int idx = i & ss->rx_big.mask;
  1766. myri10ge_unmap_rx_page(mgp->pdev, &ss->rx_big.info[idx],
  1767. mgp->big_bytes);
  1768. put_page(ss->rx_big.info[idx].page);
  1769. }
  1770. abort_with_rx_small_ring:
  1771. for (i = ss->rx_small.cnt; i < ss->rx_small.fill_cnt; i++) {
  1772. int idx = i & ss->rx_small.mask;
  1773. myri10ge_unmap_rx_page(mgp->pdev, &ss->rx_small.info[idx],
  1774. mgp->small_bytes + MXGEFW_PAD);
  1775. put_page(ss->rx_small.info[idx].page);
  1776. }
  1777. kfree(ss->rx_big.info);
  1778. abort_with_rx_small_info:
  1779. kfree(ss->rx_small.info);
  1780. abort_with_tx_info:
  1781. kfree(ss->tx.info);
  1782. abort_with_rx_big_shadow:
  1783. kfree(ss->rx_big.shadow);
  1784. abort_with_rx_small_shadow:
  1785. kfree(ss->rx_small.shadow);
  1786. abort_with_tx_req_bytes:
  1787. kfree(ss->tx.req_bytes);
  1788. ss->tx.req_bytes = NULL;
  1789. ss->tx.req_list = NULL;
  1790. abort_with_nothing:
  1791. return status;
  1792. }
  1793. static void myri10ge_free_rings(struct myri10ge_slice_state *ss)
  1794. {
  1795. struct myri10ge_priv *mgp = ss->mgp;
  1796. struct sk_buff *skb;
  1797. struct myri10ge_tx_buf *tx;
  1798. int i, len, idx;
  1799. /* If not allocated, skip it */
  1800. if (ss->tx.req_list == NULL)
  1801. return;
  1802. for (i = ss->rx_big.cnt; i < ss->rx_big.fill_cnt; i++) {
  1803. idx = i & ss->rx_big.mask;
  1804. if (i == ss->rx_big.fill_cnt - 1)
  1805. ss->rx_big.info[idx].page_offset = MYRI10GE_ALLOC_SIZE;
  1806. myri10ge_unmap_rx_page(mgp->pdev, &ss->rx_big.info[idx],
  1807. mgp->big_bytes);
  1808. put_page(ss->rx_big.info[idx].page);
  1809. }
  1810. for (i = ss->rx_small.cnt; i < ss->rx_small.fill_cnt; i++) {
  1811. idx = i & ss->rx_small.mask;
  1812. if (i == ss->rx_small.fill_cnt - 1)
  1813. ss->rx_small.info[idx].page_offset =
  1814. MYRI10GE_ALLOC_SIZE;
  1815. myri10ge_unmap_rx_page(mgp->pdev, &ss->rx_small.info[idx],
  1816. mgp->small_bytes + MXGEFW_PAD);
  1817. put_page(ss->rx_small.info[idx].page);
  1818. }
  1819. tx = &ss->tx;
  1820. while (tx->done != tx->req) {
  1821. idx = tx->done & tx->mask;
  1822. skb = tx->info[idx].skb;
  1823. /* Mark as free */
  1824. tx->info[idx].skb = NULL;
  1825. tx->done++;
  1826. len = pci_unmap_len(&tx->info[idx], len);
  1827. pci_unmap_len_set(&tx->info[idx], len, 0);
  1828. if (skb) {
  1829. ss->stats.tx_dropped++;
  1830. dev_kfree_skb_any(skb);
  1831. if (len)
  1832. pci_unmap_single(mgp->pdev,
  1833. pci_unmap_addr(&tx->info[idx],
  1834. bus), len,
  1835. PCI_DMA_TODEVICE);
  1836. } else {
  1837. if (len)
  1838. pci_unmap_page(mgp->pdev,
  1839. pci_unmap_addr(&tx->info[idx],
  1840. bus), len,
  1841. PCI_DMA_TODEVICE);
  1842. }
  1843. }
  1844. kfree(ss->rx_big.info);
  1845. kfree(ss->rx_small.info);
  1846. kfree(ss->tx.info);
  1847. kfree(ss->rx_big.shadow);
  1848. kfree(ss->rx_small.shadow);
  1849. kfree(ss->tx.req_bytes);
  1850. ss->tx.req_bytes = NULL;
  1851. ss->tx.req_list = NULL;
  1852. }
  1853. static int myri10ge_request_irq(struct myri10ge_priv *mgp)
  1854. {
  1855. struct pci_dev *pdev = mgp->pdev;
  1856. struct myri10ge_slice_state *ss;
  1857. struct net_device *netdev = mgp->dev;
  1858. int i;
  1859. int status;
  1860. mgp->msi_enabled = 0;
  1861. mgp->msix_enabled = 0;
  1862. status = 0;
  1863. if (myri10ge_msi) {
  1864. if (mgp->num_slices > 1) {
  1865. status =
  1866. pci_enable_msix(pdev, mgp->msix_vectors,
  1867. mgp->num_slices);
  1868. if (status == 0) {
  1869. mgp->msix_enabled = 1;
  1870. } else {
  1871. dev_err(&pdev->dev,
  1872. "Error %d setting up MSI-X\n", status);
  1873. return status;
  1874. }
  1875. }
  1876. if (mgp->msix_enabled == 0) {
  1877. status = pci_enable_msi(pdev);
  1878. if (status != 0) {
  1879. dev_err(&pdev->dev,
  1880. "Error %d setting up MSI; falling back to xPIC\n",
  1881. status);
  1882. } else {
  1883. mgp->msi_enabled = 1;
  1884. }
  1885. }
  1886. }
  1887. if (mgp->msix_enabled) {
  1888. for (i = 0; i < mgp->num_slices; i++) {
  1889. ss = &mgp->ss[i];
  1890. snprintf(ss->irq_desc, sizeof(ss->irq_desc),
  1891. "%s:slice-%d", netdev->name, i);
  1892. status = request_irq(mgp->msix_vectors[i].vector,
  1893. myri10ge_intr, 0, ss->irq_desc,
  1894. ss);
  1895. if (status != 0) {
  1896. dev_err(&pdev->dev,
  1897. "slice %d failed to allocate IRQ\n", i);
  1898. i--;
  1899. while (i >= 0) {
  1900. free_irq(mgp->msix_vectors[i].vector,
  1901. &mgp->ss[i]);
  1902. i--;
  1903. }
  1904. pci_disable_msix(pdev);
  1905. return status;
  1906. }
  1907. }
  1908. } else {
  1909. status = request_irq(pdev->irq, myri10ge_intr, IRQF_SHARED,
  1910. mgp->dev->name, &mgp->ss[0]);
  1911. if (status != 0) {
  1912. dev_err(&pdev->dev, "failed to allocate IRQ\n");
  1913. if (mgp->msi_enabled)
  1914. pci_disable_msi(pdev);
  1915. }
  1916. }
  1917. return status;
  1918. }
  1919. static void myri10ge_free_irq(struct myri10ge_priv *mgp)
  1920. {
  1921. struct pci_dev *pdev = mgp->pdev;
  1922. int i;
  1923. if (mgp->msix_enabled) {
  1924. for (i = 0; i < mgp->num_slices; i++)
  1925. free_irq(mgp->msix_vectors[i].vector, &mgp->ss[i]);
  1926. } else {
  1927. free_irq(pdev->irq, &mgp->ss[0]);
  1928. }
  1929. if (mgp->msi_enabled)
  1930. pci_disable_msi(pdev);
  1931. if (mgp->msix_enabled)
  1932. pci_disable_msix(pdev);
  1933. }
  1934. static int
  1935. myri10ge_get_frag_header(struct skb_frag_struct *frag, void **mac_hdr,
  1936. void **ip_hdr, void **tcpudp_hdr,
  1937. u64 * hdr_flags, void *priv)
  1938. {
  1939. struct ethhdr *eh;
  1940. struct vlan_ethhdr *veh;
  1941. struct iphdr *iph;
  1942. u8 *va = page_address(frag->page) + frag->page_offset;
  1943. unsigned long ll_hlen;
  1944. /* passed opaque through lro_receive_frags() */
  1945. __wsum csum = (__force __wsum) (unsigned long)priv;
  1946. /* find the mac header, aborting if not IPv4 */
  1947. eh = (struct ethhdr *)va;
  1948. *mac_hdr = eh;
  1949. ll_hlen = ETH_HLEN;
  1950. if (eh->h_proto != htons(ETH_P_IP)) {
  1951. if (eh->h_proto == htons(ETH_P_8021Q)) {
  1952. veh = (struct vlan_ethhdr *)va;
  1953. if (veh->h_vlan_encapsulated_proto != htons(ETH_P_IP))
  1954. return -1;
  1955. ll_hlen += VLAN_HLEN;
  1956. /*
  1957. * HW checksum starts ETH_HLEN bytes into
  1958. * frame, so we must subtract off the VLAN
  1959. * header's checksum before csum can be used
  1960. */
  1961. csum = csum_sub(csum, csum_partial(va + ETH_HLEN,
  1962. VLAN_HLEN, 0));
  1963. } else {
  1964. return -1;
  1965. }
  1966. }
  1967. *hdr_flags = LRO_IPV4;
  1968. iph = (struct iphdr *)(va + ll_hlen);
  1969. *ip_hdr = iph;
  1970. if (iph->protocol != IPPROTO_TCP)
  1971. return -1;
  1972. if (iph->frag_off & htons(IP_MF | IP_OFFSET))
  1973. return -1;
  1974. *hdr_flags |= LRO_TCP;
  1975. *tcpudp_hdr = (u8 *) (*ip_hdr) + (iph->ihl << 2);
  1976. /* verify the IP checksum */
  1977. if (unlikely(ip_fast_csum((u8 *) iph, iph->ihl)))
  1978. return -1;
  1979. /* verify the checksum */
  1980. if (unlikely(csum_tcpudp_magic(iph->saddr, iph->daddr,
  1981. ntohs(iph->tot_len) - (iph->ihl << 2),
  1982. IPPROTO_TCP, csum)))
  1983. return -1;
  1984. return 0;
  1985. }
  1986. static int myri10ge_get_txrx(struct myri10ge_priv *mgp, int slice)
  1987. {
  1988. struct myri10ge_cmd cmd;
  1989. struct myri10ge_slice_state *ss;
  1990. int status;
  1991. ss = &mgp->ss[slice];
  1992. status = 0;
  1993. if (slice == 0 || (mgp->dev->real_num_tx_queues > 1)) {
  1994. cmd.data0 = slice;
  1995. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_SEND_OFFSET,
  1996. &cmd, 0);
  1997. ss->tx.lanai = (struct mcp_kreq_ether_send __iomem *)
  1998. (mgp->sram + cmd.data0);
  1999. }
  2000. cmd.data0 = slice;
  2001. status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_SMALL_RX_OFFSET,
  2002. &cmd, 0);
  2003. ss->rx_small.lanai = (struct mcp_kreq_ether_recv __iomem *)
  2004. (mgp->sram + cmd.data0);
  2005. cmd.data0 = slice;
  2006. status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_BIG_RX_OFFSET, &cmd, 0);
  2007. ss->rx_big.lanai = (struct mcp_kreq_ether_recv __iomem *)
  2008. (mgp->sram + cmd.data0);
  2009. ss->tx.send_go = (__iomem __be32 *)
  2010. (mgp->sram + MXGEFW_ETH_SEND_GO + 64 * slice);
  2011. ss->tx.send_stop = (__iomem __be32 *)
  2012. (mgp->sram + MXGEFW_ETH_SEND_STOP + 64 * slice);
  2013. return status;
  2014. }
  2015. static int myri10ge_set_stats(struct myri10ge_priv *mgp, int slice)
  2016. {
  2017. struct myri10ge_cmd cmd;
  2018. struct myri10ge_slice_state *ss;
  2019. int status;
  2020. ss = &mgp->ss[slice];
  2021. cmd.data0 = MYRI10GE_LOWPART_TO_U32(ss->fw_stats_bus);
  2022. cmd.data1 = MYRI10GE_HIGHPART_TO_U32(ss->fw_stats_bus);
  2023. cmd.data2 = sizeof(struct mcp_irq_data) | (slice << 16);
  2024. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_STATS_DMA_V2, &cmd, 0);
  2025. if (status == -ENOSYS) {
  2026. dma_addr_t bus = ss->fw_stats_bus;
  2027. if (slice != 0)
  2028. return -EINVAL;
  2029. bus += offsetof(struct mcp_irq_data, send_done_count);
  2030. cmd.data0 = MYRI10GE_LOWPART_TO_U32(bus);
  2031. cmd.data1 = MYRI10GE_HIGHPART_TO_U32(bus);
  2032. status = myri10ge_send_cmd(mgp,
  2033. MXGEFW_CMD_SET_STATS_DMA_OBSOLETE,
  2034. &cmd, 0);
  2035. /* Firmware cannot support multicast without STATS_DMA_V2 */
  2036. mgp->fw_multicast_support = 0;
  2037. } else {
  2038. mgp->fw_multicast_support = 1;
  2039. }
  2040. return 0;
  2041. }
  2042. static int myri10ge_open(struct net_device *dev)
  2043. {
  2044. struct myri10ge_slice_state *ss;
  2045. struct myri10ge_priv *mgp = netdev_priv(dev);
  2046. struct myri10ge_cmd cmd;
  2047. int i, status, big_pow2, slice;
  2048. u8 *itable;
  2049. struct net_lro_mgr *lro_mgr;
  2050. if (mgp->running != MYRI10GE_ETH_STOPPED)
  2051. return -EBUSY;
  2052. mgp->running = MYRI10GE_ETH_STARTING;
  2053. status = myri10ge_reset(mgp);
  2054. if (status != 0) {
  2055. netdev_err(dev, "failed reset\n");
  2056. goto abort_with_nothing;
  2057. }
  2058. if (mgp->num_slices > 1) {
  2059. cmd.data0 = mgp->num_slices;
  2060. cmd.data1 = MXGEFW_SLICE_INTR_MODE_ONE_PER_SLICE;
  2061. if (mgp->dev->real_num_tx_queues > 1)
  2062. cmd.data1 |= MXGEFW_SLICE_ENABLE_MULTIPLE_TX_QUEUES;
  2063. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_ENABLE_RSS_QUEUES,
  2064. &cmd, 0);
  2065. if (status != 0) {
  2066. netdev_err(dev, "failed to set number of slices\n");
  2067. goto abort_with_nothing;
  2068. }
  2069. /* setup the indirection table */
  2070. cmd.data0 = mgp->num_slices;
  2071. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_RSS_TABLE_SIZE,
  2072. &cmd, 0);
  2073. status |= myri10ge_send_cmd(mgp,
  2074. MXGEFW_CMD_GET_RSS_TABLE_OFFSET,
  2075. &cmd, 0);
  2076. if (status != 0) {
  2077. netdev_err(dev, "failed to setup rss tables\n");
  2078. goto abort_with_nothing;
  2079. }
  2080. /* just enable an identity mapping */
  2081. itable = mgp->sram + cmd.data0;
  2082. for (i = 0; i < mgp->num_slices; i++)
  2083. __raw_writeb(i, &itable[i]);
  2084. cmd.data0 = 1;
  2085. cmd.data1 = myri10ge_rss_hash;
  2086. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_RSS_ENABLE,
  2087. &cmd, 0);
  2088. if (status != 0) {
  2089. netdev_err(dev, "failed to enable slices\n");
  2090. goto abort_with_nothing;
  2091. }
  2092. }
  2093. status = myri10ge_request_irq(mgp);
  2094. if (status != 0)
  2095. goto abort_with_nothing;
  2096. /* decide what small buffer size to use. For good TCP rx
  2097. * performance, it is important to not receive 1514 byte
  2098. * frames into jumbo buffers, as it confuses the socket buffer
  2099. * accounting code, leading to drops and erratic performance.
  2100. */
  2101. if (dev->mtu <= ETH_DATA_LEN)
  2102. /* enough for a TCP header */
  2103. mgp->small_bytes = (128 > SMP_CACHE_BYTES)
  2104. ? (128 - MXGEFW_PAD)
  2105. : (SMP_CACHE_BYTES - MXGEFW_PAD);
  2106. else
  2107. /* enough for a vlan encapsulated ETH_DATA_LEN frame */
  2108. mgp->small_bytes = VLAN_ETH_FRAME_LEN;
  2109. /* Override the small buffer size? */
  2110. if (myri10ge_small_bytes > 0)
  2111. mgp->small_bytes = myri10ge_small_bytes;
  2112. /* Firmware needs the big buff size as a power of 2. Lie and
  2113. * tell him the buffer is larger, because we only use 1
  2114. * buffer/pkt, and the mtu will prevent overruns.
  2115. */
  2116. big_pow2 = dev->mtu + ETH_HLEN + VLAN_HLEN + MXGEFW_PAD;
  2117. if (big_pow2 < MYRI10GE_ALLOC_SIZE / 2) {
  2118. while (!is_power_of_2(big_pow2))
  2119. big_pow2++;
  2120. mgp->big_bytes = dev->mtu + ETH_HLEN + VLAN_HLEN + MXGEFW_PAD;
  2121. } else {
  2122. big_pow2 = MYRI10GE_ALLOC_SIZE;
  2123. mgp->big_bytes = big_pow2;
  2124. }
  2125. /* setup the per-slice data structures */
  2126. for (slice = 0; slice < mgp->num_slices; slice++) {
  2127. ss = &mgp->ss[slice];
  2128. status = myri10ge_get_txrx(mgp, slice);
  2129. if (status != 0) {
  2130. netdev_err(dev, "failed to get ring sizes or locations\n");
  2131. goto abort_with_rings;
  2132. }
  2133. status = myri10ge_allocate_rings(ss);
  2134. if (status != 0)
  2135. goto abort_with_rings;
  2136. /* only firmware which supports multiple TX queues
  2137. * supports setting up the tx stats on non-zero
  2138. * slices */
  2139. if (slice == 0 || mgp->dev->real_num_tx_queues > 1)
  2140. status = myri10ge_set_stats(mgp, slice);
  2141. if (status) {
  2142. netdev_err(dev, "Couldn't set stats DMA\n");
  2143. goto abort_with_rings;
  2144. }
  2145. lro_mgr = &ss->rx_done.lro_mgr;
  2146. lro_mgr->dev = dev;
  2147. lro_mgr->features = LRO_F_NAPI;
  2148. lro_mgr->ip_summed = CHECKSUM_COMPLETE;
  2149. lro_mgr->ip_summed_aggr = CHECKSUM_UNNECESSARY;
  2150. lro_mgr->max_desc = MYRI10GE_MAX_LRO_DESCRIPTORS;
  2151. lro_mgr->lro_arr = ss->rx_done.lro_desc;
  2152. lro_mgr->get_frag_header = myri10ge_get_frag_header;
  2153. lro_mgr->max_aggr = myri10ge_lro_max_pkts;
  2154. lro_mgr->frag_align_pad = 2;
  2155. if (lro_mgr->max_aggr > MAX_SKB_FRAGS)
  2156. lro_mgr->max_aggr = MAX_SKB_FRAGS;
  2157. /* must happen prior to any irq */
  2158. napi_enable(&(ss)->napi);
  2159. }
  2160. /* now give firmware buffers sizes, and MTU */
  2161. cmd.data0 = dev->mtu + ETH_HLEN + VLAN_HLEN;
  2162. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_MTU, &cmd, 0);
  2163. cmd.data0 = mgp->small_bytes;
  2164. status |=
  2165. myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_SMALL_BUFFER_SIZE, &cmd, 0);
  2166. cmd.data0 = big_pow2;
  2167. status |=
  2168. myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_BIG_BUFFER_SIZE, &cmd, 0);
  2169. if (status) {
  2170. netdev_err(dev, "Couldn't set buffer sizes\n");
  2171. goto abort_with_rings;
  2172. }
  2173. /*
  2174. * Set Linux style TSO mode; this is needed only on newer
  2175. * firmware versions. Older versions default to Linux
  2176. * style TSO
  2177. */
  2178. cmd.data0 = 0;
  2179. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_TSO_MODE, &cmd, 0);
  2180. if (status && status != -ENOSYS) {
  2181. netdev_err(dev, "Couldn't set TSO mode\n");
  2182. goto abort_with_rings;
  2183. }
  2184. mgp->link_state = ~0U;
  2185. mgp->rdma_tags_available = 15;
  2186. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_ETHERNET_UP, &cmd, 0);
  2187. if (status) {
  2188. netdev_err(dev, "Couldn't bring up link\n");
  2189. goto abort_with_rings;
  2190. }
  2191. mgp->running = MYRI10GE_ETH_RUNNING;
  2192. mgp->watchdog_timer.expires = jiffies + myri10ge_watchdog_timeout * HZ;
  2193. add_timer(&mgp->watchdog_timer);
  2194. netif_tx_wake_all_queues(dev);
  2195. return 0;
  2196. abort_with_rings:
  2197. while (slice) {
  2198. slice--;
  2199. napi_disable(&mgp->ss[slice].napi);
  2200. }
  2201. for (i = 0; i < mgp->num_slices; i++)
  2202. myri10ge_free_rings(&mgp->ss[i]);
  2203. myri10ge_free_irq(mgp);
  2204. abort_with_nothing:
  2205. mgp->running = MYRI10GE_ETH_STOPPED;
  2206. return -ENOMEM;
  2207. }
  2208. static int myri10ge_close(struct net_device *dev)
  2209. {
  2210. struct myri10ge_priv *mgp = netdev_priv(dev);
  2211. struct myri10ge_cmd cmd;
  2212. int status, old_down_cnt;
  2213. int i;
  2214. if (mgp->running != MYRI10GE_ETH_RUNNING)
  2215. return 0;
  2216. if (mgp->ss[0].tx.req_bytes == NULL)
  2217. return 0;
  2218. del_timer_sync(&mgp->watchdog_timer);
  2219. mgp->running = MYRI10GE_ETH_STOPPING;
  2220. for (i = 0; i < mgp->num_slices; i++) {
  2221. napi_disable(&mgp->ss[i].napi);
  2222. }
  2223. netif_carrier_off(dev);
  2224. netif_tx_stop_all_queues(dev);
  2225. if (mgp->rebooted == 0) {
  2226. old_down_cnt = mgp->down_cnt;
  2227. mb();
  2228. status =
  2229. myri10ge_send_cmd(mgp, MXGEFW_CMD_ETHERNET_DOWN, &cmd, 0);
  2230. if (status)
  2231. netdev_err(dev, "Couldn't bring down link\n");
  2232. wait_event_timeout(mgp->down_wq, old_down_cnt != mgp->down_cnt,
  2233. HZ);
  2234. if (old_down_cnt == mgp->down_cnt)
  2235. netdev_err(dev, "never got down irq\n");
  2236. }
  2237. netif_tx_disable(dev);
  2238. myri10ge_free_irq(mgp);
  2239. for (i = 0; i < mgp->num_slices; i++)
  2240. myri10ge_free_rings(&mgp->ss[i]);
  2241. mgp->running = MYRI10GE_ETH_STOPPED;
  2242. return 0;
  2243. }
  2244. /* copy an array of struct mcp_kreq_ether_send's to the mcp. Copy
  2245. * backwards one at a time and handle ring wraps */
  2246. static inline void
  2247. myri10ge_submit_req_backwards(struct myri10ge_tx_buf *tx,
  2248. struct mcp_kreq_ether_send *src, int cnt)
  2249. {
  2250. int idx, starting_slot;
  2251. starting_slot = tx->req;
  2252. while (cnt > 1) {
  2253. cnt--;
  2254. idx = (starting_slot + cnt) & tx->mask;
  2255. myri10ge_pio_copy(&tx->lanai[idx], &src[cnt], sizeof(*src));
  2256. mb();
  2257. }
  2258. }
  2259. /*
  2260. * copy an array of struct mcp_kreq_ether_send's to the mcp. Copy
  2261. * at most 32 bytes at a time, so as to avoid involving the software
  2262. * pio handler in the nic. We re-write the first segment's flags
  2263. * to mark them valid only after writing the entire chain.
  2264. */
  2265. static inline void
  2266. myri10ge_submit_req(struct myri10ge_tx_buf *tx, struct mcp_kreq_ether_send *src,
  2267. int cnt)
  2268. {
  2269. int idx, i;
  2270. struct mcp_kreq_ether_send __iomem *dstp, *dst;
  2271. struct mcp_kreq_ether_send *srcp;
  2272. u8 last_flags;
  2273. idx = tx->req & tx->mask;
  2274. last_flags = src->flags;
  2275. src->flags = 0;
  2276. mb();
  2277. dst = dstp = &tx->lanai[idx];
  2278. srcp = src;
  2279. if ((idx + cnt) < tx->mask) {
  2280. for (i = 0; i < (cnt - 1); i += 2) {
  2281. myri10ge_pio_copy(dstp, srcp, 2 * sizeof(*src));
  2282. mb(); /* force write every 32 bytes */
  2283. srcp += 2;
  2284. dstp += 2;
  2285. }
  2286. } else {
  2287. /* submit all but the first request, and ensure
  2288. * that it is submitted below */
  2289. myri10ge_submit_req_backwards(tx, src, cnt);
  2290. i = 0;
  2291. }
  2292. if (i < cnt) {
  2293. /* submit the first request */
  2294. myri10ge_pio_copy(dstp, srcp, sizeof(*src));
  2295. mb(); /* barrier before setting valid flag */
  2296. }
  2297. /* re-write the last 32-bits with the valid flags */
  2298. src->flags = last_flags;
  2299. put_be32(*((__be32 *) src + 3), (__be32 __iomem *) dst + 3);
  2300. tx->req += cnt;
  2301. mb();
  2302. }
  2303. /*
  2304. * Transmit a packet. We need to split the packet so that a single
  2305. * segment does not cross myri10ge->tx_boundary, so this makes segment
  2306. * counting tricky. So rather than try to count segments up front, we
  2307. * just give up if there are too few segments to hold a reasonably
  2308. * fragmented packet currently available. If we run
  2309. * out of segments while preparing a packet for DMA, we just linearize
  2310. * it and try again.
  2311. */
  2312. static netdev_tx_t myri10ge_xmit(struct sk_buff *skb,
  2313. struct net_device *dev)
  2314. {
  2315. struct myri10ge_priv *mgp = netdev_priv(dev);
  2316. struct myri10ge_slice_state *ss;
  2317. struct mcp_kreq_ether_send *req;
  2318. struct myri10ge_tx_buf *tx;
  2319. struct skb_frag_struct *frag;
  2320. struct netdev_queue *netdev_queue;
  2321. dma_addr_t bus;
  2322. u32 low;
  2323. __be32 high_swapped;
  2324. unsigned int len;
  2325. int idx, last_idx, avail, frag_cnt, frag_idx, count, mss, max_segments;
  2326. u16 pseudo_hdr_offset, cksum_offset, queue;
  2327. int cum_len, seglen, boundary, rdma_count;
  2328. u8 flags, odd_flag;
  2329. queue = skb_get_queue_mapping(skb);
  2330. ss = &mgp->ss[queue];
  2331. netdev_queue = netdev_get_tx_queue(mgp->dev, queue);
  2332. tx = &ss->tx;
  2333. again:
  2334. req = tx->req_list;
  2335. avail = tx->mask - 1 - (tx->req - tx->done);
  2336. mss = 0;
  2337. max_segments = MXGEFW_MAX_SEND_DESC;
  2338. if (skb_is_gso(skb)) {
  2339. mss = skb_shinfo(skb)->gso_size;
  2340. max_segments = MYRI10GE_MAX_SEND_DESC_TSO;
  2341. }
  2342. if ((unlikely(avail < max_segments))) {
  2343. /* we are out of transmit resources */
  2344. tx->stop_queue++;
  2345. netif_tx_stop_queue(netdev_queue);
  2346. return NETDEV_TX_BUSY;
  2347. }
  2348. /* Setup checksum offloading, if needed */
  2349. cksum_offset = 0;
  2350. pseudo_hdr_offset = 0;
  2351. odd_flag = 0;
  2352. flags = (MXGEFW_FLAGS_NO_TSO | MXGEFW_FLAGS_FIRST);
  2353. if (likely(skb->ip_summed == CHECKSUM_PARTIAL)) {
  2354. cksum_offset = skb_transport_offset(skb);
  2355. pseudo_hdr_offset = cksum_offset + skb->csum_offset;
  2356. /* If the headers are excessively large, then we must
  2357. * fall back to a software checksum */
  2358. if (unlikely(!mss && (cksum_offset > 255 ||
  2359. pseudo_hdr_offset > 127))) {
  2360. if (skb_checksum_help(skb))
  2361. goto drop;
  2362. cksum_offset = 0;
  2363. pseudo_hdr_offset = 0;
  2364. } else {
  2365. odd_flag = MXGEFW_FLAGS_ALIGN_ODD;
  2366. flags |= MXGEFW_FLAGS_CKSUM;
  2367. }
  2368. }
  2369. cum_len = 0;
  2370. if (mss) { /* TSO */
  2371. /* this removes any CKSUM flag from before */
  2372. flags = (MXGEFW_FLAGS_TSO_HDR | MXGEFW_FLAGS_FIRST);
  2373. /* negative cum_len signifies to the
  2374. * send loop that we are still in the
  2375. * header portion of the TSO packet.
  2376. * TSO header can be at most 1KB long */
  2377. cum_len = -(skb_transport_offset(skb) + tcp_hdrlen(skb));
  2378. /* for IPv6 TSO, the checksum offset stores the
  2379. * TCP header length, to save the firmware from
  2380. * the need to parse the headers */
  2381. if (skb_is_gso_v6(skb)) {
  2382. cksum_offset = tcp_hdrlen(skb);
  2383. /* Can only handle headers <= max_tso6 long */
  2384. if (unlikely(-cum_len > mgp->max_tso6))
  2385. return myri10ge_sw_tso(skb, dev);
  2386. }
  2387. /* for TSO, pseudo_hdr_offset holds mss.
  2388. * The firmware figures out where to put
  2389. * the checksum by parsing the header. */
  2390. pseudo_hdr_offset = mss;
  2391. } else
  2392. /* Mark small packets, and pad out tiny packets */
  2393. if (skb->len <= MXGEFW_SEND_SMALL_SIZE) {
  2394. flags |= MXGEFW_FLAGS_SMALL;
  2395. /* pad frames to at least ETH_ZLEN bytes */
  2396. if (unlikely(skb->len < ETH_ZLEN)) {
  2397. if (skb_padto(skb, ETH_ZLEN)) {
  2398. /* The packet is gone, so we must
  2399. * return 0 */
  2400. ss->stats.tx_dropped += 1;
  2401. return NETDEV_TX_OK;
  2402. }
  2403. /* adjust the len to account for the zero pad
  2404. * so that the nic can know how long it is */
  2405. skb->len = ETH_ZLEN;
  2406. }
  2407. }
  2408. /* map the skb for DMA */
  2409. len = skb->len - skb->data_len;
  2410. idx = tx->req & tx->mask;
  2411. tx->info[idx].skb = skb;
  2412. bus = pci_map_single(mgp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  2413. pci_unmap_addr_set(&tx->info[idx], bus, bus);
  2414. pci_unmap_len_set(&tx->info[idx], len, len);
  2415. frag_cnt = skb_shinfo(skb)->nr_frags;
  2416. frag_idx = 0;
  2417. count = 0;
  2418. rdma_count = 0;
  2419. /* "rdma_count" is the number of RDMAs belonging to the
  2420. * current packet BEFORE the current send request. For
  2421. * non-TSO packets, this is equal to "count".
  2422. * For TSO packets, rdma_count needs to be reset
  2423. * to 0 after a segment cut.
  2424. *
  2425. * The rdma_count field of the send request is
  2426. * the number of RDMAs of the packet starting at
  2427. * that request. For TSO send requests with one ore more cuts
  2428. * in the middle, this is the number of RDMAs starting
  2429. * after the last cut in the request. All previous
  2430. * segments before the last cut implicitly have 1 RDMA.
  2431. *
  2432. * Since the number of RDMAs is not known beforehand,
  2433. * it must be filled-in retroactively - after each
  2434. * segmentation cut or at the end of the entire packet.
  2435. */
  2436. while (1) {
  2437. /* Break the SKB or Fragment up into pieces which
  2438. * do not cross mgp->tx_boundary */
  2439. low = MYRI10GE_LOWPART_TO_U32(bus);
  2440. high_swapped = htonl(MYRI10GE_HIGHPART_TO_U32(bus));
  2441. while (len) {
  2442. u8 flags_next;
  2443. int cum_len_next;
  2444. if (unlikely(count == max_segments))
  2445. goto abort_linearize;
  2446. boundary =
  2447. (low + mgp->tx_boundary) & ~(mgp->tx_boundary - 1);
  2448. seglen = boundary - low;
  2449. if (seglen > len)
  2450. seglen = len;
  2451. flags_next = flags & ~MXGEFW_FLAGS_FIRST;
  2452. cum_len_next = cum_len + seglen;
  2453. if (mss) { /* TSO */
  2454. (req - rdma_count)->rdma_count = rdma_count + 1;
  2455. if (likely(cum_len >= 0)) { /* payload */
  2456. int next_is_first, chop;
  2457. chop = (cum_len_next > mss);
  2458. cum_len_next = cum_len_next % mss;
  2459. next_is_first = (cum_len_next == 0);
  2460. flags |= chop * MXGEFW_FLAGS_TSO_CHOP;
  2461. flags_next |= next_is_first *
  2462. MXGEFW_FLAGS_FIRST;
  2463. rdma_count |= -(chop | next_is_first);
  2464. rdma_count += chop & !next_is_first;
  2465. } else if (likely(cum_len_next >= 0)) { /* header ends */
  2466. int small;
  2467. rdma_count = -1;
  2468. cum_len_next = 0;
  2469. seglen = -cum_len;
  2470. small = (mss <= MXGEFW_SEND_SMALL_SIZE);
  2471. flags_next = MXGEFW_FLAGS_TSO_PLD |
  2472. MXGEFW_FLAGS_FIRST |
  2473. (small * MXGEFW_FLAGS_SMALL);
  2474. }
  2475. }
  2476. req->addr_high = high_swapped;
  2477. req->addr_low = htonl(low);
  2478. req->pseudo_hdr_offset = htons(pseudo_hdr_offset);
  2479. req->pad = 0; /* complete solid 16-byte block; does this matter? */
  2480. req->rdma_count = 1;
  2481. req->length = htons(seglen);
  2482. req->cksum_offset = cksum_offset;
  2483. req->flags = flags | ((cum_len & 1) * odd_flag);
  2484. low += seglen;
  2485. len -= seglen;
  2486. cum_len = cum_len_next;
  2487. flags = flags_next;
  2488. req++;
  2489. count++;
  2490. rdma_count++;
  2491. if (cksum_offset != 0 && !(mss && skb_is_gso_v6(skb))) {
  2492. if (unlikely(cksum_offset > seglen))
  2493. cksum_offset -= seglen;
  2494. else
  2495. cksum_offset = 0;
  2496. }
  2497. }
  2498. if (frag_idx == frag_cnt)
  2499. break;
  2500. /* map next fragment for DMA */
  2501. idx = (count + tx->req) & tx->mask;
  2502. frag = &skb_shinfo(skb)->frags[frag_idx];
  2503. frag_idx++;
  2504. len = frag->size;
  2505. bus = pci_map_page(mgp->pdev, frag->page, frag->page_offset,
  2506. len, PCI_DMA_TODEVICE);
  2507. pci_unmap_addr_set(&tx->info[idx], bus, bus);
  2508. pci_unmap_len_set(&tx->info[idx], len, len);
  2509. }
  2510. (req - rdma_count)->rdma_count = rdma_count;
  2511. if (mss)
  2512. do {
  2513. req--;
  2514. req->flags |= MXGEFW_FLAGS_TSO_LAST;
  2515. } while (!(req->flags & (MXGEFW_FLAGS_TSO_CHOP |
  2516. MXGEFW_FLAGS_FIRST)));
  2517. idx = ((count - 1) + tx->req) & tx->mask;
  2518. tx->info[idx].last = 1;
  2519. myri10ge_submit_req(tx, tx->req_list, count);
  2520. /* if using multiple tx queues, make sure NIC polls the
  2521. * current slice */
  2522. if ((mgp->dev->real_num_tx_queues > 1) && tx->queue_active == 0) {
  2523. tx->queue_active = 1;
  2524. put_be32(htonl(1), tx->send_go);
  2525. mb();
  2526. mmiowb();
  2527. }
  2528. tx->pkt_start++;
  2529. if ((avail - count) < MXGEFW_MAX_SEND_DESC) {
  2530. tx->stop_queue++;
  2531. netif_tx_stop_queue(netdev_queue);
  2532. }
  2533. return NETDEV_TX_OK;
  2534. abort_linearize:
  2535. /* Free any DMA resources we've alloced and clear out the skb
  2536. * slot so as to not trip up assertions, and to avoid a
  2537. * double-free if linearizing fails */
  2538. last_idx = (idx + 1) & tx->mask;
  2539. idx = tx->req & tx->mask;
  2540. tx->info[idx].skb = NULL;
  2541. do {
  2542. len = pci_unmap_len(&tx->info[idx], len);
  2543. if (len) {
  2544. if (tx->info[idx].skb != NULL)
  2545. pci_unmap_single(mgp->pdev,
  2546. pci_unmap_addr(&tx->info[idx],
  2547. bus), len,
  2548. PCI_DMA_TODEVICE);
  2549. else
  2550. pci_unmap_page(mgp->pdev,
  2551. pci_unmap_addr(&tx->info[idx],
  2552. bus), len,
  2553. PCI_DMA_TODEVICE);
  2554. pci_unmap_len_set(&tx->info[idx], len, 0);
  2555. tx->info[idx].skb = NULL;
  2556. }
  2557. idx = (idx + 1) & tx->mask;
  2558. } while (idx != last_idx);
  2559. if (skb_is_gso(skb)) {
  2560. netdev_err(mgp->dev, "TSO but wanted to linearize?!?!?\n");
  2561. goto drop;
  2562. }
  2563. if (skb_linearize(skb))
  2564. goto drop;
  2565. tx->linearized++;
  2566. goto again;
  2567. drop:
  2568. dev_kfree_skb_any(skb);
  2569. ss->stats.tx_dropped += 1;
  2570. return NETDEV_TX_OK;
  2571. }
  2572. static netdev_tx_t myri10ge_sw_tso(struct sk_buff *skb,
  2573. struct net_device *dev)
  2574. {
  2575. struct sk_buff *segs, *curr;
  2576. struct myri10ge_priv *mgp = netdev_priv(dev);
  2577. struct myri10ge_slice_state *ss;
  2578. netdev_tx_t status;
  2579. segs = skb_gso_segment(skb, dev->features & ~NETIF_F_TSO6);
  2580. if (IS_ERR(segs))
  2581. goto drop;
  2582. while (segs) {
  2583. curr = segs;
  2584. segs = segs->next;
  2585. curr->next = NULL;
  2586. status = myri10ge_xmit(curr, dev);
  2587. if (status != 0) {
  2588. dev_kfree_skb_any(curr);
  2589. if (segs != NULL) {
  2590. curr = segs;
  2591. segs = segs->next;
  2592. curr->next = NULL;
  2593. dev_kfree_skb_any(segs);
  2594. }
  2595. goto drop;
  2596. }
  2597. }
  2598. dev_kfree_skb_any(skb);
  2599. return NETDEV_TX_OK;
  2600. drop:
  2601. ss = &mgp->ss[skb_get_queue_mapping(skb)];
  2602. dev_kfree_skb_any(skb);
  2603. ss->stats.tx_dropped += 1;
  2604. return NETDEV_TX_OK;
  2605. }
  2606. static struct net_device_stats *myri10ge_get_stats(struct net_device *dev)
  2607. {
  2608. struct myri10ge_priv *mgp = netdev_priv(dev);
  2609. struct myri10ge_slice_netstats *slice_stats;
  2610. struct net_device_stats *stats = &dev->stats;
  2611. int i;
  2612. spin_lock(&mgp->stats_lock);
  2613. memset(stats, 0, sizeof(*stats));
  2614. for (i = 0; i < mgp->num_slices; i++) {
  2615. slice_stats = &mgp->ss[i].stats;
  2616. stats->rx_packets += slice_stats->rx_packets;
  2617. stats->tx_packets += slice_stats->tx_packets;
  2618. stats->rx_bytes += slice_stats->rx_bytes;
  2619. stats->tx_bytes += slice_stats->tx_bytes;
  2620. stats->rx_dropped += slice_stats->rx_dropped;
  2621. stats->tx_dropped += slice_stats->tx_dropped;
  2622. }
  2623. spin_unlock(&mgp->stats_lock);
  2624. return stats;
  2625. }
  2626. static void myri10ge_set_multicast_list(struct net_device *dev)
  2627. {
  2628. struct myri10ge_priv *mgp = netdev_priv(dev);
  2629. struct myri10ge_cmd cmd;
  2630. struct dev_mc_list *mc_list;
  2631. __be32 data[2] = { 0, 0 };
  2632. int err;
  2633. /* can be called from atomic contexts,
  2634. * pass 1 to force atomicity in myri10ge_send_cmd() */
  2635. myri10ge_change_promisc(mgp, dev->flags & IFF_PROMISC, 1);
  2636. /* This firmware is known to not support multicast */
  2637. if (!mgp->fw_multicast_support)
  2638. return;
  2639. /* Disable multicast filtering */
  2640. err = myri10ge_send_cmd(mgp, MXGEFW_ENABLE_ALLMULTI, &cmd, 1);
  2641. if (err != 0) {
  2642. netdev_err(dev, "Failed MXGEFW_ENABLE_ALLMULTI, error status: %d\n",
  2643. err);
  2644. goto abort;
  2645. }
  2646. if ((dev->flags & IFF_ALLMULTI) || mgp->adopted_rx_filter_bug) {
  2647. /* request to disable multicast filtering, so quit here */
  2648. return;
  2649. }
  2650. /* Flush the filters */
  2651. err = myri10ge_send_cmd(mgp, MXGEFW_LEAVE_ALL_MULTICAST_GROUPS,
  2652. &cmd, 1);
  2653. if (err != 0) {
  2654. netdev_err(dev, "Failed MXGEFW_LEAVE_ALL_MULTICAST_GROUPS, error status: %d\n",
  2655. err);
  2656. goto abort;
  2657. }
  2658. /* Walk the multicast list, and add each address */
  2659. netdev_for_each_mc_addr(mc_list, dev) {
  2660. memcpy(data, &mc_list->dmi_addr, 6);
  2661. cmd.data0 = ntohl(data[0]);
  2662. cmd.data1 = ntohl(data[1]);
  2663. err = myri10ge_send_cmd(mgp, MXGEFW_JOIN_MULTICAST_GROUP,
  2664. &cmd, 1);
  2665. if (err != 0) {
  2666. netdev_err(dev, "Failed MXGEFW_JOIN_MULTICAST_GROUP, error status:%d %pM\n",
  2667. err, mc_list->dmi_addr);
  2668. goto abort;
  2669. }
  2670. }
  2671. /* Enable multicast filtering */
  2672. err = myri10ge_send_cmd(mgp, MXGEFW_DISABLE_ALLMULTI, &cmd, 1);
  2673. if (err != 0) {
  2674. netdev_err(dev, "Failed MXGEFW_DISABLE_ALLMULTI, error status: %d\n",
  2675. err);
  2676. goto abort;
  2677. }
  2678. return;
  2679. abort:
  2680. return;
  2681. }
  2682. static int myri10ge_set_mac_address(struct net_device *dev, void *addr)
  2683. {
  2684. struct sockaddr *sa = addr;
  2685. struct myri10ge_priv *mgp = netdev_priv(dev);
  2686. int status;
  2687. if (!is_valid_ether_addr(sa->sa_data))
  2688. return -EADDRNOTAVAIL;
  2689. status = myri10ge_update_mac_address(mgp, sa->sa_data);
  2690. if (status != 0) {
  2691. netdev_err(dev, "changing mac address failed with %d\n",
  2692. status);
  2693. return status;
  2694. }
  2695. /* change the dev structure */
  2696. memcpy(dev->dev_addr, sa->sa_data, 6);
  2697. return 0;
  2698. }
  2699. static int myri10ge_change_mtu(struct net_device *dev, int new_mtu)
  2700. {
  2701. struct myri10ge_priv *mgp = netdev_priv(dev);
  2702. int error = 0;
  2703. if ((new_mtu < 68) || (ETH_HLEN + new_mtu > MYRI10GE_MAX_ETHER_MTU)) {
  2704. netdev_err(dev, "new mtu (%d) is not valid\n", new_mtu);
  2705. return -EINVAL;
  2706. }
  2707. netdev_info(dev, "changing mtu from %d to %d\n", dev->mtu, new_mtu);
  2708. if (mgp->running) {
  2709. /* if we change the mtu on an active device, we must
  2710. * reset the device so the firmware sees the change */
  2711. myri10ge_close(dev);
  2712. dev->mtu = new_mtu;
  2713. myri10ge_open(dev);
  2714. } else
  2715. dev->mtu = new_mtu;
  2716. return error;
  2717. }
  2718. /*
  2719. * Enable ECRC to align PCI-E Completion packets on an 8-byte boundary.
  2720. * Only do it if the bridge is a root port since we don't want to disturb
  2721. * any other device, except if forced with myri10ge_ecrc_enable > 1.
  2722. */
  2723. static void myri10ge_enable_ecrc(struct myri10ge_priv *mgp)
  2724. {
  2725. struct pci_dev *bridge = mgp->pdev->bus->self;
  2726. struct device *dev = &mgp->pdev->dev;
  2727. unsigned cap;
  2728. unsigned err_cap;
  2729. u16 val;
  2730. u8 ext_type;
  2731. int ret;
  2732. if (!myri10ge_ecrc_enable || !bridge)
  2733. return;
  2734. /* check that the bridge is a root port */
  2735. cap = pci_find_capability(bridge, PCI_CAP_ID_EXP);
  2736. pci_read_config_word(bridge, cap + PCI_CAP_FLAGS, &val);
  2737. ext_type = (val & PCI_EXP_FLAGS_TYPE) >> 4;
  2738. if (ext_type != PCI_EXP_TYPE_ROOT_PORT) {
  2739. if (myri10ge_ecrc_enable > 1) {
  2740. struct pci_dev *prev_bridge, *old_bridge = bridge;
  2741. /* Walk the hierarchy up to the root port
  2742. * where ECRC has to be enabled */
  2743. do {
  2744. prev_bridge = bridge;
  2745. bridge = bridge->bus->self;
  2746. if (!bridge || prev_bridge == bridge) {
  2747. dev_err(dev,
  2748. "Failed to find root port"
  2749. " to force ECRC\n");
  2750. return;
  2751. }
  2752. cap =
  2753. pci_find_capability(bridge, PCI_CAP_ID_EXP);
  2754. pci_read_config_word(bridge,
  2755. cap + PCI_CAP_FLAGS, &val);
  2756. ext_type = (val & PCI_EXP_FLAGS_TYPE) >> 4;
  2757. } while (ext_type != PCI_EXP_TYPE_ROOT_PORT);
  2758. dev_info(dev,
  2759. "Forcing ECRC on non-root port %s"
  2760. " (enabling on root port %s)\n",
  2761. pci_name(old_bridge), pci_name(bridge));
  2762. } else {
  2763. dev_err(dev,
  2764. "Not enabling ECRC on non-root port %s\n",
  2765. pci_name(bridge));
  2766. return;
  2767. }
  2768. }
  2769. cap = pci_find_ext_capability(bridge, PCI_EXT_CAP_ID_ERR);
  2770. if (!cap)
  2771. return;
  2772. ret = pci_read_config_dword(bridge, cap + PCI_ERR_CAP, &err_cap);
  2773. if (ret) {
  2774. dev_err(dev, "failed reading ext-conf-space of %s\n",
  2775. pci_name(bridge));
  2776. dev_err(dev, "\t pci=nommconf in use? "
  2777. "or buggy/incomplete/absent ACPI MCFG attr?\n");
  2778. return;
  2779. }
  2780. if (!(err_cap & PCI_ERR_CAP_ECRC_GENC))
  2781. return;
  2782. err_cap |= PCI_ERR_CAP_ECRC_GENE;
  2783. pci_write_config_dword(bridge, cap + PCI_ERR_CAP, err_cap);
  2784. dev_info(dev, "Enabled ECRC on upstream bridge %s\n", pci_name(bridge));
  2785. }
  2786. /*
  2787. * The Lanai Z8E PCI-E interface achieves higher Read-DMA throughput
  2788. * when the PCI-E Completion packets are aligned on an 8-byte
  2789. * boundary. Some PCI-E chip sets always align Completion packets; on
  2790. * the ones that do not, the alignment can be enforced by enabling
  2791. * ECRC generation (if supported).
  2792. *
  2793. * When PCI-E Completion packets are not aligned, it is actually more
  2794. * efficient to limit Read-DMA transactions to 2KB, rather than 4KB.
  2795. *
  2796. * If the driver can neither enable ECRC nor verify that it has
  2797. * already been enabled, then it must use a firmware image which works
  2798. * around unaligned completion packets (myri10ge_rss_ethp_z8e.dat), and it
  2799. * should also ensure that it never gives the device a Read-DMA which is
  2800. * larger than 2KB by setting the tx_boundary to 2KB. If ECRC is
  2801. * enabled, then the driver should use the aligned (myri10ge_rss_eth_z8e.dat)
  2802. * firmware image, and set tx_boundary to 4KB.
  2803. */
  2804. static void myri10ge_firmware_probe(struct myri10ge_priv *mgp)
  2805. {
  2806. struct pci_dev *pdev = mgp->pdev;
  2807. struct device *dev = &pdev->dev;
  2808. int status;
  2809. mgp->tx_boundary = 4096;
  2810. /*
  2811. * Verify the max read request size was set to 4KB
  2812. * before trying the test with 4KB.
  2813. */
  2814. status = pcie_get_readrq(pdev);
  2815. if (status < 0) {
  2816. dev_err(dev, "Couldn't read max read req size: %d\n", status);
  2817. goto abort;
  2818. }
  2819. if (status != 4096) {
  2820. dev_warn(dev, "Max Read Request size != 4096 (%d)\n", status);
  2821. mgp->tx_boundary = 2048;
  2822. }
  2823. /*
  2824. * load the optimized firmware (which assumes aligned PCIe
  2825. * completions) in order to see if it works on this host.
  2826. */
  2827. mgp->fw_name = myri10ge_fw_aligned;
  2828. status = myri10ge_load_firmware(mgp, 1);
  2829. if (status != 0) {
  2830. goto abort;
  2831. }
  2832. /*
  2833. * Enable ECRC if possible
  2834. */
  2835. myri10ge_enable_ecrc(mgp);
  2836. /*
  2837. * Run a DMA test which watches for unaligned completions and
  2838. * aborts on the first one seen.
  2839. */
  2840. status = myri10ge_dma_test(mgp, MXGEFW_CMD_UNALIGNED_TEST);
  2841. if (status == 0)
  2842. return; /* keep the aligned firmware */
  2843. if (status != -E2BIG)
  2844. dev_warn(dev, "DMA test failed: %d\n", status);
  2845. if (status == -ENOSYS)
  2846. dev_warn(dev, "Falling back to ethp! "
  2847. "Please install up to date fw\n");
  2848. abort:
  2849. /* fall back to using the unaligned firmware */
  2850. mgp->tx_boundary = 2048;
  2851. mgp->fw_name = myri10ge_fw_unaligned;
  2852. }
  2853. static void myri10ge_select_firmware(struct myri10ge_priv *mgp)
  2854. {
  2855. int overridden = 0;
  2856. if (myri10ge_force_firmware == 0) {
  2857. int link_width, exp_cap;
  2858. u16 lnk;
  2859. exp_cap = pci_find_capability(mgp->pdev, PCI_CAP_ID_EXP);
  2860. pci_read_config_word(mgp->pdev, exp_cap + PCI_EXP_LNKSTA, &lnk);
  2861. link_width = (lnk >> 4) & 0x3f;
  2862. /* Check to see if Link is less than 8 or if the
  2863. * upstream bridge is known to provide aligned
  2864. * completions */
  2865. if (link_width < 8) {
  2866. dev_info(&mgp->pdev->dev, "PCIE x%d Link\n",
  2867. link_width);
  2868. mgp->tx_boundary = 4096;
  2869. mgp->fw_name = myri10ge_fw_aligned;
  2870. } else {
  2871. myri10ge_firmware_probe(mgp);
  2872. }
  2873. } else {
  2874. if (myri10ge_force_firmware == 1) {
  2875. dev_info(&mgp->pdev->dev,
  2876. "Assuming aligned completions (forced)\n");
  2877. mgp->tx_boundary = 4096;
  2878. mgp->fw_name = myri10ge_fw_aligned;
  2879. } else {
  2880. dev_info(&mgp->pdev->dev,
  2881. "Assuming unaligned completions (forced)\n");
  2882. mgp->tx_boundary = 2048;
  2883. mgp->fw_name = myri10ge_fw_unaligned;
  2884. }
  2885. }
  2886. if (myri10ge_fw_name != NULL) {
  2887. overridden = 1;
  2888. mgp->fw_name = myri10ge_fw_name;
  2889. }
  2890. if (mgp->board_number < MYRI10GE_MAX_BOARDS &&
  2891. myri10ge_fw_names[mgp->board_number] != NULL &&
  2892. strlen(myri10ge_fw_names[mgp->board_number])) {
  2893. mgp->fw_name = myri10ge_fw_names[mgp->board_number];
  2894. overridden = 1;
  2895. }
  2896. if (overridden)
  2897. dev_info(&mgp->pdev->dev, "overriding firmware to %s\n",
  2898. mgp->fw_name);
  2899. }
  2900. #ifdef CONFIG_PM
  2901. static int myri10ge_suspend(struct pci_dev *pdev, pm_message_t state)
  2902. {
  2903. struct myri10ge_priv *mgp;
  2904. struct net_device *netdev;
  2905. mgp = pci_get_drvdata(pdev);
  2906. if (mgp == NULL)
  2907. return -EINVAL;
  2908. netdev = mgp->dev;
  2909. netif_device_detach(netdev);
  2910. if (netif_running(netdev)) {
  2911. netdev_info(netdev, "closing\n");
  2912. rtnl_lock();
  2913. myri10ge_close(netdev);
  2914. rtnl_unlock();
  2915. }
  2916. myri10ge_dummy_rdma(mgp, 0);
  2917. pci_save_state(pdev);
  2918. pci_disable_device(pdev);
  2919. return pci_set_power_state(pdev, pci_choose_state(pdev, state));
  2920. }
  2921. static int myri10ge_resume(struct pci_dev *pdev)
  2922. {
  2923. struct myri10ge_priv *mgp;
  2924. struct net_device *netdev;
  2925. int status;
  2926. u16 vendor;
  2927. mgp = pci_get_drvdata(pdev);
  2928. if (mgp == NULL)
  2929. return -EINVAL;
  2930. netdev = mgp->dev;
  2931. pci_set_power_state(pdev, 0); /* zeros conf space as a side effect */
  2932. msleep(5); /* give card time to respond */
  2933. pci_read_config_word(mgp->pdev, PCI_VENDOR_ID, &vendor);
  2934. if (vendor == 0xffff) {
  2935. netdev_err(mgp->dev, "device disappeared!\n");
  2936. return -EIO;
  2937. }
  2938. status = pci_restore_state(pdev);
  2939. if (status)
  2940. return status;
  2941. status = pci_enable_device(pdev);
  2942. if (status) {
  2943. dev_err(&pdev->dev, "failed to enable device\n");
  2944. return status;
  2945. }
  2946. pci_set_master(pdev);
  2947. myri10ge_reset(mgp);
  2948. myri10ge_dummy_rdma(mgp, 1);
  2949. /* Save configuration space to be restored if the
  2950. * nic resets due to a parity error */
  2951. pci_save_state(pdev);
  2952. if (netif_running(netdev)) {
  2953. rtnl_lock();
  2954. status = myri10ge_open(netdev);
  2955. rtnl_unlock();
  2956. if (status != 0)
  2957. goto abort_with_enabled;
  2958. }
  2959. netif_device_attach(netdev);
  2960. return 0;
  2961. abort_with_enabled:
  2962. pci_disable_device(pdev);
  2963. return -EIO;
  2964. }
  2965. #endif /* CONFIG_PM */
  2966. static u32 myri10ge_read_reboot(struct myri10ge_priv *mgp)
  2967. {
  2968. struct pci_dev *pdev = mgp->pdev;
  2969. int vs = mgp->vendor_specific_offset;
  2970. u32 reboot;
  2971. /*enter read32 mode */
  2972. pci_write_config_byte(pdev, vs + 0x10, 0x3);
  2973. /*read REBOOT_STATUS (0xfffffff0) */
  2974. pci_write_config_dword(pdev, vs + 0x18, 0xfffffff0);
  2975. pci_read_config_dword(pdev, vs + 0x14, &reboot);
  2976. return reboot;
  2977. }
  2978. /*
  2979. * This watchdog is used to check whether the board has suffered
  2980. * from a parity error and needs to be recovered.
  2981. */
  2982. static void myri10ge_watchdog(struct work_struct *work)
  2983. {
  2984. struct myri10ge_priv *mgp =
  2985. container_of(work, struct myri10ge_priv, watchdog_work);
  2986. struct myri10ge_tx_buf *tx;
  2987. u32 reboot;
  2988. int status, rebooted;
  2989. int i;
  2990. u16 cmd, vendor;
  2991. mgp->watchdog_resets++;
  2992. pci_read_config_word(mgp->pdev, PCI_COMMAND, &cmd);
  2993. rebooted = 0;
  2994. if ((cmd & PCI_COMMAND_MASTER) == 0) {
  2995. /* Bus master DMA disabled? Check to see
  2996. * if the card rebooted due to a parity error
  2997. * For now, just report it */
  2998. reboot = myri10ge_read_reboot(mgp);
  2999. netdev_err(mgp->dev, "NIC rebooted (0x%x),%s resetting\n",
  3000. reboot,
  3001. myri10ge_reset_recover ? "" : " not");
  3002. if (myri10ge_reset_recover == 0)
  3003. return;
  3004. rtnl_lock();
  3005. mgp->rebooted = 1;
  3006. rebooted = 1;
  3007. myri10ge_close(mgp->dev);
  3008. myri10ge_reset_recover--;
  3009. mgp->rebooted = 0;
  3010. /*
  3011. * A rebooted nic will come back with config space as
  3012. * it was after power was applied to PCIe bus.
  3013. * Attempt to restore config space which was saved
  3014. * when the driver was loaded, or the last time the
  3015. * nic was resumed from power saving mode.
  3016. */
  3017. pci_restore_state(mgp->pdev);
  3018. /* save state again for accounting reasons */
  3019. pci_save_state(mgp->pdev);
  3020. } else {
  3021. /* if we get back -1's from our slot, perhaps somebody
  3022. * powered off our card. Don't try to reset it in
  3023. * this case */
  3024. if (cmd == 0xffff) {
  3025. pci_read_config_word(mgp->pdev, PCI_VENDOR_ID, &vendor);
  3026. if (vendor == 0xffff) {
  3027. netdev_err(mgp->dev, "device disappeared!\n");
  3028. return;
  3029. }
  3030. }
  3031. /* Perhaps it is a software error. Try to reset */
  3032. netdev_err(mgp->dev, "device timeout, resetting\n");
  3033. for (i = 0; i < mgp->num_slices; i++) {
  3034. tx = &mgp->ss[i].tx;
  3035. netdev_err(mgp->dev, "(%d): %d %d %d %d %d %d\n",
  3036. i, tx->queue_active, tx->req,
  3037. tx->done, tx->pkt_start, tx->pkt_done,
  3038. (int)ntohl(mgp->ss[i].fw_stats->
  3039. send_done_count));
  3040. msleep(2000);
  3041. netdev_info(mgp->dev, "(%d): %d %d %d %d %d %d\n",
  3042. i, tx->queue_active, tx->req,
  3043. tx->done, tx->pkt_start, tx->pkt_done,
  3044. (int)ntohl(mgp->ss[i].fw_stats->
  3045. send_done_count));
  3046. }
  3047. }
  3048. if (!rebooted) {
  3049. rtnl_lock();
  3050. myri10ge_close(mgp->dev);
  3051. }
  3052. status = myri10ge_load_firmware(mgp, 1);
  3053. if (status != 0)
  3054. netdev_err(mgp->dev, "failed to load firmware\n");
  3055. else
  3056. myri10ge_open(mgp->dev);
  3057. rtnl_unlock();
  3058. }
  3059. /*
  3060. * We use our own timer routine rather than relying upon
  3061. * netdev->tx_timeout because we have a very large hardware transmit
  3062. * queue. Due to the large queue, the netdev->tx_timeout function
  3063. * cannot detect a NIC with a parity error in a timely fashion if the
  3064. * NIC is lightly loaded.
  3065. */
  3066. static void myri10ge_watchdog_timer(unsigned long arg)
  3067. {
  3068. struct myri10ge_priv *mgp;
  3069. struct myri10ge_slice_state *ss;
  3070. int i, reset_needed, busy_slice_cnt;
  3071. u32 rx_pause_cnt;
  3072. u16 cmd;
  3073. mgp = (struct myri10ge_priv *)arg;
  3074. rx_pause_cnt = ntohl(mgp->ss[0].fw_stats->dropped_pause);
  3075. busy_slice_cnt = 0;
  3076. for (i = 0, reset_needed = 0;
  3077. i < mgp->num_slices && reset_needed == 0; ++i) {
  3078. ss = &mgp->ss[i];
  3079. if (ss->rx_small.watchdog_needed) {
  3080. myri10ge_alloc_rx_pages(mgp, &ss->rx_small,
  3081. mgp->small_bytes + MXGEFW_PAD,
  3082. 1);
  3083. if (ss->rx_small.fill_cnt - ss->rx_small.cnt >=
  3084. myri10ge_fill_thresh)
  3085. ss->rx_small.watchdog_needed = 0;
  3086. }
  3087. if (ss->rx_big.watchdog_needed) {
  3088. myri10ge_alloc_rx_pages(mgp, &ss->rx_big,
  3089. mgp->big_bytes, 1);
  3090. if (ss->rx_big.fill_cnt - ss->rx_big.cnt >=
  3091. myri10ge_fill_thresh)
  3092. ss->rx_big.watchdog_needed = 0;
  3093. }
  3094. if (ss->tx.req != ss->tx.done &&
  3095. ss->tx.done == ss->watchdog_tx_done &&
  3096. ss->watchdog_tx_req != ss->watchdog_tx_done) {
  3097. /* nic seems like it might be stuck.. */
  3098. if (rx_pause_cnt != mgp->watchdog_pause) {
  3099. if (net_ratelimit())
  3100. netdev_err(mgp->dev, "slice %d: TX paused, check link partner\n",
  3101. i);
  3102. } else {
  3103. netdev_warn(mgp->dev, "slice %d stuck:", i);
  3104. reset_needed = 1;
  3105. }
  3106. }
  3107. if (ss->watchdog_tx_done != ss->tx.done ||
  3108. ss->watchdog_rx_done != ss->rx_done.cnt) {
  3109. busy_slice_cnt++;
  3110. }
  3111. ss->watchdog_tx_done = ss->tx.done;
  3112. ss->watchdog_tx_req = ss->tx.req;
  3113. ss->watchdog_rx_done = ss->rx_done.cnt;
  3114. }
  3115. /* if we've sent or received no traffic, poll the NIC to
  3116. * ensure it is still there. Otherwise, we risk not noticing
  3117. * an error in a timely fashion */
  3118. if (busy_slice_cnt == 0) {
  3119. pci_read_config_word(mgp->pdev, PCI_COMMAND, &cmd);
  3120. if ((cmd & PCI_COMMAND_MASTER) == 0) {
  3121. reset_needed = 1;
  3122. }
  3123. }
  3124. mgp->watchdog_pause = rx_pause_cnt;
  3125. if (reset_needed) {
  3126. schedule_work(&mgp->watchdog_work);
  3127. } else {
  3128. /* rearm timer */
  3129. mod_timer(&mgp->watchdog_timer,
  3130. jiffies + myri10ge_watchdog_timeout * HZ);
  3131. }
  3132. }
  3133. static void myri10ge_free_slices(struct myri10ge_priv *mgp)
  3134. {
  3135. struct myri10ge_slice_state *ss;
  3136. struct pci_dev *pdev = mgp->pdev;
  3137. size_t bytes;
  3138. int i;
  3139. if (mgp->ss == NULL)
  3140. return;
  3141. for (i = 0; i < mgp->num_slices; i++) {
  3142. ss = &mgp->ss[i];
  3143. if (ss->rx_done.entry != NULL) {
  3144. bytes = mgp->max_intr_slots *
  3145. sizeof(*ss->rx_done.entry);
  3146. dma_free_coherent(&pdev->dev, bytes,
  3147. ss->rx_done.entry, ss->rx_done.bus);
  3148. ss->rx_done.entry = NULL;
  3149. }
  3150. if (ss->fw_stats != NULL) {
  3151. bytes = sizeof(*ss->fw_stats);
  3152. dma_free_coherent(&pdev->dev, bytes,
  3153. ss->fw_stats, ss->fw_stats_bus);
  3154. ss->fw_stats = NULL;
  3155. }
  3156. }
  3157. kfree(mgp->ss);
  3158. mgp->ss = NULL;
  3159. }
  3160. static int myri10ge_alloc_slices(struct myri10ge_priv *mgp)
  3161. {
  3162. struct myri10ge_slice_state *ss;
  3163. struct pci_dev *pdev = mgp->pdev;
  3164. size_t bytes;
  3165. int i;
  3166. bytes = sizeof(*mgp->ss) * mgp->num_slices;
  3167. mgp->ss = kzalloc(bytes, GFP_KERNEL);
  3168. if (mgp->ss == NULL) {
  3169. return -ENOMEM;
  3170. }
  3171. for (i = 0; i < mgp->num_slices; i++) {
  3172. ss = &mgp->ss[i];
  3173. bytes = mgp->max_intr_slots * sizeof(*ss->rx_done.entry);
  3174. ss->rx_done.entry = dma_alloc_coherent(&pdev->dev, bytes,
  3175. &ss->rx_done.bus,
  3176. GFP_KERNEL);
  3177. if (ss->rx_done.entry == NULL)
  3178. goto abort;
  3179. memset(ss->rx_done.entry, 0, bytes);
  3180. bytes = sizeof(*ss->fw_stats);
  3181. ss->fw_stats = dma_alloc_coherent(&pdev->dev, bytes,
  3182. &ss->fw_stats_bus,
  3183. GFP_KERNEL);
  3184. if (ss->fw_stats == NULL)
  3185. goto abort;
  3186. ss->mgp = mgp;
  3187. ss->dev = mgp->dev;
  3188. netif_napi_add(ss->dev, &ss->napi, myri10ge_poll,
  3189. myri10ge_napi_weight);
  3190. }
  3191. return 0;
  3192. abort:
  3193. myri10ge_free_slices(mgp);
  3194. return -ENOMEM;
  3195. }
  3196. /*
  3197. * This function determines the number of slices supported.
  3198. * The number slices is the minumum of the number of CPUS,
  3199. * the number of MSI-X irqs supported, the number of slices
  3200. * supported by the firmware
  3201. */
  3202. static void myri10ge_probe_slices(struct myri10ge_priv *mgp)
  3203. {
  3204. struct myri10ge_cmd cmd;
  3205. struct pci_dev *pdev = mgp->pdev;
  3206. char *old_fw;
  3207. int i, status, ncpus, msix_cap;
  3208. mgp->num_slices = 1;
  3209. msix_cap = pci_find_capability(pdev, PCI_CAP_ID_MSIX);
  3210. ncpus = num_online_cpus();
  3211. if (myri10ge_max_slices == 1 || msix_cap == 0 ||
  3212. (myri10ge_max_slices == -1 && ncpus < 2))
  3213. return;
  3214. /* try to load the slice aware rss firmware */
  3215. old_fw = mgp->fw_name;
  3216. if (myri10ge_fw_name != NULL) {
  3217. dev_info(&mgp->pdev->dev, "overriding rss firmware to %s\n",
  3218. myri10ge_fw_name);
  3219. mgp->fw_name = myri10ge_fw_name;
  3220. } else if (old_fw == myri10ge_fw_aligned)
  3221. mgp->fw_name = myri10ge_fw_rss_aligned;
  3222. else
  3223. mgp->fw_name = myri10ge_fw_rss_unaligned;
  3224. status = myri10ge_load_firmware(mgp, 0);
  3225. if (status != 0) {
  3226. dev_info(&pdev->dev, "Rss firmware not found\n");
  3227. return;
  3228. }
  3229. /* hit the board with a reset to ensure it is alive */
  3230. memset(&cmd, 0, sizeof(cmd));
  3231. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_RESET, &cmd, 0);
  3232. if (status != 0) {
  3233. dev_err(&mgp->pdev->dev, "failed reset\n");
  3234. goto abort_with_fw;
  3235. }
  3236. mgp->max_intr_slots = cmd.data0 / sizeof(struct mcp_slot);
  3237. /* tell it the size of the interrupt queues */
  3238. cmd.data0 = mgp->max_intr_slots * sizeof(struct mcp_slot);
  3239. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_INTRQ_SIZE, &cmd, 0);
  3240. if (status != 0) {
  3241. dev_err(&mgp->pdev->dev, "failed MXGEFW_CMD_SET_INTRQ_SIZE\n");
  3242. goto abort_with_fw;
  3243. }
  3244. /* ask the maximum number of slices it supports */
  3245. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_MAX_RSS_QUEUES, &cmd, 0);
  3246. if (status != 0)
  3247. goto abort_with_fw;
  3248. else
  3249. mgp->num_slices = cmd.data0;
  3250. /* Only allow multiple slices if MSI-X is usable */
  3251. if (!myri10ge_msi) {
  3252. goto abort_with_fw;
  3253. }
  3254. /* if the admin did not specify a limit to how many
  3255. * slices we should use, cap it automatically to the
  3256. * number of CPUs currently online */
  3257. if (myri10ge_max_slices == -1)
  3258. myri10ge_max_slices = ncpus;
  3259. if (mgp->num_slices > myri10ge_max_slices)
  3260. mgp->num_slices = myri10ge_max_slices;
  3261. /* Now try to allocate as many MSI-X vectors as we have
  3262. * slices. We give up on MSI-X if we can only get a single
  3263. * vector. */
  3264. mgp->msix_vectors = kzalloc(mgp->num_slices *
  3265. sizeof(*mgp->msix_vectors), GFP_KERNEL);
  3266. if (mgp->msix_vectors == NULL)
  3267. goto disable_msix;
  3268. for (i = 0; i < mgp->num_slices; i++) {
  3269. mgp->msix_vectors[i].entry = i;
  3270. }
  3271. while (mgp->num_slices > 1) {
  3272. /* make sure it is a power of two */
  3273. while (!is_power_of_2(mgp->num_slices))
  3274. mgp->num_slices--;
  3275. if (mgp->num_slices == 1)
  3276. goto disable_msix;
  3277. status = pci_enable_msix(pdev, mgp->msix_vectors,
  3278. mgp->num_slices);
  3279. if (status == 0) {
  3280. pci_disable_msix(pdev);
  3281. return;
  3282. }
  3283. if (status > 0)
  3284. mgp->num_slices = status;
  3285. else
  3286. goto disable_msix;
  3287. }
  3288. disable_msix:
  3289. if (mgp->msix_vectors != NULL) {
  3290. kfree(mgp->msix_vectors);
  3291. mgp->msix_vectors = NULL;
  3292. }
  3293. abort_with_fw:
  3294. mgp->num_slices = 1;
  3295. mgp->fw_name = old_fw;
  3296. myri10ge_load_firmware(mgp, 0);
  3297. }
  3298. static const struct net_device_ops myri10ge_netdev_ops = {
  3299. .ndo_open = myri10ge_open,
  3300. .ndo_stop = myri10ge_close,
  3301. .ndo_start_xmit = myri10ge_xmit,
  3302. .ndo_get_stats = myri10ge_get_stats,
  3303. .ndo_validate_addr = eth_validate_addr,
  3304. .ndo_change_mtu = myri10ge_change_mtu,
  3305. .ndo_set_multicast_list = myri10ge_set_multicast_list,
  3306. .ndo_set_mac_address = myri10ge_set_mac_address,
  3307. };
  3308. static int myri10ge_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  3309. {
  3310. struct net_device *netdev;
  3311. struct myri10ge_priv *mgp;
  3312. struct device *dev = &pdev->dev;
  3313. int i;
  3314. int status = -ENXIO;
  3315. int dac_enabled;
  3316. unsigned hdr_offset, ss_offset;
  3317. static int board_number;
  3318. netdev = alloc_etherdev_mq(sizeof(*mgp), MYRI10GE_MAX_SLICES);
  3319. if (netdev == NULL) {
  3320. dev_err(dev, "Could not allocate ethernet device\n");
  3321. return -ENOMEM;
  3322. }
  3323. SET_NETDEV_DEV(netdev, &pdev->dev);
  3324. mgp = netdev_priv(netdev);
  3325. mgp->dev = netdev;
  3326. mgp->pdev = pdev;
  3327. mgp->csum_flag = MXGEFW_FLAGS_CKSUM;
  3328. mgp->pause = myri10ge_flow_control;
  3329. mgp->intr_coal_delay = myri10ge_intr_coal_delay;
  3330. mgp->msg_enable = netif_msg_init(myri10ge_debug, MYRI10GE_MSG_DEFAULT);
  3331. mgp->board_number = board_number;
  3332. init_waitqueue_head(&mgp->down_wq);
  3333. if (pci_enable_device(pdev)) {
  3334. dev_err(&pdev->dev, "pci_enable_device call failed\n");
  3335. status = -ENODEV;
  3336. goto abort_with_netdev;
  3337. }
  3338. /* Find the vendor-specific cap so we can check
  3339. * the reboot register later on */
  3340. mgp->vendor_specific_offset
  3341. = pci_find_capability(pdev, PCI_CAP_ID_VNDR);
  3342. /* Set our max read request to 4KB */
  3343. status = pcie_set_readrq(pdev, 4096);
  3344. if (status != 0) {
  3345. dev_err(&pdev->dev, "Error %d writing PCI_EXP_DEVCTL\n",
  3346. status);
  3347. goto abort_with_enabled;
  3348. }
  3349. pci_set_master(pdev);
  3350. dac_enabled = 1;
  3351. status = pci_set_dma_mask(pdev, DMA_BIT_MASK(64));
  3352. if (status != 0) {
  3353. dac_enabled = 0;
  3354. dev_err(&pdev->dev,
  3355. "64-bit pci address mask was refused, "
  3356. "trying 32-bit\n");
  3357. status = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  3358. }
  3359. if (status != 0) {
  3360. dev_err(&pdev->dev, "Error %d setting DMA mask\n", status);
  3361. goto abort_with_enabled;
  3362. }
  3363. (void)pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
  3364. mgp->cmd = dma_alloc_coherent(&pdev->dev, sizeof(*mgp->cmd),
  3365. &mgp->cmd_bus, GFP_KERNEL);
  3366. if (mgp->cmd == NULL)
  3367. goto abort_with_enabled;
  3368. mgp->board_span = pci_resource_len(pdev, 0);
  3369. mgp->iomem_base = pci_resource_start(pdev, 0);
  3370. mgp->mtrr = -1;
  3371. mgp->wc_enabled = 0;
  3372. #ifdef CONFIG_MTRR
  3373. mgp->mtrr = mtrr_add(mgp->iomem_base, mgp->board_span,
  3374. MTRR_TYPE_WRCOMB, 1);
  3375. if (mgp->mtrr >= 0)
  3376. mgp->wc_enabled = 1;
  3377. #endif
  3378. mgp->sram = ioremap_wc(mgp->iomem_base, mgp->board_span);
  3379. if (mgp->sram == NULL) {
  3380. dev_err(&pdev->dev, "ioremap failed for %ld bytes at 0x%lx\n",
  3381. mgp->board_span, mgp->iomem_base);
  3382. status = -ENXIO;
  3383. goto abort_with_mtrr;
  3384. }
  3385. hdr_offset =
  3386. ntohl(__raw_readl(mgp->sram + MCP_HEADER_PTR_OFFSET)) & 0xffffc;
  3387. ss_offset = hdr_offset + offsetof(struct mcp_gen_header, string_specs);
  3388. mgp->sram_size = ntohl(__raw_readl(mgp->sram + ss_offset));
  3389. if (mgp->sram_size > mgp->board_span ||
  3390. mgp->sram_size <= MYRI10GE_FW_OFFSET) {
  3391. dev_err(&pdev->dev,
  3392. "invalid sram_size %dB or board span %ldB\n",
  3393. mgp->sram_size, mgp->board_span);
  3394. goto abort_with_ioremap;
  3395. }
  3396. memcpy_fromio(mgp->eeprom_strings,
  3397. mgp->sram + mgp->sram_size, MYRI10GE_EEPROM_STRINGS_SIZE);
  3398. memset(mgp->eeprom_strings + MYRI10GE_EEPROM_STRINGS_SIZE - 2, 0, 2);
  3399. status = myri10ge_read_mac_addr(mgp);
  3400. if (status)
  3401. goto abort_with_ioremap;
  3402. for (i = 0; i < ETH_ALEN; i++)
  3403. netdev->dev_addr[i] = mgp->mac_addr[i];
  3404. myri10ge_select_firmware(mgp);
  3405. status = myri10ge_load_firmware(mgp, 1);
  3406. if (status != 0) {
  3407. dev_err(&pdev->dev, "failed to load firmware\n");
  3408. goto abort_with_ioremap;
  3409. }
  3410. myri10ge_probe_slices(mgp);
  3411. status = myri10ge_alloc_slices(mgp);
  3412. if (status != 0) {
  3413. dev_err(&pdev->dev, "failed to alloc slice state\n");
  3414. goto abort_with_firmware;
  3415. }
  3416. netdev->real_num_tx_queues = mgp->num_slices;
  3417. status = myri10ge_reset(mgp);
  3418. if (status != 0) {
  3419. dev_err(&pdev->dev, "failed reset\n");
  3420. goto abort_with_slices;
  3421. }
  3422. #ifdef CONFIG_MYRI10GE_DCA
  3423. myri10ge_setup_dca(mgp);
  3424. #endif
  3425. pci_set_drvdata(pdev, mgp);
  3426. if ((myri10ge_initial_mtu + ETH_HLEN) > MYRI10GE_MAX_ETHER_MTU)
  3427. myri10ge_initial_mtu = MYRI10GE_MAX_ETHER_MTU - ETH_HLEN;
  3428. if ((myri10ge_initial_mtu + ETH_HLEN) < 68)
  3429. myri10ge_initial_mtu = 68;
  3430. netdev->netdev_ops = &myri10ge_netdev_ops;
  3431. netdev->mtu = myri10ge_initial_mtu;
  3432. netdev->base_addr = mgp->iomem_base;
  3433. netdev->features = mgp->features;
  3434. if (dac_enabled)
  3435. netdev->features |= NETIF_F_HIGHDMA;
  3436. netdev->features |= NETIF_F_LRO;
  3437. netdev->vlan_features |= mgp->features;
  3438. if (mgp->fw_ver_tiny < 37)
  3439. netdev->vlan_features &= ~NETIF_F_TSO6;
  3440. if (mgp->fw_ver_tiny < 32)
  3441. netdev->vlan_features &= ~NETIF_F_TSO;
  3442. /* make sure we can get an irq, and that MSI can be
  3443. * setup (if available). Also ensure netdev->irq
  3444. * is set to correct value if MSI is enabled */
  3445. status = myri10ge_request_irq(mgp);
  3446. if (status != 0)
  3447. goto abort_with_firmware;
  3448. netdev->irq = pdev->irq;
  3449. myri10ge_free_irq(mgp);
  3450. /* Save configuration space to be restored if the
  3451. * nic resets due to a parity error */
  3452. pci_save_state(pdev);
  3453. /* Setup the watchdog timer */
  3454. setup_timer(&mgp->watchdog_timer, myri10ge_watchdog_timer,
  3455. (unsigned long)mgp);
  3456. spin_lock_init(&mgp->stats_lock);
  3457. SET_ETHTOOL_OPS(netdev, &myri10ge_ethtool_ops);
  3458. INIT_WORK(&mgp->watchdog_work, myri10ge_watchdog);
  3459. status = register_netdev(netdev);
  3460. if (status != 0) {
  3461. dev_err(&pdev->dev, "register_netdev failed: %d\n", status);
  3462. goto abort_with_state;
  3463. }
  3464. if (mgp->msix_enabled)
  3465. dev_info(dev, "%d MSI-X IRQs, tx bndry %d, fw %s, WC %s\n",
  3466. mgp->num_slices, mgp->tx_boundary, mgp->fw_name,
  3467. (mgp->wc_enabled ? "Enabled" : "Disabled"));
  3468. else
  3469. dev_info(dev, "%s IRQ %d, tx bndry %d, fw %s, WC %s\n",
  3470. mgp->msi_enabled ? "MSI" : "xPIC",
  3471. netdev->irq, mgp->tx_boundary, mgp->fw_name,
  3472. (mgp->wc_enabled ? "Enabled" : "Disabled"));
  3473. board_number++;
  3474. return 0;
  3475. abort_with_state:
  3476. pci_restore_state(pdev);
  3477. abort_with_slices:
  3478. myri10ge_free_slices(mgp);
  3479. abort_with_firmware:
  3480. myri10ge_dummy_rdma(mgp, 0);
  3481. abort_with_ioremap:
  3482. if (mgp->mac_addr_string != NULL)
  3483. dev_err(&pdev->dev,
  3484. "myri10ge_probe() failed: MAC=%s, SN=%ld\n",
  3485. mgp->mac_addr_string, mgp->serial_number);
  3486. iounmap(mgp->sram);
  3487. abort_with_mtrr:
  3488. #ifdef CONFIG_MTRR
  3489. if (mgp->mtrr >= 0)
  3490. mtrr_del(mgp->mtrr, mgp->iomem_base, mgp->board_span);
  3491. #endif
  3492. dma_free_coherent(&pdev->dev, sizeof(*mgp->cmd),
  3493. mgp->cmd, mgp->cmd_bus);
  3494. abort_with_enabled:
  3495. pci_disable_device(pdev);
  3496. abort_with_netdev:
  3497. free_netdev(netdev);
  3498. return status;
  3499. }
  3500. /*
  3501. * myri10ge_remove
  3502. *
  3503. * Does what is necessary to shutdown one Myrinet device. Called
  3504. * once for each Myrinet card by the kernel when a module is
  3505. * unloaded.
  3506. */
  3507. static void myri10ge_remove(struct pci_dev *pdev)
  3508. {
  3509. struct myri10ge_priv *mgp;
  3510. struct net_device *netdev;
  3511. mgp = pci_get_drvdata(pdev);
  3512. if (mgp == NULL)
  3513. return;
  3514. flush_scheduled_work();
  3515. netdev = mgp->dev;
  3516. unregister_netdev(netdev);
  3517. #ifdef CONFIG_MYRI10GE_DCA
  3518. myri10ge_teardown_dca(mgp);
  3519. #endif
  3520. myri10ge_dummy_rdma(mgp, 0);
  3521. /* avoid a memory leak */
  3522. pci_restore_state(pdev);
  3523. iounmap(mgp->sram);
  3524. #ifdef CONFIG_MTRR
  3525. if (mgp->mtrr >= 0)
  3526. mtrr_del(mgp->mtrr, mgp->iomem_base, mgp->board_span);
  3527. #endif
  3528. myri10ge_free_slices(mgp);
  3529. if (mgp->msix_vectors != NULL)
  3530. kfree(mgp->msix_vectors);
  3531. dma_free_coherent(&pdev->dev, sizeof(*mgp->cmd),
  3532. mgp->cmd, mgp->cmd_bus);
  3533. free_netdev(netdev);
  3534. pci_disable_device(pdev);
  3535. pci_set_drvdata(pdev, NULL);
  3536. }
  3537. #define PCI_DEVICE_ID_MYRICOM_MYRI10GE_Z8E 0x0008
  3538. #define PCI_DEVICE_ID_MYRICOM_MYRI10GE_Z8E_9 0x0009
  3539. static DEFINE_PCI_DEVICE_TABLE(myri10ge_pci_tbl) = {
  3540. {PCI_DEVICE(PCI_VENDOR_ID_MYRICOM, PCI_DEVICE_ID_MYRICOM_MYRI10GE_Z8E)},
  3541. {PCI_DEVICE
  3542. (PCI_VENDOR_ID_MYRICOM, PCI_DEVICE_ID_MYRICOM_MYRI10GE_Z8E_9)},
  3543. {0},
  3544. };
  3545. MODULE_DEVICE_TABLE(pci, myri10ge_pci_tbl);
  3546. static struct pci_driver myri10ge_driver = {
  3547. .name = "myri10ge",
  3548. .probe = myri10ge_probe,
  3549. .remove = myri10ge_remove,
  3550. .id_table = myri10ge_pci_tbl,
  3551. #ifdef CONFIG_PM
  3552. .suspend = myri10ge_suspend,
  3553. .resume = myri10ge_resume,
  3554. #endif
  3555. };
  3556. #ifdef CONFIG_MYRI10GE_DCA
  3557. static int
  3558. myri10ge_notify_dca(struct notifier_block *nb, unsigned long event, void *p)
  3559. {
  3560. int err = driver_for_each_device(&myri10ge_driver.driver,
  3561. NULL, &event,
  3562. myri10ge_notify_dca_device);
  3563. if (err)
  3564. return NOTIFY_BAD;
  3565. return NOTIFY_DONE;
  3566. }
  3567. static struct notifier_block myri10ge_dca_notifier = {
  3568. .notifier_call = myri10ge_notify_dca,
  3569. .next = NULL,
  3570. .priority = 0,
  3571. };
  3572. #endif /* CONFIG_MYRI10GE_DCA */
  3573. static __init int myri10ge_init_module(void)
  3574. {
  3575. pr_info("Version %s\n", MYRI10GE_VERSION_STR);
  3576. if (myri10ge_rss_hash > MXGEFW_RSS_HASH_TYPE_MAX) {
  3577. pr_err("Illegal rssh hash type %d, defaulting to source port\n",
  3578. myri10ge_rss_hash);
  3579. myri10ge_rss_hash = MXGEFW_RSS_HASH_TYPE_SRC_PORT;
  3580. }
  3581. #ifdef CONFIG_MYRI10GE_DCA
  3582. dca_register_notify(&myri10ge_dca_notifier);
  3583. #endif
  3584. if (myri10ge_max_slices > MYRI10GE_MAX_SLICES)
  3585. myri10ge_max_slices = MYRI10GE_MAX_SLICES;
  3586. return pci_register_driver(&myri10ge_driver);
  3587. }
  3588. module_init(myri10ge_init_module);
  3589. static __exit void myri10ge_cleanup_module(void)
  3590. {
  3591. #ifdef CONFIG_MYRI10GE_DCA
  3592. dca_unregister_notify(&myri10ge_dca_notifier);
  3593. #endif
  3594. pci_unregister_driver(&myri10ge_driver);
  3595. }
  3596. module_exit(myri10ge_cleanup_module);