en_tx.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777
  1. /*
  2. * Copyright (c) 2007 Mellanox Technologies. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. *
  32. */
  33. #include <asm/page.h>
  34. #include <linux/mlx4/cq.h>
  35. #include <linux/slab.h>
  36. #include <linux/mlx4/qp.h>
  37. #include <linux/skbuff.h>
  38. #include <linux/if_vlan.h>
  39. #include <linux/vmalloc.h>
  40. #include "mlx4_en.h"
  41. enum {
  42. MAX_INLINE = 104, /* 128 - 16 - 4 - 4 */
  43. };
  44. static int inline_thold __read_mostly = MAX_INLINE;
  45. module_param_named(inline_thold, inline_thold, int, 0444);
  46. MODULE_PARM_DESC(inline_thold, "threshold for using inline data");
  47. int mlx4_en_create_tx_ring(struct mlx4_en_priv *priv,
  48. struct mlx4_en_tx_ring *ring, u32 size,
  49. u16 stride)
  50. {
  51. struct mlx4_en_dev *mdev = priv->mdev;
  52. int tmp;
  53. int err;
  54. ring->size = size;
  55. ring->size_mask = size - 1;
  56. ring->stride = stride;
  57. inline_thold = min(inline_thold, MAX_INLINE);
  58. spin_lock_init(&ring->comp_lock);
  59. tmp = size * sizeof(struct mlx4_en_tx_info);
  60. ring->tx_info = vmalloc(tmp);
  61. if (!ring->tx_info) {
  62. en_err(priv, "Failed allocating tx_info ring\n");
  63. return -ENOMEM;
  64. }
  65. en_dbg(DRV, priv, "Allocated tx_info ring at addr:%p size:%d\n",
  66. ring->tx_info, tmp);
  67. ring->bounce_buf = kmalloc(MAX_DESC_SIZE, GFP_KERNEL);
  68. if (!ring->bounce_buf) {
  69. en_err(priv, "Failed allocating bounce buffer\n");
  70. err = -ENOMEM;
  71. goto err_tx;
  72. }
  73. ring->buf_size = ALIGN(size * ring->stride, MLX4_EN_PAGE_SIZE);
  74. err = mlx4_alloc_hwq_res(mdev->dev, &ring->wqres, ring->buf_size,
  75. 2 * PAGE_SIZE);
  76. if (err) {
  77. en_err(priv, "Failed allocating hwq resources\n");
  78. goto err_bounce;
  79. }
  80. err = mlx4_en_map_buffer(&ring->wqres.buf);
  81. if (err) {
  82. en_err(priv, "Failed to map TX buffer\n");
  83. goto err_hwq_res;
  84. }
  85. ring->buf = ring->wqres.buf.direct.buf;
  86. en_dbg(DRV, priv, "Allocated TX ring (addr:%p) - buf:%p size:%d "
  87. "buf_size:%d dma:%llx\n", ring, ring->buf, ring->size,
  88. ring->buf_size, (unsigned long long) ring->wqres.buf.direct.map);
  89. err = mlx4_qp_reserve_range(mdev->dev, 1, 1, &ring->qpn);
  90. if (err) {
  91. en_err(priv, "Failed reserving qp for tx ring.\n");
  92. goto err_map;
  93. }
  94. err = mlx4_qp_alloc(mdev->dev, ring->qpn, &ring->qp);
  95. if (err) {
  96. en_err(priv, "Failed allocating qp %d\n", ring->qpn);
  97. goto err_reserve;
  98. }
  99. ring->qp.event = mlx4_en_sqp_event;
  100. return 0;
  101. err_reserve:
  102. mlx4_qp_release_range(mdev->dev, ring->qpn, 1);
  103. err_map:
  104. mlx4_en_unmap_buffer(&ring->wqres.buf);
  105. err_hwq_res:
  106. mlx4_free_hwq_res(mdev->dev, &ring->wqres, ring->buf_size);
  107. err_bounce:
  108. kfree(ring->bounce_buf);
  109. ring->bounce_buf = NULL;
  110. err_tx:
  111. vfree(ring->tx_info);
  112. ring->tx_info = NULL;
  113. return err;
  114. }
  115. void mlx4_en_destroy_tx_ring(struct mlx4_en_priv *priv,
  116. struct mlx4_en_tx_ring *ring)
  117. {
  118. struct mlx4_en_dev *mdev = priv->mdev;
  119. en_dbg(DRV, priv, "Destroying tx ring, qpn: %d\n", ring->qpn);
  120. mlx4_qp_remove(mdev->dev, &ring->qp);
  121. mlx4_qp_free(mdev->dev, &ring->qp);
  122. mlx4_qp_release_range(mdev->dev, ring->qpn, 1);
  123. mlx4_en_unmap_buffer(&ring->wqres.buf);
  124. mlx4_free_hwq_res(mdev->dev, &ring->wqres, ring->buf_size);
  125. kfree(ring->bounce_buf);
  126. ring->bounce_buf = NULL;
  127. vfree(ring->tx_info);
  128. ring->tx_info = NULL;
  129. }
  130. int mlx4_en_activate_tx_ring(struct mlx4_en_priv *priv,
  131. struct mlx4_en_tx_ring *ring,
  132. int cq)
  133. {
  134. struct mlx4_en_dev *mdev = priv->mdev;
  135. int err;
  136. ring->cqn = cq;
  137. ring->prod = 0;
  138. ring->cons = 0xffffffff;
  139. ring->last_nr_txbb = 1;
  140. ring->poll_cnt = 0;
  141. ring->blocked = 0;
  142. memset(ring->tx_info, 0, ring->size * sizeof(struct mlx4_en_tx_info));
  143. memset(ring->buf, 0, ring->buf_size);
  144. ring->qp_state = MLX4_QP_STATE_RST;
  145. ring->doorbell_qpn = swab32(ring->qp.qpn << 8);
  146. mlx4_en_fill_qp_context(priv, ring->size, ring->stride, 1, 0, ring->qpn,
  147. ring->cqn, &ring->context);
  148. err = mlx4_qp_to_ready(mdev->dev, &ring->wqres.mtt, &ring->context,
  149. &ring->qp, &ring->qp_state);
  150. return err;
  151. }
  152. void mlx4_en_deactivate_tx_ring(struct mlx4_en_priv *priv,
  153. struct mlx4_en_tx_ring *ring)
  154. {
  155. struct mlx4_en_dev *mdev = priv->mdev;
  156. mlx4_qp_modify(mdev->dev, NULL, ring->qp_state,
  157. MLX4_QP_STATE_RST, NULL, 0, 0, &ring->qp);
  158. }
  159. static u32 mlx4_en_free_tx_desc(struct mlx4_en_priv *priv,
  160. struct mlx4_en_tx_ring *ring,
  161. int index, u8 owner)
  162. {
  163. struct mlx4_en_dev *mdev = priv->mdev;
  164. struct mlx4_en_tx_info *tx_info = &ring->tx_info[index];
  165. struct mlx4_en_tx_desc *tx_desc = ring->buf + index * TXBB_SIZE;
  166. struct mlx4_wqe_data_seg *data = (void *) tx_desc + tx_info->data_offset;
  167. struct sk_buff *skb = tx_info->skb;
  168. struct skb_frag_struct *frag;
  169. void *end = ring->buf + ring->buf_size;
  170. int frags = skb_shinfo(skb)->nr_frags;
  171. int i;
  172. __be32 *ptr = (__be32 *)tx_desc;
  173. __be32 stamp = cpu_to_be32(STAMP_VAL | (!!owner << STAMP_SHIFT));
  174. /* Optimize the common case when there are no wraparounds */
  175. if (likely((void *) tx_desc + tx_info->nr_txbb * TXBB_SIZE <= end)) {
  176. if (!tx_info->inl) {
  177. if (tx_info->linear) {
  178. pci_unmap_single(mdev->pdev,
  179. (dma_addr_t) be64_to_cpu(data->addr),
  180. be32_to_cpu(data->byte_count),
  181. PCI_DMA_TODEVICE);
  182. ++data;
  183. }
  184. for (i = 0; i < frags; i++) {
  185. frag = &skb_shinfo(skb)->frags[i];
  186. pci_unmap_page(mdev->pdev,
  187. (dma_addr_t) be64_to_cpu(data[i].addr),
  188. frag->size, PCI_DMA_TODEVICE);
  189. }
  190. }
  191. /* Stamp the freed descriptor */
  192. for (i = 0; i < tx_info->nr_txbb * TXBB_SIZE; i += STAMP_STRIDE) {
  193. *ptr = stamp;
  194. ptr += STAMP_DWORDS;
  195. }
  196. } else {
  197. if (!tx_info->inl) {
  198. if ((void *) data >= end) {
  199. data = (struct mlx4_wqe_data_seg *)
  200. (ring->buf + ((void *) data - end));
  201. }
  202. if (tx_info->linear) {
  203. pci_unmap_single(mdev->pdev,
  204. (dma_addr_t) be64_to_cpu(data->addr),
  205. be32_to_cpu(data->byte_count),
  206. PCI_DMA_TODEVICE);
  207. ++data;
  208. }
  209. for (i = 0; i < frags; i++) {
  210. /* Check for wraparound before unmapping */
  211. if ((void *) data >= end)
  212. data = (struct mlx4_wqe_data_seg *) ring->buf;
  213. frag = &skb_shinfo(skb)->frags[i];
  214. pci_unmap_page(mdev->pdev,
  215. (dma_addr_t) be64_to_cpu(data->addr),
  216. frag->size, PCI_DMA_TODEVICE);
  217. ++data;
  218. }
  219. }
  220. /* Stamp the freed descriptor */
  221. for (i = 0; i < tx_info->nr_txbb * TXBB_SIZE; i += STAMP_STRIDE) {
  222. *ptr = stamp;
  223. ptr += STAMP_DWORDS;
  224. if ((void *) ptr >= end) {
  225. ptr = ring->buf;
  226. stamp ^= cpu_to_be32(0x80000000);
  227. }
  228. }
  229. }
  230. dev_kfree_skb_any(skb);
  231. return tx_info->nr_txbb;
  232. }
  233. int mlx4_en_free_tx_buf(struct net_device *dev, struct mlx4_en_tx_ring *ring)
  234. {
  235. struct mlx4_en_priv *priv = netdev_priv(dev);
  236. int cnt = 0;
  237. /* Skip last polled descriptor */
  238. ring->cons += ring->last_nr_txbb;
  239. en_dbg(DRV, priv, "Freeing Tx buf - cons:0x%x prod:0x%x\n",
  240. ring->cons, ring->prod);
  241. if ((u32) (ring->prod - ring->cons) > ring->size) {
  242. if (netif_msg_tx_err(priv))
  243. en_warn(priv, "Tx consumer passed producer!\n");
  244. return 0;
  245. }
  246. while (ring->cons != ring->prod) {
  247. ring->last_nr_txbb = mlx4_en_free_tx_desc(priv, ring,
  248. ring->cons & ring->size_mask,
  249. !!(ring->cons & ring->size));
  250. ring->cons += ring->last_nr_txbb;
  251. cnt++;
  252. }
  253. if (cnt)
  254. en_dbg(DRV, priv, "Freed %d uncompleted tx descriptors\n", cnt);
  255. return cnt;
  256. }
  257. static void mlx4_en_process_tx_cq(struct net_device *dev, struct mlx4_en_cq *cq)
  258. {
  259. struct mlx4_en_priv *priv = netdev_priv(dev);
  260. struct mlx4_cq *mcq = &cq->mcq;
  261. struct mlx4_en_tx_ring *ring = &priv->tx_ring[cq->ring];
  262. struct mlx4_cqe *cqe = cq->buf;
  263. u16 index;
  264. u16 new_index;
  265. u32 txbbs_skipped = 0;
  266. u32 cq_last_sav;
  267. /* index always points to the first TXBB of the last polled descriptor */
  268. index = ring->cons & ring->size_mask;
  269. new_index = be16_to_cpu(cqe->wqe_index) & ring->size_mask;
  270. if (index == new_index)
  271. return;
  272. if (!priv->port_up)
  273. return;
  274. /*
  275. * We use a two-stage loop:
  276. * - the first samples the HW-updated CQE
  277. * - the second frees TXBBs until the last sample
  278. * This lets us amortize CQE cache misses, while still polling the CQ
  279. * until is quiescent.
  280. */
  281. cq_last_sav = mcq->cons_index;
  282. do {
  283. do {
  284. /* Skip over last polled CQE */
  285. index = (index + ring->last_nr_txbb) & ring->size_mask;
  286. txbbs_skipped += ring->last_nr_txbb;
  287. /* Poll next CQE */
  288. ring->last_nr_txbb = mlx4_en_free_tx_desc(
  289. priv, ring, index,
  290. !!((ring->cons + txbbs_skipped) &
  291. ring->size));
  292. ++mcq->cons_index;
  293. } while (index != new_index);
  294. new_index = be16_to_cpu(cqe->wqe_index) & ring->size_mask;
  295. } while (index != new_index);
  296. AVG_PERF_COUNTER(priv->pstats.tx_coal_avg,
  297. (u32) (mcq->cons_index - cq_last_sav));
  298. /*
  299. * To prevent CQ overflow we first update CQ consumer and only then
  300. * the ring consumer.
  301. */
  302. mlx4_cq_set_ci(mcq);
  303. wmb();
  304. ring->cons += txbbs_skipped;
  305. /* Wakeup Tx queue if this ring stopped it */
  306. if (unlikely(ring->blocked)) {
  307. if ((u32) (ring->prod - ring->cons) <=
  308. ring->size - HEADROOM - MAX_DESC_TXBBS) {
  309. ring->blocked = 0;
  310. netif_tx_wake_queue(netdev_get_tx_queue(dev, cq->ring));
  311. priv->port_stats.wake_queue++;
  312. }
  313. }
  314. }
  315. void mlx4_en_tx_irq(struct mlx4_cq *mcq)
  316. {
  317. struct mlx4_en_cq *cq = container_of(mcq, struct mlx4_en_cq, mcq);
  318. struct mlx4_en_priv *priv = netdev_priv(cq->dev);
  319. struct mlx4_en_tx_ring *ring = &priv->tx_ring[cq->ring];
  320. if (!spin_trylock(&ring->comp_lock))
  321. return;
  322. mlx4_en_process_tx_cq(cq->dev, cq);
  323. mod_timer(&cq->timer, jiffies + 1);
  324. spin_unlock(&ring->comp_lock);
  325. }
  326. void mlx4_en_poll_tx_cq(unsigned long data)
  327. {
  328. struct mlx4_en_cq *cq = (struct mlx4_en_cq *) data;
  329. struct mlx4_en_priv *priv = netdev_priv(cq->dev);
  330. struct mlx4_en_tx_ring *ring = &priv->tx_ring[cq->ring];
  331. u32 inflight;
  332. INC_PERF_COUNTER(priv->pstats.tx_poll);
  333. if (!spin_trylock_irq(&ring->comp_lock)) {
  334. mod_timer(&cq->timer, jiffies + MLX4_EN_TX_POLL_TIMEOUT);
  335. return;
  336. }
  337. mlx4_en_process_tx_cq(cq->dev, cq);
  338. inflight = (u32) (ring->prod - ring->cons - ring->last_nr_txbb);
  339. /* If there are still packets in flight and the timer has not already
  340. * been scheduled by the Tx routine then schedule it here to guarantee
  341. * completion processing of these packets */
  342. if (inflight && priv->port_up)
  343. mod_timer(&cq->timer, jiffies + MLX4_EN_TX_POLL_TIMEOUT);
  344. spin_unlock_irq(&ring->comp_lock);
  345. }
  346. static struct mlx4_en_tx_desc *mlx4_en_bounce_to_desc(struct mlx4_en_priv *priv,
  347. struct mlx4_en_tx_ring *ring,
  348. u32 index,
  349. unsigned int desc_size)
  350. {
  351. u32 copy = (ring->size - index) * TXBB_SIZE;
  352. int i;
  353. for (i = desc_size - copy - 4; i >= 0; i -= 4) {
  354. if ((i & (TXBB_SIZE - 1)) == 0)
  355. wmb();
  356. *((u32 *) (ring->buf + i)) =
  357. *((u32 *) (ring->bounce_buf + copy + i));
  358. }
  359. for (i = copy - 4; i >= 4 ; i -= 4) {
  360. if ((i & (TXBB_SIZE - 1)) == 0)
  361. wmb();
  362. *((u32 *) (ring->buf + index * TXBB_SIZE + i)) =
  363. *((u32 *) (ring->bounce_buf + i));
  364. }
  365. /* Return real descriptor location */
  366. return ring->buf + index * TXBB_SIZE;
  367. }
  368. static inline void mlx4_en_xmit_poll(struct mlx4_en_priv *priv, int tx_ind)
  369. {
  370. struct mlx4_en_cq *cq = &priv->tx_cq[tx_ind];
  371. struct mlx4_en_tx_ring *ring = &priv->tx_ring[tx_ind];
  372. unsigned long flags;
  373. /* If we don't have a pending timer, set one up to catch our recent
  374. post in case the interface becomes idle */
  375. if (!timer_pending(&cq->timer))
  376. mod_timer(&cq->timer, jiffies + MLX4_EN_TX_POLL_TIMEOUT);
  377. /* Poll the CQ every mlx4_en_TX_MODER_POLL packets */
  378. if ((++ring->poll_cnt & (MLX4_EN_TX_POLL_MODER - 1)) == 0)
  379. if (spin_trylock_irqsave(&ring->comp_lock, flags)) {
  380. mlx4_en_process_tx_cq(priv->dev, cq);
  381. spin_unlock_irqrestore(&ring->comp_lock, flags);
  382. }
  383. }
  384. static void *get_frag_ptr(struct sk_buff *skb)
  385. {
  386. struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];
  387. struct page *page = frag->page;
  388. void *ptr;
  389. ptr = page_address(page);
  390. if (unlikely(!ptr))
  391. return NULL;
  392. return ptr + frag->page_offset;
  393. }
  394. static int is_inline(struct sk_buff *skb, void **pfrag)
  395. {
  396. void *ptr;
  397. if (inline_thold && !skb_is_gso(skb) && skb->len <= inline_thold) {
  398. if (skb_shinfo(skb)->nr_frags == 1) {
  399. ptr = get_frag_ptr(skb);
  400. if (unlikely(!ptr))
  401. return 0;
  402. if (pfrag)
  403. *pfrag = ptr;
  404. return 1;
  405. } else if (unlikely(skb_shinfo(skb)->nr_frags))
  406. return 0;
  407. else
  408. return 1;
  409. }
  410. return 0;
  411. }
  412. static int inline_size(struct sk_buff *skb)
  413. {
  414. if (skb->len + CTRL_SIZE + sizeof(struct mlx4_wqe_inline_seg)
  415. <= MLX4_INLINE_ALIGN)
  416. return ALIGN(skb->len + CTRL_SIZE +
  417. sizeof(struct mlx4_wqe_inline_seg), 16);
  418. else
  419. return ALIGN(skb->len + CTRL_SIZE + 2 *
  420. sizeof(struct mlx4_wqe_inline_seg), 16);
  421. }
  422. static int get_real_size(struct sk_buff *skb, struct net_device *dev,
  423. int *lso_header_size)
  424. {
  425. struct mlx4_en_priv *priv = netdev_priv(dev);
  426. int real_size;
  427. if (skb_is_gso(skb)) {
  428. *lso_header_size = skb_transport_offset(skb) + tcp_hdrlen(skb);
  429. real_size = CTRL_SIZE + skb_shinfo(skb)->nr_frags * DS_SIZE +
  430. ALIGN(*lso_header_size + 4, DS_SIZE);
  431. if (unlikely(*lso_header_size != skb_headlen(skb))) {
  432. /* We add a segment for the skb linear buffer only if
  433. * it contains data */
  434. if (*lso_header_size < skb_headlen(skb))
  435. real_size += DS_SIZE;
  436. else {
  437. if (netif_msg_tx_err(priv))
  438. en_warn(priv, "Non-linear headers\n");
  439. return 0;
  440. }
  441. }
  442. } else {
  443. *lso_header_size = 0;
  444. if (!is_inline(skb, NULL))
  445. real_size = CTRL_SIZE + (skb_shinfo(skb)->nr_frags + 1) * DS_SIZE;
  446. else
  447. real_size = inline_size(skb);
  448. }
  449. return real_size;
  450. }
  451. static void build_inline_wqe(struct mlx4_en_tx_desc *tx_desc, struct sk_buff *skb,
  452. int real_size, u16 *vlan_tag, int tx_ind, void *fragptr)
  453. {
  454. struct mlx4_wqe_inline_seg *inl = &tx_desc->inl;
  455. int spc = MLX4_INLINE_ALIGN - CTRL_SIZE - sizeof *inl;
  456. if (skb->len <= spc) {
  457. inl->byte_count = cpu_to_be32(1 << 31 | skb->len);
  458. skb_copy_from_linear_data(skb, inl + 1, skb_headlen(skb));
  459. if (skb_shinfo(skb)->nr_frags)
  460. memcpy(((void *)(inl + 1)) + skb_headlen(skb), fragptr,
  461. skb_shinfo(skb)->frags[0].size);
  462. } else {
  463. inl->byte_count = cpu_to_be32(1 << 31 | spc);
  464. if (skb_headlen(skb) <= spc) {
  465. skb_copy_from_linear_data(skb, inl + 1, skb_headlen(skb));
  466. if (skb_headlen(skb) < spc) {
  467. memcpy(((void *)(inl + 1)) + skb_headlen(skb),
  468. fragptr, spc - skb_headlen(skb));
  469. fragptr += spc - skb_headlen(skb);
  470. }
  471. inl = (void *) (inl + 1) + spc;
  472. memcpy(((void *)(inl + 1)), fragptr, skb->len - spc);
  473. } else {
  474. skb_copy_from_linear_data(skb, inl + 1, spc);
  475. inl = (void *) (inl + 1) + spc;
  476. skb_copy_from_linear_data_offset(skb, spc, inl + 1,
  477. skb_headlen(skb) - spc);
  478. if (skb_shinfo(skb)->nr_frags)
  479. memcpy(((void *)(inl + 1)) + skb_headlen(skb) - spc,
  480. fragptr, skb_shinfo(skb)->frags[0].size);
  481. }
  482. wmb();
  483. inl->byte_count = cpu_to_be32(1 << 31 | (skb->len - spc));
  484. }
  485. tx_desc->ctrl.vlan_tag = cpu_to_be16(*vlan_tag);
  486. tx_desc->ctrl.ins_vlan = MLX4_WQE_CTRL_INS_VLAN * !!(*vlan_tag);
  487. tx_desc->ctrl.fence_size = (real_size / 16) & 0x3f;
  488. }
  489. u16 mlx4_en_select_queue(struct net_device *dev, struct sk_buff *skb)
  490. {
  491. struct mlx4_en_priv *priv = netdev_priv(dev);
  492. u16 vlan_tag = 0;
  493. /* If we support per priority flow control and the packet contains
  494. * a vlan tag, send the packet to the TX ring assigned to that priority
  495. */
  496. if (priv->prof->rx_ppp && priv->vlgrp && vlan_tx_tag_present(skb)) {
  497. vlan_tag = vlan_tx_tag_get(skb);
  498. return MLX4_EN_NUM_TX_RINGS + (vlan_tag >> 13);
  499. }
  500. return skb_tx_hash(dev, skb);
  501. }
  502. netdev_tx_t mlx4_en_xmit(struct sk_buff *skb, struct net_device *dev)
  503. {
  504. struct mlx4_en_priv *priv = netdev_priv(dev);
  505. struct mlx4_en_dev *mdev = priv->mdev;
  506. struct mlx4_en_tx_ring *ring;
  507. struct mlx4_en_cq *cq;
  508. struct mlx4_en_tx_desc *tx_desc;
  509. struct mlx4_wqe_data_seg *data;
  510. struct skb_frag_struct *frag;
  511. struct mlx4_en_tx_info *tx_info;
  512. int tx_ind = 0;
  513. int nr_txbb;
  514. int desc_size;
  515. int real_size;
  516. dma_addr_t dma;
  517. u32 index;
  518. __be32 op_own;
  519. u16 vlan_tag = 0;
  520. int i;
  521. int lso_header_size;
  522. void *fragptr;
  523. real_size = get_real_size(skb, dev, &lso_header_size);
  524. if (unlikely(!real_size))
  525. goto tx_drop;
  526. /* Allign descriptor to TXBB size */
  527. desc_size = ALIGN(real_size, TXBB_SIZE);
  528. nr_txbb = desc_size / TXBB_SIZE;
  529. if (unlikely(nr_txbb > MAX_DESC_TXBBS)) {
  530. if (netif_msg_tx_err(priv))
  531. en_warn(priv, "Oversized header or SG list\n");
  532. goto tx_drop;
  533. }
  534. tx_ind = skb->queue_mapping;
  535. ring = &priv->tx_ring[tx_ind];
  536. if (priv->vlgrp && vlan_tx_tag_present(skb))
  537. vlan_tag = vlan_tx_tag_get(skb);
  538. /* Check available TXBBs And 2K spare for prefetch */
  539. if (unlikely(((int)(ring->prod - ring->cons)) >
  540. ring->size - HEADROOM - MAX_DESC_TXBBS)) {
  541. /* every full Tx ring stops queue */
  542. netif_tx_stop_queue(netdev_get_tx_queue(dev, tx_ind));
  543. ring->blocked = 1;
  544. priv->port_stats.queue_stopped++;
  545. /* Use interrupts to find out when queue opened */
  546. cq = &priv->tx_cq[tx_ind];
  547. mlx4_en_arm_cq(priv, cq);
  548. return NETDEV_TX_BUSY;
  549. }
  550. /* Track current inflight packets for performance analysis */
  551. AVG_PERF_COUNTER(priv->pstats.inflight_avg,
  552. (u32) (ring->prod - ring->cons - 1));
  553. /* Packet is good - grab an index and transmit it */
  554. index = ring->prod & ring->size_mask;
  555. /* See if we have enough space for whole descriptor TXBB for setting
  556. * SW ownership on next descriptor; if not, use a bounce buffer. */
  557. if (likely(index + nr_txbb <= ring->size))
  558. tx_desc = ring->buf + index * TXBB_SIZE;
  559. else
  560. tx_desc = (struct mlx4_en_tx_desc *) ring->bounce_buf;
  561. /* Save skb in tx_info ring */
  562. tx_info = &ring->tx_info[index];
  563. tx_info->skb = skb;
  564. tx_info->nr_txbb = nr_txbb;
  565. /* Prepare ctrl segement apart opcode+ownership, which depends on
  566. * whether LSO is used */
  567. tx_desc->ctrl.vlan_tag = cpu_to_be16(vlan_tag);
  568. tx_desc->ctrl.ins_vlan = MLX4_WQE_CTRL_INS_VLAN * !!vlan_tag;
  569. tx_desc->ctrl.fence_size = (real_size / 16) & 0x3f;
  570. tx_desc->ctrl.srcrb_flags = cpu_to_be32(MLX4_WQE_CTRL_CQ_UPDATE |
  571. MLX4_WQE_CTRL_SOLICITED);
  572. if (likely(skb->ip_summed == CHECKSUM_PARTIAL)) {
  573. tx_desc->ctrl.srcrb_flags |= cpu_to_be32(MLX4_WQE_CTRL_IP_CSUM |
  574. MLX4_WQE_CTRL_TCP_UDP_CSUM);
  575. priv->port_stats.tx_chksum_offload++;
  576. }
  577. /* Handle LSO (TSO) packets */
  578. if (lso_header_size) {
  579. /* Mark opcode as LSO */
  580. op_own = cpu_to_be32(MLX4_OPCODE_LSO | (1 << 6)) |
  581. ((ring->prod & ring->size) ?
  582. cpu_to_be32(MLX4_EN_BIT_DESC_OWN) : 0);
  583. /* Fill in the LSO prefix */
  584. tx_desc->lso.mss_hdr_size = cpu_to_be32(
  585. skb_shinfo(skb)->gso_size << 16 | lso_header_size);
  586. /* Copy headers;
  587. * note that we already verified that it is linear */
  588. memcpy(tx_desc->lso.header, skb->data, lso_header_size);
  589. data = ((void *) &tx_desc->lso +
  590. ALIGN(lso_header_size + 4, DS_SIZE));
  591. priv->port_stats.tso_packets++;
  592. i = ((skb->len - lso_header_size) / skb_shinfo(skb)->gso_size) +
  593. !!((skb->len - lso_header_size) % skb_shinfo(skb)->gso_size);
  594. ring->bytes += skb->len + (i - 1) * lso_header_size;
  595. ring->packets += i;
  596. } else {
  597. /* Normal (Non LSO) packet */
  598. op_own = cpu_to_be32(MLX4_OPCODE_SEND) |
  599. ((ring->prod & ring->size) ?
  600. cpu_to_be32(MLX4_EN_BIT_DESC_OWN) : 0);
  601. data = &tx_desc->data;
  602. ring->bytes += max(skb->len, (unsigned int) ETH_ZLEN);
  603. ring->packets++;
  604. }
  605. AVG_PERF_COUNTER(priv->pstats.tx_pktsz_avg, skb->len);
  606. /* valid only for none inline segments */
  607. tx_info->data_offset = (void *) data - (void *) tx_desc;
  608. tx_info->linear = (lso_header_size < skb_headlen(skb) && !is_inline(skb, NULL)) ? 1 : 0;
  609. data += skb_shinfo(skb)->nr_frags + tx_info->linear - 1;
  610. if (!is_inline(skb, &fragptr)) {
  611. /* Map fragments */
  612. for (i = skb_shinfo(skb)->nr_frags - 1; i >= 0; i--) {
  613. frag = &skb_shinfo(skb)->frags[i];
  614. dma = pci_map_page(mdev->dev->pdev, frag->page, frag->page_offset,
  615. frag->size, PCI_DMA_TODEVICE);
  616. data->addr = cpu_to_be64(dma);
  617. data->lkey = cpu_to_be32(mdev->mr.key);
  618. wmb();
  619. data->byte_count = cpu_to_be32(frag->size);
  620. --data;
  621. }
  622. /* Map linear part */
  623. if (tx_info->linear) {
  624. dma = pci_map_single(mdev->dev->pdev, skb->data + lso_header_size,
  625. skb_headlen(skb) - lso_header_size, PCI_DMA_TODEVICE);
  626. data->addr = cpu_to_be64(dma);
  627. data->lkey = cpu_to_be32(mdev->mr.key);
  628. wmb();
  629. data->byte_count = cpu_to_be32(skb_headlen(skb) - lso_header_size);
  630. }
  631. tx_info->inl = 0;
  632. } else {
  633. build_inline_wqe(tx_desc, skb, real_size, &vlan_tag, tx_ind, fragptr);
  634. tx_info->inl = 1;
  635. }
  636. ring->prod += nr_txbb;
  637. /* If we used a bounce buffer then copy descriptor back into place */
  638. if (tx_desc == (struct mlx4_en_tx_desc *) ring->bounce_buf)
  639. tx_desc = mlx4_en_bounce_to_desc(priv, ring, index, desc_size);
  640. /* Run destructor before passing skb to HW */
  641. if (likely(!skb_shared(skb)))
  642. skb_orphan(skb);
  643. /* Ensure new descirptor hits memory
  644. * before setting ownership of this descriptor to HW */
  645. wmb();
  646. tx_desc->ctrl.owner_opcode = op_own;
  647. /* Ring doorbell! */
  648. wmb();
  649. writel(ring->doorbell_qpn, mdev->uar_map + MLX4_SEND_DOORBELL);
  650. /* Poll CQ here */
  651. mlx4_en_xmit_poll(priv, tx_ind);
  652. return NETDEV_TX_OK;
  653. tx_drop:
  654. dev_kfree_skb_any(skb);
  655. priv->stats.tx_dropped++;
  656. return NETDEV_TX_OK;
  657. }