ll_temac_main.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981
  1. /*
  2. * Driver for Xilinx TEMAC Ethernet device
  3. *
  4. * Copyright (c) 2008 Nissin Systems Co., Ltd., Yoshio Kashiwagi
  5. * Copyright (c) 2005-2008 DLA Systems, David H. Lynch Jr. <dhlii@dlasys.net>
  6. * Copyright (c) 2008-2009 Secret Lab Technologies Ltd.
  7. *
  8. * This is a driver for the Xilinx ll_temac ipcore which is often used
  9. * in the Virtex and Spartan series of chips.
  10. *
  11. * Notes:
  12. * - The ll_temac hardware uses indirect access for many of the TEMAC
  13. * registers, include the MDIO bus. However, indirect access to MDIO
  14. * registers take considerably more clock cycles than to TEMAC registers.
  15. * MDIO accesses are long, so threads doing them should probably sleep
  16. * rather than busywait. However, since only one indirect access can be
  17. * in progress at any given time, that means that *all* indirect accesses
  18. * could end up sleeping (to wait for an MDIO access to complete).
  19. * Fortunately none of the indirect accesses are on the 'hot' path for tx
  20. * or rx, so this should be okay.
  21. *
  22. * TODO:
  23. * - Fix driver to work on more than just Virtex5. Right now the driver
  24. * assumes that the locallink DMA registers are accessed via DCR
  25. * instructions.
  26. * - Factor out locallink DMA code into separate driver
  27. * - Fix multicast assignment.
  28. * - Fix support for hardware checksumming.
  29. * - Testing. Lots and lots of testing.
  30. *
  31. */
  32. #include <linux/delay.h>
  33. #include <linux/etherdevice.h>
  34. #include <linux/init.h>
  35. #include <linux/mii.h>
  36. #include <linux/module.h>
  37. #include <linux/mutex.h>
  38. #include <linux/netdevice.h>
  39. #include <linux/of.h>
  40. #include <linux/of_device.h>
  41. #include <linux/of_mdio.h>
  42. #include <linux/of_platform.h>
  43. #include <linux/skbuff.h>
  44. #include <linux/spinlock.h>
  45. #include <linux/tcp.h> /* needed for sizeof(tcphdr) */
  46. #include <linux/udp.h> /* needed for sizeof(udphdr) */
  47. #include <linux/phy.h>
  48. #include <linux/in.h>
  49. #include <linux/io.h>
  50. #include <linux/ip.h>
  51. #include <linux/slab.h>
  52. #include "ll_temac.h"
  53. #define TX_BD_NUM 64
  54. #define RX_BD_NUM 128
  55. /* ---------------------------------------------------------------------
  56. * Low level register access functions
  57. */
  58. u32 temac_ior(struct temac_local *lp, int offset)
  59. {
  60. return in_be32((u32 *)(lp->regs + offset));
  61. }
  62. void temac_iow(struct temac_local *lp, int offset, u32 value)
  63. {
  64. out_be32((u32 *) (lp->regs + offset), value);
  65. }
  66. int temac_indirect_busywait(struct temac_local *lp)
  67. {
  68. long end = jiffies + 2;
  69. while (!(temac_ior(lp, XTE_RDY0_OFFSET) & XTE_RDY0_HARD_ACS_RDY_MASK)) {
  70. if (end - jiffies <= 0) {
  71. WARN_ON(1);
  72. return -ETIMEDOUT;
  73. }
  74. msleep(1);
  75. }
  76. return 0;
  77. }
  78. /**
  79. * temac_indirect_in32
  80. *
  81. * lp->indirect_mutex must be held when calling this function
  82. */
  83. u32 temac_indirect_in32(struct temac_local *lp, int reg)
  84. {
  85. u32 val;
  86. if (temac_indirect_busywait(lp))
  87. return -ETIMEDOUT;
  88. temac_iow(lp, XTE_CTL0_OFFSET, reg);
  89. if (temac_indirect_busywait(lp))
  90. return -ETIMEDOUT;
  91. val = temac_ior(lp, XTE_LSW0_OFFSET);
  92. return val;
  93. }
  94. /**
  95. * temac_indirect_out32
  96. *
  97. * lp->indirect_mutex must be held when calling this function
  98. */
  99. void temac_indirect_out32(struct temac_local *lp, int reg, u32 value)
  100. {
  101. if (temac_indirect_busywait(lp))
  102. return;
  103. temac_iow(lp, XTE_LSW0_OFFSET, value);
  104. temac_iow(lp, XTE_CTL0_OFFSET, CNTLREG_WRITE_ENABLE_MASK | reg);
  105. }
  106. static u32 temac_dma_in32(struct temac_local *lp, int reg)
  107. {
  108. return dcr_read(lp->sdma_dcrs, reg);
  109. }
  110. static void temac_dma_out32(struct temac_local *lp, int reg, u32 value)
  111. {
  112. dcr_write(lp->sdma_dcrs, reg, value);
  113. }
  114. /**
  115. * temac_dma_bd_init - Setup buffer descriptor rings
  116. */
  117. static int temac_dma_bd_init(struct net_device *ndev)
  118. {
  119. struct temac_local *lp = netdev_priv(ndev);
  120. struct sk_buff *skb;
  121. int i;
  122. lp->rx_skb = kzalloc(sizeof(*lp->rx_skb) * RX_BD_NUM, GFP_KERNEL);
  123. /* allocate the tx and rx ring buffer descriptors. */
  124. /* returns a virtual addres and a physical address. */
  125. lp->tx_bd_v = dma_alloc_coherent(ndev->dev.parent,
  126. sizeof(*lp->tx_bd_v) * TX_BD_NUM,
  127. &lp->tx_bd_p, GFP_KERNEL);
  128. lp->rx_bd_v = dma_alloc_coherent(ndev->dev.parent,
  129. sizeof(*lp->rx_bd_v) * RX_BD_NUM,
  130. &lp->rx_bd_p, GFP_KERNEL);
  131. memset(lp->tx_bd_v, 0, sizeof(*lp->tx_bd_v) * TX_BD_NUM);
  132. for (i = 0; i < TX_BD_NUM; i++) {
  133. lp->tx_bd_v[i].next = lp->tx_bd_p +
  134. sizeof(*lp->tx_bd_v) * ((i + 1) % TX_BD_NUM);
  135. }
  136. memset(lp->rx_bd_v, 0, sizeof(*lp->rx_bd_v) * RX_BD_NUM);
  137. for (i = 0; i < RX_BD_NUM; i++) {
  138. lp->rx_bd_v[i].next = lp->rx_bd_p +
  139. sizeof(*lp->rx_bd_v) * ((i + 1) % RX_BD_NUM);
  140. skb = alloc_skb(XTE_MAX_JUMBO_FRAME_SIZE
  141. + XTE_ALIGN, GFP_ATOMIC);
  142. if (skb == 0) {
  143. dev_err(&ndev->dev, "alloc_skb error %d\n", i);
  144. return -1;
  145. }
  146. lp->rx_skb[i] = skb;
  147. skb_reserve(skb, BUFFER_ALIGN(skb->data));
  148. /* returns physical address of skb->data */
  149. lp->rx_bd_v[i].phys = dma_map_single(ndev->dev.parent,
  150. skb->data,
  151. XTE_MAX_JUMBO_FRAME_SIZE,
  152. DMA_FROM_DEVICE);
  153. lp->rx_bd_v[i].len = XTE_MAX_JUMBO_FRAME_SIZE;
  154. lp->rx_bd_v[i].app0 = STS_CTRL_APP0_IRQONEND;
  155. }
  156. temac_dma_out32(lp, TX_CHNL_CTRL, 0x10220400 |
  157. CHNL_CTRL_IRQ_EN |
  158. CHNL_CTRL_IRQ_DLY_EN |
  159. CHNL_CTRL_IRQ_COAL_EN);
  160. /* 0x10220483 */
  161. /* 0x00100483 */
  162. temac_dma_out32(lp, RX_CHNL_CTRL, 0xff010000 |
  163. CHNL_CTRL_IRQ_EN |
  164. CHNL_CTRL_IRQ_DLY_EN |
  165. CHNL_CTRL_IRQ_COAL_EN |
  166. CHNL_CTRL_IRQ_IOE);
  167. /* 0xff010283 */
  168. temac_dma_out32(lp, RX_CURDESC_PTR, lp->rx_bd_p);
  169. temac_dma_out32(lp, RX_TAILDESC_PTR,
  170. lp->rx_bd_p + (sizeof(*lp->rx_bd_v) * (RX_BD_NUM - 1)));
  171. temac_dma_out32(lp, TX_CURDESC_PTR, lp->tx_bd_p);
  172. return 0;
  173. }
  174. /* ---------------------------------------------------------------------
  175. * net_device_ops
  176. */
  177. static int temac_set_mac_address(struct net_device *ndev, void *address)
  178. {
  179. struct temac_local *lp = netdev_priv(ndev);
  180. if (address)
  181. memcpy(ndev->dev_addr, address, ETH_ALEN);
  182. if (!is_valid_ether_addr(ndev->dev_addr))
  183. random_ether_addr(ndev->dev_addr);
  184. /* set up unicast MAC address filter set its mac address */
  185. mutex_lock(&lp->indirect_mutex);
  186. temac_indirect_out32(lp, XTE_UAW0_OFFSET,
  187. (ndev->dev_addr[0]) |
  188. (ndev->dev_addr[1] << 8) |
  189. (ndev->dev_addr[2] << 16) |
  190. (ndev->dev_addr[3] << 24));
  191. /* There are reserved bits in EUAW1
  192. * so don't affect them Set MAC bits [47:32] in EUAW1 */
  193. temac_indirect_out32(lp, XTE_UAW1_OFFSET,
  194. (ndev->dev_addr[4] & 0x000000ff) |
  195. (ndev->dev_addr[5] << 8));
  196. mutex_unlock(&lp->indirect_mutex);
  197. return 0;
  198. }
  199. static int netdev_set_mac_address(struct net_device *ndev, void *p)
  200. {
  201. struct sockaddr *addr = p;
  202. return temac_set_mac_address(ndev, addr->sa_data);
  203. }
  204. static void temac_set_multicast_list(struct net_device *ndev)
  205. {
  206. struct temac_local *lp = netdev_priv(ndev);
  207. u32 multi_addr_msw, multi_addr_lsw, val;
  208. int i;
  209. mutex_lock(&lp->indirect_mutex);
  210. if (ndev->flags & (IFF_ALLMULTI | IFF_PROMISC) ||
  211. netdev_mc_count(ndev) > MULTICAST_CAM_TABLE_NUM) {
  212. /*
  213. * We must make the kernel realise we had to move
  214. * into promisc mode or we start all out war on
  215. * the cable. If it was a promisc request the
  216. * flag is already set. If not we assert it.
  217. */
  218. ndev->flags |= IFF_PROMISC;
  219. temac_indirect_out32(lp, XTE_AFM_OFFSET, XTE_AFM_EPPRM_MASK);
  220. dev_info(&ndev->dev, "Promiscuous mode enabled.\n");
  221. } else if (!netdev_mc_empty(ndev)) {
  222. struct dev_mc_list *mclist;
  223. i = 0;
  224. netdev_for_each_mc_addr(mclist, ndev) {
  225. if (i >= MULTICAST_CAM_TABLE_NUM)
  226. break;
  227. multi_addr_msw = ((mclist->dmi_addr[3] << 24) |
  228. (mclist->dmi_addr[2] << 16) |
  229. (mclist->dmi_addr[1] << 8) |
  230. (mclist->dmi_addr[0]));
  231. temac_indirect_out32(lp, XTE_MAW0_OFFSET,
  232. multi_addr_msw);
  233. multi_addr_lsw = ((mclist->dmi_addr[5] << 8) |
  234. (mclist->dmi_addr[4]) | (i << 16));
  235. temac_indirect_out32(lp, XTE_MAW1_OFFSET,
  236. multi_addr_lsw);
  237. i++;
  238. }
  239. } else {
  240. val = temac_indirect_in32(lp, XTE_AFM_OFFSET);
  241. temac_indirect_out32(lp, XTE_AFM_OFFSET,
  242. val & ~XTE_AFM_EPPRM_MASK);
  243. temac_indirect_out32(lp, XTE_MAW0_OFFSET, 0);
  244. temac_indirect_out32(lp, XTE_MAW1_OFFSET, 0);
  245. dev_info(&ndev->dev, "Promiscuous mode disabled.\n");
  246. }
  247. mutex_unlock(&lp->indirect_mutex);
  248. }
  249. struct temac_option {
  250. int flg;
  251. u32 opt;
  252. u32 reg;
  253. u32 m_or;
  254. u32 m_and;
  255. } temac_options[] = {
  256. /* Turn on jumbo packet support for both Rx and Tx */
  257. {
  258. .opt = XTE_OPTION_JUMBO,
  259. .reg = XTE_TXC_OFFSET,
  260. .m_or = XTE_TXC_TXJMBO_MASK,
  261. },
  262. {
  263. .opt = XTE_OPTION_JUMBO,
  264. .reg = XTE_RXC1_OFFSET,
  265. .m_or =XTE_RXC1_RXJMBO_MASK,
  266. },
  267. /* Turn on VLAN packet support for both Rx and Tx */
  268. {
  269. .opt = XTE_OPTION_VLAN,
  270. .reg = XTE_TXC_OFFSET,
  271. .m_or =XTE_TXC_TXVLAN_MASK,
  272. },
  273. {
  274. .opt = XTE_OPTION_VLAN,
  275. .reg = XTE_RXC1_OFFSET,
  276. .m_or =XTE_RXC1_RXVLAN_MASK,
  277. },
  278. /* Turn on FCS stripping on receive packets */
  279. {
  280. .opt = XTE_OPTION_FCS_STRIP,
  281. .reg = XTE_RXC1_OFFSET,
  282. .m_or =XTE_RXC1_RXFCS_MASK,
  283. },
  284. /* Turn on FCS insertion on transmit packets */
  285. {
  286. .opt = XTE_OPTION_FCS_INSERT,
  287. .reg = XTE_TXC_OFFSET,
  288. .m_or =XTE_TXC_TXFCS_MASK,
  289. },
  290. /* Turn on length/type field checking on receive packets */
  291. {
  292. .opt = XTE_OPTION_LENTYPE_ERR,
  293. .reg = XTE_RXC1_OFFSET,
  294. .m_or =XTE_RXC1_RXLT_MASK,
  295. },
  296. /* Turn on flow control */
  297. {
  298. .opt = XTE_OPTION_FLOW_CONTROL,
  299. .reg = XTE_FCC_OFFSET,
  300. .m_or =XTE_FCC_RXFLO_MASK,
  301. },
  302. /* Turn on flow control */
  303. {
  304. .opt = XTE_OPTION_FLOW_CONTROL,
  305. .reg = XTE_FCC_OFFSET,
  306. .m_or =XTE_FCC_TXFLO_MASK,
  307. },
  308. /* Turn on promiscuous frame filtering (all frames are received ) */
  309. {
  310. .opt = XTE_OPTION_PROMISC,
  311. .reg = XTE_AFM_OFFSET,
  312. .m_or =XTE_AFM_EPPRM_MASK,
  313. },
  314. /* Enable transmitter if not already enabled */
  315. {
  316. .opt = XTE_OPTION_TXEN,
  317. .reg = XTE_TXC_OFFSET,
  318. .m_or =XTE_TXC_TXEN_MASK,
  319. },
  320. /* Enable receiver? */
  321. {
  322. .opt = XTE_OPTION_RXEN,
  323. .reg = XTE_RXC1_OFFSET,
  324. .m_or =XTE_RXC1_RXEN_MASK,
  325. },
  326. {}
  327. };
  328. /**
  329. * temac_setoptions
  330. */
  331. static u32 temac_setoptions(struct net_device *ndev, u32 options)
  332. {
  333. struct temac_local *lp = netdev_priv(ndev);
  334. struct temac_option *tp = &temac_options[0];
  335. int reg;
  336. mutex_lock(&lp->indirect_mutex);
  337. while (tp->opt) {
  338. reg = temac_indirect_in32(lp, tp->reg) & ~tp->m_or;
  339. if (options & tp->opt)
  340. reg |= tp->m_or;
  341. temac_indirect_out32(lp, tp->reg, reg);
  342. tp++;
  343. }
  344. lp->options |= options;
  345. mutex_unlock(&lp->indirect_mutex);
  346. return (0);
  347. }
  348. /* Initilize temac */
  349. static void temac_device_reset(struct net_device *ndev)
  350. {
  351. struct temac_local *lp = netdev_priv(ndev);
  352. u32 timeout;
  353. u32 val;
  354. /* Perform a software reset */
  355. /* 0x300 host enable bit ? */
  356. /* reset PHY through control register ?:1 */
  357. dev_dbg(&ndev->dev, "%s()\n", __func__);
  358. mutex_lock(&lp->indirect_mutex);
  359. /* Reset the receiver and wait for it to finish reset */
  360. temac_indirect_out32(lp, XTE_RXC1_OFFSET, XTE_RXC1_RXRST_MASK);
  361. timeout = 1000;
  362. while (temac_indirect_in32(lp, XTE_RXC1_OFFSET) & XTE_RXC1_RXRST_MASK) {
  363. udelay(1);
  364. if (--timeout == 0) {
  365. dev_err(&ndev->dev,
  366. "temac_device_reset RX reset timeout!!\n");
  367. break;
  368. }
  369. }
  370. /* Reset the transmitter and wait for it to finish reset */
  371. temac_indirect_out32(lp, XTE_TXC_OFFSET, XTE_TXC_TXRST_MASK);
  372. timeout = 1000;
  373. while (temac_indirect_in32(lp, XTE_TXC_OFFSET) & XTE_TXC_TXRST_MASK) {
  374. udelay(1);
  375. if (--timeout == 0) {
  376. dev_err(&ndev->dev,
  377. "temac_device_reset TX reset timeout!!\n");
  378. break;
  379. }
  380. }
  381. /* Disable the receiver */
  382. val = temac_indirect_in32(lp, XTE_RXC1_OFFSET);
  383. temac_indirect_out32(lp, XTE_RXC1_OFFSET, val & ~XTE_RXC1_RXEN_MASK);
  384. /* Reset Local Link (DMA) */
  385. temac_dma_out32(lp, DMA_CONTROL_REG, DMA_CONTROL_RST);
  386. timeout = 1000;
  387. while (temac_dma_in32(lp, DMA_CONTROL_REG) & DMA_CONTROL_RST) {
  388. udelay(1);
  389. if (--timeout == 0) {
  390. dev_err(&ndev->dev,
  391. "temac_device_reset DMA reset timeout!!\n");
  392. break;
  393. }
  394. }
  395. temac_dma_out32(lp, DMA_CONTROL_REG, DMA_TAIL_ENABLE);
  396. temac_dma_bd_init(ndev);
  397. temac_indirect_out32(lp, XTE_RXC0_OFFSET, 0);
  398. temac_indirect_out32(lp, XTE_RXC1_OFFSET, 0);
  399. temac_indirect_out32(lp, XTE_TXC_OFFSET, 0);
  400. temac_indirect_out32(lp, XTE_FCC_OFFSET, XTE_FCC_RXFLO_MASK);
  401. mutex_unlock(&lp->indirect_mutex);
  402. /* Sync default options with HW
  403. * but leave receiver and transmitter disabled. */
  404. temac_setoptions(ndev,
  405. lp->options & ~(XTE_OPTION_TXEN | XTE_OPTION_RXEN));
  406. temac_set_mac_address(ndev, NULL);
  407. /* Set address filter table */
  408. temac_set_multicast_list(ndev);
  409. if (temac_setoptions(ndev, lp->options))
  410. dev_err(&ndev->dev, "Error setting TEMAC options\n");
  411. /* Init Driver variable */
  412. ndev->trans_start = 0;
  413. }
  414. void temac_adjust_link(struct net_device *ndev)
  415. {
  416. struct temac_local *lp = netdev_priv(ndev);
  417. struct phy_device *phy = lp->phy_dev;
  418. u32 mii_speed;
  419. int link_state;
  420. /* hash together the state values to decide if something has changed */
  421. link_state = phy->speed | (phy->duplex << 1) | phy->link;
  422. mutex_lock(&lp->indirect_mutex);
  423. if (lp->last_link != link_state) {
  424. mii_speed = temac_indirect_in32(lp, XTE_EMCFG_OFFSET);
  425. mii_speed &= ~XTE_EMCFG_LINKSPD_MASK;
  426. switch (phy->speed) {
  427. case SPEED_1000: mii_speed |= XTE_EMCFG_LINKSPD_1000; break;
  428. case SPEED_100: mii_speed |= XTE_EMCFG_LINKSPD_100; break;
  429. case SPEED_10: mii_speed |= XTE_EMCFG_LINKSPD_10; break;
  430. }
  431. /* Write new speed setting out to TEMAC */
  432. temac_indirect_out32(lp, XTE_EMCFG_OFFSET, mii_speed);
  433. lp->last_link = link_state;
  434. phy_print_status(phy);
  435. }
  436. mutex_unlock(&lp->indirect_mutex);
  437. }
  438. static void temac_start_xmit_done(struct net_device *ndev)
  439. {
  440. struct temac_local *lp = netdev_priv(ndev);
  441. struct cdmac_bd *cur_p;
  442. unsigned int stat = 0;
  443. cur_p = &lp->tx_bd_v[lp->tx_bd_ci];
  444. stat = cur_p->app0;
  445. while (stat & STS_CTRL_APP0_CMPLT) {
  446. dma_unmap_single(ndev->dev.parent, cur_p->phys, cur_p->len,
  447. DMA_TO_DEVICE);
  448. if (cur_p->app4)
  449. dev_kfree_skb_irq((struct sk_buff *)cur_p->app4);
  450. cur_p->app0 = 0;
  451. ndev->stats.tx_packets++;
  452. ndev->stats.tx_bytes += cur_p->len;
  453. lp->tx_bd_ci++;
  454. if (lp->tx_bd_ci >= TX_BD_NUM)
  455. lp->tx_bd_ci = 0;
  456. cur_p = &lp->tx_bd_v[lp->tx_bd_ci];
  457. stat = cur_p->app0;
  458. }
  459. netif_wake_queue(ndev);
  460. }
  461. static int temac_start_xmit(struct sk_buff *skb, struct net_device *ndev)
  462. {
  463. struct temac_local *lp = netdev_priv(ndev);
  464. struct cdmac_bd *cur_p;
  465. dma_addr_t start_p, tail_p;
  466. int ii;
  467. unsigned long num_frag;
  468. skb_frag_t *frag;
  469. num_frag = skb_shinfo(skb)->nr_frags;
  470. frag = &skb_shinfo(skb)->frags[0];
  471. start_p = lp->tx_bd_p + sizeof(*lp->tx_bd_v) * lp->tx_bd_tail;
  472. cur_p = &lp->tx_bd_v[lp->tx_bd_tail];
  473. if (cur_p->app0 & STS_CTRL_APP0_CMPLT) {
  474. if (!netif_queue_stopped(ndev)) {
  475. netif_stop_queue(ndev);
  476. return NETDEV_TX_BUSY;
  477. }
  478. return NETDEV_TX_BUSY;
  479. }
  480. cur_p->app0 = 0;
  481. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  482. const struct iphdr *ip = ip_hdr(skb);
  483. int length = 0, start = 0, insert = 0;
  484. switch (ip->protocol) {
  485. case IPPROTO_TCP:
  486. start = sizeof(struct iphdr) + ETH_HLEN;
  487. insert = sizeof(struct iphdr) + ETH_HLEN + 16;
  488. length = ip->tot_len - sizeof(struct iphdr);
  489. break;
  490. case IPPROTO_UDP:
  491. start = sizeof(struct iphdr) + ETH_HLEN;
  492. insert = sizeof(struct iphdr) + ETH_HLEN + 6;
  493. length = ip->tot_len - sizeof(struct iphdr);
  494. break;
  495. default:
  496. break;
  497. }
  498. cur_p->app1 = ((start << 16) | insert);
  499. cur_p->app2 = csum_tcpudp_magic(ip->saddr, ip->daddr,
  500. length, ip->protocol, 0);
  501. skb->data[insert] = 0;
  502. skb->data[insert + 1] = 0;
  503. }
  504. cur_p->app0 |= STS_CTRL_APP0_SOP;
  505. cur_p->len = skb_headlen(skb);
  506. cur_p->phys = dma_map_single(ndev->dev.parent, skb->data, skb->len,
  507. DMA_TO_DEVICE);
  508. cur_p->app4 = (unsigned long)skb;
  509. for (ii = 0; ii < num_frag; ii++) {
  510. lp->tx_bd_tail++;
  511. if (lp->tx_bd_tail >= TX_BD_NUM)
  512. lp->tx_bd_tail = 0;
  513. cur_p = &lp->tx_bd_v[lp->tx_bd_tail];
  514. cur_p->phys = dma_map_single(ndev->dev.parent,
  515. (void *)page_address(frag->page) +
  516. frag->page_offset,
  517. frag->size, DMA_TO_DEVICE);
  518. cur_p->len = frag->size;
  519. cur_p->app0 = 0;
  520. frag++;
  521. }
  522. cur_p->app0 |= STS_CTRL_APP0_EOP;
  523. tail_p = lp->tx_bd_p + sizeof(*lp->tx_bd_v) * lp->tx_bd_tail;
  524. lp->tx_bd_tail++;
  525. if (lp->tx_bd_tail >= TX_BD_NUM)
  526. lp->tx_bd_tail = 0;
  527. /* Kick off the transfer */
  528. temac_dma_out32(lp, TX_TAILDESC_PTR, tail_p); /* DMA start */
  529. return NETDEV_TX_OK;
  530. }
  531. static void ll_temac_recv(struct net_device *ndev)
  532. {
  533. struct temac_local *lp = netdev_priv(ndev);
  534. struct sk_buff *skb, *new_skb;
  535. unsigned int bdstat;
  536. struct cdmac_bd *cur_p;
  537. dma_addr_t tail_p;
  538. int length;
  539. unsigned long skb_vaddr;
  540. unsigned long flags;
  541. spin_lock_irqsave(&lp->rx_lock, flags);
  542. tail_p = lp->rx_bd_p + sizeof(*lp->rx_bd_v) * lp->rx_bd_ci;
  543. cur_p = &lp->rx_bd_v[lp->rx_bd_ci];
  544. bdstat = cur_p->app0;
  545. while ((bdstat & STS_CTRL_APP0_CMPLT)) {
  546. skb = lp->rx_skb[lp->rx_bd_ci];
  547. length = cur_p->app4 & 0x3FFF;
  548. skb_vaddr = virt_to_bus(skb->data);
  549. dma_unmap_single(ndev->dev.parent, skb_vaddr, length,
  550. DMA_FROM_DEVICE);
  551. skb_put(skb, length);
  552. skb->dev = ndev;
  553. skb->protocol = eth_type_trans(skb, ndev);
  554. skb->ip_summed = CHECKSUM_NONE;
  555. netif_rx(skb);
  556. ndev->stats.rx_packets++;
  557. ndev->stats.rx_bytes += length;
  558. new_skb = alloc_skb(XTE_MAX_JUMBO_FRAME_SIZE + XTE_ALIGN,
  559. GFP_ATOMIC);
  560. if (new_skb == 0) {
  561. dev_err(&ndev->dev, "no memory for new sk_buff\n");
  562. spin_unlock_irqrestore(&lp->rx_lock, flags);
  563. return;
  564. }
  565. skb_reserve(new_skb, BUFFER_ALIGN(new_skb->data));
  566. cur_p->app0 = STS_CTRL_APP0_IRQONEND;
  567. cur_p->phys = dma_map_single(ndev->dev.parent, new_skb->data,
  568. XTE_MAX_JUMBO_FRAME_SIZE,
  569. DMA_FROM_DEVICE);
  570. cur_p->len = XTE_MAX_JUMBO_FRAME_SIZE;
  571. lp->rx_skb[lp->rx_bd_ci] = new_skb;
  572. lp->rx_bd_ci++;
  573. if (lp->rx_bd_ci >= RX_BD_NUM)
  574. lp->rx_bd_ci = 0;
  575. cur_p = &lp->rx_bd_v[lp->rx_bd_ci];
  576. bdstat = cur_p->app0;
  577. }
  578. temac_dma_out32(lp, RX_TAILDESC_PTR, tail_p);
  579. spin_unlock_irqrestore(&lp->rx_lock, flags);
  580. }
  581. static irqreturn_t ll_temac_tx_irq(int irq, void *_ndev)
  582. {
  583. struct net_device *ndev = _ndev;
  584. struct temac_local *lp = netdev_priv(ndev);
  585. unsigned int status;
  586. status = temac_dma_in32(lp, TX_IRQ_REG);
  587. temac_dma_out32(lp, TX_IRQ_REG, status);
  588. if (status & (IRQ_COAL | IRQ_DLY))
  589. temac_start_xmit_done(lp->ndev);
  590. if (status & 0x080)
  591. dev_err(&ndev->dev, "DMA error 0x%x\n", status);
  592. return IRQ_HANDLED;
  593. }
  594. static irqreturn_t ll_temac_rx_irq(int irq, void *_ndev)
  595. {
  596. struct net_device *ndev = _ndev;
  597. struct temac_local *lp = netdev_priv(ndev);
  598. unsigned int status;
  599. /* Read and clear the status registers */
  600. status = temac_dma_in32(lp, RX_IRQ_REG);
  601. temac_dma_out32(lp, RX_IRQ_REG, status);
  602. if (status & (IRQ_COAL | IRQ_DLY))
  603. ll_temac_recv(lp->ndev);
  604. return IRQ_HANDLED;
  605. }
  606. static int temac_open(struct net_device *ndev)
  607. {
  608. struct temac_local *lp = netdev_priv(ndev);
  609. int rc;
  610. dev_dbg(&ndev->dev, "temac_open()\n");
  611. if (lp->phy_node) {
  612. lp->phy_dev = of_phy_connect(lp->ndev, lp->phy_node,
  613. temac_adjust_link, 0, 0);
  614. if (!lp->phy_dev) {
  615. dev_err(lp->dev, "of_phy_connect() failed\n");
  616. return -ENODEV;
  617. }
  618. phy_start(lp->phy_dev);
  619. }
  620. rc = request_irq(lp->tx_irq, ll_temac_tx_irq, 0, ndev->name, ndev);
  621. if (rc)
  622. goto err_tx_irq;
  623. rc = request_irq(lp->rx_irq, ll_temac_rx_irq, 0, ndev->name, ndev);
  624. if (rc)
  625. goto err_rx_irq;
  626. temac_device_reset(ndev);
  627. return 0;
  628. err_rx_irq:
  629. free_irq(lp->tx_irq, ndev);
  630. err_tx_irq:
  631. if (lp->phy_dev)
  632. phy_disconnect(lp->phy_dev);
  633. lp->phy_dev = NULL;
  634. dev_err(lp->dev, "request_irq() failed\n");
  635. return rc;
  636. }
  637. static int temac_stop(struct net_device *ndev)
  638. {
  639. struct temac_local *lp = netdev_priv(ndev);
  640. dev_dbg(&ndev->dev, "temac_close()\n");
  641. free_irq(lp->tx_irq, ndev);
  642. free_irq(lp->rx_irq, ndev);
  643. if (lp->phy_dev)
  644. phy_disconnect(lp->phy_dev);
  645. lp->phy_dev = NULL;
  646. return 0;
  647. }
  648. #ifdef CONFIG_NET_POLL_CONTROLLER
  649. static void
  650. temac_poll_controller(struct net_device *ndev)
  651. {
  652. struct temac_local *lp = netdev_priv(ndev);
  653. disable_irq(lp->tx_irq);
  654. disable_irq(lp->rx_irq);
  655. ll_temac_rx_irq(lp->tx_irq, lp);
  656. ll_temac_tx_irq(lp->rx_irq, lp);
  657. enable_irq(lp->tx_irq);
  658. enable_irq(lp->rx_irq);
  659. }
  660. #endif
  661. static const struct net_device_ops temac_netdev_ops = {
  662. .ndo_open = temac_open,
  663. .ndo_stop = temac_stop,
  664. .ndo_start_xmit = temac_start_xmit,
  665. .ndo_set_mac_address = netdev_set_mac_address,
  666. //.ndo_set_multicast_list = temac_set_multicast_list,
  667. #ifdef CONFIG_NET_POLL_CONTROLLER
  668. .ndo_poll_controller = temac_poll_controller,
  669. #endif
  670. };
  671. /* ---------------------------------------------------------------------
  672. * SYSFS device attributes
  673. */
  674. static ssize_t temac_show_llink_regs(struct device *dev,
  675. struct device_attribute *attr, char *buf)
  676. {
  677. struct net_device *ndev = dev_get_drvdata(dev);
  678. struct temac_local *lp = netdev_priv(ndev);
  679. int i, len = 0;
  680. for (i = 0; i < 0x11; i++)
  681. len += sprintf(buf + len, "%.8x%s", temac_dma_in32(lp, i),
  682. (i % 8) == 7 ? "\n" : " ");
  683. len += sprintf(buf + len, "\n");
  684. return len;
  685. }
  686. static DEVICE_ATTR(llink_regs, 0440, temac_show_llink_regs, NULL);
  687. static struct attribute *temac_device_attrs[] = {
  688. &dev_attr_llink_regs.attr,
  689. NULL,
  690. };
  691. static const struct attribute_group temac_attr_group = {
  692. .attrs = temac_device_attrs,
  693. };
  694. static int __init
  695. temac_of_probe(struct of_device *op, const struct of_device_id *match)
  696. {
  697. struct device_node *np;
  698. struct temac_local *lp;
  699. struct net_device *ndev;
  700. const void *addr;
  701. int size, rc = 0;
  702. unsigned int dcrs;
  703. /* Init network device structure */
  704. ndev = alloc_etherdev(sizeof(*lp));
  705. if (!ndev) {
  706. dev_err(&op->dev, "could not allocate device.\n");
  707. return -ENOMEM;
  708. }
  709. ether_setup(ndev);
  710. dev_set_drvdata(&op->dev, ndev);
  711. SET_NETDEV_DEV(ndev, &op->dev);
  712. ndev->flags &= ~IFF_MULTICAST; /* clear multicast */
  713. ndev->features = NETIF_F_SG | NETIF_F_FRAGLIST;
  714. ndev->netdev_ops = &temac_netdev_ops;
  715. #if 0
  716. ndev->features |= NETIF_F_IP_CSUM; /* Can checksum TCP/UDP over IPv4. */
  717. ndev->features |= NETIF_F_HW_CSUM; /* Can checksum all the packets. */
  718. ndev->features |= NETIF_F_IPV6_CSUM; /* Can checksum IPV6 TCP/UDP */
  719. ndev->features |= NETIF_F_HIGHDMA; /* Can DMA to high memory. */
  720. ndev->features |= NETIF_F_HW_VLAN_TX; /* Transmit VLAN hw accel */
  721. ndev->features |= NETIF_F_HW_VLAN_RX; /* Receive VLAN hw acceleration */
  722. ndev->features |= NETIF_F_HW_VLAN_FILTER; /* Receive VLAN filtering */
  723. ndev->features |= NETIF_F_VLAN_CHALLENGED; /* cannot handle VLAN pkts */
  724. ndev->features |= NETIF_F_GSO; /* Enable software GSO. */
  725. ndev->features |= NETIF_F_MULTI_QUEUE; /* Has multiple TX/RX queues */
  726. ndev->features |= NETIF_F_LRO; /* large receive offload */
  727. #endif
  728. /* setup temac private info structure */
  729. lp = netdev_priv(ndev);
  730. lp->ndev = ndev;
  731. lp->dev = &op->dev;
  732. lp->options = XTE_OPTION_DEFAULTS;
  733. spin_lock_init(&lp->rx_lock);
  734. mutex_init(&lp->indirect_mutex);
  735. /* map device registers */
  736. lp->regs = of_iomap(op->node, 0);
  737. if (!lp->regs) {
  738. dev_err(&op->dev, "could not map temac regs.\n");
  739. goto nodev;
  740. }
  741. /* Find the DMA node, map the DMA registers, and decode the DMA IRQs */
  742. np = of_parse_phandle(op->node, "llink-connected", 0);
  743. if (!np) {
  744. dev_err(&op->dev, "could not find DMA node\n");
  745. goto nodev;
  746. }
  747. dcrs = dcr_resource_start(np, 0);
  748. if (dcrs == 0) {
  749. dev_err(&op->dev, "could not get DMA register address\n");
  750. goto nodev;
  751. }
  752. lp->sdma_dcrs = dcr_map(np, dcrs, dcr_resource_len(np, 0));
  753. dev_dbg(&op->dev, "DCR base: %x\n", dcrs);
  754. lp->rx_irq = irq_of_parse_and_map(np, 0);
  755. lp->tx_irq = irq_of_parse_and_map(np, 1);
  756. if (!lp->rx_irq || !lp->tx_irq) {
  757. dev_err(&op->dev, "could not determine irqs\n");
  758. rc = -ENOMEM;
  759. goto nodev;
  760. }
  761. of_node_put(np); /* Finished with the DMA node; drop the reference */
  762. /* Retrieve the MAC address */
  763. addr = of_get_property(op->node, "local-mac-address", &size);
  764. if ((!addr) || (size != 6)) {
  765. dev_err(&op->dev, "could not find MAC address\n");
  766. rc = -ENODEV;
  767. goto nodev;
  768. }
  769. temac_set_mac_address(ndev, (void *)addr);
  770. rc = temac_mdio_setup(lp, op->node);
  771. if (rc)
  772. dev_warn(&op->dev, "error registering MDIO bus\n");
  773. lp->phy_node = of_parse_phandle(op->node, "phy-handle", 0);
  774. if (lp->phy_node)
  775. dev_dbg(lp->dev, "using PHY node %s (%p)\n", np->full_name, np);
  776. /* Add the device attributes */
  777. rc = sysfs_create_group(&lp->dev->kobj, &temac_attr_group);
  778. if (rc) {
  779. dev_err(lp->dev, "Error creating sysfs files\n");
  780. goto nodev;
  781. }
  782. rc = register_netdev(lp->ndev);
  783. if (rc) {
  784. dev_err(lp->dev, "register_netdev() error (%i)\n", rc);
  785. goto err_register_ndev;
  786. }
  787. return 0;
  788. err_register_ndev:
  789. sysfs_remove_group(&lp->dev->kobj, &temac_attr_group);
  790. nodev:
  791. free_netdev(ndev);
  792. ndev = NULL;
  793. return rc;
  794. }
  795. static int __devexit temac_of_remove(struct of_device *op)
  796. {
  797. struct net_device *ndev = dev_get_drvdata(&op->dev);
  798. struct temac_local *lp = netdev_priv(ndev);
  799. temac_mdio_teardown(lp);
  800. unregister_netdev(ndev);
  801. sysfs_remove_group(&lp->dev->kobj, &temac_attr_group);
  802. if (lp->phy_node)
  803. of_node_put(lp->phy_node);
  804. lp->phy_node = NULL;
  805. dev_set_drvdata(&op->dev, NULL);
  806. free_netdev(ndev);
  807. return 0;
  808. }
  809. static struct of_device_id temac_of_match[] __devinitdata = {
  810. { .compatible = "xlnx,xps-ll-temac-1.01.b", },
  811. { .compatible = "xlnx,xps-ll-temac-2.00.a", },
  812. { .compatible = "xlnx,xps-ll-temac-2.02.a", },
  813. { .compatible = "xlnx,xps-ll-temac-2.03.a", },
  814. {},
  815. };
  816. MODULE_DEVICE_TABLE(of, temac_of_match);
  817. static struct of_platform_driver temac_of_driver = {
  818. .match_table = temac_of_match,
  819. .probe = temac_of_probe,
  820. .remove = __devexit_p(temac_of_remove),
  821. .driver = {
  822. .owner = THIS_MODULE,
  823. .name = "xilinx_temac",
  824. },
  825. };
  826. static int __init temac_init(void)
  827. {
  828. return of_register_platform_driver(&temac_of_driver);
  829. }
  830. module_init(temac_init);
  831. static void __exit temac_exit(void)
  832. {
  833. of_unregister_platform_driver(&temac_of_driver);
  834. }
  835. module_exit(temac_exit);
  836. MODULE_DESCRIPTION("Xilinx LL_TEMAC Ethernet driver");
  837. MODULE_AUTHOR("Yoshio Kashiwagi");
  838. MODULE_LICENSE("GPL");