jme.c 67 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068
  1. /*
  2. * JMicron JMC2x0 series PCIe Ethernet Linux Device Driver
  3. *
  4. * Copyright 2008 JMicron Technology Corporation
  5. * http://www.jmicron.com/
  6. *
  7. * Author: Guo-Fu Tseng <cooldavid@cooldavid.org>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. *
  22. */
  23. #include <linux/module.h>
  24. #include <linux/kernel.h>
  25. #include <linux/pci.h>
  26. #include <linux/netdevice.h>
  27. #include <linux/etherdevice.h>
  28. #include <linux/ethtool.h>
  29. #include <linux/mii.h>
  30. #include <linux/crc32.h>
  31. #include <linux/delay.h>
  32. #include <linux/spinlock.h>
  33. #include <linux/in.h>
  34. #include <linux/ip.h>
  35. #include <linux/ipv6.h>
  36. #include <linux/tcp.h>
  37. #include <linux/udp.h>
  38. #include <linux/if_vlan.h>
  39. #include <linux/slab.h>
  40. #include <net/ip6_checksum.h>
  41. #include "jme.h"
  42. static int force_pseudohp = -1;
  43. static int no_pseudohp = -1;
  44. static int no_extplug = -1;
  45. module_param(force_pseudohp, int, 0);
  46. MODULE_PARM_DESC(force_pseudohp,
  47. "Enable pseudo hot-plug feature manually by driver instead of BIOS.");
  48. module_param(no_pseudohp, int, 0);
  49. MODULE_PARM_DESC(no_pseudohp, "Disable pseudo hot-plug feature.");
  50. module_param(no_extplug, int, 0);
  51. MODULE_PARM_DESC(no_extplug,
  52. "Do not use external plug signal for pseudo hot-plug.");
  53. static int
  54. jme_mdio_read(struct net_device *netdev, int phy, int reg)
  55. {
  56. struct jme_adapter *jme = netdev_priv(netdev);
  57. int i, val, again = (reg == MII_BMSR) ? 1 : 0;
  58. read_again:
  59. jwrite32(jme, JME_SMI, SMI_OP_REQ |
  60. smi_phy_addr(phy) |
  61. smi_reg_addr(reg));
  62. wmb();
  63. for (i = JME_PHY_TIMEOUT * 50 ; i > 0 ; --i) {
  64. udelay(20);
  65. val = jread32(jme, JME_SMI);
  66. if ((val & SMI_OP_REQ) == 0)
  67. break;
  68. }
  69. if (i == 0) {
  70. jeprintk(jme->pdev, "phy(%d) read timeout : %d\n", phy, reg);
  71. return 0;
  72. }
  73. if (again--)
  74. goto read_again;
  75. return (val & SMI_DATA_MASK) >> SMI_DATA_SHIFT;
  76. }
  77. static void
  78. jme_mdio_write(struct net_device *netdev,
  79. int phy, int reg, int val)
  80. {
  81. struct jme_adapter *jme = netdev_priv(netdev);
  82. int i;
  83. jwrite32(jme, JME_SMI, SMI_OP_WRITE | SMI_OP_REQ |
  84. ((val << SMI_DATA_SHIFT) & SMI_DATA_MASK) |
  85. smi_phy_addr(phy) | smi_reg_addr(reg));
  86. wmb();
  87. for (i = JME_PHY_TIMEOUT * 50 ; i > 0 ; --i) {
  88. udelay(20);
  89. if ((jread32(jme, JME_SMI) & SMI_OP_REQ) == 0)
  90. break;
  91. }
  92. if (i == 0)
  93. jeprintk(jme->pdev, "phy(%d) write timeout : %d\n", phy, reg);
  94. return;
  95. }
  96. static inline void
  97. jme_reset_phy_processor(struct jme_adapter *jme)
  98. {
  99. u32 val;
  100. jme_mdio_write(jme->dev,
  101. jme->mii_if.phy_id,
  102. MII_ADVERTISE, ADVERTISE_ALL |
  103. ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  104. if (jme->pdev->device == PCI_DEVICE_ID_JMICRON_JMC250)
  105. jme_mdio_write(jme->dev,
  106. jme->mii_if.phy_id,
  107. MII_CTRL1000,
  108. ADVERTISE_1000FULL | ADVERTISE_1000HALF);
  109. val = jme_mdio_read(jme->dev,
  110. jme->mii_if.phy_id,
  111. MII_BMCR);
  112. jme_mdio_write(jme->dev,
  113. jme->mii_if.phy_id,
  114. MII_BMCR, val | BMCR_RESET);
  115. return;
  116. }
  117. static void
  118. jme_setup_wakeup_frame(struct jme_adapter *jme,
  119. u32 *mask, u32 crc, int fnr)
  120. {
  121. int i;
  122. /*
  123. * Setup CRC pattern
  124. */
  125. jwrite32(jme, JME_WFOI, WFOI_CRC_SEL | (fnr & WFOI_FRAME_SEL));
  126. wmb();
  127. jwrite32(jme, JME_WFODP, crc);
  128. wmb();
  129. /*
  130. * Setup Mask
  131. */
  132. for (i = 0 ; i < WAKEUP_FRAME_MASK_DWNR ; ++i) {
  133. jwrite32(jme, JME_WFOI,
  134. ((i << WFOI_MASK_SHIFT) & WFOI_MASK_SEL) |
  135. (fnr & WFOI_FRAME_SEL));
  136. wmb();
  137. jwrite32(jme, JME_WFODP, mask[i]);
  138. wmb();
  139. }
  140. }
  141. static inline void
  142. jme_reset_mac_processor(struct jme_adapter *jme)
  143. {
  144. u32 mask[WAKEUP_FRAME_MASK_DWNR] = {0, 0, 0, 0};
  145. u32 crc = 0xCDCDCDCD;
  146. u32 gpreg0;
  147. int i;
  148. jwrite32(jme, JME_GHC, jme->reg_ghc | GHC_SWRST);
  149. udelay(2);
  150. jwrite32(jme, JME_GHC, jme->reg_ghc);
  151. jwrite32(jme, JME_RXDBA_LO, 0x00000000);
  152. jwrite32(jme, JME_RXDBA_HI, 0x00000000);
  153. jwrite32(jme, JME_RXQDC, 0x00000000);
  154. jwrite32(jme, JME_RXNDA, 0x00000000);
  155. jwrite32(jme, JME_TXDBA_LO, 0x00000000);
  156. jwrite32(jme, JME_TXDBA_HI, 0x00000000);
  157. jwrite32(jme, JME_TXQDC, 0x00000000);
  158. jwrite32(jme, JME_TXNDA, 0x00000000);
  159. jwrite32(jme, JME_RXMCHT_LO, 0x00000000);
  160. jwrite32(jme, JME_RXMCHT_HI, 0x00000000);
  161. for (i = 0 ; i < WAKEUP_FRAME_NR ; ++i)
  162. jme_setup_wakeup_frame(jme, mask, crc, i);
  163. if (jme->fpgaver)
  164. gpreg0 = GPREG0_DEFAULT | GPREG0_LNKINTPOLL;
  165. else
  166. gpreg0 = GPREG0_DEFAULT;
  167. jwrite32(jme, JME_GPREG0, gpreg0);
  168. jwrite32(jme, JME_GPREG1, GPREG1_DEFAULT);
  169. }
  170. static inline void
  171. jme_reset_ghc_speed(struct jme_adapter *jme)
  172. {
  173. jme->reg_ghc &= ~(GHC_SPEED_1000M | GHC_DPX);
  174. jwrite32(jme, JME_GHC, jme->reg_ghc);
  175. }
  176. static inline void
  177. jme_clear_pm(struct jme_adapter *jme)
  178. {
  179. jwrite32(jme, JME_PMCS, 0xFFFF0000 | jme->reg_pmcs);
  180. pci_set_power_state(jme->pdev, PCI_D0);
  181. pci_enable_wake(jme->pdev, PCI_D0, false);
  182. }
  183. static int
  184. jme_reload_eeprom(struct jme_adapter *jme)
  185. {
  186. u32 val;
  187. int i;
  188. val = jread32(jme, JME_SMBCSR);
  189. if (val & SMBCSR_EEPROMD) {
  190. val |= SMBCSR_CNACK;
  191. jwrite32(jme, JME_SMBCSR, val);
  192. val |= SMBCSR_RELOAD;
  193. jwrite32(jme, JME_SMBCSR, val);
  194. mdelay(12);
  195. for (i = JME_EEPROM_RELOAD_TIMEOUT; i > 0; --i) {
  196. mdelay(1);
  197. if ((jread32(jme, JME_SMBCSR) & SMBCSR_RELOAD) == 0)
  198. break;
  199. }
  200. if (i == 0) {
  201. jeprintk(jme->pdev, "eeprom reload timeout\n");
  202. return -EIO;
  203. }
  204. }
  205. return 0;
  206. }
  207. static void
  208. jme_load_macaddr(struct net_device *netdev)
  209. {
  210. struct jme_adapter *jme = netdev_priv(netdev);
  211. unsigned char macaddr[6];
  212. u32 val;
  213. spin_lock_bh(&jme->macaddr_lock);
  214. val = jread32(jme, JME_RXUMA_LO);
  215. macaddr[0] = (val >> 0) & 0xFF;
  216. macaddr[1] = (val >> 8) & 0xFF;
  217. macaddr[2] = (val >> 16) & 0xFF;
  218. macaddr[3] = (val >> 24) & 0xFF;
  219. val = jread32(jme, JME_RXUMA_HI);
  220. macaddr[4] = (val >> 0) & 0xFF;
  221. macaddr[5] = (val >> 8) & 0xFF;
  222. memcpy(netdev->dev_addr, macaddr, 6);
  223. spin_unlock_bh(&jme->macaddr_lock);
  224. }
  225. static inline void
  226. jme_set_rx_pcc(struct jme_adapter *jme, int p)
  227. {
  228. switch (p) {
  229. case PCC_OFF:
  230. jwrite32(jme, JME_PCCRX0,
  231. ((PCC_OFF_TO << PCCRXTO_SHIFT) & PCCRXTO_MASK) |
  232. ((PCC_OFF_CNT << PCCRX_SHIFT) & PCCRX_MASK));
  233. break;
  234. case PCC_P1:
  235. jwrite32(jme, JME_PCCRX0,
  236. ((PCC_P1_TO << PCCRXTO_SHIFT) & PCCRXTO_MASK) |
  237. ((PCC_P1_CNT << PCCRX_SHIFT) & PCCRX_MASK));
  238. break;
  239. case PCC_P2:
  240. jwrite32(jme, JME_PCCRX0,
  241. ((PCC_P2_TO << PCCRXTO_SHIFT) & PCCRXTO_MASK) |
  242. ((PCC_P2_CNT << PCCRX_SHIFT) & PCCRX_MASK));
  243. break;
  244. case PCC_P3:
  245. jwrite32(jme, JME_PCCRX0,
  246. ((PCC_P3_TO << PCCRXTO_SHIFT) & PCCRXTO_MASK) |
  247. ((PCC_P3_CNT << PCCRX_SHIFT) & PCCRX_MASK));
  248. break;
  249. default:
  250. break;
  251. }
  252. wmb();
  253. if (!(test_bit(JME_FLAG_POLL, &jme->flags)))
  254. netif_info(jme, rx_status, jme->dev, "Switched to PCC_P%d\n", p);
  255. }
  256. static void
  257. jme_start_irq(struct jme_adapter *jme)
  258. {
  259. register struct dynpcc_info *dpi = &(jme->dpi);
  260. jme_set_rx_pcc(jme, PCC_P1);
  261. dpi->cur = PCC_P1;
  262. dpi->attempt = PCC_P1;
  263. dpi->cnt = 0;
  264. jwrite32(jme, JME_PCCTX,
  265. ((PCC_TX_TO << PCCTXTO_SHIFT) & PCCTXTO_MASK) |
  266. ((PCC_TX_CNT << PCCTX_SHIFT) & PCCTX_MASK) |
  267. PCCTXQ0_EN
  268. );
  269. /*
  270. * Enable Interrupts
  271. */
  272. jwrite32(jme, JME_IENS, INTR_ENABLE);
  273. }
  274. static inline void
  275. jme_stop_irq(struct jme_adapter *jme)
  276. {
  277. /*
  278. * Disable Interrupts
  279. */
  280. jwrite32f(jme, JME_IENC, INTR_ENABLE);
  281. }
  282. static u32
  283. jme_linkstat_from_phy(struct jme_adapter *jme)
  284. {
  285. u32 phylink, bmsr;
  286. phylink = jme_mdio_read(jme->dev, jme->mii_if.phy_id, 17);
  287. bmsr = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_BMSR);
  288. if (bmsr & BMSR_ANCOMP)
  289. phylink |= PHY_LINK_AUTONEG_COMPLETE;
  290. return phylink;
  291. }
  292. static inline void
  293. jme_set_phyfifoa(struct jme_adapter *jme)
  294. {
  295. jme_mdio_write(jme->dev, jme->mii_if.phy_id, 27, 0x0004);
  296. }
  297. static inline void
  298. jme_set_phyfifob(struct jme_adapter *jme)
  299. {
  300. jme_mdio_write(jme->dev, jme->mii_if.phy_id, 27, 0x0000);
  301. }
  302. static int
  303. jme_check_link(struct net_device *netdev, int testonly)
  304. {
  305. struct jme_adapter *jme = netdev_priv(netdev);
  306. u32 phylink, ghc, cnt = JME_SPDRSV_TIMEOUT, bmcr, gpreg1;
  307. char linkmsg[64];
  308. int rc = 0;
  309. linkmsg[0] = '\0';
  310. if (jme->fpgaver)
  311. phylink = jme_linkstat_from_phy(jme);
  312. else
  313. phylink = jread32(jme, JME_PHY_LINK);
  314. if (phylink & PHY_LINK_UP) {
  315. if (!(phylink & PHY_LINK_AUTONEG_COMPLETE)) {
  316. /*
  317. * If we did not enable AN
  318. * Speed/Duplex Info should be obtained from SMI
  319. */
  320. phylink = PHY_LINK_UP;
  321. bmcr = jme_mdio_read(jme->dev,
  322. jme->mii_if.phy_id,
  323. MII_BMCR);
  324. phylink |= ((bmcr & BMCR_SPEED1000) &&
  325. (bmcr & BMCR_SPEED100) == 0) ?
  326. PHY_LINK_SPEED_1000M :
  327. (bmcr & BMCR_SPEED100) ?
  328. PHY_LINK_SPEED_100M :
  329. PHY_LINK_SPEED_10M;
  330. phylink |= (bmcr & BMCR_FULLDPLX) ?
  331. PHY_LINK_DUPLEX : 0;
  332. strcat(linkmsg, "Forced: ");
  333. } else {
  334. /*
  335. * Keep polling for speed/duplex resolve complete
  336. */
  337. while (!(phylink & PHY_LINK_SPEEDDPU_RESOLVED) &&
  338. --cnt) {
  339. udelay(1);
  340. if (jme->fpgaver)
  341. phylink = jme_linkstat_from_phy(jme);
  342. else
  343. phylink = jread32(jme, JME_PHY_LINK);
  344. }
  345. if (!cnt)
  346. jeprintk(jme->pdev,
  347. "Waiting speed resolve timeout.\n");
  348. strcat(linkmsg, "ANed: ");
  349. }
  350. if (jme->phylink == phylink) {
  351. rc = 1;
  352. goto out;
  353. }
  354. if (testonly)
  355. goto out;
  356. jme->phylink = phylink;
  357. ghc = jme->reg_ghc & ~(GHC_SPEED | GHC_DPX |
  358. GHC_TO_CLK_PCIE | GHC_TXMAC_CLK_PCIE |
  359. GHC_TO_CLK_GPHY | GHC_TXMAC_CLK_GPHY);
  360. switch (phylink & PHY_LINK_SPEED_MASK) {
  361. case PHY_LINK_SPEED_10M:
  362. ghc |= GHC_SPEED_10M |
  363. GHC_TO_CLK_PCIE | GHC_TXMAC_CLK_PCIE;
  364. strcat(linkmsg, "10 Mbps, ");
  365. break;
  366. case PHY_LINK_SPEED_100M:
  367. ghc |= GHC_SPEED_100M |
  368. GHC_TO_CLK_PCIE | GHC_TXMAC_CLK_PCIE;
  369. strcat(linkmsg, "100 Mbps, ");
  370. break;
  371. case PHY_LINK_SPEED_1000M:
  372. ghc |= GHC_SPEED_1000M |
  373. GHC_TO_CLK_GPHY | GHC_TXMAC_CLK_GPHY;
  374. strcat(linkmsg, "1000 Mbps, ");
  375. break;
  376. default:
  377. break;
  378. }
  379. if (phylink & PHY_LINK_DUPLEX) {
  380. jwrite32(jme, JME_TXMCS, TXMCS_DEFAULT);
  381. ghc |= GHC_DPX;
  382. } else {
  383. jwrite32(jme, JME_TXMCS, TXMCS_DEFAULT |
  384. TXMCS_BACKOFF |
  385. TXMCS_CARRIERSENSE |
  386. TXMCS_COLLISION);
  387. jwrite32(jme, JME_TXTRHD, TXTRHD_TXPEN |
  388. ((0x2000 << TXTRHD_TXP_SHIFT) & TXTRHD_TXP) |
  389. TXTRHD_TXREN |
  390. ((8 << TXTRHD_TXRL_SHIFT) & TXTRHD_TXRL));
  391. }
  392. gpreg1 = GPREG1_DEFAULT;
  393. if (is_buggy250(jme->pdev->device, jme->chiprev)) {
  394. if (!(phylink & PHY_LINK_DUPLEX))
  395. gpreg1 |= GPREG1_HALFMODEPATCH;
  396. switch (phylink & PHY_LINK_SPEED_MASK) {
  397. case PHY_LINK_SPEED_10M:
  398. jme_set_phyfifoa(jme);
  399. gpreg1 |= GPREG1_RSSPATCH;
  400. break;
  401. case PHY_LINK_SPEED_100M:
  402. jme_set_phyfifob(jme);
  403. gpreg1 |= GPREG1_RSSPATCH;
  404. break;
  405. case PHY_LINK_SPEED_1000M:
  406. jme_set_phyfifoa(jme);
  407. break;
  408. default:
  409. break;
  410. }
  411. }
  412. jwrite32(jme, JME_GPREG1, gpreg1);
  413. jwrite32(jme, JME_GHC, ghc);
  414. jme->reg_ghc = ghc;
  415. strcat(linkmsg, (phylink & PHY_LINK_DUPLEX) ?
  416. "Full-Duplex, " :
  417. "Half-Duplex, ");
  418. strcat(linkmsg, (phylink & PHY_LINK_MDI_STAT) ?
  419. "MDI-X" :
  420. "MDI");
  421. netif_info(jme, link, jme->dev, "Link is up at %s.\n", linkmsg);
  422. netif_carrier_on(netdev);
  423. } else {
  424. if (testonly)
  425. goto out;
  426. netif_info(jme, link, jme->dev, "Link is down.\n");
  427. jme->phylink = 0;
  428. netif_carrier_off(netdev);
  429. }
  430. out:
  431. return rc;
  432. }
  433. static int
  434. jme_setup_tx_resources(struct jme_adapter *jme)
  435. {
  436. struct jme_ring *txring = &(jme->txring[0]);
  437. txring->alloc = dma_alloc_coherent(&(jme->pdev->dev),
  438. TX_RING_ALLOC_SIZE(jme->tx_ring_size),
  439. &(txring->dmaalloc),
  440. GFP_ATOMIC);
  441. if (!txring->alloc)
  442. goto err_set_null;
  443. /*
  444. * 16 Bytes align
  445. */
  446. txring->desc = (void *)ALIGN((unsigned long)(txring->alloc),
  447. RING_DESC_ALIGN);
  448. txring->dma = ALIGN(txring->dmaalloc, RING_DESC_ALIGN);
  449. txring->next_to_use = 0;
  450. atomic_set(&txring->next_to_clean, 0);
  451. atomic_set(&txring->nr_free, jme->tx_ring_size);
  452. txring->bufinf = kmalloc(sizeof(struct jme_buffer_info) *
  453. jme->tx_ring_size, GFP_ATOMIC);
  454. if (unlikely(!(txring->bufinf)))
  455. goto err_free_txring;
  456. /*
  457. * Initialize Transmit Descriptors
  458. */
  459. memset(txring->alloc, 0, TX_RING_ALLOC_SIZE(jme->tx_ring_size));
  460. memset(txring->bufinf, 0,
  461. sizeof(struct jme_buffer_info) * jme->tx_ring_size);
  462. return 0;
  463. err_free_txring:
  464. dma_free_coherent(&(jme->pdev->dev),
  465. TX_RING_ALLOC_SIZE(jme->tx_ring_size),
  466. txring->alloc,
  467. txring->dmaalloc);
  468. err_set_null:
  469. txring->desc = NULL;
  470. txring->dmaalloc = 0;
  471. txring->dma = 0;
  472. txring->bufinf = NULL;
  473. return -ENOMEM;
  474. }
  475. static void
  476. jme_free_tx_resources(struct jme_adapter *jme)
  477. {
  478. int i;
  479. struct jme_ring *txring = &(jme->txring[0]);
  480. struct jme_buffer_info *txbi;
  481. if (txring->alloc) {
  482. if (txring->bufinf) {
  483. for (i = 0 ; i < jme->tx_ring_size ; ++i) {
  484. txbi = txring->bufinf + i;
  485. if (txbi->skb) {
  486. dev_kfree_skb(txbi->skb);
  487. txbi->skb = NULL;
  488. }
  489. txbi->mapping = 0;
  490. txbi->len = 0;
  491. txbi->nr_desc = 0;
  492. txbi->start_xmit = 0;
  493. }
  494. kfree(txring->bufinf);
  495. }
  496. dma_free_coherent(&(jme->pdev->dev),
  497. TX_RING_ALLOC_SIZE(jme->tx_ring_size),
  498. txring->alloc,
  499. txring->dmaalloc);
  500. txring->alloc = NULL;
  501. txring->desc = NULL;
  502. txring->dmaalloc = 0;
  503. txring->dma = 0;
  504. txring->bufinf = NULL;
  505. }
  506. txring->next_to_use = 0;
  507. atomic_set(&txring->next_to_clean, 0);
  508. atomic_set(&txring->nr_free, 0);
  509. }
  510. static inline void
  511. jme_enable_tx_engine(struct jme_adapter *jme)
  512. {
  513. /*
  514. * Select Queue 0
  515. */
  516. jwrite32(jme, JME_TXCS, TXCS_DEFAULT | TXCS_SELECT_QUEUE0);
  517. wmb();
  518. /*
  519. * Setup TX Queue 0 DMA Bass Address
  520. */
  521. jwrite32(jme, JME_TXDBA_LO, (__u64)jme->txring[0].dma & 0xFFFFFFFFUL);
  522. jwrite32(jme, JME_TXDBA_HI, (__u64)(jme->txring[0].dma) >> 32);
  523. jwrite32(jme, JME_TXNDA, (__u64)jme->txring[0].dma & 0xFFFFFFFFUL);
  524. /*
  525. * Setup TX Descptor Count
  526. */
  527. jwrite32(jme, JME_TXQDC, jme->tx_ring_size);
  528. /*
  529. * Enable TX Engine
  530. */
  531. wmb();
  532. jwrite32(jme, JME_TXCS, jme->reg_txcs |
  533. TXCS_SELECT_QUEUE0 |
  534. TXCS_ENABLE);
  535. }
  536. static inline void
  537. jme_restart_tx_engine(struct jme_adapter *jme)
  538. {
  539. /*
  540. * Restart TX Engine
  541. */
  542. jwrite32(jme, JME_TXCS, jme->reg_txcs |
  543. TXCS_SELECT_QUEUE0 |
  544. TXCS_ENABLE);
  545. }
  546. static inline void
  547. jme_disable_tx_engine(struct jme_adapter *jme)
  548. {
  549. int i;
  550. u32 val;
  551. /*
  552. * Disable TX Engine
  553. */
  554. jwrite32(jme, JME_TXCS, jme->reg_txcs | TXCS_SELECT_QUEUE0);
  555. wmb();
  556. val = jread32(jme, JME_TXCS);
  557. for (i = JME_TX_DISABLE_TIMEOUT ; (val & TXCS_ENABLE) && i > 0 ; --i) {
  558. mdelay(1);
  559. val = jread32(jme, JME_TXCS);
  560. rmb();
  561. }
  562. if (!i)
  563. jeprintk(jme->pdev, "Disable TX engine timeout.\n");
  564. }
  565. static void
  566. jme_set_clean_rxdesc(struct jme_adapter *jme, int i)
  567. {
  568. struct jme_ring *rxring = &(jme->rxring[0]);
  569. register struct rxdesc *rxdesc = rxring->desc;
  570. struct jme_buffer_info *rxbi = rxring->bufinf;
  571. rxdesc += i;
  572. rxbi += i;
  573. rxdesc->dw[0] = 0;
  574. rxdesc->dw[1] = 0;
  575. rxdesc->desc1.bufaddrh = cpu_to_le32((__u64)rxbi->mapping >> 32);
  576. rxdesc->desc1.bufaddrl = cpu_to_le32(
  577. (__u64)rxbi->mapping & 0xFFFFFFFFUL);
  578. rxdesc->desc1.datalen = cpu_to_le16(rxbi->len);
  579. if (jme->dev->features & NETIF_F_HIGHDMA)
  580. rxdesc->desc1.flags = RXFLAG_64BIT;
  581. wmb();
  582. rxdesc->desc1.flags |= RXFLAG_OWN | RXFLAG_INT;
  583. }
  584. static int
  585. jme_make_new_rx_buf(struct jme_adapter *jme, int i)
  586. {
  587. struct jme_ring *rxring = &(jme->rxring[0]);
  588. struct jme_buffer_info *rxbi = rxring->bufinf + i;
  589. struct sk_buff *skb;
  590. skb = netdev_alloc_skb(jme->dev,
  591. jme->dev->mtu + RX_EXTRA_LEN);
  592. if (unlikely(!skb))
  593. return -ENOMEM;
  594. rxbi->skb = skb;
  595. rxbi->len = skb_tailroom(skb);
  596. rxbi->mapping = pci_map_page(jme->pdev,
  597. virt_to_page(skb->data),
  598. offset_in_page(skb->data),
  599. rxbi->len,
  600. PCI_DMA_FROMDEVICE);
  601. return 0;
  602. }
  603. static void
  604. jme_free_rx_buf(struct jme_adapter *jme, int i)
  605. {
  606. struct jme_ring *rxring = &(jme->rxring[0]);
  607. struct jme_buffer_info *rxbi = rxring->bufinf;
  608. rxbi += i;
  609. if (rxbi->skb) {
  610. pci_unmap_page(jme->pdev,
  611. rxbi->mapping,
  612. rxbi->len,
  613. PCI_DMA_FROMDEVICE);
  614. dev_kfree_skb(rxbi->skb);
  615. rxbi->skb = NULL;
  616. rxbi->mapping = 0;
  617. rxbi->len = 0;
  618. }
  619. }
  620. static void
  621. jme_free_rx_resources(struct jme_adapter *jme)
  622. {
  623. int i;
  624. struct jme_ring *rxring = &(jme->rxring[0]);
  625. if (rxring->alloc) {
  626. if (rxring->bufinf) {
  627. for (i = 0 ; i < jme->rx_ring_size ; ++i)
  628. jme_free_rx_buf(jme, i);
  629. kfree(rxring->bufinf);
  630. }
  631. dma_free_coherent(&(jme->pdev->dev),
  632. RX_RING_ALLOC_SIZE(jme->rx_ring_size),
  633. rxring->alloc,
  634. rxring->dmaalloc);
  635. rxring->alloc = NULL;
  636. rxring->desc = NULL;
  637. rxring->dmaalloc = 0;
  638. rxring->dma = 0;
  639. rxring->bufinf = NULL;
  640. }
  641. rxring->next_to_use = 0;
  642. atomic_set(&rxring->next_to_clean, 0);
  643. }
  644. static int
  645. jme_setup_rx_resources(struct jme_adapter *jme)
  646. {
  647. int i;
  648. struct jme_ring *rxring = &(jme->rxring[0]);
  649. rxring->alloc = dma_alloc_coherent(&(jme->pdev->dev),
  650. RX_RING_ALLOC_SIZE(jme->rx_ring_size),
  651. &(rxring->dmaalloc),
  652. GFP_ATOMIC);
  653. if (!rxring->alloc)
  654. goto err_set_null;
  655. /*
  656. * 16 Bytes align
  657. */
  658. rxring->desc = (void *)ALIGN((unsigned long)(rxring->alloc),
  659. RING_DESC_ALIGN);
  660. rxring->dma = ALIGN(rxring->dmaalloc, RING_DESC_ALIGN);
  661. rxring->next_to_use = 0;
  662. atomic_set(&rxring->next_to_clean, 0);
  663. rxring->bufinf = kmalloc(sizeof(struct jme_buffer_info) *
  664. jme->rx_ring_size, GFP_ATOMIC);
  665. if (unlikely(!(rxring->bufinf)))
  666. goto err_free_rxring;
  667. /*
  668. * Initiallize Receive Descriptors
  669. */
  670. memset(rxring->bufinf, 0,
  671. sizeof(struct jme_buffer_info) * jme->rx_ring_size);
  672. for (i = 0 ; i < jme->rx_ring_size ; ++i) {
  673. if (unlikely(jme_make_new_rx_buf(jme, i))) {
  674. jme_free_rx_resources(jme);
  675. return -ENOMEM;
  676. }
  677. jme_set_clean_rxdesc(jme, i);
  678. }
  679. return 0;
  680. err_free_rxring:
  681. dma_free_coherent(&(jme->pdev->dev),
  682. RX_RING_ALLOC_SIZE(jme->rx_ring_size),
  683. rxring->alloc,
  684. rxring->dmaalloc);
  685. err_set_null:
  686. rxring->desc = NULL;
  687. rxring->dmaalloc = 0;
  688. rxring->dma = 0;
  689. rxring->bufinf = NULL;
  690. return -ENOMEM;
  691. }
  692. static inline void
  693. jme_enable_rx_engine(struct jme_adapter *jme)
  694. {
  695. /*
  696. * Select Queue 0
  697. */
  698. jwrite32(jme, JME_RXCS, jme->reg_rxcs |
  699. RXCS_QUEUESEL_Q0);
  700. wmb();
  701. /*
  702. * Setup RX DMA Bass Address
  703. */
  704. jwrite32(jme, JME_RXDBA_LO, (__u64)(jme->rxring[0].dma) & 0xFFFFFFFFUL);
  705. jwrite32(jme, JME_RXDBA_HI, (__u64)(jme->rxring[0].dma) >> 32);
  706. jwrite32(jme, JME_RXNDA, (__u64)(jme->rxring[0].dma) & 0xFFFFFFFFUL);
  707. /*
  708. * Setup RX Descriptor Count
  709. */
  710. jwrite32(jme, JME_RXQDC, jme->rx_ring_size);
  711. /*
  712. * Setup Unicast Filter
  713. */
  714. jme_set_multi(jme->dev);
  715. /*
  716. * Enable RX Engine
  717. */
  718. wmb();
  719. jwrite32(jme, JME_RXCS, jme->reg_rxcs |
  720. RXCS_QUEUESEL_Q0 |
  721. RXCS_ENABLE |
  722. RXCS_QST);
  723. }
  724. static inline void
  725. jme_restart_rx_engine(struct jme_adapter *jme)
  726. {
  727. /*
  728. * Start RX Engine
  729. */
  730. jwrite32(jme, JME_RXCS, jme->reg_rxcs |
  731. RXCS_QUEUESEL_Q0 |
  732. RXCS_ENABLE |
  733. RXCS_QST);
  734. }
  735. static inline void
  736. jme_disable_rx_engine(struct jme_adapter *jme)
  737. {
  738. int i;
  739. u32 val;
  740. /*
  741. * Disable RX Engine
  742. */
  743. jwrite32(jme, JME_RXCS, jme->reg_rxcs);
  744. wmb();
  745. val = jread32(jme, JME_RXCS);
  746. for (i = JME_RX_DISABLE_TIMEOUT ; (val & RXCS_ENABLE) && i > 0 ; --i) {
  747. mdelay(1);
  748. val = jread32(jme, JME_RXCS);
  749. rmb();
  750. }
  751. if (!i)
  752. jeprintk(jme->pdev, "Disable RX engine timeout.\n");
  753. }
  754. static int
  755. jme_rxsum_ok(struct jme_adapter *jme, u16 flags)
  756. {
  757. if (!(flags & (RXWBFLAG_TCPON | RXWBFLAG_UDPON | RXWBFLAG_IPV4)))
  758. return false;
  759. if (unlikely((flags & (RXWBFLAG_MF | RXWBFLAG_TCPON | RXWBFLAG_TCPCS))
  760. == RXWBFLAG_TCPON)) {
  761. if (flags & RXWBFLAG_IPV4)
  762. netif_err(jme, rx_err, jme->dev, "TCP Checksum error\n");
  763. return false;
  764. }
  765. if (unlikely((flags & (RXWBFLAG_MF | RXWBFLAG_UDPON | RXWBFLAG_UDPCS))
  766. == RXWBFLAG_UDPON)) {
  767. if (flags & RXWBFLAG_IPV4)
  768. netif_err(jme, rx_err, jme->dev, "UDP Checksum error.\n");
  769. return false;
  770. }
  771. if (unlikely((flags & (RXWBFLAG_IPV4 | RXWBFLAG_IPCS))
  772. == RXWBFLAG_IPV4)) {
  773. netif_err(jme, rx_err, jme->dev, "IPv4 Checksum error.\n");
  774. return false;
  775. }
  776. return true;
  777. }
  778. static void
  779. jme_alloc_and_feed_skb(struct jme_adapter *jme, int idx)
  780. {
  781. struct jme_ring *rxring = &(jme->rxring[0]);
  782. struct rxdesc *rxdesc = rxring->desc;
  783. struct jme_buffer_info *rxbi = rxring->bufinf;
  784. struct sk_buff *skb;
  785. int framesize;
  786. rxdesc += idx;
  787. rxbi += idx;
  788. skb = rxbi->skb;
  789. pci_dma_sync_single_for_cpu(jme->pdev,
  790. rxbi->mapping,
  791. rxbi->len,
  792. PCI_DMA_FROMDEVICE);
  793. if (unlikely(jme_make_new_rx_buf(jme, idx))) {
  794. pci_dma_sync_single_for_device(jme->pdev,
  795. rxbi->mapping,
  796. rxbi->len,
  797. PCI_DMA_FROMDEVICE);
  798. ++(NET_STAT(jme).rx_dropped);
  799. } else {
  800. framesize = le16_to_cpu(rxdesc->descwb.framesize)
  801. - RX_PREPAD_SIZE;
  802. skb_reserve(skb, RX_PREPAD_SIZE);
  803. skb_put(skb, framesize);
  804. skb->protocol = eth_type_trans(skb, jme->dev);
  805. if (jme_rxsum_ok(jme, le16_to_cpu(rxdesc->descwb.flags)))
  806. skb->ip_summed = CHECKSUM_UNNECESSARY;
  807. else
  808. skb->ip_summed = CHECKSUM_NONE;
  809. if (rxdesc->descwb.flags & cpu_to_le16(RXWBFLAG_TAGON)) {
  810. if (jme->vlgrp) {
  811. jme->jme_vlan_rx(skb, jme->vlgrp,
  812. le16_to_cpu(rxdesc->descwb.vlan));
  813. NET_STAT(jme).rx_bytes += 4;
  814. } else {
  815. dev_kfree_skb(skb);
  816. }
  817. } else {
  818. jme->jme_rx(skb);
  819. }
  820. if ((rxdesc->descwb.flags & cpu_to_le16(RXWBFLAG_DEST)) ==
  821. cpu_to_le16(RXWBFLAG_DEST_MUL))
  822. ++(NET_STAT(jme).multicast);
  823. NET_STAT(jme).rx_bytes += framesize;
  824. ++(NET_STAT(jme).rx_packets);
  825. }
  826. jme_set_clean_rxdesc(jme, idx);
  827. }
  828. static int
  829. jme_process_receive(struct jme_adapter *jme, int limit)
  830. {
  831. struct jme_ring *rxring = &(jme->rxring[0]);
  832. struct rxdesc *rxdesc = rxring->desc;
  833. int i, j, ccnt, desccnt, mask = jme->rx_ring_mask;
  834. if (unlikely(!atomic_dec_and_test(&jme->rx_cleaning)))
  835. goto out_inc;
  836. if (unlikely(atomic_read(&jme->link_changing) != 1))
  837. goto out_inc;
  838. if (unlikely(!netif_carrier_ok(jme->dev)))
  839. goto out_inc;
  840. i = atomic_read(&rxring->next_to_clean);
  841. while (limit > 0) {
  842. rxdesc = rxring->desc;
  843. rxdesc += i;
  844. if ((rxdesc->descwb.flags & cpu_to_le16(RXWBFLAG_OWN)) ||
  845. !(rxdesc->descwb.desccnt & RXWBDCNT_WBCPL))
  846. goto out;
  847. --limit;
  848. desccnt = rxdesc->descwb.desccnt & RXWBDCNT_DCNT;
  849. if (unlikely(desccnt > 1 ||
  850. rxdesc->descwb.errstat & RXWBERR_ALLERR)) {
  851. if (rxdesc->descwb.errstat & RXWBERR_CRCERR)
  852. ++(NET_STAT(jme).rx_crc_errors);
  853. else if (rxdesc->descwb.errstat & RXWBERR_OVERUN)
  854. ++(NET_STAT(jme).rx_fifo_errors);
  855. else
  856. ++(NET_STAT(jme).rx_errors);
  857. if (desccnt > 1)
  858. limit -= desccnt - 1;
  859. for (j = i, ccnt = desccnt ; ccnt-- ; ) {
  860. jme_set_clean_rxdesc(jme, j);
  861. j = (j + 1) & (mask);
  862. }
  863. } else {
  864. jme_alloc_and_feed_skb(jme, i);
  865. }
  866. i = (i + desccnt) & (mask);
  867. }
  868. out:
  869. atomic_set(&rxring->next_to_clean, i);
  870. out_inc:
  871. atomic_inc(&jme->rx_cleaning);
  872. return limit > 0 ? limit : 0;
  873. }
  874. static void
  875. jme_attempt_pcc(struct dynpcc_info *dpi, int atmp)
  876. {
  877. if (likely(atmp == dpi->cur)) {
  878. dpi->cnt = 0;
  879. return;
  880. }
  881. if (dpi->attempt == atmp) {
  882. ++(dpi->cnt);
  883. } else {
  884. dpi->attempt = atmp;
  885. dpi->cnt = 0;
  886. }
  887. }
  888. static void
  889. jme_dynamic_pcc(struct jme_adapter *jme)
  890. {
  891. register struct dynpcc_info *dpi = &(jme->dpi);
  892. if ((NET_STAT(jme).rx_bytes - dpi->last_bytes) > PCC_P3_THRESHOLD)
  893. jme_attempt_pcc(dpi, PCC_P3);
  894. else if ((NET_STAT(jme).rx_packets - dpi->last_pkts) > PCC_P2_THRESHOLD ||
  895. dpi->intr_cnt > PCC_INTR_THRESHOLD)
  896. jme_attempt_pcc(dpi, PCC_P2);
  897. else
  898. jme_attempt_pcc(dpi, PCC_P1);
  899. if (unlikely(dpi->attempt != dpi->cur && dpi->cnt > 5)) {
  900. if (dpi->attempt < dpi->cur)
  901. tasklet_schedule(&jme->rxclean_task);
  902. jme_set_rx_pcc(jme, dpi->attempt);
  903. dpi->cur = dpi->attempt;
  904. dpi->cnt = 0;
  905. }
  906. }
  907. static void
  908. jme_start_pcc_timer(struct jme_adapter *jme)
  909. {
  910. struct dynpcc_info *dpi = &(jme->dpi);
  911. dpi->last_bytes = NET_STAT(jme).rx_bytes;
  912. dpi->last_pkts = NET_STAT(jme).rx_packets;
  913. dpi->intr_cnt = 0;
  914. jwrite32(jme, JME_TMCSR,
  915. TMCSR_EN | ((0xFFFFFF - PCC_INTERVAL_US) & TMCSR_CNT));
  916. }
  917. static inline void
  918. jme_stop_pcc_timer(struct jme_adapter *jme)
  919. {
  920. jwrite32(jme, JME_TMCSR, 0);
  921. }
  922. static void
  923. jme_shutdown_nic(struct jme_adapter *jme)
  924. {
  925. u32 phylink;
  926. phylink = jme_linkstat_from_phy(jme);
  927. if (!(phylink & PHY_LINK_UP)) {
  928. /*
  929. * Disable all interrupt before issue timer
  930. */
  931. jme_stop_irq(jme);
  932. jwrite32(jme, JME_TIMER2, TMCSR_EN | 0xFFFFFE);
  933. }
  934. }
  935. static void
  936. jme_pcc_tasklet(unsigned long arg)
  937. {
  938. struct jme_adapter *jme = (struct jme_adapter *)arg;
  939. struct net_device *netdev = jme->dev;
  940. if (unlikely(test_bit(JME_FLAG_SHUTDOWN, &jme->flags))) {
  941. jme_shutdown_nic(jme);
  942. return;
  943. }
  944. if (unlikely(!netif_carrier_ok(netdev) ||
  945. (atomic_read(&jme->link_changing) != 1)
  946. )) {
  947. jme_stop_pcc_timer(jme);
  948. return;
  949. }
  950. if (!(test_bit(JME_FLAG_POLL, &jme->flags)))
  951. jme_dynamic_pcc(jme);
  952. jme_start_pcc_timer(jme);
  953. }
  954. static inline void
  955. jme_polling_mode(struct jme_adapter *jme)
  956. {
  957. jme_set_rx_pcc(jme, PCC_OFF);
  958. }
  959. static inline void
  960. jme_interrupt_mode(struct jme_adapter *jme)
  961. {
  962. jme_set_rx_pcc(jme, PCC_P1);
  963. }
  964. static inline int
  965. jme_pseudo_hotplug_enabled(struct jme_adapter *jme)
  966. {
  967. u32 apmc;
  968. apmc = jread32(jme, JME_APMC);
  969. return apmc & JME_APMC_PSEUDO_HP_EN;
  970. }
  971. static void
  972. jme_start_shutdown_timer(struct jme_adapter *jme)
  973. {
  974. u32 apmc;
  975. apmc = jread32(jme, JME_APMC) | JME_APMC_PCIE_SD_EN;
  976. apmc &= ~JME_APMC_EPIEN_CTRL;
  977. if (!no_extplug) {
  978. jwrite32f(jme, JME_APMC, apmc | JME_APMC_EPIEN_CTRL_EN);
  979. wmb();
  980. }
  981. jwrite32f(jme, JME_APMC, apmc);
  982. jwrite32f(jme, JME_TIMER2, 0);
  983. set_bit(JME_FLAG_SHUTDOWN, &jme->flags);
  984. jwrite32(jme, JME_TMCSR,
  985. TMCSR_EN | ((0xFFFFFF - APMC_PHP_SHUTDOWN_DELAY) & TMCSR_CNT));
  986. }
  987. static void
  988. jme_stop_shutdown_timer(struct jme_adapter *jme)
  989. {
  990. u32 apmc;
  991. jwrite32f(jme, JME_TMCSR, 0);
  992. jwrite32f(jme, JME_TIMER2, 0);
  993. clear_bit(JME_FLAG_SHUTDOWN, &jme->flags);
  994. apmc = jread32(jme, JME_APMC);
  995. apmc &= ~(JME_APMC_PCIE_SD_EN | JME_APMC_EPIEN_CTRL);
  996. jwrite32f(jme, JME_APMC, apmc | JME_APMC_EPIEN_CTRL_DIS);
  997. wmb();
  998. jwrite32f(jme, JME_APMC, apmc);
  999. }
  1000. static void
  1001. jme_link_change_tasklet(unsigned long arg)
  1002. {
  1003. struct jme_adapter *jme = (struct jme_adapter *)arg;
  1004. struct net_device *netdev = jme->dev;
  1005. int rc;
  1006. while (!atomic_dec_and_test(&jme->link_changing)) {
  1007. atomic_inc(&jme->link_changing);
  1008. netif_info(jme, intr, jme->dev, "Get link change lock failed.\n");
  1009. while (atomic_read(&jme->link_changing) != 1)
  1010. netif_info(jme, intr, jme->dev, "Waiting link change lock.\n");
  1011. }
  1012. if (jme_check_link(netdev, 1) && jme->old_mtu == netdev->mtu)
  1013. goto out;
  1014. jme->old_mtu = netdev->mtu;
  1015. netif_stop_queue(netdev);
  1016. if (jme_pseudo_hotplug_enabled(jme))
  1017. jme_stop_shutdown_timer(jme);
  1018. jme_stop_pcc_timer(jme);
  1019. tasklet_disable(&jme->txclean_task);
  1020. tasklet_disable(&jme->rxclean_task);
  1021. tasklet_disable(&jme->rxempty_task);
  1022. if (netif_carrier_ok(netdev)) {
  1023. jme_reset_ghc_speed(jme);
  1024. jme_disable_rx_engine(jme);
  1025. jme_disable_tx_engine(jme);
  1026. jme_reset_mac_processor(jme);
  1027. jme_free_rx_resources(jme);
  1028. jme_free_tx_resources(jme);
  1029. if (test_bit(JME_FLAG_POLL, &jme->flags))
  1030. jme_polling_mode(jme);
  1031. netif_carrier_off(netdev);
  1032. }
  1033. jme_check_link(netdev, 0);
  1034. if (netif_carrier_ok(netdev)) {
  1035. rc = jme_setup_rx_resources(jme);
  1036. if (rc) {
  1037. jeprintk(jme->pdev, "Allocating resources for RX error"
  1038. ", Device STOPPED!\n");
  1039. goto out_enable_tasklet;
  1040. }
  1041. rc = jme_setup_tx_resources(jme);
  1042. if (rc) {
  1043. jeprintk(jme->pdev, "Allocating resources for TX error"
  1044. ", Device STOPPED!\n");
  1045. goto err_out_free_rx_resources;
  1046. }
  1047. jme_enable_rx_engine(jme);
  1048. jme_enable_tx_engine(jme);
  1049. netif_start_queue(netdev);
  1050. if (test_bit(JME_FLAG_POLL, &jme->flags))
  1051. jme_interrupt_mode(jme);
  1052. jme_start_pcc_timer(jme);
  1053. } else if (jme_pseudo_hotplug_enabled(jme)) {
  1054. jme_start_shutdown_timer(jme);
  1055. }
  1056. goto out_enable_tasklet;
  1057. err_out_free_rx_resources:
  1058. jme_free_rx_resources(jme);
  1059. out_enable_tasklet:
  1060. tasklet_enable(&jme->txclean_task);
  1061. tasklet_hi_enable(&jme->rxclean_task);
  1062. tasklet_hi_enable(&jme->rxempty_task);
  1063. out:
  1064. atomic_inc(&jme->link_changing);
  1065. }
  1066. static void
  1067. jme_rx_clean_tasklet(unsigned long arg)
  1068. {
  1069. struct jme_adapter *jme = (struct jme_adapter *)arg;
  1070. struct dynpcc_info *dpi = &(jme->dpi);
  1071. jme_process_receive(jme, jme->rx_ring_size);
  1072. ++(dpi->intr_cnt);
  1073. }
  1074. static int
  1075. jme_poll(JME_NAPI_HOLDER(holder), JME_NAPI_WEIGHT(budget))
  1076. {
  1077. struct jme_adapter *jme = jme_napi_priv(holder);
  1078. int rest;
  1079. rest = jme_process_receive(jme, JME_NAPI_WEIGHT_VAL(budget));
  1080. while (atomic_read(&jme->rx_empty) > 0) {
  1081. atomic_dec(&jme->rx_empty);
  1082. ++(NET_STAT(jme).rx_dropped);
  1083. jme_restart_rx_engine(jme);
  1084. }
  1085. atomic_inc(&jme->rx_empty);
  1086. if (rest) {
  1087. JME_RX_COMPLETE(netdev, holder);
  1088. jme_interrupt_mode(jme);
  1089. }
  1090. JME_NAPI_WEIGHT_SET(budget, rest);
  1091. return JME_NAPI_WEIGHT_VAL(budget) - rest;
  1092. }
  1093. static void
  1094. jme_rx_empty_tasklet(unsigned long arg)
  1095. {
  1096. struct jme_adapter *jme = (struct jme_adapter *)arg;
  1097. if (unlikely(atomic_read(&jme->link_changing) != 1))
  1098. return;
  1099. if (unlikely(!netif_carrier_ok(jme->dev)))
  1100. return;
  1101. netif_info(jme, rx_status, jme->dev, "RX Queue Full!\n");
  1102. jme_rx_clean_tasklet(arg);
  1103. while (atomic_read(&jme->rx_empty) > 0) {
  1104. atomic_dec(&jme->rx_empty);
  1105. ++(NET_STAT(jme).rx_dropped);
  1106. jme_restart_rx_engine(jme);
  1107. }
  1108. atomic_inc(&jme->rx_empty);
  1109. }
  1110. static void
  1111. jme_wake_queue_if_stopped(struct jme_adapter *jme)
  1112. {
  1113. struct jme_ring *txring = &(jme->txring[0]);
  1114. smp_wmb();
  1115. if (unlikely(netif_queue_stopped(jme->dev) &&
  1116. atomic_read(&txring->nr_free) >= (jme->tx_wake_threshold))) {
  1117. netif_info(jme, tx_done, jme->dev, "TX Queue Waked.\n");
  1118. netif_wake_queue(jme->dev);
  1119. }
  1120. }
  1121. static void
  1122. jme_tx_clean_tasklet(unsigned long arg)
  1123. {
  1124. struct jme_adapter *jme = (struct jme_adapter *)arg;
  1125. struct jme_ring *txring = &(jme->txring[0]);
  1126. struct txdesc *txdesc = txring->desc;
  1127. struct jme_buffer_info *txbi = txring->bufinf, *ctxbi, *ttxbi;
  1128. int i, j, cnt = 0, max, err, mask;
  1129. tx_dbg(jme, "Into txclean.\n");
  1130. if (unlikely(!atomic_dec_and_test(&jme->tx_cleaning)))
  1131. goto out;
  1132. if (unlikely(atomic_read(&jme->link_changing) != 1))
  1133. goto out;
  1134. if (unlikely(!netif_carrier_ok(jme->dev)))
  1135. goto out;
  1136. max = jme->tx_ring_size - atomic_read(&txring->nr_free);
  1137. mask = jme->tx_ring_mask;
  1138. for (i = atomic_read(&txring->next_to_clean) ; cnt < max ; ) {
  1139. ctxbi = txbi + i;
  1140. if (likely(ctxbi->skb &&
  1141. !(txdesc[i].descwb.flags & TXWBFLAG_OWN))) {
  1142. tx_dbg(jme, "txclean: %d+%d@%lu\n",
  1143. i, ctxbi->nr_desc, jiffies);
  1144. err = txdesc[i].descwb.flags & TXWBFLAG_ALLERR;
  1145. for (j = 1 ; j < ctxbi->nr_desc ; ++j) {
  1146. ttxbi = txbi + ((i + j) & (mask));
  1147. txdesc[(i + j) & (mask)].dw[0] = 0;
  1148. pci_unmap_page(jme->pdev,
  1149. ttxbi->mapping,
  1150. ttxbi->len,
  1151. PCI_DMA_TODEVICE);
  1152. ttxbi->mapping = 0;
  1153. ttxbi->len = 0;
  1154. }
  1155. dev_kfree_skb(ctxbi->skb);
  1156. cnt += ctxbi->nr_desc;
  1157. if (unlikely(err)) {
  1158. ++(NET_STAT(jme).tx_carrier_errors);
  1159. } else {
  1160. ++(NET_STAT(jme).tx_packets);
  1161. NET_STAT(jme).tx_bytes += ctxbi->len;
  1162. }
  1163. ctxbi->skb = NULL;
  1164. ctxbi->len = 0;
  1165. ctxbi->start_xmit = 0;
  1166. } else {
  1167. break;
  1168. }
  1169. i = (i + ctxbi->nr_desc) & mask;
  1170. ctxbi->nr_desc = 0;
  1171. }
  1172. tx_dbg(jme, "txclean: done %d@%lu.\n", i, jiffies);
  1173. atomic_set(&txring->next_to_clean, i);
  1174. atomic_add(cnt, &txring->nr_free);
  1175. jme_wake_queue_if_stopped(jme);
  1176. out:
  1177. atomic_inc(&jme->tx_cleaning);
  1178. }
  1179. static void
  1180. jme_intr_msi(struct jme_adapter *jme, u32 intrstat)
  1181. {
  1182. /*
  1183. * Disable interrupt
  1184. */
  1185. jwrite32f(jme, JME_IENC, INTR_ENABLE);
  1186. if (intrstat & (INTR_LINKCH | INTR_SWINTR)) {
  1187. /*
  1188. * Link change event is critical
  1189. * all other events are ignored
  1190. */
  1191. jwrite32(jme, JME_IEVE, intrstat);
  1192. tasklet_schedule(&jme->linkch_task);
  1193. goto out_reenable;
  1194. }
  1195. if (intrstat & INTR_TMINTR) {
  1196. jwrite32(jme, JME_IEVE, INTR_TMINTR);
  1197. tasklet_schedule(&jme->pcc_task);
  1198. }
  1199. if (intrstat & (INTR_PCCTXTO | INTR_PCCTX)) {
  1200. jwrite32(jme, JME_IEVE, INTR_PCCTXTO | INTR_PCCTX | INTR_TX0);
  1201. tasklet_schedule(&jme->txclean_task);
  1202. }
  1203. if ((intrstat & (INTR_PCCRX0TO | INTR_PCCRX0 | INTR_RX0EMP))) {
  1204. jwrite32(jme, JME_IEVE, (intrstat & (INTR_PCCRX0TO |
  1205. INTR_PCCRX0 |
  1206. INTR_RX0EMP)) |
  1207. INTR_RX0);
  1208. }
  1209. if (test_bit(JME_FLAG_POLL, &jme->flags)) {
  1210. if (intrstat & INTR_RX0EMP)
  1211. atomic_inc(&jme->rx_empty);
  1212. if ((intrstat & (INTR_PCCRX0TO | INTR_PCCRX0 | INTR_RX0EMP))) {
  1213. if (likely(JME_RX_SCHEDULE_PREP(jme))) {
  1214. jme_polling_mode(jme);
  1215. JME_RX_SCHEDULE(jme);
  1216. }
  1217. }
  1218. } else {
  1219. if (intrstat & INTR_RX0EMP) {
  1220. atomic_inc(&jme->rx_empty);
  1221. tasklet_hi_schedule(&jme->rxempty_task);
  1222. } else if (intrstat & (INTR_PCCRX0TO | INTR_PCCRX0)) {
  1223. tasklet_hi_schedule(&jme->rxclean_task);
  1224. }
  1225. }
  1226. out_reenable:
  1227. /*
  1228. * Re-enable interrupt
  1229. */
  1230. jwrite32f(jme, JME_IENS, INTR_ENABLE);
  1231. }
  1232. static irqreturn_t
  1233. jme_intr(int irq, void *dev_id)
  1234. {
  1235. struct net_device *netdev = dev_id;
  1236. struct jme_adapter *jme = netdev_priv(netdev);
  1237. u32 intrstat;
  1238. intrstat = jread32(jme, JME_IEVE);
  1239. /*
  1240. * Check if it's really an interrupt for us
  1241. */
  1242. if (unlikely((intrstat & INTR_ENABLE) == 0))
  1243. return IRQ_NONE;
  1244. /*
  1245. * Check if the device still exist
  1246. */
  1247. if (unlikely(intrstat == ~((typeof(intrstat))0)))
  1248. return IRQ_NONE;
  1249. jme_intr_msi(jme, intrstat);
  1250. return IRQ_HANDLED;
  1251. }
  1252. static irqreturn_t
  1253. jme_msi(int irq, void *dev_id)
  1254. {
  1255. struct net_device *netdev = dev_id;
  1256. struct jme_adapter *jme = netdev_priv(netdev);
  1257. u32 intrstat;
  1258. intrstat = jread32(jme, JME_IEVE);
  1259. jme_intr_msi(jme, intrstat);
  1260. return IRQ_HANDLED;
  1261. }
  1262. static void
  1263. jme_reset_link(struct jme_adapter *jme)
  1264. {
  1265. jwrite32(jme, JME_TMCSR, TMCSR_SWIT);
  1266. }
  1267. static void
  1268. jme_restart_an(struct jme_adapter *jme)
  1269. {
  1270. u32 bmcr;
  1271. spin_lock_bh(&jme->phy_lock);
  1272. bmcr = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_BMCR);
  1273. bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
  1274. jme_mdio_write(jme->dev, jme->mii_if.phy_id, MII_BMCR, bmcr);
  1275. spin_unlock_bh(&jme->phy_lock);
  1276. }
  1277. static int
  1278. jme_request_irq(struct jme_adapter *jme)
  1279. {
  1280. int rc;
  1281. struct net_device *netdev = jme->dev;
  1282. irq_handler_t handler = jme_intr;
  1283. int irq_flags = IRQF_SHARED;
  1284. if (!pci_enable_msi(jme->pdev)) {
  1285. set_bit(JME_FLAG_MSI, &jme->flags);
  1286. handler = jme_msi;
  1287. irq_flags = 0;
  1288. }
  1289. rc = request_irq(jme->pdev->irq, handler, irq_flags, netdev->name,
  1290. netdev);
  1291. if (rc) {
  1292. jeprintk(jme->pdev,
  1293. "Unable to request %s interrupt (return: %d)\n",
  1294. test_bit(JME_FLAG_MSI, &jme->flags) ? "MSI" : "INTx",
  1295. rc);
  1296. if (test_bit(JME_FLAG_MSI, &jme->flags)) {
  1297. pci_disable_msi(jme->pdev);
  1298. clear_bit(JME_FLAG_MSI, &jme->flags);
  1299. }
  1300. } else {
  1301. netdev->irq = jme->pdev->irq;
  1302. }
  1303. return rc;
  1304. }
  1305. static void
  1306. jme_free_irq(struct jme_adapter *jme)
  1307. {
  1308. free_irq(jme->pdev->irq, jme->dev);
  1309. if (test_bit(JME_FLAG_MSI, &jme->flags)) {
  1310. pci_disable_msi(jme->pdev);
  1311. clear_bit(JME_FLAG_MSI, &jme->flags);
  1312. jme->dev->irq = jme->pdev->irq;
  1313. }
  1314. }
  1315. static int
  1316. jme_open(struct net_device *netdev)
  1317. {
  1318. struct jme_adapter *jme = netdev_priv(netdev);
  1319. int rc;
  1320. jme_clear_pm(jme);
  1321. JME_NAPI_ENABLE(jme);
  1322. tasklet_enable(&jme->linkch_task);
  1323. tasklet_enable(&jme->txclean_task);
  1324. tasklet_hi_enable(&jme->rxclean_task);
  1325. tasklet_hi_enable(&jme->rxempty_task);
  1326. rc = jme_request_irq(jme);
  1327. if (rc)
  1328. goto err_out;
  1329. jme_start_irq(jme);
  1330. if (test_bit(JME_FLAG_SSET, &jme->flags))
  1331. jme_set_settings(netdev, &jme->old_ecmd);
  1332. else
  1333. jme_reset_phy_processor(jme);
  1334. jme_reset_link(jme);
  1335. return 0;
  1336. err_out:
  1337. netif_stop_queue(netdev);
  1338. netif_carrier_off(netdev);
  1339. return rc;
  1340. }
  1341. #ifdef CONFIG_PM
  1342. static void
  1343. jme_set_100m_half(struct jme_adapter *jme)
  1344. {
  1345. u32 bmcr, tmp;
  1346. bmcr = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_BMCR);
  1347. tmp = bmcr & ~(BMCR_ANENABLE | BMCR_SPEED100 |
  1348. BMCR_SPEED1000 | BMCR_FULLDPLX);
  1349. tmp |= BMCR_SPEED100;
  1350. if (bmcr != tmp)
  1351. jme_mdio_write(jme->dev, jme->mii_if.phy_id, MII_BMCR, tmp);
  1352. if (jme->fpgaver)
  1353. jwrite32(jme, JME_GHC, GHC_SPEED_100M | GHC_LINK_POLL);
  1354. else
  1355. jwrite32(jme, JME_GHC, GHC_SPEED_100M);
  1356. }
  1357. #define JME_WAIT_LINK_TIME 2000 /* 2000ms */
  1358. static void
  1359. jme_wait_link(struct jme_adapter *jme)
  1360. {
  1361. u32 phylink, to = JME_WAIT_LINK_TIME;
  1362. mdelay(1000);
  1363. phylink = jme_linkstat_from_phy(jme);
  1364. while (!(phylink & PHY_LINK_UP) && (to -= 10) > 0) {
  1365. mdelay(10);
  1366. phylink = jme_linkstat_from_phy(jme);
  1367. }
  1368. }
  1369. #endif
  1370. static inline void
  1371. jme_phy_off(struct jme_adapter *jme)
  1372. {
  1373. jme_mdio_write(jme->dev, jme->mii_if.phy_id, MII_BMCR, BMCR_PDOWN);
  1374. }
  1375. static int
  1376. jme_close(struct net_device *netdev)
  1377. {
  1378. struct jme_adapter *jme = netdev_priv(netdev);
  1379. netif_stop_queue(netdev);
  1380. netif_carrier_off(netdev);
  1381. jme_stop_irq(jme);
  1382. jme_free_irq(jme);
  1383. JME_NAPI_DISABLE(jme);
  1384. tasklet_disable(&jme->linkch_task);
  1385. tasklet_disable(&jme->txclean_task);
  1386. tasklet_disable(&jme->rxclean_task);
  1387. tasklet_disable(&jme->rxempty_task);
  1388. jme_reset_ghc_speed(jme);
  1389. jme_disable_rx_engine(jme);
  1390. jme_disable_tx_engine(jme);
  1391. jme_reset_mac_processor(jme);
  1392. jme_free_rx_resources(jme);
  1393. jme_free_tx_resources(jme);
  1394. jme->phylink = 0;
  1395. jme_phy_off(jme);
  1396. return 0;
  1397. }
  1398. static int
  1399. jme_alloc_txdesc(struct jme_adapter *jme,
  1400. struct sk_buff *skb)
  1401. {
  1402. struct jme_ring *txring = &(jme->txring[0]);
  1403. int idx, nr_alloc, mask = jme->tx_ring_mask;
  1404. idx = txring->next_to_use;
  1405. nr_alloc = skb_shinfo(skb)->nr_frags + 2;
  1406. if (unlikely(atomic_read(&txring->nr_free) < nr_alloc))
  1407. return -1;
  1408. atomic_sub(nr_alloc, &txring->nr_free);
  1409. txring->next_to_use = (txring->next_to_use + nr_alloc) & mask;
  1410. return idx;
  1411. }
  1412. static void
  1413. jme_fill_tx_map(struct pci_dev *pdev,
  1414. struct txdesc *txdesc,
  1415. struct jme_buffer_info *txbi,
  1416. struct page *page,
  1417. u32 page_offset,
  1418. u32 len,
  1419. u8 hidma)
  1420. {
  1421. dma_addr_t dmaaddr;
  1422. dmaaddr = pci_map_page(pdev,
  1423. page,
  1424. page_offset,
  1425. len,
  1426. PCI_DMA_TODEVICE);
  1427. pci_dma_sync_single_for_device(pdev,
  1428. dmaaddr,
  1429. len,
  1430. PCI_DMA_TODEVICE);
  1431. txdesc->dw[0] = 0;
  1432. txdesc->dw[1] = 0;
  1433. txdesc->desc2.flags = TXFLAG_OWN;
  1434. txdesc->desc2.flags |= (hidma) ? TXFLAG_64BIT : 0;
  1435. txdesc->desc2.datalen = cpu_to_le16(len);
  1436. txdesc->desc2.bufaddrh = cpu_to_le32((__u64)dmaaddr >> 32);
  1437. txdesc->desc2.bufaddrl = cpu_to_le32(
  1438. (__u64)dmaaddr & 0xFFFFFFFFUL);
  1439. txbi->mapping = dmaaddr;
  1440. txbi->len = len;
  1441. }
  1442. static void
  1443. jme_map_tx_skb(struct jme_adapter *jme, struct sk_buff *skb, int idx)
  1444. {
  1445. struct jme_ring *txring = &(jme->txring[0]);
  1446. struct txdesc *txdesc = txring->desc, *ctxdesc;
  1447. struct jme_buffer_info *txbi = txring->bufinf, *ctxbi;
  1448. u8 hidma = jme->dev->features & NETIF_F_HIGHDMA;
  1449. int i, nr_frags = skb_shinfo(skb)->nr_frags;
  1450. int mask = jme->tx_ring_mask;
  1451. struct skb_frag_struct *frag;
  1452. u32 len;
  1453. for (i = 0 ; i < nr_frags ; ++i) {
  1454. frag = &skb_shinfo(skb)->frags[i];
  1455. ctxdesc = txdesc + ((idx + i + 2) & (mask));
  1456. ctxbi = txbi + ((idx + i + 2) & (mask));
  1457. jme_fill_tx_map(jme->pdev, ctxdesc, ctxbi, frag->page,
  1458. frag->page_offset, frag->size, hidma);
  1459. }
  1460. len = skb_is_nonlinear(skb) ? skb_headlen(skb) : skb->len;
  1461. ctxdesc = txdesc + ((idx + 1) & (mask));
  1462. ctxbi = txbi + ((idx + 1) & (mask));
  1463. jme_fill_tx_map(jme->pdev, ctxdesc, ctxbi, virt_to_page(skb->data),
  1464. offset_in_page(skb->data), len, hidma);
  1465. }
  1466. static int
  1467. jme_expand_header(struct jme_adapter *jme, struct sk_buff *skb)
  1468. {
  1469. if (unlikely(skb_shinfo(skb)->gso_size &&
  1470. skb_header_cloned(skb) &&
  1471. pskb_expand_head(skb, 0, 0, GFP_ATOMIC))) {
  1472. dev_kfree_skb(skb);
  1473. return -1;
  1474. }
  1475. return 0;
  1476. }
  1477. static int
  1478. jme_tx_tso(struct sk_buff *skb, __le16 *mss, u8 *flags)
  1479. {
  1480. *mss = cpu_to_le16(skb_shinfo(skb)->gso_size << TXDESC_MSS_SHIFT);
  1481. if (*mss) {
  1482. *flags |= TXFLAG_LSEN;
  1483. if (skb->protocol == htons(ETH_P_IP)) {
  1484. struct iphdr *iph = ip_hdr(skb);
  1485. iph->check = 0;
  1486. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  1487. iph->daddr, 0,
  1488. IPPROTO_TCP,
  1489. 0);
  1490. } else {
  1491. struct ipv6hdr *ip6h = ipv6_hdr(skb);
  1492. tcp_hdr(skb)->check = ~csum_ipv6_magic(&ip6h->saddr,
  1493. &ip6h->daddr, 0,
  1494. IPPROTO_TCP,
  1495. 0);
  1496. }
  1497. return 0;
  1498. }
  1499. return 1;
  1500. }
  1501. static void
  1502. jme_tx_csum(struct jme_adapter *jme, struct sk_buff *skb, u8 *flags)
  1503. {
  1504. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  1505. u8 ip_proto;
  1506. switch (skb->protocol) {
  1507. case htons(ETH_P_IP):
  1508. ip_proto = ip_hdr(skb)->protocol;
  1509. break;
  1510. case htons(ETH_P_IPV6):
  1511. ip_proto = ipv6_hdr(skb)->nexthdr;
  1512. break;
  1513. default:
  1514. ip_proto = 0;
  1515. break;
  1516. }
  1517. switch (ip_proto) {
  1518. case IPPROTO_TCP:
  1519. *flags |= TXFLAG_TCPCS;
  1520. break;
  1521. case IPPROTO_UDP:
  1522. *flags |= TXFLAG_UDPCS;
  1523. break;
  1524. default:
  1525. netif_err(jme, tx_err, jme->dev, "Error upper layer protocol.\n");
  1526. break;
  1527. }
  1528. }
  1529. }
  1530. static inline void
  1531. jme_tx_vlan(struct sk_buff *skb, __le16 *vlan, u8 *flags)
  1532. {
  1533. if (vlan_tx_tag_present(skb)) {
  1534. *flags |= TXFLAG_TAGON;
  1535. *vlan = cpu_to_le16(vlan_tx_tag_get(skb));
  1536. }
  1537. }
  1538. static int
  1539. jme_fill_tx_desc(struct jme_adapter *jme, struct sk_buff *skb, int idx)
  1540. {
  1541. struct jme_ring *txring = &(jme->txring[0]);
  1542. struct txdesc *txdesc;
  1543. struct jme_buffer_info *txbi;
  1544. u8 flags;
  1545. txdesc = (struct txdesc *)txring->desc + idx;
  1546. txbi = txring->bufinf + idx;
  1547. txdesc->dw[0] = 0;
  1548. txdesc->dw[1] = 0;
  1549. txdesc->dw[2] = 0;
  1550. txdesc->dw[3] = 0;
  1551. txdesc->desc1.pktsize = cpu_to_le16(skb->len);
  1552. /*
  1553. * Set OWN bit at final.
  1554. * When kernel transmit faster than NIC.
  1555. * And NIC trying to send this descriptor before we tell
  1556. * it to start sending this TX queue.
  1557. * Other fields are already filled correctly.
  1558. */
  1559. wmb();
  1560. flags = TXFLAG_OWN | TXFLAG_INT;
  1561. /*
  1562. * Set checksum flags while not tso
  1563. */
  1564. if (jme_tx_tso(skb, &txdesc->desc1.mss, &flags))
  1565. jme_tx_csum(jme, skb, &flags);
  1566. jme_tx_vlan(skb, &txdesc->desc1.vlan, &flags);
  1567. jme_map_tx_skb(jme, skb, idx);
  1568. txdesc->desc1.flags = flags;
  1569. /*
  1570. * Set tx buffer info after telling NIC to send
  1571. * For better tx_clean timing
  1572. */
  1573. wmb();
  1574. txbi->nr_desc = skb_shinfo(skb)->nr_frags + 2;
  1575. txbi->skb = skb;
  1576. txbi->len = skb->len;
  1577. txbi->start_xmit = jiffies;
  1578. if (!txbi->start_xmit)
  1579. txbi->start_xmit = (0UL-1);
  1580. return 0;
  1581. }
  1582. static void
  1583. jme_stop_queue_if_full(struct jme_adapter *jme)
  1584. {
  1585. struct jme_ring *txring = &(jme->txring[0]);
  1586. struct jme_buffer_info *txbi = txring->bufinf;
  1587. int idx = atomic_read(&txring->next_to_clean);
  1588. txbi += idx;
  1589. smp_wmb();
  1590. if (unlikely(atomic_read(&txring->nr_free) < (MAX_SKB_FRAGS+2))) {
  1591. netif_stop_queue(jme->dev);
  1592. netif_info(jme, tx_queued, jme->dev, "TX Queue Paused.\n");
  1593. smp_wmb();
  1594. if (atomic_read(&txring->nr_free)
  1595. >= (jme->tx_wake_threshold)) {
  1596. netif_wake_queue(jme->dev);
  1597. netif_info(jme, tx_queued, jme->dev, "TX Queue Fast Waked.\n");
  1598. }
  1599. }
  1600. if (unlikely(txbi->start_xmit &&
  1601. (jiffies - txbi->start_xmit) >= TX_TIMEOUT &&
  1602. txbi->skb)) {
  1603. netif_stop_queue(jme->dev);
  1604. netif_info(jme, tx_queued, jme->dev, "TX Queue Stopped %d@%lu.\n", idx, jiffies);
  1605. }
  1606. }
  1607. /*
  1608. * This function is already protected by netif_tx_lock()
  1609. */
  1610. static netdev_tx_t
  1611. jme_start_xmit(struct sk_buff *skb, struct net_device *netdev)
  1612. {
  1613. struct jme_adapter *jme = netdev_priv(netdev);
  1614. int idx;
  1615. if (unlikely(jme_expand_header(jme, skb))) {
  1616. ++(NET_STAT(jme).tx_dropped);
  1617. return NETDEV_TX_OK;
  1618. }
  1619. idx = jme_alloc_txdesc(jme, skb);
  1620. if (unlikely(idx < 0)) {
  1621. netif_stop_queue(netdev);
  1622. netif_err(jme, tx_err, jme->dev, "BUG! Tx ring full when queue awake!\n");
  1623. return NETDEV_TX_BUSY;
  1624. }
  1625. jme_fill_tx_desc(jme, skb, idx);
  1626. jwrite32(jme, JME_TXCS, jme->reg_txcs |
  1627. TXCS_SELECT_QUEUE0 |
  1628. TXCS_QUEUE0S |
  1629. TXCS_ENABLE);
  1630. tx_dbg(jme, "xmit: %d+%d@%lu\n", idx,
  1631. skb_shinfo(skb)->nr_frags + 2,
  1632. jiffies);
  1633. jme_stop_queue_if_full(jme);
  1634. return NETDEV_TX_OK;
  1635. }
  1636. static int
  1637. jme_set_macaddr(struct net_device *netdev, void *p)
  1638. {
  1639. struct jme_adapter *jme = netdev_priv(netdev);
  1640. struct sockaddr *addr = p;
  1641. u32 val;
  1642. if (netif_running(netdev))
  1643. return -EBUSY;
  1644. spin_lock_bh(&jme->macaddr_lock);
  1645. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  1646. val = (addr->sa_data[3] & 0xff) << 24 |
  1647. (addr->sa_data[2] & 0xff) << 16 |
  1648. (addr->sa_data[1] & 0xff) << 8 |
  1649. (addr->sa_data[0] & 0xff);
  1650. jwrite32(jme, JME_RXUMA_LO, val);
  1651. val = (addr->sa_data[5] & 0xff) << 8 |
  1652. (addr->sa_data[4] & 0xff);
  1653. jwrite32(jme, JME_RXUMA_HI, val);
  1654. spin_unlock_bh(&jme->macaddr_lock);
  1655. return 0;
  1656. }
  1657. static void
  1658. jme_set_multi(struct net_device *netdev)
  1659. {
  1660. struct jme_adapter *jme = netdev_priv(netdev);
  1661. u32 mc_hash[2] = {};
  1662. spin_lock_bh(&jme->rxmcs_lock);
  1663. jme->reg_rxmcs |= RXMCS_BRDFRAME | RXMCS_UNIFRAME;
  1664. if (netdev->flags & IFF_PROMISC) {
  1665. jme->reg_rxmcs |= RXMCS_ALLFRAME;
  1666. } else if (netdev->flags & IFF_ALLMULTI) {
  1667. jme->reg_rxmcs |= RXMCS_ALLMULFRAME;
  1668. } else if (netdev->flags & IFF_MULTICAST) {
  1669. struct dev_mc_list *mclist;
  1670. int bit_nr;
  1671. jme->reg_rxmcs |= RXMCS_MULFRAME | RXMCS_MULFILTERED;
  1672. netdev_for_each_mc_addr(mclist, netdev) {
  1673. bit_nr = ether_crc(ETH_ALEN, mclist->dmi_addr) & 0x3F;
  1674. mc_hash[bit_nr >> 5] |= 1 << (bit_nr & 0x1F);
  1675. }
  1676. jwrite32(jme, JME_RXMCHT_LO, mc_hash[0]);
  1677. jwrite32(jme, JME_RXMCHT_HI, mc_hash[1]);
  1678. }
  1679. wmb();
  1680. jwrite32(jme, JME_RXMCS, jme->reg_rxmcs);
  1681. spin_unlock_bh(&jme->rxmcs_lock);
  1682. }
  1683. static int
  1684. jme_change_mtu(struct net_device *netdev, int new_mtu)
  1685. {
  1686. struct jme_adapter *jme = netdev_priv(netdev);
  1687. if (new_mtu == jme->old_mtu)
  1688. return 0;
  1689. if (((new_mtu + ETH_HLEN) > MAX_ETHERNET_JUMBO_PACKET_SIZE) ||
  1690. ((new_mtu) < IPV6_MIN_MTU))
  1691. return -EINVAL;
  1692. if (new_mtu > 4000) {
  1693. jme->reg_rxcs &= ~RXCS_FIFOTHNP;
  1694. jme->reg_rxcs |= RXCS_FIFOTHNP_64QW;
  1695. jme_restart_rx_engine(jme);
  1696. } else {
  1697. jme->reg_rxcs &= ~RXCS_FIFOTHNP;
  1698. jme->reg_rxcs |= RXCS_FIFOTHNP_128QW;
  1699. jme_restart_rx_engine(jme);
  1700. }
  1701. if (new_mtu > 1900) {
  1702. netdev->features &= ~(NETIF_F_HW_CSUM |
  1703. NETIF_F_TSO |
  1704. NETIF_F_TSO6);
  1705. } else {
  1706. if (test_bit(JME_FLAG_TXCSUM, &jme->flags))
  1707. netdev->features |= NETIF_F_HW_CSUM;
  1708. if (test_bit(JME_FLAG_TSO, &jme->flags))
  1709. netdev->features |= NETIF_F_TSO | NETIF_F_TSO6;
  1710. }
  1711. netdev->mtu = new_mtu;
  1712. jme_reset_link(jme);
  1713. return 0;
  1714. }
  1715. static void
  1716. jme_tx_timeout(struct net_device *netdev)
  1717. {
  1718. struct jme_adapter *jme = netdev_priv(netdev);
  1719. jme->phylink = 0;
  1720. jme_reset_phy_processor(jme);
  1721. if (test_bit(JME_FLAG_SSET, &jme->flags))
  1722. jme_set_settings(netdev, &jme->old_ecmd);
  1723. /*
  1724. * Force to Reset the link again
  1725. */
  1726. jme_reset_link(jme);
  1727. }
  1728. static inline void jme_pause_rx(struct jme_adapter *jme)
  1729. {
  1730. atomic_dec(&jme->link_changing);
  1731. jme_set_rx_pcc(jme, PCC_OFF);
  1732. if (test_bit(JME_FLAG_POLL, &jme->flags)) {
  1733. JME_NAPI_DISABLE(jme);
  1734. } else {
  1735. tasklet_disable(&jme->rxclean_task);
  1736. tasklet_disable(&jme->rxempty_task);
  1737. }
  1738. }
  1739. static inline void jme_resume_rx(struct jme_adapter *jme)
  1740. {
  1741. struct dynpcc_info *dpi = &(jme->dpi);
  1742. if (test_bit(JME_FLAG_POLL, &jme->flags)) {
  1743. JME_NAPI_ENABLE(jme);
  1744. } else {
  1745. tasklet_hi_enable(&jme->rxclean_task);
  1746. tasklet_hi_enable(&jme->rxempty_task);
  1747. }
  1748. dpi->cur = PCC_P1;
  1749. dpi->attempt = PCC_P1;
  1750. dpi->cnt = 0;
  1751. jme_set_rx_pcc(jme, PCC_P1);
  1752. atomic_inc(&jme->link_changing);
  1753. }
  1754. static void
  1755. jme_vlan_rx_register(struct net_device *netdev, struct vlan_group *grp)
  1756. {
  1757. struct jme_adapter *jme = netdev_priv(netdev);
  1758. jme_pause_rx(jme);
  1759. jme->vlgrp = grp;
  1760. jme_resume_rx(jme);
  1761. }
  1762. static void
  1763. jme_get_drvinfo(struct net_device *netdev,
  1764. struct ethtool_drvinfo *info)
  1765. {
  1766. struct jme_adapter *jme = netdev_priv(netdev);
  1767. strcpy(info->driver, DRV_NAME);
  1768. strcpy(info->version, DRV_VERSION);
  1769. strcpy(info->bus_info, pci_name(jme->pdev));
  1770. }
  1771. static int
  1772. jme_get_regs_len(struct net_device *netdev)
  1773. {
  1774. return JME_REG_LEN;
  1775. }
  1776. static void
  1777. mmapio_memcpy(struct jme_adapter *jme, u32 *p, u32 reg, int len)
  1778. {
  1779. int i;
  1780. for (i = 0 ; i < len ; i += 4)
  1781. p[i >> 2] = jread32(jme, reg + i);
  1782. }
  1783. static void
  1784. mdio_memcpy(struct jme_adapter *jme, u32 *p, int reg_nr)
  1785. {
  1786. int i;
  1787. u16 *p16 = (u16 *)p;
  1788. for (i = 0 ; i < reg_nr ; ++i)
  1789. p16[i] = jme_mdio_read(jme->dev, jme->mii_if.phy_id, i);
  1790. }
  1791. static void
  1792. jme_get_regs(struct net_device *netdev, struct ethtool_regs *regs, void *p)
  1793. {
  1794. struct jme_adapter *jme = netdev_priv(netdev);
  1795. u32 *p32 = (u32 *)p;
  1796. memset(p, 0xFF, JME_REG_LEN);
  1797. regs->version = 1;
  1798. mmapio_memcpy(jme, p32, JME_MAC, JME_MAC_LEN);
  1799. p32 += 0x100 >> 2;
  1800. mmapio_memcpy(jme, p32, JME_PHY, JME_PHY_LEN);
  1801. p32 += 0x100 >> 2;
  1802. mmapio_memcpy(jme, p32, JME_MISC, JME_MISC_LEN);
  1803. p32 += 0x100 >> 2;
  1804. mmapio_memcpy(jme, p32, JME_RSS, JME_RSS_LEN);
  1805. p32 += 0x100 >> 2;
  1806. mdio_memcpy(jme, p32, JME_PHY_REG_NR);
  1807. }
  1808. static int
  1809. jme_get_coalesce(struct net_device *netdev, struct ethtool_coalesce *ecmd)
  1810. {
  1811. struct jme_adapter *jme = netdev_priv(netdev);
  1812. ecmd->tx_coalesce_usecs = PCC_TX_TO;
  1813. ecmd->tx_max_coalesced_frames = PCC_TX_CNT;
  1814. if (test_bit(JME_FLAG_POLL, &jme->flags)) {
  1815. ecmd->use_adaptive_rx_coalesce = false;
  1816. ecmd->rx_coalesce_usecs = 0;
  1817. ecmd->rx_max_coalesced_frames = 0;
  1818. return 0;
  1819. }
  1820. ecmd->use_adaptive_rx_coalesce = true;
  1821. switch (jme->dpi.cur) {
  1822. case PCC_P1:
  1823. ecmd->rx_coalesce_usecs = PCC_P1_TO;
  1824. ecmd->rx_max_coalesced_frames = PCC_P1_CNT;
  1825. break;
  1826. case PCC_P2:
  1827. ecmd->rx_coalesce_usecs = PCC_P2_TO;
  1828. ecmd->rx_max_coalesced_frames = PCC_P2_CNT;
  1829. break;
  1830. case PCC_P3:
  1831. ecmd->rx_coalesce_usecs = PCC_P3_TO;
  1832. ecmd->rx_max_coalesced_frames = PCC_P3_CNT;
  1833. break;
  1834. default:
  1835. break;
  1836. }
  1837. return 0;
  1838. }
  1839. static int
  1840. jme_set_coalesce(struct net_device *netdev, struct ethtool_coalesce *ecmd)
  1841. {
  1842. struct jme_adapter *jme = netdev_priv(netdev);
  1843. struct dynpcc_info *dpi = &(jme->dpi);
  1844. if (netif_running(netdev))
  1845. return -EBUSY;
  1846. if (ecmd->use_adaptive_rx_coalesce &&
  1847. test_bit(JME_FLAG_POLL, &jme->flags)) {
  1848. clear_bit(JME_FLAG_POLL, &jme->flags);
  1849. jme->jme_rx = netif_rx;
  1850. jme->jme_vlan_rx = vlan_hwaccel_rx;
  1851. dpi->cur = PCC_P1;
  1852. dpi->attempt = PCC_P1;
  1853. dpi->cnt = 0;
  1854. jme_set_rx_pcc(jme, PCC_P1);
  1855. jme_interrupt_mode(jme);
  1856. } else if (!(ecmd->use_adaptive_rx_coalesce) &&
  1857. !(test_bit(JME_FLAG_POLL, &jme->flags))) {
  1858. set_bit(JME_FLAG_POLL, &jme->flags);
  1859. jme->jme_rx = netif_receive_skb;
  1860. jme->jme_vlan_rx = vlan_hwaccel_receive_skb;
  1861. jme_interrupt_mode(jme);
  1862. }
  1863. return 0;
  1864. }
  1865. static void
  1866. jme_get_pauseparam(struct net_device *netdev,
  1867. struct ethtool_pauseparam *ecmd)
  1868. {
  1869. struct jme_adapter *jme = netdev_priv(netdev);
  1870. u32 val;
  1871. ecmd->tx_pause = (jme->reg_txpfc & TXPFC_PF_EN) != 0;
  1872. ecmd->rx_pause = (jme->reg_rxmcs & RXMCS_FLOWCTRL) != 0;
  1873. spin_lock_bh(&jme->phy_lock);
  1874. val = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_ADVERTISE);
  1875. spin_unlock_bh(&jme->phy_lock);
  1876. ecmd->autoneg =
  1877. (val & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM)) != 0;
  1878. }
  1879. static int
  1880. jme_set_pauseparam(struct net_device *netdev,
  1881. struct ethtool_pauseparam *ecmd)
  1882. {
  1883. struct jme_adapter *jme = netdev_priv(netdev);
  1884. u32 val;
  1885. if (((jme->reg_txpfc & TXPFC_PF_EN) != 0) ^
  1886. (ecmd->tx_pause != 0)) {
  1887. if (ecmd->tx_pause)
  1888. jme->reg_txpfc |= TXPFC_PF_EN;
  1889. else
  1890. jme->reg_txpfc &= ~TXPFC_PF_EN;
  1891. jwrite32(jme, JME_TXPFC, jme->reg_txpfc);
  1892. }
  1893. spin_lock_bh(&jme->rxmcs_lock);
  1894. if (((jme->reg_rxmcs & RXMCS_FLOWCTRL) != 0) ^
  1895. (ecmd->rx_pause != 0)) {
  1896. if (ecmd->rx_pause)
  1897. jme->reg_rxmcs |= RXMCS_FLOWCTRL;
  1898. else
  1899. jme->reg_rxmcs &= ~RXMCS_FLOWCTRL;
  1900. jwrite32(jme, JME_RXMCS, jme->reg_rxmcs);
  1901. }
  1902. spin_unlock_bh(&jme->rxmcs_lock);
  1903. spin_lock_bh(&jme->phy_lock);
  1904. val = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_ADVERTISE);
  1905. if (((val & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM)) != 0) ^
  1906. (ecmd->autoneg != 0)) {
  1907. if (ecmd->autoneg)
  1908. val |= (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  1909. else
  1910. val &= ~(ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  1911. jme_mdio_write(jme->dev, jme->mii_if.phy_id,
  1912. MII_ADVERTISE, val);
  1913. }
  1914. spin_unlock_bh(&jme->phy_lock);
  1915. return 0;
  1916. }
  1917. static void
  1918. jme_get_wol(struct net_device *netdev,
  1919. struct ethtool_wolinfo *wol)
  1920. {
  1921. struct jme_adapter *jme = netdev_priv(netdev);
  1922. wol->supported = WAKE_MAGIC | WAKE_PHY;
  1923. wol->wolopts = 0;
  1924. if (jme->reg_pmcs & (PMCS_LFEN | PMCS_LREN))
  1925. wol->wolopts |= WAKE_PHY;
  1926. if (jme->reg_pmcs & PMCS_MFEN)
  1927. wol->wolopts |= WAKE_MAGIC;
  1928. }
  1929. static int
  1930. jme_set_wol(struct net_device *netdev,
  1931. struct ethtool_wolinfo *wol)
  1932. {
  1933. struct jme_adapter *jme = netdev_priv(netdev);
  1934. if (wol->wolopts & (WAKE_MAGICSECURE |
  1935. WAKE_UCAST |
  1936. WAKE_MCAST |
  1937. WAKE_BCAST |
  1938. WAKE_ARP))
  1939. return -EOPNOTSUPP;
  1940. jme->reg_pmcs = 0;
  1941. if (wol->wolopts & WAKE_PHY)
  1942. jme->reg_pmcs |= PMCS_LFEN | PMCS_LREN;
  1943. if (wol->wolopts & WAKE_MAGIC)
  1944. jme->reg_pmcs |= PMCS_MFEN;
  1945. jwrite32(jme, JME_PMCS, jme->reg_pmcs);
  1946. return 0;
  1947. }
  1948. static int
  1949. jme_get_settings(struct net_device *netdev,
  1950. struct ethtool_cmd *ecmd)
  1951. {
  1952. struct jme_adapter *jme = netdev_priv(netdev);
  1953. int rc;
  1954. spin_lock_bh(&jme->phy_lock);
  1955. rc = mii_ethtool_gset(&(jme->mii_if), ecmd);
  1956. spin_unlock_bh(&jme->phy_lock);
  1957. return rc;
  1958. }
  1959. static int
  1960. jme_set_settings(struct net_device *netdev,
  1961. struct ethtool_cmd *ecmd)
  1962. {
  1963. struct jme_adapter *jme = netdev_priv(netdev);
  1964. int rc, fdc = 0;
  1965. if (ecmd->speed == SPEED_1000 && ecmd->autoneg != AUTONEG_ENABLE)
  1966. return -EINVAL;
  1967. if (jme->mii_if.force_media &&
  1968. ecmd->autoneg != AUTONEG_ENABLE &&
  1969. (jme->mii_if.full_duplex != ecmd->duplex))
  1970. fdc = 1;
  1971. spin_lock_bh(&jme->phy_lock);
  1972. rc = mii_ethtool_sset(&(jme->mii_if), ecmd);
  1973. spin_unlock_bh(&jme->phy_lock);
  1974. if (!rc && fdc)
  1975. jme_reset_link(jme);
  1976. if (!rc) {
  1977. set_bit(JME_FLAG_SSET, &jme->flags);
  1978. jme->old_ecmd = *ecmd;
  1979. }
  1980. return rc;
  1981. }
  1982. static u32
  1983. jme_get_link(struct net_device *netdev)
  1984. {
  1985. struct jme_adapter *jme = netdev_priv(netdev);
  1986. return jread32(jme, JME_PHY_LINK) & PHY_LINK_UP;
  1987. }
  1988. static u32
  1989. jme_get_msglevel(struct net_device *netdev)
  1990. {
  1991. struct jme_adapter *jme = netdev_priv(netdev);
  1992. return jme->msg_enable;
  1993. }
  1994. static void
  1995. jme_set_msglevel(struct net_device *netdev, u32 value)
  1996. {
  1997. struct jme_adapter *jme = netdev_priv(netdev);
  1998. jme->msg_enable = value;
  1999. }
  2000. static u32
  2001. jme_get_rx_csum(struct net_device *netdev)
  2002. {
  2003. struct jme_adapter *jme = netdev_priv(netdev);
  2004. return jme->reg_rxmcs & RXMCS_CHECKSUM;
  2005. }
  2006. static int
  2007. jme_set_rx_csum(struct net_device *netdev, u32 on)
  2008. {
  2009. struct jme_adapter *jme = netdev_priv(netdev);
  2010. spin_lock_bh(&jme->rxmcs_lock);
  2011. if (on)
  2012. jme->reg_rxmcs |= RXMCS_CHECKSUM;
  2013. else
  2014. jme->reg_rxmcs &= ~RXMCS_CHECKSUM;
  2015. jwrite32(jme, JME_RXMCS, jme->reg_rxmcs);
  2016. spin_unlock_bh(&jme->rxmcs_lock);
  2017. return 0;
  2018. }
  2019. static int
  2020. jme_set_tx_csum(struct net_device *netdev, u32 on)
  2021. {
  2022. struct jme_adapter *jme = netdev_priv(netdev);
  2023. if (on) {
  2024. set_bit(JME_FLAG_TXCSUM, &jme->flags);
  2025. if (netdev->mtu <= 1900)
  2026. netdev->features |= NETIF_F_HW_CSUM;
  2027. } else {
  2028. clear_bit(JME_FLAG_TXCSUM, &jme->flags);
  2029. netdev->features &= ~NETIF_F_HW_CSUM;
  2030. }
  2031. return 0;
  2032. }
  2033. static int
  2034. jme_set_tso(struct net_device *netdev, u32 on)
  2035. {
  2036. struct jme_adapter *jme = netdev_priv(netdev);
  2037. if (on) {
  2038. set_bit(JME_FLAG_TSO, &jme->flags);
  2039. if (netdev->mtu <= 1900)
  2040. netdev->features |= NETIF_F_TSO | NETIF_F_TSO6;
  2041. } else {
  2042. clear_bit(JME_FLAG_TSO, &jme->flags);
  2043. netdev->features &= ~(NETIF_F_TSO | NETIF_F_TSO6);
  2044. }
  2045. return 0;
  2046. }
  2047. static int
  2048. jme_nway_reset(struct net_device *netdev)
  2049. {
  2050. struct jme_adapter *jme = netdev_priv(netdev);
  2051. jme_restart_an(jme);
  2052. return 0;
  2053. }
  2054. static u8
  2055. jme_smb_read(struct jme_adapter *jme, unsigned int addr)
  2056. {
  2057. u32 val;
  2058. int to;
  2059. val = jread32(jme, JME_SMBCSR);
  2060. to = JME_SMB_BUSY_TIMEOUT;
  2061. while ((val & SMBCSR_BUSY) && --to) {
  2062. msleep(1);
  2063. val = jread32(jme, JME_SMBCSR);
  2064. }
  2065. if (!to) {
  2066. netif_err(jme, hw, jme->dev, "SMB Bus Busy.\n");
  2067. return 0xFF;
  2068. }
  2069. jwrite32(jme, JME_SMBINTF,
  2070. ((addr << SMBINTF_HWADDR_SHIFT) & SMBINTF_HWADDR) |
  2071. SMBINTF_HWRWN_READ |
  2072. SMBINTF_HWCMD);
  2073. val = jread32(jme, JME_SMBINTF);
  2074. to = JME_SMB_BUSY_TIMEOUT;
  2075. while ((val & SMBINTF_HWCMD) && --to) {
  2076. msleep(1);
  2077. val = jread32(jme, JME_SMBINTF);
  2078. }
  2079. if (!to) {
  2080. netif_err(jme, hw, jme->dev, "SMB Bus Busy.\n");
  2081. return 0xFF;
  2082. }
  2083. return (val & SMBINTF_HWDATR) >> SMBINTF_HWDATR_SHIFT;
  2084. }
  2085. static void
  2086. jme_smb_write(struct jme_adapter *jme, unsigned int addr, u8 data)
  2087. {
  2088. u32 val;
  2089. int to;
  2090. val = jread32(jme, JME_SMBCSR);
  2091. to = JME_SMB_BUSY_TIMEOUT;
  2092. while ((val & SMBCSR_BUSY) && --to) {
  2093. msleep(1);
  2094. val = jread32(jme, JME_SMBCSR);
  2095. }
  2096. if (!to) {
  2097. netif_err(jme, hw, jme->dev, "SMB Bus Busy.\n");
  2098. return;
  2099. }
  2100. jwrite32(jme, JME_SMBINTF,
  2101. ((data << SMBINTF_HWDATW_SHIFT) & SMBINTF_HWDATW) |
  2102. ((addr << SMBINTF_HWADDR_SHIFT) & SMBINTF_HWADDR) |
  2103. SMBINTF_HWRWN_WRITE |
  2104. SMBINTF_HWCMD);
  2105. val = jread32(jme, JME_SMBINTF);
  2106. to = JME_SMB_BUSY_TIMEOUT;
  2107. while ((val & SMBINTF_HWCMD) && --to) {
  2108. msleep(1);
  2109. val = jread32(jme, JME_SMBINTF);
  2110. }
  2111. if (!to) {
  2112. netif_err(jme, hw, jme->dev, "SMB Bus Busy.\n");
  2113. return;
  2114. }
  2115. mdelay(2);
  2116. }
  2117. static int
  2118. jme_get_eeprom_len(struct net_device *netdev)
  2119. {
  2120. struct jme_adapter *jme = netdev_priv(netdev);
  2121. u32 val;
  2122. val = jread32(jme, JME_SMBCSR);
  2123. return (val & SMBCSR_EEPROMD) ? JME_SMB_LEN : 0;
  2124. }
  2125. static int
  2126. jme_get_eeprom(struct net_device *netdev,
  2127. struct ethtool_eeprom *eeprom, u8 *data)
  2128. {
  2129. struct jme_adapter *jme = netdev_priv(netdev);
  2130. int i, offset = eeprom->offset, len = eeprom->len;
  2131. /*
  2132. * ethtool will check the boundary for us
  2133. */
  2134. eeprom->magic = JME_EEPROM_MAGIC;
  2135. for (i = 0 ; i < len ; ++i)
  2136. data[i] = jme_smb_read(jme, i + offset);
  2137. return 0;
  2138. }
  2139. static int
  2140. jme_set_eeprom(struct net_device *netdev,
  2141. struct ethtool_eeprom *eeprom, u8 *data)
  2142. {
  2143. struct jme_adapter *jme = netdev_priv(netdev);
  2144. int i, offset = eeprom->offset, len = eeprom->len;
  2145. if (eeprom->magic != JME_EEPROM_MAGIC)
  2146. return -EINVAL;
  2147. /*
  2148. * ethtool will check the boundary for us
  2149. */
  2150. for (i = 0 ; i < len ; ++i)
  2151. jme_smb_write(jme, i + offset, data[i]);
  2152. return 0;
  2153. }
  2154. static const struct ethtool_ops jme_ethtool_ops = {
  2155. .get_drvinfo = jme_get_drvinfo,
  2156. .get_regs_len = jme_get_regs_len,
  2157. .get_regs = jme_get_regs,
  2158. .get_coalesce = jme_get_coalesce,
  2159. .set_coalesce = jme_set_coalesce,
  2160. .get_pauseparam = jme_get_pauseparam,
  2161. .set_pauseparam = jme_set_pauseparam,
  2162. .get_wol = jme_get_wol,
  2163. .set_wol = jme_set_wol,
  2164. .get_settings = jme_get_settings,
  2165. .set_settings = jme_set_settings,
  2166. .get_link = jme_get_link,
  2167. .get_msglevel = jme_get_msglevel,
  2168. .set_msglevel = jme_set_msglevel,
  2169. .get_rx_csum = jme_get_rx_csum,
  2170. .set_rx_csum = jme_set_rx_csum,
  2171. .set_tx_csum = jme_set_tx_csum,
  2172. .set_tso = jme_set_tso,
  2173. .set_sg = ethtool_op_set_sg,
  2174. .nway_reset = jme_nway_reset,
  2175. .get_eeprom_len = jme_get_eeprom_len,
  2176. .get_eeprom = jme_get_eeprom,
  2177. .set_eeprom = jme_set_eeprom,
  2178. };
  2179. static int
  2180. jme_pci_dma64(struct pci_dev *pdev)
  2181. {
  2182. if (pdev->device == PCI_DEVICE_ID_JMICRON_JMC250 &&
  2183. !pci_set_dma_mask(pdev, DMA_BIT_MASK(64)))
  2184. if (!pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64)))
  2185. return 1;
  2186. if (pdev->device == PCI_DEVICE_ID_JMICRON_JMC250 &&
  2187. !pci_set_dma_mask(pdev, DMA_BIT_MASK(40)))
  2188. if (!pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(40)))
  2189. return 1;
  2190. if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(32)))
  2191. if (!pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32)))
  2192. return 0;
  2193. return -1;
  2194. }
  2195. static inline void
  2196. jme_phy_init(struct jme_adapter *jme)
  2197. {
  2198. u16 reg26;
  2199. reg26 = jme_mdio_read(jme->dev, jme->mii_if.phy_id, 26);
  2200. jme_mdio_write(jme->dev, jme->mii_if.phy_id, 26, reg26 | 0x1000);
  2201. }
  2202. static inline void
  2203. jme_check_hw_ver(struct jme_adapter *jme)
  2204. {
  2205. u32 chipmode;
  2206. chipmode = jread32(jme, JME_CHIPMODE);
  2207. jme->fpgaver = (chipmode & CM_FPGAVER_MASK) >> CM_FPGAVER_SHIFT;
  2208. jme->chiprev = (chipmode & CM_CHIPREV_MASK) >> CM_CHIPREV_SHIFT;
  2209. }
  2210. static const struct net_device_ops jme_netdev_ops = {
  2211. .ndo_open = jme_open,
  2212. .ndo_stop = jme_close,
  2213. .ndo_validate_addr = eth_validate_addr,
  2214. .ndo_start_xmit = jme_start_xmit,
  2215. .ndo_set_mac_address = jme_set_macaddr,
  2216. .ndo_set_multicast_list = jme_set_multi,
  2217. .ndo_change_mtu = jme_change_mtu,
  2218. .ndo_tx_timeout = jme_tx_timeout,
  2219. .ndo_vlan_rx_register = jme_vlan_rx_register,
  2220. };
  2221. static int __devinit
  2222. jme_init_one(struct pci_dev *pdev,
  2223. const struct pci_device_id *ent)
  2224. {
  2225. int rc = 0, using_dac, i;
  2226. struct net_device *netdev;
  2227. struct jme_adapter *jme;
  2228. u16 bmcr, bmsr;
  2229. u32 apmc;
  2230. /*
  2231. * set up PCI device basics
  2232. */
  2233. rc = pci_enable_device(pdev);
  2234. if (rc) {
  2235. jeprintk(pdev, "Cannot enable PCI device.\n");
  2236. goto err_out;
  2237. }
  2238. using_dac = jme_pci_dma64(pdev);
  2239. if (using_dac < 0) {
  2240. jeprintk(pdev, "Cannot set PCI DMA Mask.\n");
  2241. rc = -EIO;
  2242. goto err_out_disable_pdev;
  2243. }
  2244. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
  2245. jeprintk(pdev, "No PCI resource region found.\n");
  2246. rc = -ENOMEM;
  2247. goto err_out_disable_pdev;
  2248. }
  2249. rc = pci_request_regions(pdev, DRV_NAME);
  2250. if (rc) {
  2251. jeprintk(pdev, "Cannot obtain PCI resource region.\n");
  2252. goto err_out_disable_pdev;
  2253. }
  2254. pci_set_master(pdev);
  2255. /*
  2256. * alloc and init net device
  2257. */
  2258. netdev = alloc_etherdev(sizeof(*jme));
  2259. if (!netdev) {
  2260. jeprintk(pdev, "Cannot allocate netdev structure.\n");
  2261. rc = -ENOMEM;
  2262. goto err_out_release_regions;
  2263. }
  2264. netdev->netdev_ops = &jme_netdev_ops;
  2265. netdev->ethtool_ops = &jme_ethtool_ops;
  2266. netdev->watchdog_timeo = TX_TIMEOUT;
  2267. netdev->features = NETIF_F_HW_CSUM |
  2268. NETIF_F_SG |
  2269. NETIF_F_TSO |
  2270. NETIF_F_TSO6 |
  2271. NETIF_F_HW_VLAN_TX |
  2272. NETIF_F_HW_VLAN_RX;
  2273. if (using_dac)
  2274. netdev->features |= NETIF_F_HIGHDMA;
  2275. SET_NETDEV_DEV(netdev, &pdev->dev);
  2276. pci_set_drvdata(pdev, netdev);
  2277. /*
  2278. * init adapter info
  2279. */
  2280. jme = netdev_priv(netdev);
  2281. jme->pdev = pdev;
  2282. jme->dev = netdev;
  2283. jme->jme_rx = netif_rx;
  2284. jme->jme_vlan_rx = vlan_hwaccel_rx;
  2285. jme->old_mtu = netdev->mtu = 1500;
  2286. jme->phylink = 0;
  2287. jme->tx_ring_size = 1 << 10;
  2288. jme->tx_ring_mask = jme->tx_ring_size - 1;
  2289. jme->tx_wake_threshold = 1 << 9;
  2290. jme->rx_ring_size = 1 << 9;
  2291. jme->rx_ring_mask = jme->rx_ring_size - 1;
  2292. jme->msg_enable = JME_DEF_MSG_ENABLE;
  2293. jme->regs = ioremap(pci_resource_start(pdev, 0),
  2294. pci_resource_len(pdev, 0));
  2295. if (!(jme->regs)) {
  2296. jeprintk(pdev, "Mapping PCI resource region error.\n");
  2297. rc = -ENOMEM;
  2298. goto err_out_free_netdev;
  2299. }
  2300. if (no_pseudohp) {
  2301. apmc = jread32(jme, JME_APMC) & ~JME_APMC_PSEUDO_HP_EN;
  2302. jwrite32(jme, JME_APMC, apmc);
  2303. } else if (force_pseudohp) {
  2304. apmc = jread32(jme, JME_APMC) | JME_APMC_PSEUDO_HP_EN;
  2305. jwrite32(jme, JME_APMC, apmc);
  2306. }
  2307. NETIF_NAPI_SET(netdev, &jme->napi, jme_poll, jme->rx_ring_size >> 2)
  2308. spin_lock_init(&jme->phy_lock);
  2309. spin_lock_init(&jme->macaddr_lock);
  2310. spin_lock_init(&jme->rxmcs_lock);
  2311. atomic_set(&jme->link_changing, 1);
  2312. atomic_set(&jme->rx_cleaning, 1);
  2313. atomic_set(&jme->tx_cleaning, 1);
  2314. atomic_set(&jme->rx_empty, 1);
  2315. tasklet_init(&jme->pcc_task,
  2316. jme_pcc_tasklet,
  2317. (unsigned long) jme);
  2318. tasklet_init(&jme->linkch_task,
  2319. jme_link_change_tasklet,
  2320. (unsigned long) jme);
  2321. tasklet_init(&jme->txclean_task,
  2322. jme_tx_clean_tasklet,
  2323. (unsigned long) jme);
  2324. tasklet_init(&jme->rxclean_task,
  2325. jme_rx_clean_tasklet,
  2326. (unsigned long) jme);
  2327. tasklet_init(&jme->rxempty_task,
  2328. jme_rx_empty_tasklet,
  2329. (unsigned long) jme);
  2330. tasklet_disable_nosync(&jme->linkch_task);
  2331. tasklet_disable_nosync(&jme->txclean_task);
  2332. tasklet_disable_nosync(&jme->rxclean_task);
  2333. tasklet_disable_nosync(&jme->rxempty_task);
  2334. jme->dpi.cur = PCC_P1;
  2335. jme->reg_ghc = 0;
  2336. jme->reg_rxcs = RXCS_DEFAULT;
  2337. jme->reg_rxmcs = RXMCS_DEFAULT;
  2338. jme->reg_txpfc = 0;
  2339. jme->reg_pmcs = PMCS_MFEN;
  2340. set_bit(JME_FLAG_TXCSUM, &jme->flags);
  2341. set_bit(JME_FLAG_TSO, &jme->flags);
  2342. /*
  2343. * Get Max Read Req Size from PCI Config Space
  2344. */
  2345. pci_read_config_byte(pdev, PCI_DCSR_MRRS, &jme->mrrs);
  2346. jme->mrrs &= PCI_DCSR_MRRS_MASK;
  2347. switch (jme->mrrs) {
  2348. case MRRS_128B:
  2349. jme->reg_txcs = TXCS_DEFAULT | TXCS_DMASIZE_128B;
  2350. break;
  2351. case MRRS_256B:
  2352. jme->reg_txcs = TXCS_DEFAULT | TXCS_DMASIZE_256B;
  2353. break;
  2354. default:
  2355. jme->reg_txcs = TXCS_DEFAULT | TXCS_DMASIZE_512B;
  2356. break;
  2357. };
  2358. /*
  2359. * Must check before reset_mac_processor
  2360. */
  2361. jme_check_hw_ver(jme);
  2362. jme->mii_if.dev = netdev;
  2363. if (jme->fpgaver) {
  2364. jme->mii_if.phy_id = 0;
  2365. for (i = 1 ; i < 32 ; ++i) {
  2366. bmcr = jme_mdio_read(netdev, i, MII_BMCR);
  2367. bmsr = jme_mdio_read(netdev, i, MII_BMSR);
  2368. if (bmcr != 0xFFFFU && (bmcr != 0 || bmsr != 0)) {
  2369. jme->mii_if.phy_id = i;
  2370. break;
  2371. }
  2372. }
  2373. if (!jme->mii_if.phy_id) {
  2374. rc = -EIO;
  2375. jeprintk(pdev, "Can not find phy_id.\n");
  2376. goto err_out_unmap;
  2377. }
  2378. jme->reg_ghc |= GHC_LINK_POLL;
  2379. } else {
  2380. jme->mii_if.phy_id = 1;
  2381. }
  2382. if (pdev->device == PCI_DEVICE_ID_JMICRON_JMC250)
  2383. jme->mii_if.supports_gmii = true;
  2384. else
  2385. jme->mii_if.supports_gmii = false;
  2386. jme->mii_if.mdio_read = jme_mdio_read;
  2387. jme->mii_if.mdio_write = jme_mdio_write;
  2388. jme_clear_pm(jme);
  2389. jme_set_phyfifoa(jme);
  2390. pci_read_config_byte(pdev, PCI_REVISION_ID, &jme->rev);
  2391. if (!jme->fpgaver)
  2392. jme_phy_init(jme);
  2393. jme_phy_off(jme);
  2394. /*
  2395. * Reset MAC processor and reload EEPROM for MAC Address
  2396. */
  2397. jme_reset_mac_processor(jme);
  2398. rc = jme_reload_eeprom(jme);
  2399. if (rc) {
  2400. jeprintk(pdev,
  2401. "Reload eeprom for reading MAC Address error.\n");
  2402. goto err_out_unmap;
  2403. }
  2404. jme_load_macaddr(netdev);
  2405. /*
  2406. * Tell stack that we are not ready to work until open()
  2407. */
  2408. netif_carrier_off(netdev);
  2409. netif_stop_queue(netdev);
  2410. /*
  2411. * Register netdev
  2412. */
  2413. rc = register_netdev(netdev);
  2414. if (rc) {
  2415. jeprintk(pdev, "Cannot register net device.\n");
  2416. goto err_out_unmap;
  2417. }
  2418. netif_info(jme, probe, jme->dev, "%s%s ver:%x rev:%x macaddr:%pM\n",
  2419. (jme->pdev->device == PCI_DEVICE_ID_JMICRON_JMC250) ?
  2420. "JMC250 Gigabit Ethernet" :
  2421. (jme->pdev->device == PCI_DEVICE_ID_JMICRON_JMC260) ?
  2422. "JMC260 Fast Ethernet" : "Unknown",
  2423. (jme->fpgaver != 0) ? " (FPGA)" : "",
  2424. (jme->fpgaver != 0) ? jme->fpgaver : jme->chiprev,
  2425. jme->rev, netdev->dev_addr);
  2426. return 0;
  2427. err_out_unmap:
  2428. iounmap(jme->regs);
  2429. err_out_free_netdev:
  2430. pci_set_drvdata(pdev, NULL);
  2431. free_netdev(netdev);
  2432. err_out_release_regions:
  2433. pci_release_regions(pdev);
  2434. err_out_disable_pdev:
  2435. pci_disable_device(pdev);
  2436. err_out:
  2437. return rc;
  2438. }
  2439. static void __devexit
  2440. jme_remove_one(struct pci_dev *pdev)
  2441. {
  2442. struct net_device *netdev = pci_get_drvdata(pdev);
  2443. struct jme_adapter *jme = netdev_priv(netdev);
  2444. unregister_netdev(netdev);
  2445. iounmap(jme->regs);
  2446. pci_set_drvdata(pdev, NULL);
  2447. free_netdev(netdev);
  2448. pci_release_regions(pdev);
  2449. pci_disable_device(pdev);
  2450. }
  2451. #ifdef CONFIG_PM
  2452. static int
  2453. jme_suspend(struct pci_dev *pdev, pm_message_t state)
  2454. {
  2455. struct net_device *netdev = pci_get_drvdata(pdev);
  2456. struct jme_adapter *jme = netdev_priv(netdev);
  2457. atomic_dec(&jme->link_changing);
  2458. netif_device_detach(netdev);
  2459. netif_stop_queue(netdev);
  2460. jme_stop_irq(jme);
  2461. tasklet_disable(&jme->txclean_task);
  2462. tasklet_disable(&jme->rxclean_task);
  2463. tasklet_disable(&jme->rxempty_task);
  2464. if (netif_carrier_ok(netdev)) {
  2465. if (test_bit(JME_FLAG_POLL, &jme->flags))
  2466. jme_polling_mode(jme);
  2467. jme_stop_pcc_timer(jme);
  2468. jme_reset_ghc_speed(jme);
  2469. jme_disable_rx_engine(jme);
  2470. jme_disable_tx_engine(jme);
  2471. jme_reset_mac_processor(jme);
  2472. jme_free_rx_resources(jme);
  2473. jme_free_tx_resources(jme);
  2474. netif_carrier_off(netdev);
  2475. jme->phylink = 0;
  2476. }
  2477. tasklet_enable(&jme->txclean_task);
  2478. tasklet_hi_enable(&jme->rxclean_task);
  2479. tasklet_hi_enable(&jme->rxempty_task);
  2480. pci_save_state(pdev);
  2481. if (jme->reg_pmcs) {
  2482. jme_set_100m_half(jme);
  2483. if (jme->reg_pmcs & (PMCS_LFEN | PMCS_LREN))
  2484. jme_wait_link(jme);
  2485. jwrite32(jme, JME_PMCS, jme->reg_pmcs);
  2486. pci_enable_wake(pdev, PCI_D3cold, true);
  2487. } else {
  2488. jme_phy_off(jme);
  2489. }
  2490. pci_set_power_state(pdev, PCI_D3cold);
  2491. return 0;
  2492. }
  2493. static int
  2494. jme_resume(struct pci_dev *pdev)
  2495. {
  2496. struct net_device *netdev = pci_get_drvdata(pdev);
  2497. struct jme_adapter *jme = netdev_priv(netdev);
  2498. jme_clear_pm(jme);
  2499. pci_restore_state(pdev);
  2500. if (test_bit(JME_FLAG_SSET, &jme->flags))
  2501. jme_set_settings(netdev, &jme->old_ecmd);
  2502. else
  2503. jme_reset_phy_processor(jme);
  2504. jme_start_irq(jme);
  2505. netif_device_attach(netdev);
  2506. atomic_inc(&jme->link_changing);
  2507. jme_reset_link(jme);
  2508. return 0;
  2509. }
  2510. #endif
  2511. static DEFINE_PCI_DEVICE_TABLE(jme_pci_tbl) = {
  2512. { PCI_VDEVICE(JMICRON, PCI_DEVICE_ID_JMICRON_JMC250) },
  2513. { PCI_VDEVICE(JMICRON, PCI_DEVICE_ID_JMICRON_JMC260) },
  2514. { }
  2515. };
  2516. static struct pci_driver jme_driver = {
  2517. .name = DRV_NAME,
  2518. .id_table = jme_pci_tbl,
  2519. .probe = jme_init_one,
  2520. .remove = __devexit_p(jme_remove_one),
  2521. #ifdef CONFIG_PM
  2522. .suspend = jme_suspend,
  2523. .resume = jme_resume,
  2524. #endif /* CONFIG_PM */
  2525. };
  2526. static int __init
  2527. jme_init_module(void)
  2528. {
  2529. printk(KERN_INFO PFX "JMicron JMC2XX ethernet "
  2530. "driver version %s\n", DRV_VERSION);
  2531. return pci_register_driver(&jme_driver);
  2532. }
  2533. static void __exit
  2534. jme_cleanup_module(void)
  2535. {
  2536. pci_unregister_driver(&jme_driver);
  2537. }
  2538. module_init(jme_init_module);
  2539. module_exit(jme_cleanup_module);
  2540. MODULE_AUTHOR("Guo-Fu Tseng <cooldavid@cooldavid.org>");
  2541. MODULE_DESCRIPTION("JMicron JMC2x0 PCI Express Ethernet driver");
  2542. MODULE_LICENSE("GPL");
  2543. MODULE_VERSION(DRV_VERSION);
  2544. MODULE_DEVICE_TABLE(pci, jme_pci_tbl);