fsl_pq_mdio.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489
  1. /*
  2. * Freescale PowerQUICC Ethernet Driver -- MIIM bus implementation
  3. * Provides Bus interface for MIIM regs
  4. *
  5. * Author: Andy Fleming <afleming@freescale.com>
  6. * Modifier: Sandeep Gopalpet <sandeep.kumar@freescale.com>
  7. *
  8. * Copyright 2002-2004, 2008-2009 Freescale Semiconductor, Inc.
  9. *
  10. * Based on gianfar_mii.c and ucc_geth_mii.c (Li Yang, Kim Phillips)
  11. *
  12. * This program is free software; you can redistribute it and/or modify it
  13. * under the terms of the GNU General Public License as published by the
  14. * Free Software Foundation; either version 2 of the License, or (at your
  15. * option) any later version.
  16. *
  17. */
  18. #include <linux/kernel.h>
  19. #include <linux/string.h>
  20. #include <linux/errno.h>
  21. #include <linux/unistd.h>
  22. #include <linux/slab.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/init.h>
  25. #include <linux/delay.h>
  26. #include <linux/netdevice.h>
  27. #include <linux/etherdevice.h>
  28. #include <linux/skbuff.h>
  29. #include <linux/spinlock.h>
  30. #include <linux/mm.h>
  31. #include <linux/module.h>
  32. #include <linux/platform_device.h>
  33. #include <linux/crc32.h>
  34. #include <linux/mii.h>
  35. #include <linux/phy.h>
  36. #include <linux/of.h>
  37. #include <linux/of_mdio.h>
  38. #include <linux/of_platform.h>
  39. #include <asm/io.h>
  40. #include <asm/irq.h>
  41. #include <asm/uaccess.h>
  42. #include <asm/ucc.h>
  43. #include "gianfar.h"
  44. #include "fsl_pq_mdio.h"
  45. struct fsl_pq_mdio_priv {
  46. void __iomem *map;
  47. struct fsl_pq_mdio __iomem *regs;
  48. };
  49. /*
  50. * Write value to the PHY at mii_id at register regnum,
  51. * on the bus attached to the local interface, which may be different from the
  52. * generic mdio bus (tied to a single interface), waiting until the write is
  53. * done before returning. This is helpful in programming interfaces like
  54. * the TBI which control interfaces like onchip SERDES and are always tied to
  55. * the local mdio pins, which may not be the same as system mdio bus, used for
  56. * controlling the external PHYs, for example.
  57. */
  58. int fsl_pq_local_mdio_write(struct fsl_pq_mdio __iomem *regs, int mii_id,
  59. int regnum, u16 value)
  60. {
  61. /* Set the PHY address and the register address we want to write */
  62. out_be32(&regs->miimadd, (mii_id << 8) | regnum);
  63. /* Write out the value we want */
  64. out_be32(&regs->miimcon, value);
  65. /* Wait for the transaction to finish */
  66. while (in_be32(&regs->miimind) & MIIMIND_BUSY)
  67. cpu_relax();
  68. return 0;
  69. }
  70. /*
  71. * Read the bus for PHY at addr mii_id, register regnum, and
  72. * return the value. Clears miimcom first. All PHY operation
  73. * done on the bus attached to the local interface,
  74. * which may be different from the generic mdio bus
  75. * This is helpful in programming interfaces like
  76. * the TBI which, in turn, control interfaces like onchip SERDES
  77. * and are always tied to the local mdio pins, which may not be the
  78. * same as system mdio bus, used for controlling the external PHYs, for eg.
  79. */
  80. int fsl_pq_local_mdio_read(struct fsl_pq_mdio __iomem *regs,
  81. int mii_id, int regnum)
  82. {
  83. u16 value;
  84. /* Set the PHY address and the register address we want to read */
  85. out_be32(&regs->miimadd, (mii_id << 8) | regnum);
  86. /* Clear miimcom, and then initiate a read */
  87. out_be32(&regs->miimcom, 0);
  88. out_be32(&regs->miimcom, MII_READ_COMMAND);
  89. /* Wait for the transaction to finish */
  90. while (in_be32(&regs->miimind) & (MIIMIND_NOTVALID | MIIMIND_BUSY))
  91. cpu_relax();
  92. /* Grab the value of the register from miimstat */
  93. value = in_be32(&regs->miimstat);
  94. return value;
  95. }
  96. static struct fsl_pq_mdio __iomem *fsl_pq_mdio_get_regs(struct mii_bus *bus)
  97. {
  98. struct fsl_pq_mdio_priv *priv = bus->priv;
  99. return priv->regs;
  100. }
  101. /*
  102. * Write value to the PHY at mii_id at register regnum,
  103. * on the bus, waiting until the write is done before returning.
  104. */
  105. int fsl_pq_mdio_write(struct mii_bus *bus, int mii_id, int regnum, u16 value)
  106. {
  107. struct fsl_pq_mdio __iomem *regs = fsl_pq_mdio_get_regs(bus);
  108. /* Write to the local MII regs */
  109. return(fsl_pq_local_mdio_write(regs, mii_id, regnum, value));
  110. }
  111. /*
  112. * Read the bus for PHY at addr mii_id, register regnum, and
  113. * return the value. Clears miimcom first.
  114. */
  115. int fsl_pq_mdio_read(struct mii_bus *bus, int mii_id, int regnum)
  116. {
  117. struct fsl_pq_mdio __iomem *regs = fsl_pq_mdio_get_regs(bus);
  118. /* Read the local MII regs */
  119. return(fsl_pq_local_mdio_read(regs, mii_id, regnum));
  120. }
  121. /* Reset the MIIM registers, and wait for the bus to free */
  122. static int fsl_pq_mdio_reset(struct mii_bus *bus)
  123. {
  124. struct fsl_pq_mdio __iomem *regs = fsl_pq_mdio_get_regs(bus);
  125. int timeout = PHY_INIT_TIMEOUT;
  126. mutex_lock(&bus->mdio_lock);
  127. /* Reset the management interface */
  128. out_be32(&regs->miimcfg, MIIMCFG_RESET);
  129. /* Setup the MII Mgmt clock speed */
  130. out_be32(&regs->miimcfg, MIIMCFG_INIT_VALUE);
  131. /* Wait until the bus is free */
  132. while ((in_be32(&regs->miimind) & MIIMIND_BUSY) && timeout--)
  133. cpu_relax();
  134. mutex_unlock(&bus->mdio_lock);
  135. if (timeout < 0) {
  136. printk(KERN_ERR "%s: The MII Bus is stuck!\n",
  137. bus->name);
  138. return -EBUSY;
  139. }
  140. return 0;
  141. }
  142. void fsl_pq_mdio_bus_name(char *name, struct device_node *np)
  143. {
  144. const u32 *addr;
  145. u64 taddr = OF_BAD_ADDR;
  146. addr = of_get_address(np, 0, NULL, NULL);
  147. if (addr)
  148. taddr = of_translate_address(np, addr);
  149. snprintf(name, MII_BUS_ID_SIZE, "%s@%llx", np->name,
  150. (unsigned long long)taddr);
  151. }
  152. EXPORT_SYMBOL_GPL(fsl_pq_mdio_bus_name);
  153. /* Scan the bus in reverse, looking for an empty spot */
  154. static int fsl_pq_mdio_find_free(struct mii_bus *new_bus)
  155. {
  156. int i;
  157. for (i = PHY_MAX_ADDR; i > 0; i--) {
  158. u32 phy_id;
  159. if (get_phy_id(new_bus, i, &phy_id))
  160. return -1;
  161. if (phy_id == 0xffffffff)
  162. break;
  163. }
  164. return i;
  165. }
  166. #if defined(CONFIG_GIANFAR) || defined(CONFIG_GIANFAR_MODULE)
  167. static u32 __iomem *get_gfar_tbipa(struct fsl_pq_mdio __iomem *regs, struct device_node *np)
  168. {
  169. struct gfar __iomem *enet_regs;
  170. /*
  171. * This is mildly evil, but so is our hardware for doing this.
  172. * Also, we have to cast back to struct gfar because of
  173. * definition weirdness done in gianfar.h.
  174. */
  175. if(of_device_is_compatible(np, "fsl,gianfar-mdio") ||
  176. of_device_is_compatible(np, "fsl,gianfar-tbi") ||
  177. of_device_is_compatible(np, "gianfar")) {
  178. enet_regs = (struct gfar __iomem *)regs;
  179. return &enet_regs->tbipa;
  180. } else if (of_device_is_compatible(np, "fsl,etsec2-mdio") ||
  181. of_device_is_compatible(np, "fsl,etsec2-tbi")) {
  182. return of_iomap(np, 1);
  183. } else
  184. return NULL;
  185. }
  186. #endif
  187. #if defined(CONFIG_UCC_GETH) || defined(CONFIG_UCC_GETH_MODULE)
  188. static int get_ucc_id_for_range(u64 start, u64 end, u32 *ucc_id)
  189. {
  190. struct device_node *np = NULL;
  191. int err = 0;
  192. for_each_compatible_node(np, NULL, "ucc_geth") {
  193. struct resource tempres;
  194. err = of_address_to_resource(np, 0, &tempres);
  195. if (err)
  196. continue;
  197. /* if our mdio regs fall within this UCC regs range */
  198. if ((start >= tempres.start) && (end <= tempres.end)) {
  199. /* Find the id of the UCC */
  200. const u32 *id;
  201. id = of_get_property(np, "cell-index", NULL);
  202. if (!id) {
  203. id = of_get_property(np, "device-id", NULL);
  204. if (!id)
  205. continue;
  206. }
  207. *ucc_id = *id;
  208. return 0;
  209. }
  210. }
  211. if (err)
  212. return err;
  213. else
  214. return -EINVAL;
  215. }
  216. #endif
  217. static int fsl_pq_mdio_probe(struct of_device *ofdev,
  218. const struct of_device_id *match)
  219. {
  220. struct device_node *np = ofdev->node;
  221. struct device_node *tbi;
  222. struct fsl_pq_mdio_priv *priv;
  223. struct fsl_pq_mdio __iomem *regs = NULL;
  224. void __iomem *map;
  225. u32 __iomem *tbipa;
  226. struct mii_bus *new_bus;
  227. int tbiaddr = -1;
  228. const u32 *addrp;
  229. u64 addr = 0, size = 0;
  230. int err = 0;
  231. priv = kzalloc(sizeof(*priv), GFP_KERNEL);
  232. if (!priv)
  233. return -ENOMEM;
  234. new_bus = mdiobus_alloc();
  235. if (NULL == new_bus)
  236. goto err_free_priv;
  237. new_bus->name = "Freescale PowerQUICC MII Bus",
  238. new_bus->read = &fsl_pq_mdio_read,
  239. new_bus->write = &fsl_pq_mdio_write,
  240. new_bus->reset = &fsl_pq_mdio_reset,
  241. new_bus->priv = priv;
  242. fsl_pq_mdio_bus_name(new_bus->id, np);
  243. addrp = of_get_address(np, 0, &size, NULL);
  244. if (!addrp) {
  245. err = -EINVAL;
  246. goto err_free_bus;
  247. }
  248. /* Set the PHY base address */
  249. addr = of_translate_address(np, addrp);
  250. if (addr == OF_BAD_ADDR) {
  251. err = -EINVAL;
  252. goto err_free_bus;
  253. }
  254. map = ioremap(addr, size);
  255. if (!map) {
  256. err = -ENOMEM;
  257. goto err_free_bus;
  258. }
  259. priv->map = map;
  260. if (of_device_is_compatible(np, "fsl,gianfar-mdio") ||
  261. of_device_is_compatible(np, "fsl,gianfar-tbi") ||
  262. of_device_is_compatible(np, "fsl,ucc-mdio") ||
  263. of_device_is_compatible(np, "ucc_geth_phy"))
  264. map -= offsetof(struct fsl_pq_mdio, miimcfg);
  265. regs = map;
  266. priv->regs = regs;
  267. new_bus->irq = kcalloc(PHY_MAX_ADDR, sizeof(int), GFP_KERNEL);
  268. if (NULL == new_bus->irq) {
  269. err = -ENOMEM;
  270. goto err_unmap_regs;
  271. }
  272. new_bus->parent = &ofdev->dev;
  273. dev_set_drvdata(&ofdev->dev, new_bus);
  274. if (of_device_is_compatible(np, "fsl,gianfar-mdio") ||
  275. of_device_is_compatible(np, "fsl,gianfar-tbi") ||
  276. of_device_is_compatible(np, "fsl,etsec2-mdio") ||
  277. of_device_is_compatible(np, "fsl,etsec2-tbi") ||
  278. of_device_is_compatible(np, "gianfar")) {
  279. #if defined(CONFIG_GIANFAR) || defined(CONFIG_GIANFAR_MODULE)
  280. tbipa = get_gfar_tbipa(regs, np);
  281. if (!tbipa) {
  282. err = -EINVAL;
  283. goto err_free_irqs;
  284. }
  285. #else
  286. err = -ENODEV;
  287. goto err_free_irqs;
  288. #endif
  289. } else if (of_device_is_compatible(np, "fsl,ucc-mdio") ||
  290. of_device_is_compatible(np, "ucc_geth_phy")) {
  291. #if defined(CONFIG_UCC_GETH) || defined(CONFIG_UCC_GETH_MODULE)
  292. u32 id;
  293. static u32 mii_mng_master;
  294. tbipa = &regs->utbipar;
  295. if ((err = get_ucc_id_for_range(addr, addr + size, &id)))
  296. goto err_free_irqs;
  297. if (!mii_mng_master) {
  298. mii_mng_master = id;
  299. ucc_set_qe_mux_mii_mng(id - 1);
  300. }
  301. #else
  302. err = -ENODEV;
  303. goto err_free_irqs;
  304. #endif
  305. } else {
  306. err = -ENODEV;
  307. goto err_free_irqs;
  308. }
  309. for_each_child_of_node(np, tbi) {
  310. if (!strncmp(tbi->type, "tbi-phy", 8))
  311. break;
  312. }
  313. if (tbi) {
  314. const u32 *prop = of_get_property(tbi, "reg", NULL);
  315. if (prop)
  316. tbiaddr = *prop;
  317. }
  318. if (tbiaddr == -1) {
  319. out_be32(tbipa, 0);
  320. tbiaddr = fsl_pq_mdio_find_free(new_bus);
  321. }
  322. /*
  323. * We define TBIPA at 0 to be illegal, opting to fail for boards that
  324. * have PHYs at 1-31, rather than change tbipa and rescan.
  325. */
  326. if (tbiaddr == 0) {
  327. err = -EBUSY;
  328. goto err_free_irqs;
  329. }
  330. out_be32(tbipa, tbiaddr);
  331. err = of_mdiobus_register(new_bus, np);
  332. if (err) {
  333. printk (KERN_ERR "%s: Cannot register as MDIO bus\n",
  334. new_bus->name);
  335. goto err_free_irqs;
  336. }
  337. return 0;
  338. err_free_irqs:
  339. kfree(new_bus->irq);
  340. err_unmap_regs:
  341. iounmap(priv->map);
  342. err_free_bus:
  343. kfree(new_bus);
  344. err_free_priv:
  345. kfree(priv);
  346. return err;
  347. }
  348. static int fsl_pq_mdio_remove(struct of_device *ofdev)
  349. {
  350. struct device *device = &ofdev->dev;
  351. struct mii_bus *bus = dev_get_drvdata(device);
  352. struct fsl_pq_mdio_priv *priv = bus->priv;
  353. mdiobus_unregister(bus);
  354. dev_set_drvdata(device, NULL);
  355. iounmap(priv->map);
  356. bus->priv = NULL;
  357. mdiobus_free(bus);
  358. kfree(priv);
  359. return 0;
  360. }
  361. static struct of_device_id fsl_pq_mdio_match[] = {
  362. {
  363. .type = "mdio",
  364. .compatible = "ucc_geth_phy",
  365. },
  366. {
  367. .type = "mdio",
  368. .compatible = "gianfar",
  369. },
  370. {
  371. .compatible = "fsl,ucc-mdio",
  372. },
  373. {
  374. .compatible = "fsl,gianfar-tbi",
  375. },
  376. {
  377. .compatible = "fsl,gianfar-mdio",
  378. },
  379. {
  380. .compatible = "fsl,etsec2-tbi",
  381. },
  382. {
  383. .compatible = "fsl,etsec2-mdio",
  384. },
  385. {},
  386. };
  387. MODULE_DEVICE_TABLE(of, fsl_pq_mdio_match);
  388. static struct of_platform_driver fsl_pq_mdio_driver = {
  389. .name = "fsl-pq_mdio",
  390. .probe = fsl_pq_mdio_probe,
  391. .remove = fsl_pq_mdio_remove,
  392. .match_table = fsl_pq_mdio_match,
  393. };
  394. int __init fsl_pq_mdio_init(void)
  395. {
  396. return of_register_platform_driver(&fsl_pq_mdio_driver);
  397. }
  398. module_init(fsl_pq_mdio_init);
  399. void fsl_pq_mdio_exit(void)
  400. {
  401. of_unregister_platform_driver(&fsl_pq_mdio_driver);
  402. }
  403. module_exit(fsl_pq_mdio_exit);
  404. MODULE_LICENSE("GPL");