ethoc.c 27 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142
  1. /*
  2. * linux/drivers/net/ethoc.c
  3. *
  4. * Copyright (C) 2007-2008 Avionic Design Development GmbH
  5. * Copyright (C) 2008-2009 Avionic Design GmbH
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. *
  11. * Written by Thierry Reding <thierry.reding@avionic-design.de>
  12. */
  13. #include <linux/etherdevice.h>
  14. #include <linux/crc32.h>
  15. #include <linux/io.h>
  16. #include <linux/mii.h>
  17. #include <linux/phy.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/sched.h>
  20. #include <linux/slab.h>
  21. #include <net/ethoc.h>
  22. static int buffer_size = 0x8000; /* 32 KBytes */
  23. module_param(buffer_size, int, 0);
  24. MODULE_PARM_DESC(buffer_size, "DMA buffer allocation size");
  25. /* register offsets */
  26. #define MODER 0x00
  27. #define INT_SOURCE 0x04
  28. #define INT_MASK 0x08
  29. #define IPGT 0x0c
  30. #define IPGR1 0x10
  31. #define IPGR2 0x14
  32. #define PACKETLEN 0x18
  33. #define COLLCONF 0x1c
  34. #define TX_BD_NUM 0x20
  35. #define CTRLMODER 0x24
  36. #define MIIMODER 0x28
  37. #define MIICOMMAND 0x2c
  38. #define MIIADDRESS 0x30
  39. #define MIITX_DATA 0x34
  40. #define MIIRX_DATA 0x38
  41. #define MIISTATUS 0x3c
  42. #define MAC_ADDR0 0x40
  43. #define MAC_ADDR1 0x44
  44. #define ETH_HASH0 0x48
  45. #define ETH_HASH1 0x4c
  46. #define ETH_TXCTRL 0x50
  47. /* mode register */
  48. #define MODER_RXEN (1 << 0) /* receive enable */
  49. #define MODER_TXEN (1 << 1) /* transmit enable */
  50. #define MODER_NOPRE (1 << 2) /* no preamble */
  51. #define MODER_BRO (1 << 3) /* broadcast address */
  52. #define MODER_IAM (1 << 4) /* individual address mode */
  53. #define MODER_PRO (1 << 5) /* promiscuous mode */
  54. #define MODER_IFG (1 << 6) /* interframe gap for incoming frames */
  55. #define MODER_LOOP (1 << 7) /* loopback */
  56. #define MODER_NBO (1 << 8) /* no back-off */
  57. #define MODER_EDE (1 << 9) /* excess defer enable */
  58. #define MODER_FULLD (1 << 10) /* full duplex */
  59. #define MODER_RESET (1 << 11) /* FIXME: reset (undocumented) */
  60. #define MODER_DCRC (1 << 12) /* delayed CRC enable */
  61. #define MODER_CRC (1 << 13) /* CRC enable */
  62. #define MODER_HUGE (1 << 14) /* huge packets enable */
  63. #define MODER_PAD (1 << 15) /* padding enabled */
  64. #define MODER_RSM (1 << 16) /* receive small packets */
  65. /* interrupt source and mask registers */
  66. #define INT_MASK_TXF (1 << 0) /* transmit frame */
  67. #define INT_MASK_TXE (1 << 1) /* transmit error */
  68. #define INT_MASK_RXF (1 << 2) /* receive frame */
  69. #define INT_MASK_RXE (1 << 3) /* receive error */
  70. #define INT_MASK_BUSY (1 << 4)
  71. #define INT_MASK_TXC (1 << 5) /* transmit control frame */
  72. #define INT_MASK_RXC (1 << 6) /* receive control frame */
  73. #define INT_MASK_TX (INT_MASK_TXF | INT_MASK_TXE)
  74. #define INT_MASK_RX (INT_MASK_RXF | INT_MASK_RXE)
  75. #define INT_MASK_ALL ( \
  76. INT_MASK_TXF | INT_MASK_TXE | \
  77. INT_MASK_RXF | INT_MASK_RXE | \
  78. INT_MASK_TXC | INT_MASK_RXC | \
  79. INT_MASK_BUSY \
  80. )
  81. /* packet length register */
  82. #define PACKETLEN_MIN(min) (((min) & 0xffff) << 16)
  83. #define PACKETLEN_MAX(max) (((max) & 0xffff) << 0)
  84. #define PACKETLEN_MIN_MAX(min, max) (PACKETLEN_MIN(min) | \
  85. PACKETLEN_MAX(max))
  86. /* transmit buffer number register */
  87. #define TX_BD_NUM_VAL(x) (((x) <= 0x80) ? (x) : 0x80)
  88. /* control module mode register */
  89. #define CTRLMODER_PASSALL (1 << 0) /* pass all receive frames */
  90. #define CTRLMODER_RXFLOW (1 << 1) /* receive control flow */
  91. #define CTRLMODER_TXFLOW (1 << 2) /* transmit control flow */
  92. /* MII mode register */
  93. #define MIIMODER_CLKDIV(x) ((x) & 0xfe) /* needs to be an even number */
  94. #define MIIMODER_NOPRE (1 << 8) /* no preamble */
  95. /* MII command register */
  96. #define MIICOMMAND_SCAN (1 << 0) /* scan status */
  97. #define MIICOMMAND_READ (1 << 1) /* read status */
  98. #define MIICOMMAND_WRITE (1 << 2) /* write control data */
  99. /* MII address register */
  100. #define MIIADDRESS_FIAD(x) (((x) & 0x1f) << 0)
  101. #define MIIADDRESS_RGAD(x) (((x) & 0x1f) << 8)
  102. #define MIIADDRESS_ADDR(phy, reg) (MIIADDRESS_FIAD(phy) | \
  103. MIIADDRESS_RGAD(reg))
  104. /* MII transmit data register */
  105. #define MIITX_DATA_VAL(x) ((x) & 0xffff)
  106. /* MII receive data register */
  107. #define MIIRX_DATA_VAL(x) ((x) & 0xffff)
  108. /* MII status register */
  109. #define MIISTATUS_LINKFAIL (1 << 0)
  110. #define MIISTATUS_BUSY (1 << 1)
  111. #define MIISTATUS_INVALID (1 << 2)
  112. /* TX buffer descriptor */
  113. #define TX_BD_CS (1 << 0) /* carrier sense lost */
  114. #define TX_BD_DF (1 << 1) /* defer indication */
  115. #define TX_BD_LC (1 << 2) /* late collision */
  116. #define TX_BD_RL (1 << 3) /* retransmission limit */
  117. #define TX_BD_RETRY_MASK (0x00f0)
  118. #define TX_BD_RETRY(x) (((x) & 0x00f0) >> 4)
  119. #define TX_BD_UR (1 << 8) /* transmitter underrun */
  120. #define TX_BD_CRC (1 << 11) /* TX CRC enable */
  121. #define TX_BD_PAD (1 << 12) /* pad enable for short packets */
  122. #define TX_BD_WRAP (1 << 13)
  123. #define TX_BD_IRQ (1 << 14) /* interrupt request enable */
  124. #define TX_BD_READY (1 << 15) /* TX buffer ready */
  125. #define TX_BD_LEN(x) (((x) & 0xffff) << 16)
  126. #define TX_BD_LEN_MASK (0xffff << 16)
  127. #define TX_BD_STATS (TX_BD_CS | TX_BD_DF | TX_BD_LC | \
  128. TX_BD_RL | TX_BD_RETRY_MASK | TX_BD_UR)
  129. /* RX buffer descriptor */
  130. #define RX_BD_LC (1 << 0) /* late collision */
  131. #define RX_BD_CRC (1 << 1) /* RX CRC error */
  132. #define RX_BD_SF (1 << 2) /* short frame */
  133. #define RX_BD_TL (1 << 3) /* too long */
  134. #define RX_BD_DN (1 << 4) /* dribble nibble */
  135. #define RX_BD_IS (1 << 5) /* invalid symbol */
  136. #define RX_BD_OR (1 << 6) /* receiver overrun */
  137. #define RX_BD_MISS (1 << 7)
  138. #define RX_BD_CF (1 << 8) /* control frame */
  139. #define RX_BD_WRAP (1 << 13)
  140. #define RX_BD_IRQ (1 << 14) /* interrupt request enable */
  141. #define RX_BD_EMPTY (1 << 15)
  142. #define RX_BD_LEN(x) (((x) & 0xffff) << 16)
  143. #define RX_BD_STATS (RX_BD_LC | RX_BD_CRC | RX_BD_SF | RX_BD_TL | \
  144. RX_BD_DN | RX_BD_IS | RX_BD_OR | RX_BD_MISS)
  145. #define ETHOC_BUFSIZ 1536
  146. #define ETHOC_ZLEN 64
  147. #define ETHOC_BD_BASE 0x400
  148. #define ETHOC_TIMEOUT (HZ / 2)
  149. #define ETHOC_MII_TIMEOUT (1 + (HZ / 5))
  150. /**
  151. * struct ethoc - driver-private device structure
  152. * @iobase: pointer to I/O memory region
  153. * @membase: pointer to buffer memory region
  154. * @dma_alloc: dma allocated buffer size
  155. * @num_tx: number of send buffers
  156. * @cur_tx: last send buffer written
  157. * @dty_tx: last buffer actually sent
  158. * @num_rx: number of receive buffers
  159. * @cur_rx: current receive buffer
  160. * @netdev: pointer to network device structure
  161. * @napi: NAPI structure
  162. * @stats: network device statistics
  163. * @msg_enable: device state flags
  164. * @rx_lock: receive lock
  165. * @lock: device lock
  166. * @phy: attached PHY
  167. * @mdio: MDIO bus for PHY access
  168. * @phy_id: address of attached PHY
  169. */
  170. struct ethoc {
  171. void __iomem *iobase;
  172. void __iomem *membase;
  173. int dma_alloc;
  174. unsigned int num_tx;
  175. unsigned int cur_tx;
  176. unsigned int dty_tx;
  177. unsigned int num_rx;
  178. unsigned int cur_rx;
  179. struct net_device *netdev;
  180. struct napi_struct napi;
  181. struct net_device_stats stats;
  182. u32 msg_enable;
  183. spinlock_t rx_lock;
  184. spinlock_t lock;
  185. struct phy_device *phy;
  186. struct mii_bus *mdio;
  187. s8 phy_id;
  188. };
  189. /**
  190. * struct ethoc_bd - buffer descriptor
  191. * @stat: buffer statistics
  192. * @addr: physical memory address
  193. */
  194. struct ethoc_bd {
  195. u32 stat;
  196. u32 addr;
  197. };
  198. static inline u32 ethoc_read(struct ethoc *dev, loff_t offset)
  199. {
  200. return ioread32(dev->iobase + offset);
  201. }
  202. static inline void ethoc_write(struct ethoc *dev, loff_t offset, u32 data)
  203. {
  204. iowrite32(data, dev->iobase + offset);
  205. }
  206. static inline void ethoc_read_bd(struct ethoc *dev, int index,
  207. struct ethoc_bd *bd)
  208. {
  209. loff_t offset = ETHOC_BD_BASE + (index * sizeof(struct ethoc_bd));
  210. bd->stat = ethoc_read(dev, offset + 0);
  211. bd->addr = ethoc_read(dev, offset + 4);
  212. }
  213. static inline void ethoc_write_bd(struct ethoc *dev, int index,
  214. const struct ethoc_bd *bd)
  215. {
  216. loff_t offset = ETHOC_BD_BASE + (index * sizeof(struct ethoc_bd));
  217. ethoc_write(dev, offset + 0, bd->stat);
  218. ethoc_write(dev, offset + 4, bd->addr);
  219. }
  220. static inline void ethoc_enable_irq(struct ethoc *dev, u32 mask)
  221. {
  222. u32 imask = ethoc_read(dev, INT_MASK);
  223. imask |= mask;
  224. ethoc_write(dev, INT_MASK, imask);
  225. }
  226. static inline void ethoc_disable_irq(struct ethoc *dev, u32 mask)
  227. {
  228. u32 imask = ethoc_read(dev, INT_MASK);
  229. imask &= ~mask;
  230. ethoc_write(dev, INT_MASK, imask);
  231. }
  232. static inline void ethoc_ack_irq(struct ethoc *dev, u32 mask)
  233. {
  234. ethoc_write(dev, INT_SOURCE, mask);
  235. }
  236. static inline void ethoc_enable_rx_and_tx(struct ethoc *dev)
  237. {
  238. u32 mode = ethoc_read(dev, MODER);
  239. mode |= MODER_RXEN | MODER_TXEN;
  240. ethoc_write(dev, MODER, mode);
  241. }
  242. static inline void ethoc_disable_rx_and_tx(struct ethoc *dev)
  243. {
  244. u32 mode = ethoc_read(dev, MODER);
  245. mode &= ~(MODER_RXEN | MODER_TXEN);
  246. ethoc_write(dev, MODER, mode);
  247. }
  248. static int ethoc_init_ring(struct ethoc *dev)
  249. {
  250. struct ethoc_bd bd;
  251. int i;
  252. dev->cur_tx = 0;
  253. dev->dty_tx = 0;
  254. dev->cur_rx = 0;
  255. /* setup transmission buffers */
  256. bd.addr = virt_to_phys(dev->membase);
  257. bd.stat = TX_BD_IRQ | TX_BD_CRC;
  258. for (i = 0; i < dev->num_tx; i++) {
  259. if (i == dev->num_tx - 1)
  260. bd.stat |= TX_BD_WRAP;
  261. ethoc_write_bd(dev, i, &bd);
  262. bd.addr += ETHOC_BUFSIZ;
  263. }
  264. bd.stat = RX_BD_EMPTY | RX_BD_IRQ;
  265. for (i = 0; i < dev->num_rx; i++) {
  266. if (i == dev->num_rx - 1)
  267. bd.stat |= RX_BD_WRAP;
  268. ethoc_write_bd(dev, dev->num_tx + i, &bd);
  269. bd.addr += ETHOC_BUFSIZ;
  270. }
  271. return 0;
  272. }
  273. static int ethoc_reset(struct ethoc *dev)
  274. {
  275. u32 mode;
  276. /* TODO: reset controller? */
  277. ethoc_disable_rx_and_tx(dev);
  278. /* TODO: setup registers */
  279. /* enable FCS generation and automatic padding */
  280. mode = ethoc_read(dev, MODER);
  281. mode |= MODER_CRC | MODER_PAD;
  282. ethoc_write(dev, MODER, mode);
  283. /* set full-duplex mode */
  284. mode = ethoc_read(dev, MODER);
  285. mode |= MODER_FULLD;
  286. ethoc_write(dev, MODER, mode);
  287. ethoc_write(dev, IPGT, 0x15);
  288. ethoc_ack_irq(dev, INT_MASK_ALL);
  289. ethoc_enable_irq(dev, INT_MASK_ALL);
  290. ethoc_enable_rx_and_tx(dev);
  291. return 0;
  292. }
  293. static unsigned int ethoc_update_rx_stats(struct ethoc *dev,
  294. struct ethoc_bd *bd)
  295. {
  296. struct net_device *netdev = dev->netdev;
  297. unsigned int ret = 0;
  298. if (bd->stat & RX_BD_TL) {
  299. dev_err(&netdev->dev, "RX: frame too long\n");
  300. dev->stats.rx_length_errors++;
  301. ret++;
  302. }
  303. if (bd->stat & RX_BD_SF) {
  304. dev_err(&netdev->dev, "RX: frame too short\n");
  305. dev->stats.rx_length_errors++;
  306. ret++;
  307. }
  308. if (bd->stat & RX_BD_DN) {
  309. dev_err(&netdev->dev, "RX: dribble nibble\n");
  310. dev->stats.rx_frame_errors++;
  311. }
  312. if (bd->stat & RX_BD_CRC) {
  313. dev_err(&netdev->dev, "RX: wrong CRC\n");
  314. dev->stats.rx_crc_errors++;
  315. ret++;
  316. }
  317. if (bd->stat & RX_BD_OR) {
  318. dev_err(&netdev->dev, "RX: overrun\n");
  319. dev->stats.rx_over_errors++;
  320. ret++;
  321. }
  322. if (bd->stat & RX_BD_MISS)
  323. dev->stats.rx_missed_errors++;
  324. if (bd->stat & RX_BD_LC) {
  325. dev_err(&netdev->dev, "RX: late collision\n");
  326. dev->stats.collisions++;
  327. ret++;
  328. }
  329. return ret;
  330. }
  331. static int ethoc_rx(struct net_device *dev, int limit)
  332. {
  333. struct ethoc *priv = netdev_priv(dev);
  334. int count;
  335. for (count = 0; count < limit; ++count) {
  336. unsigned int entry;
  337. struct ethoc_bd bd;
  338. entry = priv->num_tx + (priv->cur_rx % priv->num_rx);
  339. ethoc_read_bd(priv, entry, &bd);
  340. if (bd.stat & RX_BD_EMPTY)
  341. break;
  342. if (ethoc_update_rx_stats(priv, &bd) == 0) {
  343. int size = bd.stat >> 16;
  344. struct sk_buff *skb;
  345. size -= 4; /* strip the CRC */
  346. skb = netdev_alloc_skb_ip_align(dev, size);
  347. if (likely(skb)) {
  348. void *src = phys_to_virt(bd.addr);
  349. memcpy_fromio(skb_put(skb, size), src, size);
  350. skb->protocol = eth_type_trans(skb, dev);
  351. priv->stats.rx_packets++;
  352. priv->stats.rx_bytes += size;
  353. netif_receive_skb(skb);
  354. } else {
  355. if (net_ratelimit())
  356. dev_warn(&dev->dev, "low on memory - "
  357. "packet dropped\n");
  358. priv->stats.rx_dropped++;
  359. break;
  360. }
  361. }
  362. /* clear the buffer descriptor so it can be reused */
  363. bd.stat &= ~RX_BD_STATS;
  364. bd.stat |= RX_BD_EMPTY;
  365. ethoc_write_bd(priv, entry, &bd);
  366. priv->cur_rx++;
  367. }
  368. return count;
  369. }
  370. static int ethoc_update_tx_stats(struct ethoc *dev, struct ethoc_bd *bd)
  371. {
  372. struct net_device *netdev = dev->netdev;
  373. if (bd->stat & TX_BD_LC) {
  374. dev_err(&netdev->dev, "TX: late collision\n");
  375. dev->stats.tx_window_errors++;
  376. }
  377. if (bd->stat & TX_BD_RL) {
  378. dev_err(&netdev->dev, "TX: retransmit limit\n");
  379. dev->stats.tx_aborted_errors++;
  380. }
  381. if (bd->stat & TX_BD_UR) {
  382. dev_err(&netdev->dev, "TX: underrun\n");
  383. dev->stats.tx_fifo_errors++;
  384. }
  385. if (bd->stat & TX_BD_CS) {
  386. dev_err(&netdev->dev, "TX: carrier sense lost\n");
  387. dev->stats.tx_carrier_errors++;
  388. }
  389. if (bd->stat & TX_BD_STATS)
  390. dev->stats.tx_errors++;
  391. dev->stats.collisions += (bd->stat >> 4) & 0xf;
  392. dev->stats.tx_bytes += bd->stat >> 16;
  393. dev->stats.tx_packets++;
  394. return 0;
  395. }
  396. static void ethoc_tx(struct net_device *dev)
  397. {
  398. struct ethoc *priv = netdev_priv(dev);
  399. spin_lock(&priv->lock);
  400. while (priv->dty_tx != priv->cur_tx) {
  401. unsigned int entry = priv->dty_tx % priv->num_tx;
  402. struct ethoc_bd bd;
  403. ethoc_read_bd(priv, entry, &bd);
  404. if (bd.stat & TX_BD_READY)
  405. break;
  406. entry = (++priv->dty_tx) % priv->num_tx;
  407. (void)ethoc_update_tx_stats(priv, &bd);
  408. }
  409. if ((priv->cur_tx - priv->dty_tx) <= (priv->num_tx / 2))
  410. netif_wake_queue(dev);
  411. ethoc_ack_irq(priv, INT_MASK_TX);
  412. spin_unlock(&priv->lock);
  413. }
  414. static irqreturn_t ethoc_interrupt(int irq, void *dev_id)
  415. {
  416. struct net_device *dev = (struct net_device *)dev_id;
  417. struct ethoc *priv = netdev_priv(dev);
  418. u32 pending;
  419. ethoc_disable_irq(priv, INT_MASK_ALL);
  420. pending = ethoc_read(priv, INT_SOURCE);
  421. if (unlikely(pending == 0)) {
  422. ethoc_enable_irq(priv, INT_MASK_ALL);
  423. return IRQ_NONE;
  424. }
  425. ethoc_ack_irq(priv, pending);
  426. if (pending & INT_MASK_BUSY) {
  427. dev_err(&dev->dev, "packet dropped\n");
  428. priv->stats.rx_dropped++;
  429. }
  430. if (pending & INT_MASK_RX) {
  431. if (napi_schedule_prep(&priv->napi))
  432. __napi_schedule(&priv->napi);
  433. } else {
  434. ethoc_enable_irq(priv, INT_MASK_RX);
  435. }
  436. if (pending & INT_MASK_TX)
  437. ethoc_tx(dev);
  438. ethoc_enable_irq(priv, INT_MASK_ALL & ~INT_MASK_RX);
  439. return IRQ_HANDLED;
  440. }
  441. static int ethoc_get_mac_address(struct net_device *dev, void *addr)
  442. {
  443. struct ethoc *priv = netdev_priv(dev);
  444. u8 *mac = (u8 *)addr;
  445. u32 reg;
  446. reg = ethoc_read(priv, MAC_ADDR0);
  447. mac[2] = (reg >> 24) & 0xff;
  448. mac[3] = (reg >> 16) & 0xff;
  449. mac[4] = (reg >> 8) & 0xff;
  450. mac[5] = (reg >> 0) & 0xff;
  451. reg = ethoc_read(priv, MAC_ADDR1);
  452. mac[0] = (reg >> 8) & 0xff;
  453. mac[1] = (reg >> 0) & 0xff;
  454. return 0;
  455. }
  456. static int ethoc_poll(struct napi_struct *napi, int budget)
  457. {
  458. struct ethoc *priv = container_of(napi, struct ethoc, napi);
  459. int work_done = 0;
  460. work_done = ethoc_rx(priv->netdev, budget);
  461. if (work_done < budget) {
  462. ethoc_enable_irq(priv, INT_MASK_RX);
  463. napi_complete(napi);
  464. }
  465. return work_done;
  466. }
  467. static int ethoc_mdio_read(struct mii_bus *bus, int phy, int reg)
  468. {
  469. unsigned long timeout = jiffies + ETHOC_MII_TIMEOUT;
  470. struct ethoc *priv = bus->priv;
  471. ethoc_write(priv, MIIADDRESS, MIIADDRESS_ADDR(phy, reg));
  472. ethoc_write(priv, MIICOMMAND, MIICOMMAND_READ);
  473. while (time_before(jiffies, timeout)) {
  474. u32 status = ethoc_read(priv, MIISTATUS);
  475. if (!(status & MIISTATUS_BUSY)) {
  476. u32 data = ethoc_read(priv, MIIRX_DATA);
  477. /* reset MII command register */
  478. ethoc_write(priv, MIICOMMAND, 0);
  479. return data;
  480. }
  481. schedule();
  482. }
  483. return -EBUSY;
  484. }
  485. static int ethoc_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
  486. {
  487. unsigned long timeout = jiffies + ETHOC_MII_TIMEOUT;
  488. struct ethoc *priv = bus->priv;
  489. ethoc_write(priv, MIIADDRESS, MIIADDRESS_ADDR(phy, reg));
  490. ethoc_write(priv, MIITX_DATA, val);
  491. ethoc_write(priv, MIICOMMAND, MIICOMMAND_WRITE);
  492. while (time_before(jiffies, timeout)) {
  493. u32 stat = ethoc_read(priv, MIISTATUS);
  494. if (!(stat & MIISTATUS_BUSY))
  495. return 0;
  496. schedule();
  497. }
  498. return -EBUSY;
  499. }
  500. static int ethoc_mdio_reset(struct mii_bus *bus)
  501. {
  502. return 0;
  503. }
  504. static void ethoc_mdio_poll(struct net_device *dev)
  505. {
  506. }
  507. static int ethoc_mdio_probe(struct net_device *dev)
  508. {
  509. struct ethoc *priv = netdev_priv(dev);
  510. struct phy_device *phy;
  511. int i;
  512. for (i = 0; i < PHY_MAX_ADDR; i++) {
  513. phy = priv->mdio->phy_map[i];
  514. if (phy) {
  515. if (priv->phy_id != -1) {
  516. /* attach to specified PHY */
  517. if (priv->phy_id == phy->addr)
  518. break;
  519. } else {
  520. /* autoselect PHY if none was specified */
  521. if (phy->addr != 0)
  522. break;
  523. }
  524. }
  525. }
  526. if (!phy) {
  527. dev_err(&dev->dev, "no PHY found\n");
  528. return -ENXIO;
  529. }
  530. phy = phy_connect(dev, dev_name(&phy->dev), ethoc_mdio_poll, 0,
  531. PHY_INTERFACE_MODE_GMII);
  532. if (IS_ERR(phy)) {
  533. dev_err(&dev->dev, "could not attach to PHY\n");
  534. return PTR_ERR(phy);
  535. }
  536. priv->phy = phy;
  537. return 0;
  538. }
  539. static int ethoc_open(struct net_device *dev)
  540. {
  541. struct ethoc *priv = netdev_priv(dev);
  542. unsigned int min_tx = 2;
  543. unsigned int num_bd;
  544. int ret;
  545. ret = request_irq(dev->irq, ethoc_interrupt, IRQF_SHARED,
  546. dev->name, dev);
  547. if (ret)
  548. return ret;
  549. /* calculate the number of TX/RX buffers, maximum 128 supported */
  550. num_bd = min_t(unsigned int,
  551. 128, (dev->mem_end - dev->mem_start + 1) / ETHOC_BUFSIZ);
  552. priv->num_tx = max(min_tx, num_bd / 4);
  553. priv->num_rx = num_bd - priv->num_tx;
  554. ethoc_write(priv, TX_BD_NUM, priv->num_tx);
  555. ethoc_init_ring(priv);
  556. ethoc_reset(priv);
  557. if (netif_queue_stopped(dev)) {
  558. dev_dbg(&dev->dev, " resuming queue\n");
  559. netif_wake_queue(dev);
  560. } else {
  561. dev_dbg(&dev->dev, " starting queue\n");
  562. netif_start_queue(dev);
  563. }
  564. phy_start(priv->phy);
  565. napi_enable(&priv->napi);
  566. if (netif_msg_ifup(priv)) {
  567. dev_info(&dev->dev, "I/O: %08lx Memory: %08lx-%08lx\n",
  568. dev->base_addr, dev->mem_start, dev->mem_end);
  569. }
  570. return 0;
  571. }
  572. static int ethoc_stop(struct net_device *dev)
  573. {
  574. struct ethoc *priv = netdev_priv(dev);
  575. napi_disable(&priv->napi);
  576. if (priv->phy)
  577. phy_stop(priv->phy);
  578. ethoc_disable_rx_and_tx(priv);
  579. free_irq(dev->irq, dev);
  580. if (!netif_queue_stopped(dev))
  581. netif_stop_queue(dev);
  582. return 0;
  583. }
  584. static int ethoc_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  585. {
  586. struct ethoc *priv = netdev_priv(dev);
  587. struct mii_ioctl_data *mdio = if_mii(ifr);
  588. struct phy_device *phy = NULL;
  589. if (!netif_running(dev))
  590. return -EINVAL;
  591. if (cmd != SIOCGMIIPHY) {
  592. if (mdio->phy_id >= PHY_MAX_ADDR)
  593. return -ERANGE;
  594. phy = priv->mdio->phy_map[mdio->phy_id];
  595. if (!phy)
  596. return -ENODEV;
  597. } else {
  598. phy = priv->phy;
  599. }
  600. return phy_mii_ioctl(phy, mdio, cmd);
  601. }
  602. static int ethoc_config(struct net_device *dev, struct ifmap *map)
  603. {
  604. return -ENOSYS;
  605. }
  606. static int ethoc_set_mac_address(struct net_device *dev, void *addr)
  607. {
  608. struct ethoc *priv = netdev_priv(dev);
  609. u8 *mac = (u8 *)addr;
  610. ethoc_write(priv, MAC_ADDR0, (mac[2] << 24) | (mac[3] << 16) |
  611. (mac[4] << 8) | (mac[5] << 0));
  612. ethoc_write(priv, MAC_ADDR1, (mac[0] << 8) | (mac[1] << 0));
  613. return 0;
  614. }
  615. static void ethoc_set_multicast_list(struct net_device *dev)
  616. {
  617. struct ethoc *priv = netdev_priv(dev);
  618. u32 mode = ethoc_read(priv, MODER);
  619. struct dev_mc_list *mc;
  620. u32 hash[2] = { 0, 0 };
  621. /* set loopback mode if requested */
  622. if (dev->flags & IFF_LOOPBACK)
  623. mode |= MODER_LOOP;
  624. else
  625. mode &= ~MODER_LOOP;
  626. /* receive broadcast frames if requested */
  627. if (dev->flags & IFF_BROADCAST)
  628. mode &= ~MODER_BRO;
  629. else
  630. mode |= MODER_BRO;
  631. /* enable promiscuous mode if requested */
  632. if (dev->flags & IFF_PROMISC)
  633. mode |= MODER_PRO;
  634. else
  635. mode &= ~MODER_PRO;
  636. ethoc_write(priv, MODER, mode);
  637. /* receive multicast frames */
  638. if (dev->flags & IFF_ALLMULTI) {
  639. hash[0] = 0xffffffff;
  640. hash[1] = 0xffffffff;
  641. } else {
  642. netdev_for_each_mc_addr(mc, dev) {
  643. u32 crc = ether_crc(ETH_ALEN, mc->dmi_addr);
  644. int bit = (crc >> 26) & 0x3f;
  645. hash[bit >> 5] |= 1 << (bit & 0x1f);
  646. }
  647. }
  648. ethoc_write(priv, ETH_HASH0, hash[0]);
  649. ethoc_write(priv, ETH_HASH1, hash[1]);
  650. }
  651. static int ethoc_change_mtu(struct net_device *dev, int new_mtu)
  652. {
  653. return -ENOSYS;
  654. }
  655. static void ethoc_tx_timeout(struct net_device *dev)
  656. {
  657. struct ethoc *priv = netdev_priv(dev);
  658. u32 pending = ethoc_read(priv, INT_SOURCE);
  659. if (likely(pending))
  660. ethoc_interrupt(dev->irq, dev);
  661. }
  662. static struct net_device_stats *ethoc_stats(struct net_device *dev)
  663. {
  664. struct ethoc *priv = netdev_priv(dev);
  665. return &priv->stats;
  666. }
  667. static netdev_tx_t ethoc_start_xmit(struct sk_buff *skb, struct net_device *dev)
  668. {
  669. struct ethoc *priv = netdev_priv(dev);
  670. struct ethoc_bd bd;
  671. unsigned int entry;
  672. void *dest;
  673. if (unlikely(skb->len > ETHOC_BUFSIZ)) {
  674. priv->stats.tx_errors++;
  675. goto out;
  676. }
  677. entry = priv->cur_tx % priv->num_tx;
  678. spin_lock_irq(&priv->lock);
  679. priv->cur_tx++;
  680. ethoc_read_bd(priv, entry, &bd);
  681. if (unlikely(skb->len < ETHOC_ZLEN))
  682. bd.stat |= TX_BD_PAD;
  683. else
  684. bd.stat &= ~TX_BD_PAD;
  685. dest = phys_to_virt(bd.addr);
  686. memcpy_toio(dest, skb->data, skb->len);
  687. bd.stat &= ~(TX_BD_STATS | TX_BD_LEN_MASK);
  688. bd.stat |= TX_BD_LEN(skb->len);
  689. ethoc_write_bd(priv, entry, &bd);
  690. bd.stat |= TX_BD_READY;
  691. ethoc_write_bd(priv, entry, &bd);
  692. if (priv->cur_tx == (priv->dty_tx + priv->num_tx)) {
  693. dev_dbg(&dev->dev, "stopping queue\n");
  694. netif_stop_queue(dev);
  695. }
  696. dev->trans_start = jiffies;
  697. spin_unlock_irq(&priv->lock);
  698. out:
  699. dev_kfree_skb(skb);
  700. return NETDEV_TX_OK;
  701. }
  702. static const struct net_device_ops ethoc_netdev_ops = {
  703. .ndo_open = ethoc_open,
  704. .ndo_stop = ethoc_stop,
  705. .ndo_do_ioctl = ethoc_ioctl,
  706. .ndo_set_config = ethoc_config,
  707. .ndo_set_mac_address = ethoc_set_mac_address,
  708. .ndo_set_multicast_list = ethoc_set_multicast_list,
  709. .ndo_change_mtu = ethoc_change_mtu,
  710. .ndo_tx_timeout = ethoc_tx_timeout,
  711. .ndo_get_stats = ethoc_stats,
  712. .ndo_start_xmit = ethoc_start_xmit,
  713. };
  714. /**
  715. * ethoc_probe() - initialize OpenCores ethernet MAC
  716. * pdev: platform device
  717. */
  718. static int ethoc_probe(struct platform_device *pdev)
  719. {
  720. struct net_device *netdev = NULL;
  721. struct resource *res = NULL;
  722. struct resource *mmio = NULL;
  723. struct resource *mem = NULL;
  724. struct ethoc *priv = NULL;
  725. unsigned int phy;
  726. int ret = 0;
  727. /* allocate networking device */
  728. netdev = alloc_etherdev(sizeof(struct ethoc));
  729. if (!netdev) {
  730. dev_err(&pdev->dev, "cannot allocate network device\n");
  731. ret = -ENOMEM;
  732. goto out;
  733. }
  734. SET_NETDEV_DEV(netdev, &pdev->dev);
  735. platform_set_drvdata(pdev, netdev);
  736. /* obtain I/O memory space */
  737. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  738. if (!res) {
  739. dev_err(&pdev->dev, "cannot obtain I/O memory space\n");
  740. ret = -ENXIO;
  741. goto free;
  742. }
  743. mmio = devm_request_mem_region(&pdev->dev, res->start,
  744. resource_size(res), res->name);
  745. if (!mmio) {
  746. dev_err(&pdev->dev, "cannot request I/O memory space\n");
  747. ret = -ENXIO;
  748. goto free;
  749. }
  750. netdev->base_addr = mmio->start;
  751. /* obtain buffer memory space */
  752. res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  753. if (res) {
  754. mem = devm_request_mem_region(&pdev->dev, res->start,
  755. resource_size(res), res->name);
  756. if (!mem) {
  757. dev_err(&pdev->dev, "cannot request memory space\n");
  758. ret = -ENXIO;
  759. goto free;
  760. }
  761. netdev->mem_start = mem->start;
  762. netdev->mem_end = mem->end;
  763. }
  764. /* obtain device IRQ number */
  765. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  766. if (!res) {
  767. dev_err(&pdev->dev, "cannot obtain IRQ\n");
  768. ret = -ENXIO;
  769. goto free;
  770. }
  771. netdev->irq = res->start;
  772. /* setup driver-private data */
  773. priv = netdev_priv(netdev);
  774. priv->netdev = netdev;
  775. priv->dma_alloc = 0;
  776. priv->iobase = devm_ioremap_nocache(&pdev->dev, netdev->base_addr,
  777. resource_size(mmio));
  778. if (!priv->iobase) {
  779. dev_err(&pdev->dev, "cannot remap I/O memory space\n");
  780. ret = -ENXIO;
  781. goto error;
  782. }
  783. if (netdev->mem_end) {
  784. priv->membase = devm_ioremap_nocache(&pdev->dev,
  785. netdev->mem_start, resource_size(mem));
  786. if (!priv->membase) {
  787. dev_err(&pdev->dev, "cannot remap memory space\n");
  788. ret = -ENXIO;
  789. goto error;
  790. }
  791. } else {
  792. /* Allocate buffer memory */
  793. priv->membase = dma_alloc_coherent(NULL,
  794. buffer_size, (void *)&netdev->mem_start,
  795. GFP_KERNEL);
  796. if (!priv->membase) {
  797. dev_err(&pdev->dev, "cannot allocate %dB buffer\n",
  798. buffer_size);
  799. ret = -ENOMEM;
  800. goto error;
  801. }
  802. netdev->mem_end = netdev->mem_start + buffer_size;
  803. priv->dma_alloc = buffer_size;
  804. }
  805. /* Allow the platform setup code to pass in a MAC address. */
  806. if (pdev->dev.platform_data) {
  807. struct ethoc_platform_data *pdata =
  808. (struct ethoc_platform_data *)pdev->dev.platform_data;
  809. memcpy(netdev->dev_addr, pdata->hwaddr, IFHWADDRLEN);
  810. priv->phy_id = pdata->phy_id;
  811. }
  812. /* Check that the given MAC address is valid. If it isn't, read the
  813. * current MAC from the controller. */
  814. if (!is_valid_ether_addr(netdev->dev_addr))
  815. ethoc_get_mac_address(netdev, netdev->dev_addr);
  816. /* Check the MAC again for validity, if it still isn't choose and
  817. * program a random one. */
  818. if (!is_valid_ether_addr(netdev->dev_addr))
  819. random_ether_addr(netdev->dev_addr);
  820. ethoc_set_mac_address(netdev, netdev->dev_addr);
  821. /* register MII bus */
  822. priv->mdio = mdiobus_alloc();
  823. if (!priv->mdio) {
  824. ret = -ENOMEM;
  825. goto free;
  826. }
  827. priv->mdio->name = "ethoc-mdio";
  828. snprintf(priv->mdio->id, MII_BUS_ID_SIZE, "%s-%d",
  829. priv->mdio->name, pdev->id);
  830. priv->mdio->read = ethoc_mdio_read;
  831. priv->mdio->write = ethoc_mdio_write;
  832. priv->mdio->reset = ethoc_mdio_reset;
  833. priv->mdio->priv = priv;
  834. priv->mdio->irq = kmalloc(sizeof(int) * PHY_MAX_ADDR, GFP_KERNEL);
  835. if (!priv->mdio->irq) {
  836. ret = -ENOMEM;
  837. goto free_mdio;
  838. }
  839. for (phy = 0; phy < PHY_MAX_ADDR; phy++)
  840. priv->mdio->irq[phy] = PHY_POLL;
  841. ret = mdiobus_register(priv->mdio);
  842. if (ret) {
  843. dev_err(&netdev->dev, "failed to register MDIO bus\n");
  844. goto free_mdio;
  845. }
  846. ret = ethoc_mdio_probe(netdev);
  847. if (ret) {
  848. dev_err(&netdev->dev, "failed to probe MDIO bus\n");
  849. goto error;
  850. }
  851. ether_setup(netdev);
  852. /* setup the net_device structure */
  853. netdev->netdev_ops = &ethoc_netdev_ops;
  854. netdev->watchdog_timeo = ETHOC_TIMEOUT;
  855. netdev->features |= 0;
  856. /* setup NAPI */
  857. memset(&priv->napi, 0, sizeof(priv->napi));
  858. netif_napi_add(netdev, &priv->napi, ethoc_poll, 64);
  859. spin_lock_init(&priv->rx_lock);
  860. spin_lock_init(&priv->lock);
  861. ret = register_netdev(netdev);
  862. if (ret < 0) {
  863. dev_err(&netdev->dev, "failed to register interface\n");
  864. goto error;
  865. }
  866. goto out;
  867. error:
  868. mdiobus_unregister(priv->mdio);
  869. free_mdio:
  870. kfree(priv->mdio->irq);
  871. mdiobus_free(priv->mdio);
  872. free:
  873. if (priv->dma_alloc)
  874. dma_free_coherent(NULL, priv->dma_alloc, priv->membase,
  875. netdev->mem_start);
  876. free_netdev(netdev);
  877. out:
  878. return ret;
  879. }
  880. /**
  881. * ethoc_remove() - shutdown OpenCores ethernet MAC
  882. * @pdev: platform device
  883. */
  884. static int ethoc_remove(struct platform_device *pdev)
  885. {
  886. struct net_device *netdev = platform_get_drvdata(pdev);
  887. struct ethoc *priv = netdev_priv(netdev);
  888. platform_set_drvdata(pdev, NULL);
  889. if (netdev) {
  890. phy_disconnect(priv->phy);
  891. priv->phy = NULL;
  892. if (priv->mdio) {
  893. mdiobus_unregister(priv->mdio);
  894. kfree(priv->mdio->irq);
  895. mdiobus_free(priv->mdio);
  896. }
  897. if (priv->dma_alloc)
  898. dma_free_coherent(NULL, priv->dma_alloc, priv->membase,
  899. netdev->mem_start);
  900. unregister_netdev(netdev);
  901. free_netdev(netdev);
  902. }
  903. return 0;
  904. }
  905. #ifdef CONFIG_PM
  906. static int ethoc_suspend(struct platform_device *pdev, pm_message_t state)
  907. {
  908. return -ENOSYS;
  909. }
  910. static int ethoc_resume(struct platform_device *pdev)
  911. {
  912. return -ENOSYS;
  913. }
  914. #else
  915. # define ethoc_suspend NULL
  916. # define ethoc_resume NULL
  917. #endif
  918. static struct platform_driver ethoc_driver = {
  919. .probe = ethoc_probe,
  920. .remove = ethoc_remove,
  921. .suspend = ethoc_suspend,
  922. .resume = ethoc_resume,
  923. .driver = {
  924. .name = "ethoc",
  925. },
  926. };
  927. static int __init ethoc_init(void)
  928. {
  929. return platform_driver_register(&ethoc_driver);
  930. }
  931. static void __exit ethoc_exit(void)
  932. {
  933. platform_driver_unregister(&ethoc_driver);
  934. }
  935. module_init(ethoc_init);
  936. module_exit(ethoc_exit);
  937. MODULE_AUTHOR("Thierry Reding <thierry.reding@avionic-design.de>");
  938. MODULE_DESCRIPTION("OpenCores Ethernet MAC driver");
  939. MODULE_LICENSE("GPL v2");