bcm63xx_enet.c 48 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972
  1. /*
  2. * Driver for BCM963xx builtin Ethernet mac
  3. *
  4. * Copyright (C) 2008 Maxime Bizon <mbizon@freebox.fr>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  19. */
  20. #include <linux/init.h>
  21. #include <linux/module.h>
  22. #include <linux/clk.h>
  23. #include <linux/etherdevice.h>
  24. #include <linux/slab.h>
  25. #include <linux/delay.h>
  26. #include <linux/ethtool.h>
  27. #include <linux/crc32.h>
  28. #include <linux/err.h>
  29. #include <linux/dma-mapping.h>
  30. #include <linux/platform_device.h>
  31. #include <linux/if_vlan.h>
  32. #include <bcm63xx_dev_enet.h>
  33. #include "bcm63xx_enet.h"
  34. static char bcm_enet_driver_name[] = "bcm63xx_enet";
  35. static char bcm_enet_driver_version[] = "1.0";
  36. static int copybreak __read_mostly = 128;
  37. module_param(copybreak, int, 0);
  38. MODULE_PARM_DESC(copybreak, "Receive copy threshold");
  39. /* io memory shared between all devices */
  40. static void __iomem *bcm_enet_shared_base;
  41. /*
  42. * io helpers to access mac registers
  43. */
  44. static inline u32 enet_readl(struct bcm_enet_priv *priv, u32 off)
  45. {
  46. return bcm_readl(priv->base + off);
  47. }
  48. static inline void enet_writel(struct bcm_enet_priv *priv,
  49. u32 val, u32 off)
  50. {
  51. bcm_writel(val, priv->base + off);
  52. }
  53. /*
  54. * io helpers to access shared registers
  55. */
  56. static inline u32 enet_dma_readl(struct bcm_enet_priv *priv, u32 off)
  57. {
  58. return bcm_readl(bcm_enet_shared_base + off);
  59. }
  60. static inline void enet_dma_writel(struct bcm_enet_priv *priv,
  61. u32 val, u32 off)
  62. {
  63. bcm_writel(val, bcm_enet_shared_base + off);
  64. }
  65. /*
  66. * write given data into mii register and wait for transfer to end
  67. * with timeout (average measured transfer time is 25us)
  68. */
  69. static int do_mdio_op(struct bcm_enet_priv *priv, unsigned int data)
  70. {
  71. int limit;
  72. /* make sure mii interrupt status is cleared */
  73. enet_writel(priv, ENET_IR_MII, ENET_IR_REG);
  74. enet_writel(priv, data, ENET_MIIDATA_REG);
  75. wmb();
  76. /* busy wait on mii interrupt bit, with timeout */
  77. limit = 1000;
  78. do {
  79. if (enet_readl(priv, ENET_IR_REG) & ENET_IR_MII)
  80. break;
  81. udelay(1);
  82. } while (limit-- > 0);
  83. return (limit < 0) ? 1 : 0;
  84. }
  85. /*
  86. * MII internal read callback
  87. */
  88. static int bcm_enet_mdio_read(struct bcm_enet_priv *priv, int mii_id,
  89. int regnum)
  90. {
  91. u32 tmp, val;
  92. tmp = regnum << ENET_MIIDATA_REG_SHIFT;
  93. tmp |= 0x2 << ENET_MIIDATA_TA_SHIFT;
  94. tmp |= mii_id << ENET_MIIDATA_PHYID_SHIFT;
  95. tmp |= ENET_MIIDATA_OP_READ_MASK;
  96. if (do_mdio_op(priv, tmp))
  97. return -1;
  98. val = enet_readl(priv, ENET_MIIDATA_REG);
  99. val &= 0xffff;
  100. return val;
  101. }
  102. /*
  103. * MII internal write callback
  104. */
  105. static int bcm_enet_mdio_write(struct bcm_enet_priv *priv, int mii_id,
  106. int regnum, u16 value)
  107. {
  108. u32 tmp;
  109. tmp = (value & 0xffff) << ENET_MIIDATA_DATA_SHIFT;
  110. tmp |= 0x2 << ENET_MIIDATA_TA_SHIFT;
  111. tmp |= regnum << ENET_MIIDATA_REG_SHIFT;
  112. tmp |= mii_id << ENET_MIIDATA_PHYID_SHIFT;
  113. tmp |= ENET_MIIDATA_OP_WRITE_MASK;
  114. (void)do_mdio_op(priv, tmp);
  115. return 0;
  116. }
  117. /*
  118. * MII read callback from phylib
  119. */
  120. static int bcm_enet_mdio_read_phylib(struct mii_bus *bus, int mii_id,
  121. int regnum)
  122. {
  123. return bcm_enet_mdio_read(bus->priv, mii_id, regnum);
  124. }
  125. /*
  126. * MII write callback from phylib
  127. */
  128. static int bcm_enet_mdio_write_phylib(struct mii_bus *bus, int mii_id,
  129. int regnum, u16 value)
  130. {
  131. return bcm_enet_mdio_write(bus->priv, mii_id, regnum, value);
  132. }
  133. /*
  134. * MII read callback from mii core
  135. */
  136. static int bcm_enet_mdio_read_mii(struct net_device *dev, int mii_id,
  137. int regnum)
  138. {
  139. return bcm_enet_mdio_read(netdev_priv(dev), mii_id, regnum);
  140. }
  141. /*
  142. * MII write callback from mii core
  143. */
  144. static void bcm_enet_mdio_write_mii(struct net_device *dev, int mii_id,
  145. int regnum, int value)
  146. {
  147. bcm_enet_mdio_write(netdev_priv(dev), mii_id, regnum, value);
  148. }
  149. /*
  150. * refill rx queue
  151. */
  152. static int bcm_enet_refill_rx(struct net_device *dev)
  153. {
  154. struct bcm_enet_priv *priv;
  155. priv = netdev_priv(dev);
  156. while (priv->rx_desc_count < priv->rx_ring_size) {
  157. struct bcm_enet_desc *desc;
  158. struct sk_buff *skb;
  159. dma_addr_t p;
  160. int desc_idx;
  161. u32 len_stat;
  162. desc_idx = priv->rx_dirty_desc;
  163. desc = &priv->rx_desc_cpu[desc_idx];
  164. if (!priv->rx_skb[desc_idx]) {
  165. skb = netdev_alloc_skb(dev, priv->rx_skb_size);
  166. if (!skb)
  167. break;
  168. priv->rx_skb[desc_idx] = skb;
  169. p = dma_map_single(&priv->pdev->dev, skb->data,
  170. priv->rx_skb_size,
  171. DMA_FROM_DEVICE);
  172. desc->address = p;
  173. }
  174. len_stat = priv->rx_skb_size << DMADESC_LENGTH_SHIFT;
  175. len_stat |= DMADESC_OWNER_MASK;
  176. if (priv->rx_dirty_desc == priv->rx_ring_size - 1) {
  177. len_stat |= DMADESC_WRAP_MASK;
  178. priv->rx_dirty_desc = 0;
  179. } else {
  180. priv->rx_dirty_desc++;
  181. }
  182. wmb();
  183. desc->len_stat = len_stat;
  184. priv->rx_desc_count++;
  185. /* tell dma engine we allocated one buffer */
  186. enet_dma_writel(priv, 1, ENETDMA_BUFALLOC_REG(priv->rx_chan));
  187. }
  188. /* If rx ring is still empty, set a timer to try allocating
  189. * again at a later time. */
  190. if (priv->rx_desc_count == 0 && netif_running(dev)) {
  191. dev_warn(&priv->pdev->dev, "unable to refill rx ring\n");
  192. priv->rx_timeout.expires = jiffies + HZ;
  193. add_timer(&priv->rx_timeout);
  194. }
  195. return 0;
  196. }
  197. /*
  198. * timer callback to defer refill rx queue in case we're OOM
  199. */
  200. static void bcm_enet_refill_rx_timer(unsigned long data)
  201. {
  202. struct net_device *dev;
  203. struct bcm_enet_priv *priv;
  204. dev = (struct net_device *)data;
  205. priv = netdev_priv(dev);
  206. spin_lock(&priv->rx_lock);
  207. bcm_enet_refill_rx((struct net_device *)data);
  208. spin_unlock(&priv->rx_lock);
  209. }
  210. /*
  211. * extract packet from rx queue
  212. */
  213. static int bcm_enet_receive_queue(struct net_device *dev, int budget)
  214. {
  215. struct bcm_enet_priv *priv;
  216. struct device *kdev;
  217. int processed;
  218. priv = netdev_priv(dev);
  219. kdev = &priv->pdev->dev;
  220. processed = 0;
  221. /* don't scan ring further than number of refilled
  222. * descriptor */
  223. if (budget > priv->rx_desc_count)
  224. budget = priv->rx_desc_count;
  225. do {
  226. struct bcm_enet_desc *desc;
  227. struct sk_buff *skb;
  228. int desc_idx;
  229. u32 len_stat;
  230. unsigned int len;
  231. desc_idx = priv->rx_curr_desc;
  232. desc = &priv->rx_desc_cpu[desc_idx];
  233. /* make sure we actually read the descriptor status at
  234. * each loop */
  235. rmb();
  236. len_stat = desc->len_stat;
  237. /* break if dma ownership belongs to hw */
  238. if (len_stat & DMADESC_OWNER_MASK)
  239. break;
  240. processed++;
  241. priv->rx_curr_desc++;
  242. if (priv->rx_curr_desc == priv->rx_ring_size)
  243. priv->rx_curr_desc = 0;
  244. priv->rx_desc_count--;
  245. /* if the packet does not have start of packet _and_
  246. * end of packet flag set, then just recycle it */
  247. if ((len_stat & DMADESC_ESOP_MASK) != DMADESC_ESOP_MASK) {
  248. priv->stats.rx_dropped++;
  249. continue;
  250. }
  251. /* recycle packet if it's marked as bad */
  252. if (unlikely(len_stat & DMADESC_ERR_MASK)) {
  253. priv->stats.rx_errors++;
  254. if (len_stat & DMADESC_OVSIZE_MASK)
  255. priv->stats.rx_length_errors++;
  256. if (len_stat & DMADESC_CRC_MASK)
  257. priv->stats.rx_crc_errors++;
  258. if (len_stat & DMADESC_UNDER_MASK)
  259. priv->stats.rx_frame_errors++;
  260. if (len_stat & DMADESC_OV_MASK)
  261. priv->stats.rx_fifo_errors++;
  262. continue;
  263. }
  264. /* valid packet */
  265. skb = priv->rx_skb[desc_idx];
  266. len = (len_stat & DMADESC_LENGTH_MASK) >> DMADESC_LENGTH_SHIFT;
  267. /* don't include FCS */
  268. len -= 4;
  269. if (len < copybreak) {
  270. struct sk_buff *nskb;
  271. nskb = netdev_alloc_skb_ip_align(dev, len);
  272. if (!nskb) {
  273. /* forget packet, just rearm desc */
  274. priv->stats.rx_dropped++;
  275. continue;
  276. }
  277. dma_sync_single_for_cpu(kdev, desc->address,
  278. len, DMA_FROM_DEVICE);
  279. memcpy(nskb->data, skb->data, len);
  280. dma_sync_single_for_device(kdev, desc->address,
  281. len, DMA_FROM_DEVICE);
  282. skb = nskb;
  283. } else {
  284. dma_unmap_single(&priv->pdev->dev, desc->address,
  285. priv->rx_skb_size, DMA_FROM_DEVICE);
  286. priv->rx_skb[desc_idx] = NULL;
  287. }
  288. skb_put(skb, len);
  289. skb->dev = dev;
  290. skb->protocol = eth_type_trans(skb, dev);
  291. priv->stats.rx_packets++;
  292. priv->stats.rx_bytes += len;
  293. dev->last_rx = jiffies;
  294. netif_receive_skb(skb);
  295. } while (--budget > 0);
  296. if (processed || !priv->rx_desc_count) {
  297. bcm_enet_refill_rx(dev);
  298. /* kick rx dma */
  299. enet_dma_writel(priv, ENETDMA_CHANCFG_EN_MASK,
  300. ENETDMA_CHANCFG_REG(priv->rx_chan));
  301. }
  302. return processed;
  303. }
  304. /*
  305. * try to or force reclaim of transmitted buffers
  306. */
  307. static int bcm_enet_tx_reclaim(struct net_device *dev, int force)
  308. {
  309. struct bcm_enet_priv *priv;
  310. int released;
  311. priv = netdev_priv(dev);
  312. released = 0;
  313. while (priv->tx_desc_count < priv->tx_ring_size) {
  314. struct bcm_enet_desc *desc;
  315. struct sk_buff *skb;
  316. /* We run in a bh and fight against start_xmit, which
  317. * is called with bh disabled */
  318. spin_lock(&priv->tx_lock);
  319. desc = &priv->tx_desc_cpu[priv->tx_dirty_desc];
  320. if (!force && (desc->len_stat & DMADESC_OWNER_MASK)) {
  321. spin_unlock(&priv->tx_lock);
  322. break;
  323. }
  324. /* ensure other field of the descriptor were not read
  325. * before we checked ownership */
  326. rmb();
  327. skb = priv->tx_skb[priv->tx_dirty_desc];
  328. priv->tx_skb[priv->tx_dirty_desc] = NULL;
  329. dma_unmap_single(&priv->pdev->dev, desc->address, skb->len,
  330. DMA_TO_DEVICE);
  331. priv->tx_dirty_desc++;
  332. if (priv->tx_dirty_desc == priv->tx_ring_size)
  333. priv->tx_dirty_desc = 0;
  334. priv->tx_desc_count++;
  335. spin_unlock(&priv->tx_lock);
  336. if (desc->len_stat & DMADESC_UNDER_MASK)
  337. priv->stats.tx_errors++;
  338. dev_kfree_skb(skb);
  339. released++;
  340. }
  341. if (netif_queue_stopped(dev) && released)
  342. netif_wake_queue(dev);
  343. return released;
  344. }
  345. /*
  346. * poll func, called by network core
  347. */
  348. static int bcm_enet_poll(struct napi_struct *napi, int budget)
  349. {
  350. struct bcm_enet_priv *priv;
  351. struct net_device *dev;
  352. int tx_work_done, rx_work_done;
  353. priv = container_of(napi, struct bcm_enet_priv, napi);
  354. dev = priv->net_dev;
  355. /* ack interrupts */
  356. enet_dma_writel(priv, ENETDMA_IR_PKTDONE_MASK,
  357. ENETDMA_IR_REG(priv->rx_chan));
  358. enet_dma_writel(priv, ENETDMA_IR_PKTDONE_MASK,
  359. ENETDMA_IR_REG(priv->tx_chan));
  360. /* reclaim sent skb */
  361. tx_work_done = bcm_enet_tx_reclaim(dev, 0);
  362. spin_lock(&priv->rx_lock);
  363. rx_work_done = bcm_enet_receive_queue(dev, budget);
  364. spin_unlock(&priv->rx_lock);
  365. if (rx_work_done >= budget || tx_work_done > 0) {
  366. /* rx/tx queue is not yet empty/clean */
  367. return rx_work_done;
  368. }
  369. /* no more packet in rx/tx queue, remove device from poll
  370. * queue */
  371. napi_complete(napi);
  372. /* restore rx/tx interrupt */
  373. enet_dma_writel(priv, ENETDMA_IR_PKTDONE_MASK,
  374. ENETDMA_IRMASK_REG(priv->rx_chan));
  375. enet_dma_writel(priv, ENETDMA_IR_PKTDONE_MASK,
  376. ENETDMA_IRMASK_REG(priv->tx_chan));
  377. return rx_work_done;
  378. }
  379. /*
  380. * mac interrupt handler
  381. */
  382. static irqreturn_t bcm_enet_isr_mac(int irq, void *dev_id)
  383. {
  384. struct net_device *dev;
  385. struct bcm_enet_priv *priv;
  386. u32 stat;
  387. dev = dev_id;
  388. priv = netdev_priv(dev);
  389. stat = enet_readl(priv, ENET_IR_REG);
  390. if (!(stat & ENET_IR_MIB))
  391. return IRQ_NONE;
  392. /* clear & mask interrupt */
  393. enet_writel(priv, ENET_IR_MIB, ENET_IR_REG);
  394. enet_writel(priv, 0, ENET_IRMASK_REG);
  395. /* read mib registers in workqueue */
  396. schedule_work(&priv->mib_update_task);
  397. return IRQ_HANDLED;
  398. }
  399. /*
  400. * rx/tx dma interrupt handler
  401. */
  402. static irqreturn_t bcm_enet_isr_dma(int irq, void *dev_id)
  403. {
  404. struct net_device *dev;
  405. struct bcm_enet_priv *priv;
  406. dev = dev_id;
  407. priv = netdev_priv(dev);
  408. /* mask rx/tx interrupts */
  409. enet_dma_writel(priv, 0, ENETDMA_IRMASK_REG(priv->rx_chan));
  410. enet_dma_writel(priv, 0, ENETDMA_IRMASK_REG(priv->tx_chan));
  411. napi_schedule(&priv->napi);
  412. return IRQ_HANDLED;
  413. }
  414. /*
  415. * tx request callback
  416. */
  417. static int bcm_enet_start_xmit(struct sk_buff *skb, struct net_device *dev)
  418. {
  419. struct bcm_enet_priv *priv;
  420. struct bcm_enet_desc *desc;
  421. u32 len_stat;
  422. int ret;
  423. priv = netdev_priv(dev);
  424. /* lock against tx reclaim */
  425. spin_lock(&priv->tx_lock);
  426. /* make sure the tx hw queue is not full, should not happen
  427. * since we stop queue before it's the case */
  428. if (unlikely(!priv->tx_desc_count)) {
  429. netif_stop_queue(dev);
  430. dev_err(&priv->pdev->dev, "xmit called with no tx desc "
  431. "available?\n");
  432. ret = NETDEV_TX_BUSY;
  433. goto out_unlock;
  434. }
  435. /* point to the next available desc */
  436. desc = &priv->tx_desc_cpu[priv->tx_curr_desc];
  437. priv->tx_skb[priv->tx_curr_desc] = skb;
  438. /* fill descriptor */
  439. desc->address = dma_map_single(&priv->pdev->dev, skb->data, skb->len,
  440. DMA_TO_DEVICE);
  441. len_stat = (skb->len << DMADESC_LENGTH_SHIFT) & DMADESC_LENGTH_MASK;
  442. len_stat |= DMADESC_ESOP_MASK |
  443. DMADESC_APPEND_CRC |
  444. DMADESC_OWNER_MASK;
  445. priv->tx_curr_desc++;
  446. if (priv->tx_curr_desc == priv->tx_ring_size) {
  447. priv->tx_curr_desc = 0;
  448. len_stat |= DMADESC_WRAP_MASK;
  449. }
  450. priv->tx_desc_count--;
  451. /* dma might be already polling, make sure we update desc
  452. * fields in correct order */
  453. wmb();
  454. desc->len_stat = len_stat;
  455. wmb();
  456. /* kick tx dma */
  457. enet_dma_writel(priv, ENETDMA_CHANCFG_EN_MASK,
  458. ENETDMA_CHANCFG_REG(priv->tx_chan));
  459. /* stop queue if no more desc available */
  460. if (!priv->tx_desc_count)
  461. netif_stop_queue(dev);
  462. priv->stats.tx_bytes += skb->len;
  463. priv->stats.tx_packets++;
  464. dev->trans_start = jiffies;
  465. ret = NETDEV_TX_OK;
  466. out_unlock:
  467. spin_unlock(&priv->tx_lock);
  468. return ret;
  469. }
  470. /*
  471. * Change the interface's mac address.
  472. */
  473. static int bcm_enet_set_mac_address(struct net_device *dev, void *p)
  474. {
  475. struct bcm_enet_priv *priv;
  476. struct sockaddr *addr = p;
  477. u32 val;
  478. priv = netdev_priv(dev);
  479. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  480. /* use perfect match register 0 to store my mac address */
  481. val = (dev->dev_addr[2] << 24) | (dev->dev_addr[3] << 16) |
  482. (dev->dev_addr[4] << 8) | dev->dev_addr[5];
  483. enet_writel(priv, val, ENET_PML_REG(0));
  484. val = (dev->dev_addr[0] << 8 | dev->dev_addr[1]);
  485. val |= ENET_PMH_DATAVALID_MASK;
  486. enet_writel(priv, val, ENET_PMH_REG(0));
  487. return 0;
  488. }
  489. /*
  490. * Change rx mode (promiscous/allmulti) and update multicast list
  491. */
  492. static void bcm_enet_set_multicast_list(struct net_device *dev)
  493. {
  494. struct bcm_enet_priv *priv;
  495. struct dev_mc_list *mc_list;
  496. u32 val;
  497. int i;
  498. priv = netdev_priv(dev);
  499. val = enet_readl(priv, ENET_RXCFG_REG);
  500. if (dev->flags & IFF_PROMISC)
  501. val |= ENET_RXCFG_PROMISC_MASK;
  502. else
  503. val &= ~ENET_RXCFG_PROMISC_MASK;
  504. /* only 3 perfect match registers left, first one is used for
  505. * own mac address */
  506. if ((dev->flags & IFF_ALLMULTI) || netdev_mc_count(dev) > 3)
  507. val |= ENET_RXCFG_ALLMCAST_MASK;
  508. else
  509. val &= ~ENET_RXCFG_ALLMCAST_MASK;
  510. /* no need to set perfect match registers if we catch all
  511. * multicast */
  512. if (val & ENET_RXCFG_ALLMCAST_MASK) {
  513. enet_writel(priv, val, ENET_RXCFG_REG);
  514. return;
  515. }
  516. i = 0;
  517. netdev_for_each_mc_addr(mc_list, dev) {
  518. u8 *dmi_addr;
  519. u32 tmp;
  520. if (i == 3)
  521. break;
  522. /* update perfect match registers */
  523. dmi_addr = mc_list->dmi_addr;
  524. tmp = (dmi_addr[2] << 24) | (dmi_addr[3] << 16) |
  525. (dmi_addr[4] << 8) | dmi_addr[5];
  526. enet_writel(priv, tmp, ENET_PML_REG(i + 1));
  527. tmp = (dmi_addr[0] << 8 | dmi_addr[1]);
  528. tmp |= ENET_PMH_DATAVALID_MASK;
  529. enet_writel(priv, tmp, ENET_PMH_REG(i++ + 1));
  530. }
  531. for (; i < 3; i++) {
  532. enet_writel(priv, 0, ENET_PML_REG(i + 1));
  533. enet_writel(priv, 0, ENET_PMH_REG(i + 1));
  534. }
  535. enet_writel(priv, val, ENET_RXCFG_REG);
  536. }
  537. /*
  538. * set mac duplex parameters
  539. */
  540. static void bcm_enet_set_duplex(struct bcm_enet_priv *priv, int fullduplex)
  541. {
  542. u32 val;
  543. val = enet_readl(priv, ENET_TXCTL_REG);
  544. if (fullduplex)
  545. val |= ENET_TXCTL_FD_MASK;
  546. else
  547. val &= ~ENET_TXCTL_FD_MASK;
  548. enet_writel(priv, val, ENET_TXCTL_REG);
  549. }
  550. /*
  551. * set mac flow control parameters
  552. */
  553. static void bcm_enet_set_flow(struct bcm_enet_priv *priv, int rx_en, int tx_en)
  554. {
  555. u32 val;
  556. /* rx flow control (pause frame handling) */
  557. val = enet_readl(priv, ENET_RXCFG_REG);
  558. if (rx_en)
  559. val |= ENET_RXCFG_ENFLOW_MASK;
  560. else
  561. val &= ~ENET_RXCFG_ENFLOW_MASK;
  562. enet_writel(priv, val, ENET_RXCFG_REG);
  563. /* tx flow control (pause frame generation) */
  564. val = enet_dma_readl(priv, ENETDMA_CFG_REG);
  565. if (tx_en)
  566. val |= ENETDMA_CFG_FLOWCH_MASK(priv->rx_chan);
  567. else
  568. val &= ~ENETDMA_CFG_FLOWCH_MASK(priv->rx_chan);
  569. enet_dma_writel(priv, val, ENETDMA_CFG_REG);
  570. }
  571. /*
  572. * link changed callback (from phylib)
  573. */
  574. static void bcm_enet_adjust_phy_link(struct net_device *dev)
  575. {
  576. struct bcm_enet_priv *priv;
  577. struct phy_device *phydev;
  578. int status_changed;
  579. priv = netdev_priv(dev);
  580. phydev = priv->phydev;
  581. status_changed = 0;
  582. if (priv->old_link != phydev->link) {
  583. status_changed = 1;
  584. priv->old_link = phydev->link;
  585. }
  586. /* reflect duplex change in mac configuration */
  587. if (phydev->link && phydev->duplex != priv->old_duplex) {
  588. bcm_enet_set_duplex(priv,
  589. (phydev->duplex == DUPLEX_FULL) ? 1 : 0);
  590. status_changed = 1;
  591. priv->old_duplex = phydev->duplex;
  592. }
  593. /* enable flow control if remote advertise it (trust phylib to
  594. * check that duplex is full */
  595. if (phydev->link && phydev->pause != priv->old_pause) {
  596. int rx_pause_en, tx_pause_en;
  597. if (phydev->pause) {
  598. /* pause was advertised by lpa and us */
  599. rx_pause_en = 1;
  600. tx_pause_en = 1;
  601. } else if (!priv->pause_auto) {
  602. /* pause setting overrided by user */
  603. rx_pause_en = priv->pause_rx;
  604. tx_pause_en = priv->pause_tx;
  605. } else {
  606. rx_pause_en = 0;
  607. tx_pause_en = 0;
  608. }
  609. bcm_enet_set_flow(priv, rx_pause_en, tx_pause_en);
  610. status_changed = 1;
  611. priv->old_pause = phydev->pause;
  612. }
  613. if (status_changed) {
  614. pr_info("%s: link %s", dev->name, phydev->link ?
  615. "UP" : "DOWN");
  616. if (phydev->link)
  617. pr_cont(" - %d/%s - flow control %s", phydev->speed,
  618. DUPLEX_FULL == phydev->duplex ? "full" : "half",
  619. phydev->pause == 1 ? "rx&tx" : "off");
  620. pr_cont("\n");
  621. }
  622. }
  623. /*
  624. * link changed callback (if phylib is not used)
  625. */
  626. static void bcm_enet_adjust_link(struct net_device *dev)
  627. {
  628. struct bcm_enet_priv *priv;
  629. priv = netdev_priv(dev);
  630. bcm_enet_set_duplex(priv, priv->force_duplex_full);
  631. bcm_enet_set_flow(priv, priv->pause_rx, priv->pause_tx);
  632. netif_carrier_on(dev);
  633. pr_info("%s: link forced UP - %d/%s - flow control %s/%s\n",
  634. dev->name,
  635. priv->force_speed_100 ? 100 : 10,
  636. priv->force_duplex_full ? "full" : "half",
  637. priv->pause_rx ? "rx" : "off",
  638. priv->pause_tx ? "tx" : "off");
  639. }
  640. /*
  641. * open callback, allocate dma rings & buffers and start rx operation
  642. */
  643. static int bcm_enet_open(struct net_device *dev)
  644. {
  645. struct bcm_enet_priv *priv;
  646. struct sockaddr addr;
  647. struct device *kdev;
  648. struct phy_device *phydev;
  649. int i, ret;
  650. unsigned int size;
  651. char phy_id[MII_BUS_ID_SIZE + 3];
  652. void *p;
  653. u32 val;
  654. priv = netdev_priv(dev);
  655. kdev = &priv->pdev->dev;
  656. if (priv->has_phy) {
  657. /* connect to PHY */
  658. snprintf(phy_id, sizeof(phy_id), PHY_ID_FMT,
  659. priv->mac_id ? "1" : "0", priv->phy_id);
  660. phydev = phy_connect(dev, phy_id, &bcm_enet_adjust_phy_link, 0,
  661. PHY_INTERFACE_MODE_MII);
  662. if (IS_ERR(phydev)) {
  663. dev_err(kdev, "could not attach to PHY\n");
  664. return PTR_ERR(phydev);
  665. }
  666. /* mask with MAC supported features */
  667. phydev->supported &= (SUPPORTED_10baseT_Half |
  668. SUPPORTED_10baseT_Full |
  669. SUPPORTED_100baseT_Half |
  670. SUPPORTED_100baseT_Full |
  671. SUPPORTED_Autoneg |
  672. SUPPORTED_Pause |
  673. SUPPORTED_MII);
  674. phydev->advertising = phydev->supported;
  675. if (priv->pause_auto && priv->pause_rx && priv->pause_tx)
  676. phydev->advertising |= SUPPORTED_Pause;
  677. else
  678. phydev->advertising &= ~SUPPORTED_Pause;
  679. dev_info(kdev, "attached PHY at address %d [%s]\n",
  680. phydev->addr, phydev->drv->name);
  681. priv->old_link = 0;
  682. priv->old_duplex = -1;
  683. priv->old_pause = -1;
  684. priv->phydev = phydev;
  685. }
  686. /* mask all interrupts and request them */
  687. enet_writel(priv, 0, ENET_IRMASK_REG);
  688. enet_dma_writel(priv, 0, ENETDMA_IRMASK_REG(priv->rx_chan));
  689. enet_dma_writel(priv, 0, ENETDMA_IRMASK_REG(priv->tx_chan));
  690. ret = request_irq(dev->irq, bcm_enet_isr_mac, 0, dev->name, dev);
  691. if (ret)
  692. goto out_phy_disconnect;
  693. ret = request_irq(priv->irq_rx, bcm_enet_isr_dma,
  694. IRQF_SAMPLE_RANDOM | IRQF_DISABLED, dev->name, dev);
  695. if (ret)
  696. goto out_freeirq;
  697. ret = request_irq(priv->irq_tx, bcm_enet_isr_dma,
  698. IRQF_DISABLED, dev->name, dev);
  699. if (ret)
  700. goto out_freeirq_rx;
  701. /* initialize perfect match registers */
  702. for (i = 0; i < 4; i++) {
  703. enet_writel(priv, 0, ENET_PML_REG(i));
  704. enet_writel(priv, 0, ENET_PMH_REG(i));
  705. }
  706. /* write device mac address */
  707. memcpy(addr.sa_data, dev->dev_addr, ETH_ALEN);
  708. bcm_enet_set_mac_address(dev, &addr);
  709. /* allocate rx dma ring */
  710. size = priv->rx_ring_size * sizeof(struct bcm_enet_desc);
  711. p = dma_alloc_coherent(kdev, size, &priv->rx_desc_dma, GFP_KERNEL);
  712. if (!p) {
  713. dev_err(kdev, "cannot allocate rx ring %u\n", size);
  714. ret = -ENOMEM;
  715. goto out_freeirq_tx;
  716. }
  717. memset(p, 0, size);
  718. priv->rx_desc_alloc_size = size;
  719. priv->rx_desc_cpu = p;
  720. /* allocate tx dma ring */
  721. size = priv->tx_ring_size * sizeof(struct bcm_enet_desc);
  722. p = dma_alloc_coherent(kdev, size, &priv->tx_desc_dma, GFP_KERNEL);
  723. if (!p) {
  724. dev_err(kdev, "cannot allocate tx ring\n");
  725. ret = -ENOMEM;
  726. goto out_free_rx_ring;
  727. }
  728. memset(p, 0, size);
  729. priv->tx_desc_alloc_size = size;
  730. priv->tx_desc_cpu = p;
  731. priv->tx_skb = kzalloc(sizeof(struct sk_buff *) * priv->tx_ring_size,
  732. GFP_KERNEL);
  733. if (!priv->tx_skb) {
  734. dev_err(kdev, "cannot allocate rx skb queue\n");
  735. ret = -ENOMEM;
  736. goto out_free_tx_ring;
  737. }
  738. priv->tx_desc_count = priv->tx_ring_size;
  739. priv->tx_dirty_desc = 0;
  740. priv->tx_curr_desc = 0;
  741. spin_lock_init(&priv->tx_lock);
  742. /* init & fill rx ring with skbs */
  743. priv->rx_skb = kzalloc(sizeof(struct sk_buff *) * priv->rx_ring_size,
  744. GFP_KERNEL);
  745. if (!priv->rx_skb) {
  746. dev_err(kdev, "cannot allocate rx skb queue\n");
  747. ret = -ENOMEM;
  748. goto out_free_tx_skb;
  749. }
  750. priv->rx_desc_count = 0;
  751. priv->rx_dirty_desc = 0;
  752. priv->rx_curr_desc = 0;
  753. /* initialize flow control buffer allocation */
  754. enet_dma_writel(priv, ENETDMA_BUFALLOC_FORCE_MASK | 0,
  755. ENETDMA_BUFALLOC_REG(priv->rx_chan));
  756. if (bcm_enet_refill_rx(dev)) {
  757. dev_err(kdev, "cannot allocate rx skb queue\n");
  758. ret = -ENOMEM;
  759. goto out;
  760. }
  761. /* write rx & tx ring addresses */
  762. enet_dma_writel(priv, priv->rx_desc_dma,
  763. ENETDMA_RSTART_REG(priv->rx_chan));
  764. enet_dma_writel(priv, priv->tx_desc_dma,
  765. ENETDMA_RSTART_REG(priv->tx_chan));
  766. /* clear remaining state ram for rx & tx channel */
  767. enet_dma_writel(priv, 0, ENETDMA_SRAM2_REG(priv->rx_chan));
  768. enet_dma_writel(priv, 0, ENETDMA_SRAM2_REG(priv->tx_chan));
  769. enet_dma_writel(priv, 0, ENETDMA_SRAM3_REG(priv->rx_chan));
  770. enet_dma_writel(priv, 0, ENETDMA_SRAM3_REG(priv->tx_chan));
  771. enet_dma_writel(priv, 0, ENETDMA_SRAM4_REG(priv->rx_chan));
  772. enet_dma_writel(priv, 0, ENETDMA_SRAM4_REG(priv->tx_chan));
  773. /* set max rx/tx length */
  774. enet_writel(priv, priv->hw_mtu, ENET_RXMAXLEN_REG);
  775. enet_writel(priv, priv->hw_mtu, ENET_TXMAXLEN_REG);
  776. /* set dma maximum burst len */
  777. enet_dma_writel(priv, BCMENET_DMA_MAXBURST,
  778. ENETDMA_MAXBURST_REG(priv->rx_chan));
  779. enet_dma_writel(priv, BCMENET_DMA_MAXBURST,
  780. ENETDMA_MAXBURST_REG(priv->tx_chan));
  781. /* set correct transmit fifo watermark */
  782. enet_writel(priv, BCMENET_TX_FIFO_TRESH, ENET_TXWMARK_REG);
  783. /* set flow control low/high threshold to 1/3 / 2/3 */
  784. val = priv->rx_ring_size / 3;
  785. enet_dma_writel(priv, val, ENETDMA_FLOWCL_REG(priv->rx_chan));
  786. val = (priv->rx_ring_size * 2) / 3;
  787. enet_dma_writel(priv, val, ENETDMA_FLOWCH_REG(priv->rx_chan));
  788. /* all set, enable mac and interrupts, start dma engine and
  789. * kick rx dma channel */
  790. wmb();
  791. enet_writel(priv, ENET_CTL_ENABLE_MASK, ENET_CTL_REG);
  792. enet_dma_writel(priv, ENETDMA_CFG_EN_MASK, ENETDMA_CFG_REG);
  793. enet_dma_writel(priv, ENETDMA_CHANCFG_EN_MASK,
  794. ENETDMA_CHANCFG_REG(priv->rx_chan));
  795. /* watch "mib counters about to overflow" interrupt */
  796. enet_writel(priv, ENET_IR_MIB, ENET_IR_REG);
  797. enet_writel(priv, ENET_IR_MIB, ENET_IRMASK_REG);
  798. /* watch "packet transferred" interrupt in rx and tx */
  799. enet_dma_writel(priv, ENETDMA_IR_PKTDONE_MASK,
  800. ENETDMA_IR_REG(priv->rx_chan));
  801. enet_dma_writel(priv, ENETDMA_IR_PKTDONE_MASK,
  802. ENETDMA_IR_REG(priv->tx_chan));
  803. /* make sure we enable napi before rx interrupt */
  804. napi_enable(&priv->napi);
  805. enet_dma_writel(priv, ENETDMA_IR_PKTDONE_MASK,
  806. ENETDMA_IRMASK_REG(priv->rx_chan));
  807. enet_dma_writel(priv, ENETDMA_IR_PKTDONE_MASK,
  808. ENETDMA_IRMASK_REG(priv->tx_chan));
  809. if (priv->has_phy)
  810. phy_start(priv->phydev);
  811. else
  812. bcm_enet_adjust_link(dev);
  813. netif_start_queue(dev);
  814. return 0;
  815. out:
  816. for (i = 0; i < priv->rx_ring_size; i++) {
  817. struct bcm_enet_desc *desc;
  818. if (!priv->rx_skb[i])
  819. continue;
  820. desc = &priv->rx_desc_cpu[i];
  821. dma_unmap_single(kdev, desc->address, priv->rx_skb_size,
  822. DMA_FROM_DEVICE);
  823. kfree_skb(priv->rx_skb[i]);
  824. }
  825. kfree(priv->rx_skb);
  826. out_free_tx_skb:
  827. kfree(priv->tx_skb);
  828. out_free_tx_ring:
  829. dma_free_coherent(kdev, priv->tx_desc_alloc_size,
  830. priv->tx_desc_cpu, priv->tx_desc_dma);
  831. out_free_rx_ring:
  832. dma_free_coherent(kdev, priv->rx_desc_alloc_size,
  833. priv->rx_desc_cpu, priv->rx_desc_dma);
  834. out_freeirq_tx:
  835. free_irq(priv->irq_tx, dev);
  836. out_freeirq_rx:
  837. free_irq(priv->irq_rx, dev);
  838. out_freeirq:
  839. free_irq(dev->irq, dev);
  840. out_phy_disconnect:
  841. phy_disconnect(priv->phydev);
  842. return ret;
  843. }
  844. /*
  845. * disable mac
  846. */
  847. static void bcm_enet_disable_mac(struct bcm_enet_priv *priv)
  848. {
  849. int limit;
  850. u32 val;
  851. val = enet_readl(priv, ENET_CTL_REG);
  852. val |= ENET_CTL_DISABLE_MASK;
  853. enet_writel(priv, val, ENET_CTL_REG);
  854. limit = 1000;
  855. do {
  856. u32 val;
  857. val = enet_readl(priv, ENET_CTL_REG);
  858. if (!(val & ENET_CTL_DISABLE_MASK))
  859. break;
  860. udelay(1);
  861. } while (limit--);
  862. }
  863. /*
  864. * disable dma in given channel
  865. */
  866. static void bcm_enet_disable_dma(struct bcm_enet_priv *priv, int chan)
  867. {
  868. int limit;
  869. enet_dma_writel(priv, 0, ENETDMA_CHANCFG_REG(chan));
  870. limit = 1000;
  871. do {
  872. u32 val;
  873. val = enet_dma_readl(priv, ENETDMA_CHANCFG_REG(chan));
  874. if (!(val & ENETDMA_CHANCFG_EN_MASK))
  875. break;
  876. udelay(1);
  877. } while (limit--);
  878. }
  879. /*
  880. * stop callback
  881. */
  882. static int bcm_enet_stop(struct net_device *dev)
  883. {
  884. struct bcm_enet_priv *priv;
  885. struct device *kdev;
  886. int i;
  887. priv = netdev_priv(dev);
  888. kdev = &priv->pdev->dev;
  889. netif_stop_queue(dev);
  890. napi_disable(&priv->napi);
  891. if (priv->has_phy)
  892. phy_stop(priv->phydev);
  893. del_timer_sync(&priv->rx_timeout);
  894. /* mask all interrupts */
  895. enet_writel(priv, 0, ENET_IRMASK_REG);
  896. enet_dma_writel(priv, 0, ENETDMA_IRMASK_REG(priv->rx_chan));
  897. enet_dma_writel(priv, 0, ENETDMA_IRMASK_REG(priv->tx_chan));
  898. /* make sure no mib update is scheduled */
  899. flush_scheduled_work();
  900. /* disable dma & mac */
  901. bcm_enet_disable_dma(priv, priv->tx_chan);
  902. bcm_enet_disable_dma(priv, priv->rx_chan);
  903. bcm_enet_disable_mac(priv);
  904. /* force reclaim of all tx buffers */
  905. bcm_enet_tx_reclaim(dev, 1);
  906. /* free the rx skb ring */
  907. for (i = 0; i < priv->rx_ring_size; i++) {
  908. struct bcm_enet_desc *desc;
  909. if (!priv->rx_skb[i])
  910. continue;
  911. desc = &priv->rx_desc_cpu[i];
  912. dma_unmap_single(kdev, desc->address, priv->rx_skb_size,
  913. DMA_FROM_DEVICE);
  914. kfree_skb(priv->rx_skb[i]);
  915. }
  916. /* free remaining allocated memory */
  917. kfree(priv->rx_skb);
  918. kfree(priv->tx_skb);
  919. dma_free_coherent(kdev, priv->rx_desc_alloc_size,
  920. priv->rx_desc_cpu, priv->rx_desc_dma);
  921. dma_free_coherent(kdev, priv->tx_desc_alloc_size,
  922. priv->tx_desc_cpu, priv->tx_desc_dma);
  923. free_irq(priv->irq_tx, dev);
  924. free_irq(priv->irq_rx, dev);
  925. free_irq(dev->irq, dev);
  926. /* release phy */
  927. if (priv->has_phy) {
  928. phy_disconnect(priv->phydev);
  929. priv->phydev = NULL;
  930. }
  931. return 0;
  932. }
  933. /*
  934. * core request to return device rx/tx stats
  935. */
  936. static struct net_device_stats *bcm_enet_get_stats(struct net_device *dev)
  937. {
  938. struct bcm_enet_priv *priv;
  939. priv = netdev_priv(dev);
  940. return &priv->stats;
  941. }
  942. /*
  943. * ethtool callbacks
  944. */
  945. struct bcm_enet_stats {
  946. char stat_string[ETH_GSTRING_LEN];
  947. int sizeof_stat;
  948. int stat_offset;
  949. int mib_reg;
  950. };
  951. #define GEN_STAT(m) sizeof(((struct bcm_enet_priv *)0)->m), \
  952. offsetof(struct bcm_enet_priv, m)
  953. static const struct bcm_enet_stats bcm_enet_gstrings_stats[] = {
  954. { "rx_packets", GEN_STAT(stats.rx_packets), -1 },
  955. { "tx_packets", GEN_STAT(stats.tx_packets), -1 },
  956. { "rx_bytes", GEN_STAT(stats.rx_bytes), -1 },
  957. { "tx_bytes", GEN_STAT(stats.tx_bytes), -1 },
  958. { "rx_errors", GEN_STAT(stats.rx_errors), -1 },
  959. { "tx_errors", GEN_STAT(stats.tx_errors), -1 },
  960. { "rx_dropped", GEN_STAT(stats.rx_dropped), -1 },
  961. { "tx_dropped", GEN_STAT(stats.tx_dropped), -1 },
  962. { "rx_good_octets", GEN_STAT(mib.rx_gd_octets), ETH_MIB_RX_GD_OCTETS},
  963. { "rx_good_pkts", GEN_STAT(mib.rx_gd_pkts), ETH_MIB_RX_GD_PKTS },
  964. { "rx_broadcast", GEN_STAT(mib.rx_brdcast), ETH_MIB_RX_BRDCAST },
  965. { "rx_multicast", GEN_STAT(mib.rx_mult), ETH_MIB_RX_MULT },
  966. { "rx_64_octets", GEN_STAT(mib.rx_64), ETH_MIB_RX_64 },
  967. { "rx_65_127_oct", GEN_STAT(mib.rx_65_127), ETH_MIB_RX_65_127 },
  968. { "rx_128_255_oct", GEN_STAT(mib.rx_128_255), ETH_MIB_RX_128_255 },
  969. { "rx_256_511_oct", GEN_STAT(mib.rx_256_511), ETH_MIB_RX_256_511 },
  970. { "rx_512_1023_oct", GEN_STAT(mib.rx_512_1023), ETH_MIB_RX_512_1023 },
  971. { "rx_1024_max_oct", GEN_STAT(mib.rx_1024_max), ETH_MIB_RX_1024_MAX },
  972. { "rx_jabber", GEN_STAT(mib.rx_jab), ETH_MIB_RX_JAB },
  973. { "rx_oversize", GEN_STAT(mib.rx_ovr), ETH_MIB_RX_OVR },
  974. { "rx_fragment", GEN_STAT(mib.rx_frag), ETH_MIB_RX_FRAG },
  975. { "rx_dropped", GEN_STAT(mib.rx_drop), ETH_MIB_RX_DROP },
  976. { "rx_crc_align", GEN_STAT(mib.rx_crc_align), ETH_MIB_RX_CRC_ALIGN },
  977. { "rx_undersize", GEN_STAT(mib.rx_und), ETH_MIB_RX_UND },
  978. { "rx_crc", GEN_STAT(mib.rx_crc), ETH_MIB_RX_CRC },
  979. { "rx_align", GEN_STAT(mib.rx_align), ETH_MIB_RX_ALIGN },
  980. { "rx_symbol_error", GEN_STAT(mib.rx_sym), ETH_MIB_RX_SYM },
  981. { "rx_pause", GEN_STAT(mib.rx_pause), ETH_MIB_RX_PAUSE },
  982. { "rx_control", GEN_STAT(mib.rx_cntrl), ETH_MIB_RX_CNTRL },
  983. { "tx_good_octets", GEN_STAT(mib.tx_gd_octets), ETH_MIB_TX_GD_OCTETS },
  984. { "tx_good_pkts", GEN_STAT(mib.tx_gd_pkts), ETH_MIB_TX_GD_PKTS },
  985. { "tx_broadcast", GEN_STAT(mib.tx_brdcast), ETH_MIB_TX_BRDCAST },
  986. { "tx_multicast", GEN_STAT(mib.tx_mult), ETH_MIB_TX_MULT },
  987. { "tx_64_oct", GEN_STAT(mib.tx_64), ETH_MIB_TX_64 },
  988. { "tx_65_127_oct", GEN_STAT(mib.tx_65_127), ETH_MIB_TX_65_127 },
  989. { "tx_128_255_oct", GEN_STAT(mib.tx_128_255), ETH_MIB_TX_128_255 },
  990. { "tx_256_511_oct", GEN_STAT(mib.tx_256_511), ETH_MIB_TX_256_511 },
  991. { "tx_512_1023_oct", GEN_STAT(mib.tx_512_1023), ETH_MIB_TX_512_1023},
  992. { "tx_1024_max_oct", GEN_STAT(mib.tx_1024_max), ETH_MIB_TX_1024_MAX },
  993. { "tx_jabber", GEN_STAT(mib.tx_jab), ETH_MIB_TX_JAB },
  994. { "tx_oversize", GEN_STAT(mib.tx_ovr), ETH_MIB_TX_OVR },
  995. { "tx_fragment", GEN_STAT(mib.tx_frag), ETH_MIB_TX_FRAG },
  996. { "tx_underrun", GEN_STAT(mib.tx_underrun), ETH_MIB_TX_UNDERRUN },
  997. { "tx_collisions", GEN_STAT(mib.tx_col), ETH_MIB_TX_COL },
  998. { "tx_single_collision", GEN_STAT(mib.tx_1_col), ETH_MIB_TX_1_COL },
  999. { "tx_multiple_collision", GEN_STAT(mib.tx_m_col), ETH_MIB_TX_M_COL },
  1000. { "tx_excess_collision", GEN_STAT(mib.tx_ex_col), ETH_MIB_TX_EX_COL },
  1001. { "tx_late_collision", GEN_STAT(mib.tx_late), ETH_MIB_TX_LATE },
  1002. { "tx_deferred", GEN_STAT(mib.tx_def), ETH_MIB_TX_DEF },
  1003. { "tx_carrier_sense", GEN_STAT(mib.tx_crs), ETH_MIB_TX_CRS },
  1004. { "tx_pause", GEN_STAT(mib.tx_pause), ETH_MIB_TX_PAUSE },
  1005. };
  1006. #define BCM_ENET_STATS_LEN \
  1007. (sizeof(bcm_enet_gstrings_stats) / sizeof(struct bcm_enet_stats))
  1008. static const u32 unused_mib_regs[] = {
  1009. ETH_MIB_TX_ALL_OCTETS,
  1010. ETH_MIB_TX_ALL_PKTS,
  1011. ETH_MIB_RX_ALL_OCTETS,
  1012. ETH_MIB_RX_ALL_PKTS,
  1013. };
  1014. static void bcm_enet_get_drvinfo(struct net_device *netdev,
  1015. struct ethtool_drvinfo *drvinfo)
  1016. {
  1017. strncpy(drvinfo->driver, bcm_enet_driver_name, 32);
  1018. strncpy(drvinfo->version, bcm_enet_driver_version, 32);
  1019. strncpy(drvinfo->fw_version, "N/A", 32);
  1020. strncpy(drvinfo->bus_info, "bcm63xx", 32);
  1021. drvinfo->n_stats = BCM_ENET_STATS_LEN;
  1022. }
  1023. static int bcm_enet_get_sset_count(struct net_device *netdev,
  1024. int string_set)
  1025. {
  1026. switch (string_set) {
  1027. case ETH_SS_STATS:
  1028. return BCM_ENET_STATS_LEN;
  1029. default:
  1030. return -EINVAL;
  1031. }
  1032. }
  1033. static void bcm_enet_get_strings(struct net_device *netdev,
  1034. u32 stringset, u8 *data)
  1035. {
  1036. int i;
  1037. switch (stringset) {
  1038. case ETH_SS_STATS:
  1039. for (i = 0; i < BCM_ENET_STATS_LEN; i++) {
  1040. memcpy(data + i * ETH_GSTRING_LEN,
  1041. bcm_enet_gstrings_stats[i].stat_string,
  1042. ETH_GSTRING_LEN);
  1043. }
  1044. break;
  1045. }
  1046. }
  1047. static void update_mib_counters(struct bcm_enet_priv *priv)
  1048. {
  1049. int i;
  1050. for (i = 0; i < BCM_ENET_STATS_LEN; i++) {
  1051. const struct bcm_enet_stats *s;
  1052. u32 val;
  1053. char *p;
  1054. s = &bcm_enet_gstrings_stats[i];
  1055. if (s->mib_reg == -1)
  1056. continue;
  1057. val = enet_readl(priv, ENET_MIB_REG(s->mib_reg));
  1058. p = (char *)priv + s->stat_offset;
  1059. if (s->sizeof_stat == sizeof(u64))
  1060. *(u64 *)p += val;
  1061. else
  1062. *(u32 *)p += val;
  1063. }
  1064. /* also empty unused mib counters to make sure mib counter
  1065. * overflow interrupt is cleared */
  1066. for (i = 0; i < ARRAY_SIZE(unused_mib_regs); i++)
  1067. (void)enet_readl(priv, ENET_MIB_REG(unused_mib_regs[i]));
  1068. }
  1069. static void bcm_enet_update_mib_counters_defer(struct work_struct *t)
  1070. {
  1071. struct bcm_enet_priv *priv;
  1072. priv = container_of(t, struct bcm_enet_priv, mib_update_task);
  1073. mutex_lock(&priv->mib_update_lock);
  1074. update_mib_counters(priv);
  1075. mutex_unlock(&priv->mib_update_lock);
  1076. /* reenable mib interrupt */
  1077. if (netif_running(priv->net_dev))
  1078. enet_writel(priv, ENET_IR_MIB, ENET_IRMASK_REG);
  1079. }
  1080. static void bcm_enet_get_ethtool_stats(struct net_device *netdev,
  1081. struct ethtool_stats *stats,
  1082. u64 *data)
  1083. {
  1084. struct bcm_enet_priv *priv;
  1085. int i;
  1086. priv = netdev_priv(netdev);
  1087. mutex_lock(&priv->mib_update_lock);
  1088. update_mib_counters(priv);
  1089. for (i = 0; i < BCM_ENET_STATS_LEN; i++) {
  1090. const struct bcm_enet_stats *s;
  1091. char *p;
  1092. s = &bcm_enet_gstrings_stats[i];
  1093. p = (char *)priv + s->stat_offset;
  1094. data[i] = (s->sizeof_stat == sizeof(u64)) ?
  1095. *(u64 *)p : *(u32 *)p;
  1096. }
  1097. mutex_unlock(&priv->mib_update_lock);
  1098. }
  1099. static int bcm_enet_get_settings(struct net_device *dev,
  1100. struct ethtool_cmd *cmd)
  1101. {
  1102. struct bcm_enet_priv *priv;
  1103. priv = netdev_priv(dev);
  1104. cmd->maxrxpkt = 0;
  1105. cmd->maxtxpkt = 0;
  1106. if (priv->has_phy) {
  1107. if (!priv->phydev)
  1108. return -ENODEV;
  1109. return phy_ethtool_gset(priv->phydev, cmd);
  1110. } else {
  1111. cmd->autoneg = 0;
  1112. cmd->speed = (priv->force_speed_100) ? SPEED_100 : SPEED_10;
  1113. cmd->duplex = (priv->force_duplex_full) ?
  1114. DUPLEX_FULL : DUPLEX_HALF;
  1115. cmd->supported = ADVERTISED_10baseT_Half |
  1116. ADVERTISED_10baseT_Full |
  1117. ADVERTISED_100baseT_Half |
  1118. ADVERTISED_100baseT_Full;
  1119. cmd->advertising = 0;
  1120. cmd->port = PORT_MII;
  1121. cmd->transceiver = XCVR_EXTERNAL;
  1122. }
  1123. return 0;
  1124. }
  1125. static int bcm_enet_set_settings(struct net_device *dev,
  1126. struct ethtool_cmd *cmd)
  1127. {
  1128. struct bcm_enet_priv *priv;
  1129. priv = netdev_priv(dev);
  1130. if (priv->has_phy) {
  1131. if (!priv->phydev)
  1132. return -ENODEV;
  1133. return phy_ethtool_sset(priv->phydev, cmd);
  1134. } else {
  1135. if (cmd->autoneg ||
  1136. (cmd->speed != SPEED_100 && cmd->speed != SPEED_10) ||
  1137. cmd->port != PORT_MII)
  1138. return -EINVAL;
  1139. priv->force_speed_100 = (cmd->speed == SPEED_100) ? 1 : 0;
  1140. priv->force_duplex_full = (cmd->duplex == DUPLEX_FULL) ? 1 : 0;
  1141. if (netif_running(dev))
  1142. bcm_enet_adjust_link(dev);
  1143. return 0;
  1144. }
  1145. }
  1146. static void bcm_enet_get_ringparam(struct net_device *dev,
  1147. struct ethtool_ringparam *ering)
  1148. {
  1149. struct bcm_enet_priv *priv;
  1150. priv = netdev_priv(dev);
  1151. /* rx/tx ring is actually only limited by memory */
  1152. ering->rx_max_pending = 8192;
  1153. ering->tx_max_pending = 8192;
  1154. ering->rx_mini_max_pending = 0;
  1155. ering->rx_jumbo_max_pending = 0;
  1156. ering->rx_pending = priv->rx_ring_size;
  1157. ering->tx_pending = priv->tx_ring_size;
  1158. }
  1159. static int bcm_enet_set_ringparam(struct net_device *dev,
  1160. struct ethtool_ringparam *ering)
  1161. {
  1162. struct bcm_enet_priv *priv;
  1163. int was_running;
  1164. priv = netdev_priv(dev);
  1165. was_running = 0;
  1166. if (netif_running(dev)) {
  1167. bcm_enet_stop(dev);
  1168. was_running = 1;
  1169. }
  1170. priv->rx_ring_size = ering->rx_pending;
  1171. priv->tx_ring_size = ering->tx_pending;
  1172. if (was_running) {
  1173. int err;
  1174. err = bcm_enet_open(dev);
  1175. if (err)
  1176. dev_close(dev);
  1177. else
  1178. bcm_enet_set_multicast_list(dev);
  1179. }
  1180. return 0;
  1181. }
  1182. static void bcm_enet_get_pauseparam(struct net_device *dev,
  1183. struct ethtool_pauseparam *ecmd)
  1184. {
  1185. struct bcm_enet_priv *priv;
  1186. priv = netdev_priv(dev);
  1187. ecmd->autoneg = priv->pause_auto;
  1188. ecmd->rx_pause = priv->pause_rx;
  1189. ecmd->tx_pause = priv->pause_tx;
  1190. }
  1191. static int bcm_enet_set_pauseparam(struct net_device *dev,
  1192. struct ethtool_pauseparam *ecmd)
  1193. {
  1194. struct bcm_enet_priv *priv;
  1195. priv = netdev_priv(dev);
  1196. if (priv->has_phy) {
  1197. if (ecmd->autoneg && (ecmd->rx_pause != ecmd->tx_pause)) {
  1198. /* asymetric pause mode not supported,
  1199. * actually possible but integrated PHY has RO
  1200. * asym_pause bit */
  1201. return -EINVAL;
  1202. }
  1203. } else {
  1204. /* no pause autoneg on direct mii connection */
  1205. if (ecmd->autoneg)
  1206. return -EINVAL;
  1207. }
  1208. priv->pause_auto = ecmd->autoneg;
  1209. priv->pause_rx = ecmd->rx_pause;
  1210. priv->pause_tx = ecmd->tx_pause;
  1211. return 0;
  1212. }
  1213. static struct ethtool_ops bcm_enet_ethtool_ops = {
  1214. .get_strings = bcm_enet_get_strings,
  1215. .get_sset_count = bcm_enet_get_sset_count,
  1216. .get_ethtool_stats = bcm_enet_get_ethtool_stats,
  1217. .get_settings = bcm_enet_get_settings,
  1218. .set_settings = bcm_enet_set_settings,
  1219. .get_drvinfo = bcm_enet_get_drvinfo,
  1220. .get_link = ethtool_op_get_link,
  1221. .get_ringparam = bcm_enet_get_ringparam,
  1222. .set_ringparam = bcm_enet_set_ringparam,
  1223. .get_pauseparam = bcm_enet_get_pauseparam,
  1224. .set_pauseparam = bcm_enet_set_pauseparam,
  1225. };
  1226. static int bcm_enet_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
  1227. {
  1228. struct bcm_enet_priv *priv;
  1229. priv = netdev_priv(dev);
  1230. if (priv->has_phy) {
  1231. if (!priv->phydev)
  1232. return -ENODEV;
  1233. return phy_mii_ioctl(priv->phydev, if_mii(rq), cmd);
  1234. } else {
  1235. struct mii_if_info mii;
  1236. mii.dev = dev;
  1237. mii.mdio_read = bcm_enet_mdio_read_mii;
  1238. mii.mdio_write = bcm_enet_mdio_write_mii;
  1239. mii.phy_id = 0;
  1240. mii.phy_id_mask = 0x3f;
  1241. mii.reg_num_mask = 0x1f;
  1242. return generic_mii_ioctl(&mii, if_mii(rq), cmd, NULL);
  1243. }
  1244. }
  1245. /*
  1246. * calculate actual hardware mtu
  1247. */
  1248. static int compute_hw_mtu(struct bcm_enet_priv *priv, int mtu)
  1249. {
  1250. int actual_mtu;
  1251. actual_mtu = mtu;
  1252. /* add ethernet header + vlan tag size */
  1253. actual_mtu += VLAN_ETH_HLEN;
  1254. if (actual_mtu < 64 || actual_mtu > BCMENET_MAX_MTU)
  1255. return -EINVAL;
  1256. /*
  1257. * setup maximum size before we get overflow mark in
  1258. * descriptor, note that this will not prevent reception of
  1259. * big frames, they will be split into multiple buffers
  1260. * anyway
  1261. */
  1262. priv->hw_mtu = actual_mtu;
  1263. /*
  1264. * align rx buffer size to dma burst len, account FCS since
  1265. * it's appended
  1266. */
  1267. priv->rx_skb_size = ALIGN(actual_mtu + ETH_FCS_LEN,
  1268. BCMENET_DMA_MAXBURST * 4);
  1269. return 0;
  1270. }
  1271. /*
  1272. * adjust mtu, can't be called while device is running
  1273. */
  1274. static int bcm_enet_change_mtu(struct net_device *dev, int new_mtu)
  1275. {
  1276. int ret;
  1277. if (netif_running(dev))
  1278. return -EBUSY;
  1279. ret = compute_hw_mtu(netdev_priv(dev), new_mtu);
  1280. if (ret)
  1281. return ret;
  1282. dev->mtu = new_mtu;
  1283. return 0;
  1284. }
  1285. /*
  1286. * preinit hardware to allow mii operation while device is down
  1287. */
  1288. static void bcm_enet_hw_preinit(struct bcm_enet_priv *priv)
  1289. {
  1290. u32 val;
  1291. int limit;
  1292. /* make sure mac is disabled */
  1293. bcm_enet_disable_mac(priv);
  1294. /* soft reset mac */
  1295. val = ENET_CTL_SRESET_MASK;
  1296. enet_writel(priv, val, ENET_CTL_REG);
  1297. wmb();
  1298. limit = 1000;
  1299. do {
  1300. val = enet_readl(priv, ENET_CTL_REG);
  1301. if (!(val & ENET_CTL_SRESET_MASK))
  1302. break;
  1303. udelay(1);
  1304. } while (limit--);
  1305. /* select correct mii interface */
  1306. val = enet_readl(priv, ENET_CTL_REG);
  1307. if (priv->use_external_mii)
  1308. val |= ENET_CTL_EPHYSEL_MASK;
  1309. else
  1310. val &= ~ENET_CTL_EPHYSEL_MASK;
  1311. enet_writel(priv, val, ENET_CTL_REG);
  1312. /* turn on mdc clock */
  1313. enet_writel(priv, (0x1f << ENET_MIISC_MDCFREQDIV_SHIFT) |
  1314. ENET_MIISC_PREAMBLEEN_MASK, ENET_MIISC_REG);
  1315. /* set mib counters to self-clear when read */
  1316. val = enet_readl(priv, ENET_MIBCTL_REG);
  1317. val |= ENET_MIBCTL_RDCLEAR_MASK;
  1318. enet_writel(priv, val, ENET_MIBCTL_REG);
  1319. }
  1320. static const struct net_device_ops bcm_enet_ops = {
  1321. .ndo_open = bcm_enet_open,
  1322. .ndo_stop = bcm_enet_stop,
  1323. .ndo_start_xmit = bcm_enet_start_xmit,
  1324. .ndo_get_stats = bcm_enet_get_stats,
  1325. .ndo_set_mac_address = bcm_enet_set_mac_address,
  1326. .ndo_set_multicast_list = bcm_enet_set_multicast_list,
  1327. .ndo_do_ioctl = bcm_enet_ioctl,
  1328. .ndo_change_mtu = bcm_enet_change_mtu,
  1329. #ifdef CONFIG_NET_POLL_CONTROLLER
  1330. .ndo_poll_controller = bcm_enet_netpoll,
  1331. #endif
  1332. };
  1333. /*
  1334. * allocate netdevice, request register memory and register device.
  1335. */
  1336. static int __devinit bcm_enet_probe(struct platform_device *pdev)
  1337. {
  1338. struct bcm_enet_priv *priv;
  1339. struct net_device *dev;
  1340. struct bcm63xx_enet_platform_data *pd;
  1341. struct resource *res_mem, *res_irq, *res_irq_rx, *res_irq_tx;
  1342. struct mii_bus *bus;
  1343. const char *clk_name;
  1344. unsigned int iomem_size;
  1345. int i, ret;
  1346. /* stop if shared driver failed, assume driver->probe will be
  1347. * called in the same order we register devices (correct ?) */
  1348. if (!bcm_enet_shared_base)
  1349. return -ENODEV;
  1350. res_mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1351. res_irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1352. res_irq_rx = platform_get_resource(pdev, IORESOURCE_IRQ, 1);
  1353. res_irq_tx = platform_get_resource(pdev, IORESOURCE_IRQ, 2);
  1354. if (!res_mem || !res_irq || !res_irq_rx || !res_irq_tx)
  1355. return -ENODEV;
  1356. ret = 0;
  1357. dev = alloc_etherdev(sizeof(*priv));
  1358. if (!dev)
  1359. return -ENOMEM;
  1360. priv = netdev_priv(dev);
  1361. memset(priv, 0, sizeof(*priv));
  1362. ret = compute_hw_mtu(priv, dev->mtu);
  1363. if (ret)
  1364. goto out;
  1365. iomem_size = res_mem->end - res_mem->start + 1;
  1366. if (!request_mem_region(res_mem->start, iomem_size, "bcm63xx_enet")) {
  1367. ret = -EBUSY;
  1368. goto out;
  1369. }
  1370. priv->base = ioremap(res_mem->start, iomem_size);
  1371. if (priv->base == NULL) {
  1372. ret = -ENOMEM;
  1373. goto out_release_mem;
  1374. }
  1375. dev->irq = priv->irq = res_irq->start;
  1376. priv->irq_rx = res_irq_rx->start;
  1377. priv->irq_tx = res_irq_tx->start;
  1378. priv->mac_id = pdev->id;
  1379. /* get rx & tx dma channel id for this mac */
  1380. if (priv->mac_id == 0) {
  1381. priv->rx_chan = 0;
  1382. priv->tx_chan = 1;
  1383. clk_name = "enet0";
  1384. } else {
  1385. priv->rx_chan = 2;
  1386. priv->tx_chan = 3;
  1387. clk_name = "enet1";
  1388. }
  1389. priv->mac_clk = clk_get(&pdev->dev, clk_name);
  1390. if (IS_ERR(priv->mac_clk)) {
  1391. ret = PTR_ERR(priv->mac_clk);
  1392. goto out_unmap;
  1393. }
  1394. clk_enable(priv->mac_clk);
  1395. /* initialize default and fetch platform data */
  1396. priv->rx_ring_size = BCMENET_DEF_RX_DESC;
  1397. priv->tx_ring_size = BCMENET_DEF_TX_DESC;
  1398. pd = pdev->dev.platform_data;
  1399. if (pd) {
  1400. memcpy(dev->dev_addr, pd->mac_addr, ETH_ALEN);
  1401. priv->has_phy = pd->has_phy;
  1402. priv->phy_id = pd->phy_id;
  1403. priv->has_phy_interrupt = pd->has_phy_interrupt;
  1404. priv->phy_interrupt = pd->phy_interrupt;
  1405. priv->use_external_mii = !pd->use_internal_phy;
  1406. priv->pause_auto = pd->pause_auto;
  1407. priv->pause_rx = pd->pause_rx;
  1408. priv->pause_tx = pd->pause_tx;
  1409. priv->force_duplex_full = pd->force_duplex_full;
  1410. priv->force_speed_100 = pd->force_speed_100;
  1411. }
  1412. if (priv->mac_id == 0 && priv->has_phy && !priv->use_external_mii) {
  1413. /* using internal PHY, enable clock */
  1414. priv->phy_clk = clk_get(&pdev->dev, "ephy");
  1415. if (IS_ERR(priv->phy_clk)) {
  1416. ret = PTR_ERR(priv->phy_clk);
  1417. priv->phy_clk = NULL;
  1418. goto out_put_clk_mac;
  1419. }
  1420. clk_enable(priv->phy_clk);
  1421. }
  1422. /* do minimal hardware init to be able to probe mii bus */
  1423. bcm_enet_hw_preinit(priv);
  1424. /* MII bus registration */
  1425. if (priv->has_phy) {
  1426. priv->mii_bus = mdiobus_alloc();
  1427. if (!priv->mii_bus) {
  1428. ret = -ENOMEM;
  1429. goto out_uninit_hw;
  1430. }
  1431. bus = priv->mii_bus;
  1432. bus->name = "bcm63xx_enet MII bus";
  1433. bus->parent = &pdev->dev;
  1434. bus->priv = priv;
  1435. bus->read = bcm_enet_mdio_read_phylib;
  1436. bus->write = bcm_enet_mdio_write_phylib;
  1437. sprintf(bus->id, "%d", priv->mac_id);
  1438. /* only probe bus where we think the PHY is, because
  1439. * the mdio read operation return 0 instead of 0xffff
  1440. * if a slave is not present on hw */
  1441. bus->phy_mask = ~(1 << priv->phy_id);
  1442. bus->irq = kmalloc(sizeof(int) * PHY_MAX_ADDR, GFP_KERNEL);
  1443. if (!bus->irq) {
  1444. ret = -ENOMEM;
  1445. goto out_free_mdio;
  1446. }
  1447. if (priv->has_phy_interrupt)
  1448. bus->irq[priv->phy_id] = priv->phy_interrupt;
  1449. else
  1450. bus->irq[priv->phy_id] = PHY_POLL;
  1451. ret = mdiobus_register(bus);
  1452. if (ret) {
  1453. dev_err(&pdev->dev, "unable to register mdio bus\n");
  1454. goto out_free_mdio;
  1455. }
  1456. } else {
  1457. /* run platform code to initialize PHY device */
  1458. if (pd->mii_config &&
  1459. pd->mii_config(dev, 1, bcm_enet_mdio_read_mii,
  1460. bcm_enet_mdio_write_mii)) {
  1461. dev_err(&pdev->dev, "unable to configure mdio bus\n");
  1462. goto out_uninit_hw;
  1463. }
  1464. }
  1465. spin_lock_init(&priv->rx_lock);
  1466. /* init rx timeout (used for oom) */
  1467. init_timer(&priv->rx_timeout);
  1468. priv->rx_timeout.function = bcm_enet_refill_rx_timer;
  1469. priv->rx_timeout.data = (unsigned long)dev;
  1470. /* init the mib update lock&work */
  1471. mutex_init(&priv->mib_update_lock);
  1472. INIT_WORK(&priv->mib_update_task, bcm_enet_update_mib_counters_defer);
  1473. /* zero mib counters */
  1474. for (i = 0; i < ENET_MIB_REG_COUNT; i++)
  1475. enet_writel(priv, 0, ENET_MIB_REG(i));
  1476. /* register netdevice */
  1477. dev->netdev_ops = &bcm_enet_ops;
  1478. netif_napi_add(dev, &priv->napi, bcm_enet_poll, 16);
  1479. SET_ETHTOOL_OPS(dev, &bcm_enet_ethtool_ops);
  1480. SET_NETDEV_DEV(dev, &pdev->dev);
  1481. ret = register_netdev(dev);
  1482. if (ret)
  1483. goto out_unregister_mdio;
  1484. netif_carrier_off(dev);
  1485. platform_set_drvdata(pdev, dev);
  1486. priv->pdev = pdev;
  1487. priv->net_dev = dev;
  1488. return 0;
  1489. out_unregister_mdio:
  1490. if (priv->mii_bus) {
  1491. mdiobus_unregister(priv->mii_bus);
  1492. kfree(priv->mii_bus->irq);
  1493. }
  1494. out_free_mdio:
  1495. if (priv->mii_bus)
  1496. mdiobus_free(priv->mii_bus);
  1497. out_uninit_hw:
  1498. /* turn off mdc clock */
  1499. enet_writel(priv, 0, ENET_MIISC_REG);
  1500. if (priv->phy_clk) {
  1501. clk_disable(priv->phy_clk);
  1502. clk_put(priv->phy_clk);
  1503. }
  1504. out_put_clk_mac:
  1505. clk_disable(priv->mac_clk);
  1506. clk_put(priv->mac_clk);
  1507. out_unmap:
  1508. iounmap(priv->base);
  1509. out_release_mem:
  1510. release_mem_region(res_mem->start, iomem_size);
  1511. out:
  1512. free_netdev(dev);
  1513. return ret;
  1514. }
  1515. /*
  1516. * exit func, stops hardware and unregisters netdevice
  1517. */
  1518. static int __devexit bcm_enet_remove(struct platform_device *pdev)
  1519. {
  1520. struct bcm_enet_priv *priv;
  1521. struct net_device *dev;
  1522. struct resource *res;
  1523. /* stop netdevice */
  1524. dev = platform_get_drvdata(pdev);
  1525. priv = netdev_priv(dev);
  1526. unregister_netdev(dev);
  1527. /* turn off mdc clock */
  1528. enet_writel(priv, 0, ENET_MIISC_REG);
  1529. if (priv->has_phy) {
  1530. mdiobus_unregister(priv->mii_bus);
  1531. kfree(priv->mii_bus->irq);
  1532. mdiobus_free(priv->mii_bus);
  1533. } else {
  1534. struct bcm63xx_enet_platform_data *pd;
  1535. pd = pdev->dev.platform_data;
  1536. if (pd && pd->mii_config)
  1537. pd->mii_config(dev, 0, bcm_enet_mdio_read_mii,
  1538. bcm_enet_mdio_write_mii);
  1539. }
  1540. /* release device resources */
  1541. iounmap(priv->base);
  1542. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1543. release_mem_region(res->start, res->end - res->start + 1);
  1544. /* disable hw block clocks */
  1545. if (priv->phy_clk) {
  1546. clk_disable(priv->phy_clk);
  1547. clk_put(priv->phy_clk);
  1548. }
  1549. clk_disable(priv->mac_clk);
  1550. clk_put(priv->mac_clk);
  1551. platform_set_drvdata(pdev, NULL);
  1552. free_netdev(dev);
  1553. return 0;
  1554. }
  1555. struct platform_driver bcm63xx_enet_driver = {
  1556. .probe = bcm_enet_probe,
  1557. .remove = __devexit_p(bcm_enet_remove),
  1558. .driver = {
  1559. .name = "bcm63xx_enet",
  1560. .owner = THIS_MODULE,
  1561. },
  1562. };
  1563. /*
  1564. * reserve & remap memory space shared between all macs
  1565. */
  1566. static int __devinit bcm_enet_shared_probe(struct platform_device *pdev)
  1567. {
  1568. struct resource *res;
  1569. unsigned int iomem_size;
  1570. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1571. if (!res)
  1572. return -ENODEV;
  1573. iomem_size = res->end - res->start + 1;
  1574. if (!request_mem_region(res->start, iomem_size, "bcm63xx_enet_dma"))
  1575. return -EBUSY;
  1576. bcm_enet_shared_base = ioremap(res->start, iomem_size);
  1577. if (!bcm_enet_shared_base) {
  1578. release_mem_region(res->start, iomem_size);
  1579. return -ENOMEM;
  1580. }
  1581. return 0;
  1582. }
  1583. static int __devexit bcm_enet_shared_remove(struct platform_device *pdev)
  1584. {
  1585. struct resource *res;
  1586. iounmap(bcm_enet_shared_base);
  1587. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1588. release_mem_region(res->start, res->end - res->start + 1);
  1589. return 0;
  1590. }
  1591. /*
  1592. * this "shared" driver is needed because both macs share a single
  1593. * address space
  1594. */
  1595. struct platform_driver bcm63xx_enet_shared_driver = {
  1596. .probe = bcm_enet_shared_probe,
  1597. .remove = __devexit_p(bcm_enet_shared_remove),
  1598. .driver = {
  1599. .name = "bcm63xx_enet_shared",
  1600. .owner = THIS_MODULE,
  1601. },
  1602. };
  1603. /*
  1604. * entry point
  1605. */
  1606. static int __init bcm_enet_init(void)
  1607. {
  1608. int ret;
  1609. ret = platform_driver_register(&bcm63xx_enet_shared_driver);
  1610. if (ret)
  1611. return ret;
  1612. ret = platform_driver_register(&bcm63xx_enet_driver);
  1613. if (ret)
  1614. platform_driver_unregister(&bcm63xx_enet_shared_driver);
  1615. return ret;
  1616. }
  1617. static void __exit bcm_enet_exit(void)
  1618. {
  1619. platform_driver_unregister(&bcm63xx_enet_driver);
  1620. platform_driver_unregister(&bcm63xx_enet_shared_driver);
  1621. }
  1622. module_init(bcm_enet_init);
  1623. module_exit(bcm_enet_exit);
  1624. MODULE_DESCRIPTION("BCM63xx internal ethernet mac driver");
  1625. MODULE_AUTHOR("Maxime Bizon <mbizon@freebox.fr>");
  1626. MODULE_LICENSE("GPL");