ngene-core.c 53 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023
  1. /*
  2. * ngene.c: nGene PCIe bridge driver
  3. *
  4. * Copyright (C) 2005-2007 Micronas
  5. *
  6. * Copyright (C) 2008-2009 Ralph Metzler <rjkm@metzlerbros.de>
  7. * Modifications for new nGene firmware,
  8. * support for EEPROM-copying,
  9. * support for new dual DVB-S2 card prototype
  10. *
  11. *
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License
  14. * version 2 only, as published by the Free Software Foundation.
  15. *
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA
  26. * 02110-1301, USA
  27. * Or, point your browser to http://www.gnu.org/copyleft/gpl.html
  28. */
  29. #include <linux/module.h>
  30. #include <linux/init.h>
  31. #include <linux/delay.h>
  32. #include <linux/poll.h>
  33. #include <linux/io.h>
  34. #include <asm/div64.h>
  35. #include <linux/pci.h>
  36. #include <linux/pci_ids.h>
  37. #include <linux/smp_lock.h>
  38. #include <linux/timer.h>
  39. #include <linux/version.h>
  40. #include <linux/byteorder/generic.h>
  41. #include <linux/firmware.h>
  42. #include <linux/vmalloc.h>
  43. #include "ngene.h"
  44. #include "stv6110x.h"
  45. #include "stv090x.h"
  46. #include "lnbh24.h"
  47. static int one_adapter = 1;
  48. module_param(one_adapter, int, 0444);
  49. MODULE_PARM_DESC(one_adapter, "Use only one adapter.");
  50. static int debug;
  51. module_param(debug, int, 0444);
  52. MODULE_PARM_DESC(debug, "Print debugging information.");
  53. DVB_DEFINE_MOD_OPT_ADAPTER_NR(adapter_nr);
  54. #define COMMAND_TIMEOUT_WORKAROUND
  55. #define dprintk if (debug) printk
  56. #define DEVICE_NAME "ngene"
  57. #define ngwriteb(dat, adr) writeb((dat), (char *)(dev->iomem + (adr)))
  58. #define ngwritel(dat, adr) writel((dat), (char *)(dev->iomem + (adr)))
  59. #define ngwriteb(dat, adr) writeb((dat), (char *)(dev->iomem + (adr)))
  60. #define ngreadl(adr) readl(dev->iomem + (adr))
  61. #define ngreadb(adr) readb(dev->iomem + (adr))
  62. #define ngcpyto(adr, src, count) memcpy_toio((char *) \
  63. (dev->iomem + (adr)), (src), (count))
  64. #define ngcpyfrom(dst, adr, count) memcpy_fromio((dst), (char *) \
  65. (dev->iomem + (adr)), (count))
  66. /****************************************************************************/
  67. /* nGene interrupt handler **************************************************/
  68. /****************************************************************************/
  69. static void event_tasklet(unsigned long data)
  70. {
  71. struct ngene *dev = (struct ngene *)data;
  72. while (dev->EventQueueReadIndex != dev->EventQueueWriteIndex) {
  73. struct EVENT_BUFFER Event =
  74. dev->EventQueue[dev->EventQueueReadIndex];
  75. dev->EventQueueReadIndex =
  76. (dev->EventQueueReadIndex + 1) & (EVENT_QUEUE_SIZE - 1);
  77. if ((Event.UARTStatus & 0x01) && (dev->TxEventNotify))
  78. dev->TxEventNotify(dev, Event.TimeStamp);
  79. if ((Event.UARTStatus & 0x02) && (dev->RxEventNotify))
  80. dev->RxEventNotify(dev, Event.TimeStamp,
  81. Event.RXCharacter);
  82. }
  83. }
  84. static void demux_tasklet(unsigned long data)
  85. {
  86. struct ngene_channel *chan = (struct ngene_channel *)data;
  87. struct SBufferHeader *Cur = chan->nextBuffer;
  88. spin_lock_irq(&chan->state_lock);
  89. while (Cur->ngeneBuffer.SR.Flags & 0x80) {
  90. if (chan->mode & NGENE_IO_TSOUT) {
  91. u32 Flags = chan->DataFormatFlags;
  92. if (Cur->ngeneBuffer.SR.Flags & 0x20)
  93. Flags |= BEF_OVERFLOW;
  94. if (chan->pBufferExchange) {
  95. if (!chan->pBufferExchange(chan,
  96. Cur->Buffer1,
  97. chan->Capture1Length,
  98. Cur->ngeneBuffer.SR.
  99. Clock, Flags)) {
  100. /*
  101. We didn't get data
  102. Clear in service flag to make sure we
  103. get called on next interrupt again.
  104. leave fill/empty (0x80) flag alone
  105. to avoid hardware running out of
  106. buffers during startup, we hold only
  107. in run state ( the source may be late
  108. delivering data )
  109. */
  110. if (chan->HWState == HWSTATE_RUN) {
  111. Cur->ngeneBuffer.SR.Flags &=
  112. ~0x40;
  113. break;
  114. /* Stop proccessing stream */
  115. }
  116. } else {
  117. /* We got a valid buffer,
  118. so switch to run state */
  119. chan->HWState = HWSTATE_RUN;
  120. }
  121. } else {
  122. printk(KERN_ERR DEVICE_NAME ": OOPS\n");
  123. if (chan->HWState == HWSTATE_RUN) {
  124. Cur->ngeneBuffer.SR.Flags &= ~0x40;
  125. break; /* Stop proccessing stream */
  126. }
  127. }
  128. if (chan->AudioDTOUpdated) {
  129. printk(KERN_INFO DEVICE_NAME
  130. ": Update AudioDTO = %d\n",
  131. chan->AudioDTOValue);
  132. Cur->ngeneBuffer.SR.DTOUpdate =
  133. chan->AudioDTOValue;
  134. chan->AudioDTOUpdated = 0;
  135. }
  136. } else {
  137. if (chan->HWState == HWSTATE_RUN) {
  138. u32 Flags = 0;
  139. if (Cur->ngeneBuffer.SR.Flags & 0x01)
  140. Flags |= BEF_EVEN_FIELD;
  141. if (Cur->ngeneBuffer.SR.Flags & 0x20)
  142. Flags |= BEF_OVERFLOW;
  143. if (chan->pBufferExchange)
  144. chan->pBufferExchange(chan,
  145. Cur->Buffer1,
  146. chan->
  147. Capture1Length,
  148. Cur->ngeneBuffer.
  149. SR.Clock, Flags);
  150. if (chan->pBufferExchange2)
  151. chan->pBufferExchange2(chan,
  152. Cur->Buffer2,
  153. chan->
  154. Capture2Length,
  155. Cur->ngeneBuffer.
  156. SR.Clock, Flags);
  157. } else if (chan->HWState != HWSTATE_STOP)
  158. chan->HWState = HWSTATE_RUN;
  159. }
  160. Cur->ngeneBuffer.SR.Flags = 0x00;
  161. Cur = Cur->Next;
  162. }
  163. chan->nextBuffer = Cur;
  164. spin_unlock_irq(&chan->state_lock);
  165. }
  166. static irqreturn_t irq_handler(int irq, void *dev_id)
  167. {
  168. struct ngene *dev = (struct ngene *)dev_id;
  169. u32 icounts = 0;
  170. irqreturn_t rc = IRQ_NONE;
  171. u32 i = MAX_STREAM;
  172. u8 *tmpCmdDoneByte;
  173. if (dev->BootFirmware) {
  174. icounts = ngreadl(NGENE_INT_COUNTS);
  175. if (icounts != dev->icounts) {
  176. ngwritel(0, FORCE_NMI);
  177. dev->cmd_done = 1;
  178. wake_up(&dev->cmd_wq);
  179. dev->icounts = icounts;
  180. rc = IRQ_HANDLED;
  181. }
  182. return rc;
  183. }
  184. ngwritel(0, FORCE_NMI);
  185. spin_lock(&dev->cmd_lock);
  186. tmpCmdDoneByte = dev->CmdDoneByte;
  187. if (tmpCmdDoneByte &&
  188. (*tmpCmdDoneByte ||
  189. (dev->ngenetohost[0] == 1 && dev->ngenetohost[1] != 0))) {
  190. dev->CmdDoneByte = NULL;
  191. dev->cmd_done = 1;
  192. wake_up(&dev->cmd_wq);
  193. rc = IRQ_HANDLED;
  194. }
  195. spin_unlock(&dev->cmd_lock);
  196. if (dev->EventBuffer->EventStatus & 0x80) {
  197. u8 nextWriteIndex =
  198. (dev->EventQueueWriteIndex + 1) &
  199. (EVENT_QUEUE_SIZE - 1);
  200. if (nextWriteIndex != dev->EventQueueReadIndex) {
  201. dev->EventQueue[dev->EventQueueWriteIndex] =
  202. *(dev->EventBuffer);
  203. dev->EventQueueWriteIndex = nextWriteIndex;
  204. } else {
  205. printk(KERN_ERR DEVICE_NAME ": event overflow\n");
  206. dev->EventQueueOverflowCount += 1;
  207. dev->EventQueueOverflowFlag = 1;
  208. }
  209. dev->EventBuffer->EventStatus &= ~0x80;
  210. tasklet_schedule(&dev->event_tasklet);
  211. rc = IRQ_HANDLED;
  212. }
  213. while (i > 0) {
  214. i--;
  215. spin_lock(&dev->channel[i].state_lock);
  216. /* if (dev->channel[i].State>=KSSTATE_RUN) { */
  217. if (dev->channel[i].nextBuffer) {
  218. if ((dev->channel[i].nextBuffer->
  219. ngeneBuffer.SR.Flags & 0xC0) == 0x80) {
  220. dev->channel[i].nextBuffer->
  221. ngeneBuffer.SR.Flags |= 0x40;
  222. tasklet_schedule(
  223. &dev->channel[i].demux_tasklet);
  224. rc = IRQ_HANDLED;
  225. }
  226. }
  227. spin_unlock(&dev->channel[i].state_lock);
  228. }
  229. /* Request might have been processed by a previous call. */
  230. return IRQ_HANDLED;
  231. }
  232. /****************************************************************************/
  233. /* nGene command interface **************************************************/
  234. /****************************************************************************/
  235. static void dump_command_io(struct ngene *dev)
  236. {
  237. u8 buf[8], *b;
  238. ngcpyfrom(buf, HOST_TO_NGENE, 8);
  239. printk(KERN_ERR "host_to_ngene (%04x): %02x %02x %02x %02x %02x %02x %02x %02x\n",
  240. HOST_TO_NGENE, buf[0], buf[1], buf[2], buf[3],
  241. buf[4], buf[5], buf[6], buf[7]);
  242. ngcpyfrom(buf, NGENE_TO_HOST, 8);
  243. printk(KERN_ERR "ngene_to_host (%04x): %02x %02x %02x %02x %02x %02x %02x %02x\n",
  244. NGENE_TO_HOST, buf[0], buf[1], buf[2], buf[3],
  245. buf[4], buf[5], buf[6], buf[7]);
  246. b = dev->hosttongene;
  247. printk(KERN_ERR "dev->hosttongene (%p): %02x %02x %02x %02x %02x %02x %02x %02x\n",
  248. b, b[0], b[1], b[2], b[3], b[4], b[5], b[6], b[7]);
  249. b = dev->ngenetohost;
  250. printk(KERN_ERR "dev->ngenetohost (%p): %02x %02x %02x %02x %02x %02x %02x %02x\n",
  251. b, b[0], b[1], b[2], b[3], b[4], b[5], b[6], b[7]);
  252. }
  253. static int ngene_command_mutex(struct ngene *dev, struct ngene_command *com)
  254. {
  255. int ret;
  256. u8 *tmpCmdDoneByte;
  257. dev->cmd_done = 0;
  258. if (com->cmd.hdr.Opcode == CMD_FWLOAD_PREPARE) {
  259. dev->BootFirmware = 1;
  260. dev->icounts = ngreadl(NGENE_INT_COUNTS);
  261. ngwritel(0, NGENE_COMMAND);
  262. ngwritel(0, NGENE_COMMAND_HI);
  263. ngwritel(0, NGENE_STATUS);
  264. ngwritel(0, NGENE_STATUS_HI);
  265. ngwritel(0, NGENE_EVENT);
  266. ngwritel(0, NGENE_EVENT_HI);
  267. } else if (com->cmd.hdr.Opcode == CMD_FWLOAD_FINISH) {
  268. u64 fwio = dev->PAFWInterfaceBuffer;
  269. ngwritel(fwio & 0xffffffff, NGENE_COMMAND);
  270. ngwritel(fwio >> 32, NGENE_COMMAND_HI);
  271. ngwritel((fwio + 256) & 0xffffffff, NGENE_STATUS);
  272. ngwritel((fwio + 256) >> 32, NGENE_STATUS_HI);
  273. ngwritel((fwio + 512) & 0xffffffff, NGENE_EVENT);
  274. ngwritel((fwio + 512) >> 32, NGENE_EVENT_HI);
  275. }
  276. memcpy(dev->FWInterfaceBuffer, com->cmd.raw8, com->in_len + 2);
  277. if (dev->BootFirmware)
  278. ngcpyto(HOST_TO_NGENE, com->cmd.raw8, com->in_len + 2);
  279. spin_lock_irq(&dev->cmd_lock);
  280. tmpCmdDoneByte = dev->ngenetohost + com->out_len;
  281. if (!com->out_len)
  282. tmpCmdDoneByte++;
  283. *tmpCmdDoneByte = 0;
  284. dev->ngenetohost[0] = 0;
  285. dev->ngenetohost[1] = 0;
  286. dev->CmdDoneByte = tmpCmdDoneByte;
  287. spin_unlock_irq(&dev->cmd_lock);
  288. /* Notify 8051. */
  289. ngwritel(1, FORCE_INT);
  290. ret = wait_event_timeout(dev->cmd_wq, dev->cmd_done == 1, 2 * HZ);
  291. if (!ret) {
  292. /*ngwritel(0, FORCE_NMI);*/
  293. printk(KERN_ERR DEVICE_NAME
  294. ": Command timeout cmd=%02x prev=%02x\n",
  295. com->cmd.hdr.Opcode, dev->prev_cmd);
  296. dump_command_io(dev);
  297. return -1;
  298. }
  299. if (com->cmd.hdr.Opcode == CMD_FWLOAD_FINISH)
  300. dev->BootFirmware = 0;
  301. dev->prev_cmd = com->cmd.hdr.Opcode;
  302. if (!com->out_len)
  303. return 0;
  304. memcpy(com->cmd.raw8, dev->ngenetohost, com->out_len);
  305. return 0;
  306. }
  307. static int ngene_command(struct ngene *dev, struct ngene_command *com)
  308. {
  309. int result;
  310. down(&dev->cmd_mutex);
  311. result = ngene_command_mutex(dev, com);
  312. up(&dev->cmd_mutex);
  313. return result;
  314. }
  315. static int ngene_command_i2c_read(struct ngene *dev, u8 adr,
  316. u8 *out, u8 outlen, u8 *in, u8 inlen, int flag)
  317. {
  318. struct ngene_command com;
  319. com.cmd.hdr.Opcode = CMD_I2C_READ;
  320. com.cmd.hdr.Length = outlen + 3;
  321. com.cmd.I2CRead.Device = adr << 1;
  322. memcpy(com.cmd.I2CRead.Data, out, outlen);
  323. com.cmd.I2CRead.Data[outlen] = inlen;
  324. com.cmd.I2CRead.Data[outlen + 1] = 0;
  325. com.in_len = outlen + 3;
  326. com.out_len = inlen + 1;
  327. if (ngene_command(dev, &com) < 0)
  328. return -EIO;
  329. if ((com.cmd.raw8[0] >> 1) != adr)
  330. return -EIO;
  331. if (flag)
  332. memcpy(in, com.cmd.raw8, inlen + 1);
  333. else
  334. memcpy(in, com.cmd.raw8 + 1, inlen);
  335. return 0;
  336. }
  337. static int ngene_command_i2c_write(struct ngene *dev, u8 adr,
  338. u8 *out, u8 outlen)
  339. {
  340. struct ngene_command com;
  341. com.cmd.hdr.Opcode = CMD_I2C_WRITE;
  342. com.cmd.hdr.Length = outlen + 1;
  343. com.cmd.I2CRead.Device = adr << 1;
  344. memcpy(com.cmd.I2CRead.Data, out, outlen);
  345. com.in_len = outlen + 1;
  346. com.out_len = 1;
  347. if (ngene_command(dev, &com) < 0)
  348. return -EIO;
  349. if (com.cmd.raw8[0] == 1)
  350. return -EIO;
  351. return 0;
  352. }
  353. static int ngene_command_load_firmware(struct ngene *dev,
  354. u8 *ngene_fw, u32 size)
  355. {
  356. #define FIRSTCHUNK (1024)
  357. u32 cleft;
  358. struct ngene_command com;
  359. com.cmd.hdr.Opcode = CMD_FWLOAD_PREPARE;
  360. com.cmd.hdr.Length = 0;
  361. com.in_len = 0;
  362. com.out_len = 0;
  363. ngene_command(dev, &com);
  364. cleft = (size + 3) & ~3;
  365. if (cleft > FIRSTCHUNK) {
  366. ngcpyto(PROGRAM_SRAM + FIRSTCHUNK, ngene_fw + FIRSTCHUNK,
  367. cleft - FIRSTCHUNK);
  368. cleft = FIRSTCHUNK;
  369. }
  370. ngcpyto(DATA_FIFO_AREA, ngene_fw, cleft);
  371. memset(&com, 0, sizeof(struct ngene_command));
  372. com.cmd.hdr.Opcode = CMD_FWLOAD_FINISH;
  373. com.cmd.hdr.Length = 4;
  374. com.cmd.FWLoadFinish.Address = DATA_FIFO_AREA;
  375. com.cmd.FWLoadFinish.Length = (unsigned short)cleft;
  376. com.in_len = 4;
  377. com.out_len = 0;
  378. return ngene_command(dev, &com);
  379. }
  380. static int ngene_command_config_buf(struct ngene *dev, u8 config)
  381. {
  382. struct ngene_command com;
  383. com.cmd.hdr.Opcode = CMD_CONFIGURE_BUFFER;
  384. com.cmd.hdr.Length = 1;
  385. com.cmd.ConfigureBuffers.config = config;
  386. com.in_len = 1;
  387. com.out_len = 0;
  388. if (ngene_command(dev, &com) < 0)
  389. return -EIO;
  390. return 0;
  391. }
  392. static int ngene_command_config_free_buf(struct ngene *dev, u8 *config)
  393. {
  394. struct ngene_command com;
  395. com.cmd.hdr.Opcode = CMD_CONFIGURE_FREE_BUFFER;
  396. com.cmd.hdr.Length = 6;
  397. memcpy(&com.cmd.ConfigureBuffers.config, config, 6);
  398. com.in_len = 6;
  399. com.out_len = 0;
  400. if (ngene_command(dev, &com) < 0)
  401. return -EIO;
  402. return 0;
  403. }
  404. static int ngene_command_gpio_set(struct ngene *dev, u8 select, u8 level)
  405. {
  406. struct ngene_command com;
  407. com.cmd.hdr.Opcode = CMD_SET_GPIO_PIN;
  408. com.cmd.hdr.Length = 1;
  409. com.cmd.SetGpioPin.select = select | (level << 7);
  410. com.in_len = 1;
  411. com.out_len = 0;
  412. return ngene_command(dev, &com);
  413. }
  414. /*
  415. 02000640 is sample on rising edge.
  416. 02000740 is sample on falling edge.
  417. 02000040 is ignore "valid" signal
  418. 0: FD_CTL1 Bit 7,6 must be 0,1
  419. 7 disable(fw controlled)
  420. 6 0-AUX,1-TS
  421. 5 0-par,1-ser
  422. 4 0-lsb/1-msb
  423. 3,2 reserved
  424. 1,0 0-no sync, 1-use ext. start, 2-use 0x47, 3-both
  425. 1: FD_CTL2 has 3-valid must be hi, 2-use valid, 1-edge
  426. 2: FD_STA is read-only. 0-sync
  427. 3: FD_INSYNC is number of 47s to trigger "in sync".
  428. 4: FD_OUTSYNC is number of 47s to trigger "out of sync".
  429. 5: FD_MAXBYTE1 is low-order of bytes per packet.
  430. 6: FD_MAXBYTE2 is high-order of bytes per packet.
  431. 7: Top byte is unused.
  432. */
  433. /****************************************************************************/
  434. static u8 TSFeatureDecoderSetup[8 * 4] = {
  435. 0x42, 0x00, 0x00, 0x02, 0x02, 0xbc, 0x00, 0x00,
  436. 0x40, 0x06, 0x00, 0x02, 0x02, 0xbc, 0x00, 0x00, /* DRXH */
  437. 0x71, 0x07, 0x00, 0x02, 0x02, 0xbc, 0x00, 0x00, /* DRXHser */
  438. 0x72, 0x06, 0x00, 0x02, 0x02, 0xbc, 0x00, 0x00, /* S2ser */
  439. };
  440. /* Set NGENE I2S Config to 16 bit packed */
  441. static u8 I2SConfiguration[] = {
  442. 0x00, 0x10, 0x00, 0x00,
  443. 0x80, 0x10, 0x00, 0x00,
  444. };
  445. static u8 SPDIFConfiguration[10] = {
  446. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00
  447. };
  448. /* Set NGENE I2S Config to transport stream compatible mode */
  449. static u8 TS_I2SConfiguration[4] = { 0x3E, 0x1A, 0x00, 0x00 }; /*3e 18 00 00 ?*/
  450. static u8 TS_I2SOutConfiguration[4] = { 0x80, 0x20, 0x00, 0x00 };
  451. static u8 ITUDecoderSetup[4][16] = {
  452. {0x1c, 0x13, 0x01, 0x68, 0x3d, 0x90, 0x14, 0x20, /* SDTV */
  453. 0x00, 0x00, 0x01, 0xb0, 0x9c, 0x00, 0x00, 0x00},
  454. {0x9c, 0x03, 0x23, 0xC0, 0x60, 0x0E, 0x13, 0x00,
  455. 0x00, 0x00, 0x00, 0x01, 0xB0, 0x00, 0x00, 0x00},
  456. {0x9f, 0x00, 0x23, 0xC0, 0x60, 0x0F, 0x13, 0x00, /* HDTV 1080i50 */
  457. 0x00, 0x00, 0x00, 0x01, 0xB0, 0x00, 0x00, 0x00},
  458. {0x9c, 0x01, 0x23, 0xC0, 0x60, 0x0E, 0x13, 0x00, /* HDTV 1080i60 */
  459. 0x00, 0x00, 0x00, 0x01, 0xB0, 0x00, 0x00, 0x00},
  460. };
  461. /*
  462. * 50 48 60 gleich
  463. * 27p50 9f 00 22 80 42 69 18 ...
  464. * 27p60 93 00 22 80 82 69 1c ...
  465. */
  466. /* Maxbyte to 1144 (for raw data) */
  467. static u8 ITUFeatureDecoderSetup[8] = {
  468. 0x00, 0x00, 0x00, 0x00, 0x00, 0x78, 0x04, 0x00
  469. };
  470. static void FillTSBuffer(void *Buffer, int Length, u32 Flags)
  471. {
  472. u32 *ptr = Buffer;
  473. memset(Buffer, 0xff, Length);
  474. while (Length > 0) {
  475. if (Flags & DF_SWAP32)
  476. *ptr = 0x471FFF10;
  477. else
  478. *ptr = 0x10FF1F47;
  479. ptr += (188 / 4);
  480. Length -= 188;
  481. }
  482. }
  483. static void flush_buffers(struct ngene_channel *chan)
  484. {
  485. u8 val;
  486. do {
  487. msleep(1);
  488. spin_lock_irq(&chan->state_lock);
  489. val = chan->nextBuffer->ngeneBuffer.SR.Flags & 0x80;
  490. spin_unlock_irq(&chan->state_lock);
  491. } while (val);
  492. }
  493. static void clear_buffers(struct ngene_channel *chan)
  494. {
  495. struct SBufferHeader *Cur = chan->nextBuffer;
  496. do {
  497. memset(&Cur->ngeneBuffer.SR, 0, sizeof(Cur->ngeneBuffer.SR));
  498. if (chan->mode & NGENE_IO_TSOUT)
  499. FillTSBuffer(Cur->Buffer1,
  500. chan->Capture1Length,
  501. chan->DataFormatFlags);
  502. Cur = Cur->Next;
  503. } while (Cur != chan->nextBuffer);
  504. if (chan->mode & NGENE_IO_TSOUT) {
  505. chan->nextBuffer->ngeneBuffer.SR.DTOUpdate =
  506. chan->AudioDTOValue;
  507. chan->AudioDTOUpdated = 0;
  508. Cur = chan->TSIdleBuffer.Head;
  509. do {
  510. memset(&Cur->ngeneBuffer.SR, 0,
  511. sizeof(Cur->ngeneBuffer.SR));
  512. FillTSBuffer(Cur->Buffer1,
  513. chan->Capture1Length,
  514. chan->DataFormatFlags);
  515. Cur = Cur->Next;
  516. } while (Cur != chan->TSIdleBuffer.Head);
  517. }
  518. }
  519. static int ngene_command_stream_control(struct ngene *dev, u8 stream,
  520. u8 control, u8 mode, u8 flags)
  521. {
  522. struct ngene_channel *chan = &dev->channel[stream];
  523. struct ngene_command com;
  524. u16 BsUVI = ((stream & 1) ? 0x9400 : 0x9300);
  525. u16 BsSDI = ((stream & 1) ? 0x9600 : 0x9500);
  526. u16 BsSPI = ((stream & 1) ? 0x9800 : 0x9700);
  527. u16 BsSDO = 0x9B00;
  528. /* down(&dev->stream_mutex); */
  529. while (down_trylock(&dev->stream_mutex)) {
  530. printk(KERN_INFO DEVICE_NAME ": SC locked\n");
  531. msleep(1);
  532. }
  533. memset(&com, 0, sizeof(com));
  534. com.cmd.hdr.Opcode = CMD_CONTROL;
  535. com.cmd.hdr.Length = sizeof(struct FW_STREAM_CONTROL) - 2;
  536. com.cmd.StreamControl.Stream = stream | (control ? 8 : 0);
  537. if (chan->mode & NGENE_IO_TSOUT)
  538. com.cmd.StreamControl.Stream |= 0x07;
  539. com.cmd.StreamControl.Control = control |
  540. (flags & SFLAG_ORDER_LUMA_CHROMA);
  541. com.cmd.StreamControl.Mode = mode;
  542. com.in_len = sizeof(struct FW_STREAM_CONTROL);
  543. com.out_len = 0;
  544. dprintk(KERN_INFO DEVICE_NAME
  545. ": Stream=%02x, Control=%02x, Mode=%02x\n",
  546. com.cmd.StreamControl.Stream, com.cmd.StreamControl.Control,
  547. com.cmd.StreamControl.Mode);
  548. chan->Mode = mode;
  549. if (!(control & 0x80)) {
  550. spin_lock_irq(&chan->state_lock);
  551. if (chan->State == KSSTATE_RUN) {
  552. chan->State = KSSTATE_ACQUIRE;
  553. chan->HWState = HWSTATE_STOP;
  554. spin_unlock_irq(&chan->state_lock);
  555. if (ngene_command(dev, &com) < 0) {
  556. up(&dev->stream_mutex);
  557. return -1;
  558. }
  559. /* clear_buffers(chan); */
  560. flush_buffers(chan);
  561. up(&dev->stream_mutex);
  562. return 0;
  563. }
  564. spin_unlock_irq(&chan->state_lock);
  565. up(&dev->stream_mutex);
  566. return 0;
  567. }
  568. if (mode & SMODE_AUDIO_CAPTURE) {
  569. com.cmd.StreamControl.CaptureBlockCount =
  570. chan->Capture1Length / AUDIO_BLOCK_SIZE;
  571. com.cmd.StreamControl.Buffer_Address = chan->RingBuffer.PAHead;
  572. } else if (mode & SMODE_TRANSPORT_STREAM) {
  573. com.cmd.StreamControl.CaptureBlockCount =
  574. chan->Capture1Length / TS_BLOCK_SIZE;
  575. com.cmd.StreamControl.MaxLinesPerField =
  576. chan->Capture1Length / TS_BLOCK_SIZE;
  577. com.cmd.StreamControl.Buffer_Address =
  578. chan->TSRingBuffer.PAHead;
  579. if (chan->mode & NGENE_IO_TSOUT) {
  580. com.cmd.StreamControl.BytesPerVBILine =
  581. chan->Capture1Length / TS_BLOCK_SIZE;
  582. com.cmd.StreamControl.Stream |= 0x07;
  583. }
  584. } else {
  585. com.cmd.StreamControl.BytesPerVideoLine = chan->nBytesPerLine;
  586. com.cmd.StreamControl.MaxLinesPerField = chan->nLines;
  587. com.cmd.StreamControl.MinLinesPerField = 100;
  588. com.cmd.StreamControl.Buffer_Address = chan->RingBuffer.PAHead;
  589. if (mode & SMODE_VBI_CAPTURE) {
  590. com.cmd.StreamControl.MaxVBILinesPerField =
  591. chan->nVBILines;
  592. com.cmd.StreamControl.MinVBILinesPerField = 0;
  593. com.cmd.StreamControl.BytesPerVBILine =
  594. chan->nBytesPerVBILine;
  595. }
  596. if (flags & SFLAG_COLORBAR)
  597. com.cmd.StreamControl.Stream |= 0x04;
  598. }
  599. spin_lock_irq(&chan->state_lock);
  600. if (mode & SMODE_AUDIO_CAPTURE) {
  601. chan->nextBuffer = chan->RingBuffer.Head;
  602. if (mode & SMODE_AUDIO_SPDIF) {
  603. com.cmd.StreamControl.SetupDataLen =
  604. sizeof(SPDIFConfiguration);
  605. com.cmd.StreamControl.SetupDataAddr = BsSPI;
  606. memcpy(com.cmd.StreamControl.SetupData,
  607. SPDIFConfiguration, sizeof(SPDIFConfiguration));
  608. } else {
  609. com.cmd.StreamControl.SetupDataLen = 4;
  610. com.cmd.StreamControl.SetupDataAddr = BsSDI;
  611. memcpy(com.cmd.StreamControl.SetupData,
  612. I2SConfiguration +
  613. 4 * dev->card_info->i2s[stream], 4);
  614. }
  615. } else if (mode & SMODE_TRANSPORT_STREAM) {
  616. chan->nextBuffer = chan->TSRingBuffer.Head;
  617. if (stream >= STREAM_AUDIOIN1) {
  618. if (chan->mode & NGENE_IO_TSOUT) {
  619. com.cmd.StreamControl.SetupDataLen =
  620. sizeof(TS_I2SOutConfiguration);
  621. com.cmd.StreamControl.SetupDataAddr = BsSDO;
  622. memcpy(com.cmd.StreamControl.SetupData,
  623. TS_I2SOutConfiguration,
  624. sizeof(TS_I2SOutConfiguration));
  625. } else {
  626. com.cmd.StreamControl.SetupDataLen =
  627. sizeof(TS_I2SConfiguration);
  628. com.cmd.StreamControl.SetupDataAddr = BsSDI;
  629. memcpy(com.cmd.StreamControl.SetupData,
  630. TS_I2SConfiguration,
  631. sizeof(TS_I2SConfiguration));
  632. }
  633. } else {
  634. com.cmd.StreamControl.SetupDataLen = 8;
  635. com.cmd.StreamControl.SetupDataAddr = BsUVI + 0x10;
  636. memcpy(com.cmd.StreamControl.SetupData,
  637. TSFeatureDecoderSetup +
  638. 8 * dev->card_info->tsf[stream], 8);
  639. }
  640. } else {
  641. chan->nextBuffer = chan->RingBuffer.Head;
  642. com.cmd.StreamControl.SetupDataLen =
  643. 16 + sizeof(ITUFeatureDecoderSetup);
  644. com.cmd.StreamControl.SetupDataAddr = BsUVI;
  645. memcpy(com.cmd.StreamControl.SetupData,
  646. ITUDecoderSetup[chan->itumode], 16);
  647. memcpy(com.cmd.StreamControl.SetupData + 16,
  648. ITUFeatureDecoderSetup, sizeof(ITUFeatureDecoderSetup));
  649. }
  650. clear_buffers(chan);
  651. chan->State = KSSTATE_RUN;
  652. if (mode & SMODE_TRANSPORT_STREAM)
  653. chan->HWState = HWSTATE_RUN;
  654. else
  655. chan->HWState = HWSTATE_STARTUP;
  656. spin_unlock_irq(&chan->state_lock);
  657. if (ngene_command(dev, &com) < 0) {
  658. up(&dev->stream_mutex);
  659. return -1;
  660. }
  661. up(&dev->stream_mutex);
  662. return 0;
  663. }
  664. /****************************************************************************/
  665. /* I2C **********************************************************************/
  666. /****************************************************************************/
  667. static void ngene_i2c_set_bus(struct ngene *dev, int bus)
  668. {
  669. if (!(dev->card_info->i2c_access & 2))
  670. return;
  671. if (dev->i2c_current_bus == bus)
  672. return;
  673. switch (bus) {
  674. case 0:
  675. ngene_command_gpio_set(dev, 3, 0);
  676. ngene_command_gpio_set(dev, 2, 1);
  677. break;
  678. case 1:
  679. ngene_command_gpio_set(dev, 2, 0);
  680. ngene_command_gpio_set(dev, 3, 1);
  681. break;
  682. }
  683. dev->i2c_current_bus = bus;
  684. }
  685. static int ngene_i2c_master_xfer(struct i2c_adapter *adapter,
  686. struct i2c_msg msg[], int num)
  687. {
  688. struct ngene_channel *chan =
  689. (struct ngene_channel *)i2c_get_adapdata(adapter);
  690. struct ngene *dev = chan->dev;
  691. down(&dev->i2c_switch_mutex);
  692. ngene_i2c_set_bus(dev, chan->number);
  693. if (num == 2 && msg[1].flags & I2C_M_RD && !(msg[0].flags & I2C_M_RD))
  694. if (!ngene_command_i2c_read(dev, msg[0].addr,
  695. msg[0].buf, msg[0].len,
  696. msg[1].buf, msg[1].len, 0))
  697. goto done;
  698. if (num == 1 && !(msg[0].flags & I2C_M_RD))
  699. if (!ngene_command_i2c_write(dev, msg[0].addr,
  700. msg[0].buf, msg[0].len))
  701. goto done;
  702. if (num == 1 && (msg[0].flags & I2C_M_RD))
  703. if (!ngene_command_i2c_read(dev, msg[0].addr, 0, 0,
  704. msg[0].buf, msg[0].len, 0))
  705. goto done;
  706. up(&dev->i2c_switch_mutex);
  707. return -EIO;
  708. done:
  709. up(&dev->i2c_switch_mutex);
  710. return num;
  711. }
  712. static u32 ngene_i2c_functionality(struct i2c_adapter *adap)
  713. {
  714. return I2C_FUNC_SMBUS_EMUL;
  715. }
  716. static struct i2c_algorithm ngene_i2c_algo = {
  717. .master_xfer = ngene_i2c_master_xfer,
  718. .functionality = ngene_i2c_functionality,
  719. };
  720. static int ngene_i2c_init(struct ngene *dev, int dev_nr)
  721. {
  722. struct i2c_adapter *adap = &(dev->channel[dev_nr].i2c_adapter);
  723. i2c_set_adapdata(adap, &(dev->channel[dev_nr]));
  724. adap->class = I2C_CLASS_TV_DIGITAL | I2C_CLASS_TV_ANALOG;
  725. strcpy(adap->name, "nGene");
  726. adap->algo = &ngene_i2c_algo;
  727. adap->algo_data = (void *)&(dev->channel[dev_nr]);
  728. adap->dev.parent = &dev->pci_dev->dev;
  729. return i2c_add_adapter(adap);
  730. }
  731. /****************************************************************************/
  732. /* DVB functions and API interface ******************************************/
  733. /****************************************************************************/
  734. static void swap_buffer(u32 *p, u32 len)
  735. {
  736. while (len) {
  737. *p = swab32(*p);
  738. p++;
  739. len -= 4;
  740. }
  741. }
  742. static void *tsin_exchange(void *priv, void *buf, u32 len, u32 clock, u32 flags)
  743. {
  744. struct ngene_channel *chan = priv;
  745. #ifdef COMMAND_TIMEOUT_WORKAROUND
  746. if (chan->users > 0)
  747. #endif
  748. dvb_dmx_swfilter(&chan->demux, buf, len);
  749. return 0;
  750. }
  751. u8 fill_ts[188] = { 0x47, 0x1f, 0xff, 0x10 };
  752. static void *tsout_exchange(void *priv, void *buf, u32 len,
  753. u32 clock, u32 flags)
  754. {
  755. struct ngene_channel *chan = priv;
  756. struct ngene *dev = chan->dev;
  757. u32 alen;
  758. alen = dvb_ringbuffer_avail(&dev->tsout_rbuf);
  759. alen -= alen % 188;
  760. if (alen < len)
  761. FillTSBuffer(buf + alen, len - alen, flags);
  762. else
  763. alen = len;
  764. dvb_ringbuffer_read(&dev->tsout_rbuf, buf, alen);
  765. if (flags & DF_SWAP32)
  766. swap_buffer((u32 *)buf, alen);
  767. wake_up_interruptible(&dev->tsout_rbuf.queue);
  768. return buf;
  769. }
  770. static void set_transfer(struct ngene_channel *chan, int state)
  771. {
  772. u8 control = 0, mode = 0, flags = 0;
  773. struct ngene *dev = chan->dev;
  774. int ret;
  775. /*
  776. printk(KERN_INFO DEVICE_NAME ": st %d\n", state);
  777. msleep(100);
  778. */
  779. if (state) {
  780. if (chan->running) {
  781. printk(KERN_INFO DEVICE_NAME ": already running\n");
  782. return;
  783. }
  784. } else {
  785. if (!chan->running) {
  786. printk(KERN_INFO DEVICE_NAME ": already stopped\n");
  787. return;
  788. }
  789. }
  790. if (dev->card_info->switch_ctrl)
  791. dev->card_info->switch_ctrl(chan, 1, state ^ 1);
  792. if (state) {
  793. spin_lock_irq(&chan->state_lock);
  794. /* printk(KERN_INFO DEVICE_NAME ": lock=%08x\n",
  795. ngreadl(0x9310)); */
  796. dvb_ringbuffer_flush(&dev->tsout_rbuf);
  797. control = 0x80;
  798. if (chan->mode & (NGENE_IO_TSIN | NGENE_IO_TSOUT)) {
  799. chan->Capture1Length = 512 * 188;
  800. mode = SMODE_TRANSPORT_STREAM;
  801. }
  802. if (chan->mode & NGENE_IO_TSOUT) {
  803. chan->pBufferExchange = tsout_exchange;
  804. /* 0x66666666 = 50MHz *2^33 /250MHz */
  805. chan->AudioDTOValue = 0x66666666;
  806. /* set_dto(chan, 38810700+1000); */
  807. /* set_dto(chan, 19392658); */
  808. }
  809. if (chan->mode & NGENE_IO_TSIN)
  810. chan->pBufferExchange = tsin_exchange;
  811. /* ngwritel(0, 0x9310); */
  812. spin_unlock_irq(&chan->state_lock);
  813. } else
  814. ;/* printk(KERN_INFO DEVICE_NAME ": lock=%08x\n",
  815. ngreadl(0x9310)); */
  816. ret = ngene_command_stream_control(dev, chan->number,
  817. control, mode, flags);
  818. if (!ret)
  819. chan->running = state;
  820. else
  821. printk(KERN_ERR DEVICE_NAME ": set_transfer %d failed\n",
  822. state);
  823. if (!state) {
  824. spin_lock_irq(&chan->state_lock);
  825. chan->pBufferExchange = 0;
  826. dvb_ringbuffer_flush(&dev->tsout_rbuf);
  827. spin_unlock_irq(&chan->state_lock);
  828. }
  829. }
  830. static int ngene_start_feed(struct dvb_demux_feed *dvbdmxfeed)
  831. {
  832. struct dvb_demux *dvbdmx = dvbdmxfeed->demux;
  833. struct ngene_channel *chan = dvbdmx->priv;
  834. if (chan->users == 0) {
  835. #ifdef COMMAND_TIMEOUT_WORKAROUND
  836. if (!chan->running)
  837. #endif
  838. set_transfer(chan, 1);
  839. /* msleep(10); */
  840. }
  841. return ++chan->users;
  842. }
  843. static int ngene_stop_feed(struct dvb_demux_feed *dvbdmxfeed)
  844. {
  845. struct dvb_demux *dvbdmx = dvbdmxfeed->demux;
  846. struct ngene_channel *chan = dvbdmx->priv;
  847. if (--chan->users)
  848. return chan->users;
  849. #ifndef COMMAND_TIMEOUT_WORKAROUND
  850. set_transfer(chan, 0);
  851. #endif
  852. return 0;
  853. }
  854. static int my_dvb_dmx_ts_card_init(struct dvb_demux *dvbdemux, char *id,
  855. int (*start_feed)(struct dvb_demux_feed *),
  856. int (*stop_feed)(struct dvb_demux_feed *),
  857. void *priv)
  858. {
  859. dvbdemux->priv = priv;
  860. dvbdemux->filternum = 256;
  861. dvbdemux->feednum = 256;
  862. dvbdemux->start_feed = start_feed;
  863. dvbdemux->stop_feed = stop_feed;
  864. dvbdemux->write_to_decoder = 0;
  865. dvbdemux->dmx.capabilities = (DMX_TS_FILTERING |
  866. DMX_SECTION_FILTERING |
  867. DMX_MEMORY_BASED_FILTERING);
  868. return dvb_dmx_init(dvbdemux);
  869. }
  870. static int my_dvb_dmxdev_ts_card_init(struct dmxdev *dmxdev,
  871. struct dvb_demux *dvbdemux,
  872. struct dmx_frontend *hw_frontend,
  873. struct dmx_frontend *mem_frontend,
  874. struct dvb_adapter *dvb_adapter)
  875. {
  876. int ret;
  877. dmxdev->filternum = 256;
  878. dmxdev->demux = &dvbdemux->dmx;
  879. dmxdev->capabilities = 0;
  880. ret = dvb_dmxdev_init(dmxdev, dvb_adapter);
  881. if (ret < 0)
  882. return ret;
  883. hw_frontend->source = DMX_FRONTEND_0;
  884. dvbdemux->dmx.add_frontend(&dvbdemux->dmx, hw_frontend);
  885. mem_frontend->source = DMX_MEMORY_FE;
  886. dvbdemux->dmx.add_frontend(&dvbdemux->dmx, mem_frontend);
  887. return dvbdemux->dmx.connect_frontend(&dvbdemux->dmx, hw_frontend);
  888. }
  889. /****************************************************************************/
  890. /* nGene hardware init and release functions ********************************/
  891. /****************************************************************************/
  892. static void free_ringbuffer(struct ngene *dev, struct SRingBufferDescriptor *rb)
  893. {
  894. struct SBufferHeader *Cur = rb->Head;
  895. u32 j;
  896. if (!Cur)
  897. return;
  898. for (j = 0; j < rb->NumBuffers; j++, Cur = Cur->Next) {
  899. if (Cur->Buffer1)
  900. pci_free_consistent(dev->pci_dev,
  901. rb->Buffer1Length,
  902. Cur->Buffer1,
  903. Cur->scList1->Address);
  904. if (Cur->Buffer2)
  905. pci_free_consistent(dev->pci_dev,
  906. rb->Buffer2Length,
  907. Cur->Buffer2,
  908. Cur->scList2->Address);
  909. }
  910. if (rb->SCListMem)
  911. pci_free_consistent(dev->pci_dev, rb->SCListMemSize,
  912. rb->SCListMem, rb->PASCListMem);
  913. pci_free_consistent(dev->pci_dev, rb->MemSize, rb->Head, rb->PAHead);
  914. }
  915. static void free_idlebuffer(struct ngene *dev,
  916. struct SRingBufferDescriptor *rb,
  917. struct SRingBufferDescriptor *tb)
  918. {
  919. int j;
  920. struct SBufferHeader *Cur = tb->Head;
  921. if (!rb->Head)
  922. return;
  923. free_ringbuffer(dev, rb);
  924. for (j = 0; j < tb->NumBuffers; j++, Cur = Cur->Next) {
  925. Cur->Buffer2 = 0;
  926. Cur->scList2 = 0;
  927. Cur->ngeneBuffer.Address_of_first_entry_2 = 0;
  928. Cur->ngeneBuffer.Number_of_entries_2 = 0;
  929. }
  930. }
  931. static void free_common_buffers(struct ngene *dev)
  932. {
  933. u32 i;
  934. struct ngene_channel *chan;
  935. for (i = STREAM_VIDEOIN1; i < MAX_STREAM; i++) {
  936. chan = &dev->channel[i];
  937. free_idlebuffer(dev, &chan->TSIdleBuffer, &chan->TSRingBuffer);
  938. free_ringbuffer(dev, &chan->RingBuffer);
  939. free_ringbuffer(dev, &chan->TSRingBuffer);
  940. }
  941. if (dev->OverflowBuffer)
  942. pci_free_consistent(dev->pci_dev,
  943. OVERFLOW_BUFFER_SIZE,
  944. dev->OverflowBuffer, dev->PAOverflowBuffer);
  945. if (dev->FWInterfaceBuffer)
  946. pci_free_consistent(dev->pci_dev,
  947. 4096,
  948. dev->FWInterfaceBuffer,
  949. dev->PAFWInterfaceBuffer);
  950. }
  951. /****************************************************************************/
  952. /* Ring buffer handling *****************************************************/
  953. /****************************************************************************/
  954. static int create_ring_buffer(struct pci_dev *pci_dev,
  955. struct SRingBufferDescriptor *descr, u32 NumBuffers)
  956. {
  957. dma_addr_t tmp;
  958. struct SBufferHeader *Head;
  959. u32 i;
  960. u32 MemSize = SIZEOF_SBufferHeader * NumBuffers;
  961. u64 PARingBufferHead;
  962. u64 PARingBufferCur;
  963. u64 PARingBufferNext;
  964. struct SBufferHeader *Cur, *Next;
  965. descr->Head = 0;
  966. descr->MemSize = 0;
  967. descr->PAHead = 0;
  968. descr->NumBuffers = 0;
  969. if (MemSize < 4096)
  970. MemSize = 4096;
  971. Head = pci_alloc_consistent(pci_dev, MemSize, &tmp);
  972. PARingBufferHead = tmp;
  973. if (!Head)
  974. return -ENOMEM;
  975. memset(Head, 0, MemSize);
  976. PARingBufferCur = PARingBufferHead;
  977. Cur = Head;
  978. for (i = 0; i < NumBuffers - 1; i++) {
  979. Next = (struct SBufferHeader *)
  980. (((u8 *) Cur) + SIZEOF_SBufferHeader);
  981. PARingBufferNext = PARingBufferCur + SIZEOF_SBufferHeader;
  982. Cur->Next = Next;
  983. Cur->ngeneBuffer.Next = PARingBufferNext;
  984. Cur = Next;
  985. PARingBufferCur = PARingBufferNext;
  986. }
  987. /* Last Buffer points back to first one */
  988. Cur->Next = Head;
  989. Cur->ngeneBuffer.Next = PARingBufferHead;
  990. descr->Head = Head;
  991. descr->MemSize = MemSize;
  992. descr->PAHead = PARingBufferHead;
  993. descr->NumBuffers = NumBuffers;
  994. return 0;
  995. }
  996. static int AllocateRingBuffers(struct pci_dev *pci_dev,
  997. dma_addr_t of,
  998. struct SRingBufferDescriptor *pRingBuffer,
  999. u32 Buffer1Length, u32 Buffer2Length)
  1000. {
  1001. dma_addr_t tmp;
  1002. u32 i, j;
  1003. int status = 0;
  1004. u32 SCListMemSize = pRingBuffer->NumBuffers
  1005. * ((Buffer2Length != 0) ? (NUM_SCATTER_GATHER_ENTRIES * 2) :
  1006. NUM_SCATTER_GATHER_ENTRIES)
  1007. * sizeof(struct HW_SCATTER_GATHER_ELEMENT);
  1008. u64 PASCListMem;
  1009. struct HW_SCATTER_GATHER_ELEMENT *SCListEntry;
  1010. u64 PASCListEntry;
  1011. struct SBufferHeader *Cur;
  1012. void *SCListMem;
  1013. if (SCListMemSize < 4096)
  1014. SCListMemSize = 4096;
  1015. SCListMem = pci_alloc_consistent(pci_dev, SCListMemSize, &tmp);
  1016. PASCListMem = tmp;
  1017. if (SCListMem == NULL)
  1018. return -ENOMEM;
  1019. memset(SCListMem, 0, SCListMemSize);
  1020. pRingBuffer->SCListMem = SCListMem;
  1021. pRingBuffer->PASCListMem = PASCListMem;
  1022. pRingBuffer->SCListMemSize = SCListMemSize;
  1023. pRingBuffer->Buffer1Length = Buffer1Length;
  1024. pRingBuffer->Buffer2Length = Buffer2Length;
  1025. SCListEntry = SCListMem;
  1026. PASCListEntry = PASCListMem;
  1027. Cur = pRingBuffer->Head;
  1028. for (i = 0; i < pRingBuffer->NumBuffers; i += 1, Cur = Cur->Next) {
  1029. u64 PABuffer;
  1030. void *Buffer = pci_alloc_consistent(pci_dev, Buffer1Length,
  1031. &tmp);
  1032. PABuffer = tmp;
  1033. if (Buffer == NULL)
  1034. return -ENOMEM;
  1035. Cur->Buffer1 = Buffer;
  1036. SCListEntry->Address = PABuffer;
  1037. SCListEntry->Length = Buffer1Length;
  1038. Cur->scList1 = SCListEntry;
  1039. Cur->ngeneBuffer.Address_of_first_entry_1 = PASCListEntry;
  1040. Cur->ngeneBuffer.Number_of_entries_1 =
  1041. NUM_SCATTER_GATHER_ENTRIES;
  1042. SCListEntry += 1;
  1043. PASCListEntry += sizeof(struct HW_SCATTER_GATHER_ELEMENT);
  1044. #if NUM_SCATTER_GATHER_ENTRIES > 1
  1045. for (j = 0; j < NUM_SCATTER_GATHER_ENTRIES - 1; j += 1) {
  1046. SCListEntry->Address = of;
  1047. SCListEntry->Length = OVERFLOW_BUFFER_SIZE;
  1048. SCListEntry += 1;
  1049. PASCListEntry +=
  1050. sizeof(struct HW_SCATTER_GATHER_ELEMENT);
  1051. }
  1052. #endif
  1053. if (!Buffer2Length)
  1054. continue;
  1055. Buffer = pci_alloc_consistent(pci_dev, Buffer2Length, &tmp);
  1056. PABuffer = tmp;
  1057. if (Buffer == NULL)
  1058. return -ENOMEM;
  1059. Cur->Buffer2 = Buffer;
  1060. SCListEntry->Address = PABuffer;
  1061. SCListEntry->Length = Buffer2Length;
  1062. Cur->scList2 = SCListEntry;
  1063. Cur->ngeneBuffer.Address_of_first_entry_2 = PASCListEntry;
  1064. Cur->ngeneBuffer.Number_of_entries_2 =
  1065. NUM_SCATTER_GATHER_ENTRIES;
  1066. SCListEntry += 1;
  1067. PASCListEntry += sizeof(struct HW_SCATTER_GATHER_ELEMENT);
  1068. #if NUM_SCATTER_GATHER_ENTRIES > 1
  1069. for (j = 0; j < NUM_SCATTER_GATHER_ENTRIES - 1; j++) {
  1070. SCListEntry->Address = of;
  1071. SCListEntry->Length = OVERFLOW_BUFFER_SIZE;
  1072. SCListEntry += 1;
  1073. PASCListEntry +=
  1074. sizeof(struct HW_SCATTER_GATHER_ELEMENT);
  1075. }
  1076. #endif
  1077. }
  1078. return status;
  1079. }
  1080. static int FillTSIdleBuffer(struct SRingBufferDescriptor *pIdleBuffer,
  1081. struct SRingBufferDescriptor *pRingBuffer)
  1082. {
  1083. int status = 0;
  1084. /* Copy pointer to scatter gather list in TSRingbuffer
  1085. structure for buffer 2
  1086. Load number of buffer
  1087. */
  1088. u32 n = pRingBuffer->NumBuffers;
  1089. /* Point to first buffer entry */
  1090. struct SBufferHeader *Cur = pRingBuffer->Head;
  1091. int i;
  1092. /* Loop thru all buffer and set Buffer 2 pointers to TSIdlebuffer */
  1093. for (i = 0; i < n; i++) {
  1094. Cur->Buffer2 = pIdleBuffer->Head->Buffer1;
  1095. Cur->scList2 = pIdleBuffer->Head->scList1;
  1096. Cur->ngeneBuffer.Address_of_first_entry_2 =
  1097. pIdleBuffer->Head->ngeneBuffer.
  1098. Address_of_first_entry_1;
  1099. Cur->ngeneBuffer.Number_of_entries_2 =
  1100. pIdleBuffer->Head->ngeneBuffer.Number_of_entries_1;
  1101. Cur = Cur->Next;
  1102. }
  1103. return status;
  1104. }
  1105. static u32 RingBufferSizes[MAX_STREAM] = {
  1106. RING_SIZE_VIDEO,
  1107. RING_SIZE_VIDEO,
  1108. RING_SIZE_AUDIO,
  1109. RING_SIZE_AUDIO,
  1110. RING_SIZE_AUDIO,
  1111. };
  1112. static u32 Buffer1Sizes[MAX_STREAM] = {
  1113. MAX_VIDEO_BUFFER_SIZE,
  1114. MAX_VIDEO_BUFFER_SIZE,
  1115. MAX_AUDIO_BUFFER_SIZE,
  1116. MAX_AUDIO_BUFFER_SIZE,
  1117. MAX_AUDIO_BUFFER_SIZE
  1118. };
  1119. static u32 Buffer2Sizes[MAX_STREAM] = {
  1120. MAX_VBI_BUFFER_SIZE,
  1121. MAX_VBI_BUFFER_SIZE,
  1122. 0,
  1123. 0,
  1124. 0
  1125. };
  1126. static int AllocCommonBuffers(struct ngene *dev)
  1127. {
  1128. int status = 0, i;
  1129. dev->FWInterfaceBuffer = pci_alloc_consistent(dev->pci_dev, 4096,
  1130. &dev->PAFWInterfaceBuffer);
  1131. if (!dev->FWInterfaceBuffer)
  1132. return -ENOMEM;
  1133. dev->hosttongene = dev->FWInterfaceBuffer;
  1134. dev->ngenetohost = dev->FWInterfaceBuffer + 256;
  1135. dev->EventBuffer = dev->FWInterfaceBuffer + 512;
  1136. dev->OverflowBuffer = pci_alloc_consistent(dev->pci_dev,
  1137. OVERFLOW_BUFFER_SIZE,
  1138. &dev->PAOverflowBuffer);
  1139. if (!dev->OverflowBuffer)
  1140. return -ENOMEM;
  1141. memset(dev->OverflowBuffer, 0, OVERFLOW_BUFFER_SIZE);
  1142. for (i = STREAM_VIDEOIN1; i < MAX_STREAM; i++) {
  1143. int type = dev->card_info->io_type[i];
  1144. dev->channel[i].State = KSSTATE_STOP;
  1145. if (type & (NGENE_IO_TV | NGENE_IO_HDTV | NGENE_IO_AIN)) {
  1146. status = create_ring_buffer(dev->pci_dev,
  1147. &dev->channel[i].RingBuffer,
  1148. RingBufferSizes[i]);
  1149. if (status < 0)
  1150. break;
  1151. if (type & (NGENE_IO_TV | NGENE_IO_AIN)) {
  1152. status = AllocateRingBuffers(dev->pci_dev,
  1153. dev->
  1154. PAOverflowBuffer,
  1155. &dev->channel[i].
  1156. RingBuffer,
  1157. Buffer1Sizes[i],
  1158. Buffer2Sizes[i]);
  1159. if (status < 0)
  1160. break;
  1161. } else if (type & NGENE_IO_HDTV) {
  1162. status = AllocateRingBuffers(dev->pci_dev,
  1163. dev->
  1164. PAOverflowBuffer,
  1165. &dev->channel[i].
  1166. RingBuffer,
  1167. MAX_HDTV_BUFFER_SIZE,
  1168. 0);
  1169. if (status < 0)
  1170. break;
  1171. }
  1172. }
  1173. if (type & (NGENE_IO_TSIN | NGENE_IO_TSOUT)) {
  1174. status = create_ring_buffer(dev->pci_dev,
  1175. &dev->channel[i].
  1176. TSRingBuffer, RING_SIZE_TS);
  1177. if (status < 0)
  1178. break;
  1179. status = AllocateRingBuffers(dev->pci_dev,
  1180. dev->PAOverflowBuffer,
  1181. &dev->channel[i].
  1182. TSRingBuffer,
  1183. MAX_TS_BUFFER_SIZE, 0);
  1184. if (status)
  1185. break;
  1186. }
  1187. if (type & NGENE_IO_TSOUT) {
  1188. status = create_ring_buffer(dev->pci_dev,
  1189. &dev->channel[i].
  1190. TSIdleBuffer, 1);
  1191. if (status < 0)
  1192. break;
  1193. status = AllocateRingBuffers(dev->pci_dev,
  1194. dev->PAOverflowBuffer,
  1195. &dev->channel[i].
  1196. TSIdleBuffer,
  1197. MAX_TS_BUFFER_SIZE, 0);
  1198. if (status)
  1199. break;
  1200. FillTSIdleBuffer(&dev->channel[i].TSIdleBuffer,
  1201. &dev->channel[i].TSRingBuffer);
  1202. }
  1203. }
  1204. return status;
  1205. }
  1206. static void ngene_release_buffers(struct ngene *dev)
  1207. {
  1208. if (dev->iomem)
  1209. iounmap(dev->iomem);
  1210. free_common_buffers(dev);
  1211. vfree(dev->tsout_buf);
  1212. vfree(dev->ain_buf);
  1213. vfree(dev->vin_buf);
  1214. vfree(dev);
  1215. }
  1216. static int ngene_get_buffers(struct ngene *dev)
  1217. {
  1218. if (AllocCommonBuffers(dev))
  1219. return -ENOMEM;
  1220. if (dev->card_info->io_type[4] & NGENE_IO_TSOUT) {
  1221. dev->tsout_buf = vmalloc(TSOUT_BUF_SIZE);
  1222. if (!dev->tsout_buf)
  1223. return -ENOMEM;
  1224. dvb_ringbuffer_init(&dev->tsout_rbuf,
  1225. dev->tsout_buf, TSOUT_BUF_SIZE);
  1226. }
  1227. if (dev->card_info->io_type[2] & NGENE_IO_AIN) {
  1228. dev->ain_buf = vmalloc(AIN_BUF_SIZE);
  1229. if (!dev->ain_buf)
  1230. return -ENOMEM;
  1231. dvb_ringbuffer_init(&dev->ain_rbuf, dev->ain_buf, AIN_BUF_SIZE);
  1232. }
  1233. if (dev->card_info->io_type[0] & NGENE_IO_HDTV) {
  1234. dev->vin_buf = vmalloc(VIN_BUF_SIZE);
  1235. if (!dev->vin_buf)
  1236. return -ENOMEM;
  1237. dvb_ringbuffer_init(&dev->vin_rbuf, dev->vin_buf, VIN_BUF_SIZE);
  1238. }
  1239. dev->iomem = ioremap(pci_resource_start(dev->pci_dev, 0),
  1240. pci_resource_len(dev->pci_dev, 0));
  1241. if (!dev->iomem)
  1242. return -ENOMEM;
  1243. return 0;
  1244. }
  1245. static void ngene_init(struct ngene *dev)
  1246. {
  1247. int i;
  1248. tasklet_init(&dev->event_tasklet, event_tasklet, (unsigned long)dev);
  1249. memset_io(dev->iomem + 0xc000, 0x00, 0x220);
  1250. memset_io(dev->iomem + 0xc400, 0x00, 0x100);
  1251. for (i = 0; i < MAX_STREAM; i++) {
  1252. dev->channel[i].dev = dev;
  1253. dev->channel[i].number = i;
  1254. }
  1255. dev->fw_interface_version = 0;
  1256. ngwritel(0, NGENE_INT_ENABLE);
  1257. dev->icounts = ngreadl(NGENE_INT_COUNTS);
  1258. dev->device_version = ngreadl(DEV_VER) & 0x0f;
  1259. printk(KERN_INFO DEVICE_NAME ": Device version %d\n",
  1260. dev->device_version);
  1261. }
  1262. static int ngene_load_firm(struct ngene *dev)
  1263. {
  1264. u32 size;
  1265. const struct firmware *fw = NULL;
  1266. u8 *ngene_fw;
  1267. char *fw_name;
  1268. int err, version;
  1269. version = dev->card_info->fw_version;
  1270. switch (version) {
  1271. default:
  1272. case 15:
  1273. version = 15;
  1274. size = 23466;
  1275. fw_name = "ngene_15.fw";
  1276. break;
  1277. case 16:
  1278. size = 23498;
  1279. fw_name = "ngene_16.fw";
  1280. break;
  1281. case 17:
  1282. size = 24446;
  1283. fw_name = "ngene_17.fw";
  1284. break;
  1285. }
  1286. if (request_firmware(&fw, fw_name, &dev->pci_dev->dev) < 0) {
  1287. printk(KERN_ERR DEVICE_NAME
  1288. ": Could not load firmware file %s.\n", fw_name);
  1289. printk(KERN_INFO DEVICE_NAME
  1290. ": Copy %s to your hotplug directory!\n", fw_name);
  1291. return -1;
  1292. }
  1293. if (size != fw->size) {
  1294. printk(KERN_ERR DEVICE_NAME
  1295. ": Firmware %s has invalid size!", fw_name);
  1296. err = -1;
  1297. } else {
  1298. printk(KERN_INFO DEVICE_NAME
  1299. ": Loading firmware file %s.\n", fw_name);
  1300. ngene_fw = (u8 *) fw->data;
  1301. err = ngene_command_load_firmware(dev, ngene_fw, size);
  1302. }
  1303. release_firmware(fw);
  1304. return err;
  1305. }
  1306. static void ngene_stop(struct ngene *dev)
  1307. {
  1308. down(&dev->cmd_mutex);
  1309. i2c_del_adapter(&(dev->channel[0].i2c_adapter));
  1310. i2c_del_adapter(&(dev->channel[1].i2c_adapter));
  1311. ngwritel(0, NGENE_INT_ENABLE);
  1312. ngwritel(0, NGENE_COMMAND);
  1313. ngwritel(0, NGENE_COMMAND_HI);
  1314. ngwritel(0, NGENE_STATUS);
  1315. ngwritel(0, NGENE_STATUS_HI);
  1316. ngwritel(0, NGENE_EVENT);
  1317. ngwritel(0, NGENE_EVENT_HI);
  1318. free_irq(dev->pci_dev->irq, dev);
  1319. }
  1320. static int ngene_start(struct ngene *dev)
  1321. {
  1322. int stat;
  1323. int i;
  1324. pci_set_master(dev->pci_dev);
  1325. ngene_init(dev);
  1326. stat = request_irq(dev->pci_dev->irq, irq_handler,
  1327. IRQF_SHARED, "nGene",
  1328. (void *)dev);
  1329. if (stat < 0)
  1330. return stat;
  1331. init_waitqueue_head(&dev->cmd_wq);
  1332. init_waitqueue_head(&dev->tx_wq);
  1333. init_waitqueue_head(&dev->rx_wq);
  1334. sema_init(&dev->cmd_mutex, 1);
  1335. sema_init(&dev->stream_mutex, 1);
  1336. sema_init(&dev->pll_mutex, 1);
  1337. sema_init(&dev->i2c_switch_mutex, 1);
  1338. spin_lock_init(&dev->cmd_lock);
  1339. for (i = 0; i < MAX_STREAM; i++)
  1340. spin_lock_init(&dev->channel[i].state_lock);
  1341. ngwritel(1, TIMESTAMPS);
  1342. ngwritel(1, NGENE_INT_ENABLE);
  1343. stat = ngene_load_firm(dev);
  1344. if (stat < 0)
  1345. goto fail;
  1346. stat = ngene_i2c_init(dev, 0);
  1347. if (stat < 0)
  1348. goto fail;
  1349. stat = ngene_i2c_init(dev, 1);
  1350. if (stat < 0)
  1351. goto fail;
  1352. if (dev->card_info->fw_version == 17) {
  1353. u8 tsin4_config[6] = {
  1354. 3072 / 64, 3072 / 64, 0, 3072 / 64, 3072 / 64, 0};
  1355. u8 default_config[6] = {
  1356. 4096 / 64, 4096 / 64, 0, 2048 / 64, 2048 / 64, 0};
  1357. u8 *bconf = default_config;
  1358. if (dev->card_info->io_type[3] == NGENE_IO_TSIN)
  1359. bconf = tsin4_config;
  1360. dprintk(KERN_DEBUG DEVICE_NAME ": FW 17 buffer config\n");
  1361. stat = ngene_command_config_free_buf(dev, bconf);
  1362. } else {
  1363. int bconf = BUFFER_CONFIG_4422;
  1364. if (dev->card_info->io_type[3] == NGENE_IO_TSIN)
  1365. bconf = BUFFER_CONFIG_3333;
  1366. stat = ngene_command_config_buf(dev, bconf);
  1367. }
  1368. return stat;
  1369. fail:
  1370. ngwritel(0, NGENE_INT_ENABLE);
  1371. free_irq(dev->pci_dev->irq, dev);
  1372. return stat;
  1373. }
  1374. /****************************************************************************/
  1375. /* Switch control (I2C gates, etc.) *****************************************/
  1376. /****************************************************************************/
  1377. /****************************************************************************/
  1378. /* Demod/tuner attachment ***************************************************/
  1379. /****************************************************************************/
  1380. static int tuner_attach_stv6110(struct ngene_channel *chan)
  1381. {
  1382. struct stv090x_config *feconf = (struct stv090x_config *)
  1383. chan->dev->card_info->fe_config[chan->number];
  1384. struct stv6110x_config *tunerconf = (struct stv6110x_config *)
  1385. chan->dev->card_info->tuner_config[chan->number];
  1386. struct stv6110x_devctl *ctl;
  1387. ctl = dvb_attach(stv6110x_attach, chan->fe, tunerconf,
  1388. &chan->i2c_adapter);
  1389. if (ctl == NULL) {
  1390. printk(KERN_ERR DEVICE_NAME ": No STV6110X found!\n");
  1391. return -ENODEV;
  1392. }
  1393. feconf->tuner_init = ctl->tuner_init;
  1394. feconf->tuner_set_mode = ctl->tuner_set_mode;
  1395. feconf->tuner_set_frequency = ctl->tuner_set_frequency;
  1396. feconf->tuner_get_frequency = ctl->tuner_get_frequency;
  1397. feconf->tuner_set_bandwidth = ctl->tuner_set_bandwidth;
  1398. feconf->tuner_get_bandwidth = ctl->tuner_get_bandwidth;
  1399. feconf->tuner_set_bbgain = ctl->tuner_set_bbgain;
  1400. feconf->tuner_get_bbgain = ctl->tuner_get_bbgain;
  1401. feconf->tuner_set_refclk = ctl->tuner_set_refclk;
  1402. feconf->tuner_get_status = ctl->tuner_get_status;
  1403. return 0;
  1404. }
  1405. static int demod_attach_stv0900(struct ngene_channel *chan)
  1406. {
  1407. struct stv090x_config *feconf = (struct stv090x_config *)
  1408. chan->dev->card_info->fe_config[chan->number];
  1409. chan->fe = dvb_attach(stv090x_attach,
  1410. feconf,
  1411. &chan->i2c_adapter,
  1412. chan->number == 0 ? STV090x_DEMODULATOR_0 :
  1413. STV090x_DEMODULATOR_1);
  1414. if (chan->fe == NULL) {
  1415. printk(KERN_ERR DEVICE_NAME ": No STV0900 found!\n");
  1416. return -ENODEV;
  1417. }
  1418. if (!dvb_attach(lnbh24_attach, chan->fe, &chan->i2c_adapter, 0,
  1419. 0, chan->dev->card_info->lnb[chan->number])) {
  1420. printk(KERN_ERR DEVICE_NAME ": No LNBH24 found!\n");
  1421. dvb_frontend_detach(chan->fe);
  1422. return -ENODEV;
  1423. }
  1424. return 0;
  1425. }
  1426. /****************************************************************************/
  1427. /****************************************************************************/
  1428. /****************************************************************************/
  1429. static void release_channel(struct ngene_channel *chan)
  1430. {
  1431. struct dvb_demux *dvbdemux = &chan->demux;
  1432. struct ngene *dev = chan->dev;
  1433. struct ngene_info *ni = dev->card_info;
  1434. int io = ni->io_type[chan->number];
  1435. #ifdef COMMAND_TIMEOUT_WORKAROUND
  1436. if (chan->running)
  1437. set_transfer(chan, 0);
  1438. #endif
  1439. tasklet_kill(&chan->demux_tasklet);
  1440. if (io & (NGENE_IO_TSIN | NGENE_IO_TSOUT)) {
  1441. if (chan->fe) {
  1442. dvb_unregister_frontend(chan->fe);
  1443. dvb_frontend_detach(chan->fe);
  1444. chan->fe = 0;
  1445. }
  1446. dvbdemux->dmx.close(&dvbdemux->dmx);
  1447. dvbdemux->dmx.remove_frontend(&dvbdemux->dmx,
  1448. &chan->hw_frontend);
  1449. dvbdemux->dmx.remove_frontend(&dvbdemux->dmx,
  1450. &chan->mem_frontend);
  1451. dvb_dmxdev_release(&chan->dmxdev);
  1452. dvb_dmx_release(&chan->demux);
  1453. if (chan->number == 0 || !one_adapter)
  1454. dvb_unregister_adapter(&dev->adapter[chan->number]);
  1455. }
  1456. }
  1457. static int init_channel(struct ngene_channel *chan)
  1458. {
  1459. int ret = 0, nr = chan->number;
  1460. struct dvb_adapter *adapter = NULL;
  1461. struct dvb_demux *dvbdemux = &chan->demux;
  1462. struct ngene *dev = chan->dev;
  1463. struct ngene_info *ni = dev->card_info;
  1464. int io = ni->io_type[nr];
  1465. tasklet_init(&chan->demux_tasklet, demux_tasklet, (unsigned long)chan);
  1466. chan->users = 0;
  1467. chan->type = io;
  1468. chan->mode = chan->type; /* for now only one mode */
  1469. if (io & (NGENE_IO_TSIN | NGENE_IO_TSOUT)) {
  1470. if (nr >= STREAM_AUDIOIN1)
  1471. chan->DataFormatFlags = DF_SWAP32;
  1472. if (nr == 0 || !one_adapter) {
  1473. adapter = &dev->adapter[nr];
  1474. ret = dvb_register_adapter(adapter, "nGene",
  1475. THIS_MODULE,
  1476. &chan->dev->pci_dev->dev,
  1477. adapter_nr);
  1478. if (ret < 0)
  1479. return ret;
  1480. } else {
  1481. adapter = &dev->adapter[0];
  1482. }
  1483. ret = my_dvb_dmx_ts_card_init(dvbdemux, "SW demux",
  1484. ngene_start_feed,
  1485. ngene_stop_feed, chan);
  1486. ret = my_dvb_dmxdev_ts_card_init(&chan->dmxdev, &chan->demux,
  1487. &chan->hw_frontend,
  1488. &chan->mem_frontend, adapter);
  1489. }
  1490. if (io & NGENE_IO_TSIN) {
  1491. chan->fe = NULL;
  1492. if (ni->demod_attach[nr])
  1493. ni->demod_attach[nr](chan);
  1494. if (chan->fe) {
  1495. if (dvb_register_frontend(adapter, chan->fe) < 0) {
  1496. if (chan->fe->ops.release)
  1497. chan->fe->ops.release(chan->fe);
  1498. chan->fe = NULL;
  1499. }
  1500. }
  1501. if (chan->fe && ni->tuner_attach[nr])
  1502. if (ni->tuner_attach[nr] (chan) < 0) {
  1503. printk(KERN_ERR DEVICE_NAME
  1504. ": Tuner attach failed on channel %d!\n",
  1505. nr);
  1506. }
  1507. }
  1508. return ret;
  1509. }
  1510. static int init_channels(struct ngene *dev)
  1511. {
  1512. int i, j;
  1513. for (i = 0; i < MAX_STREAM; i++) {
  1514. if (init_channel(&dev->channel[i]) < 0) {
  1515. for (j = i - 1; j >= 0; j--)
  1516. release_channel(&dev->channel[j]);
  1517. return -1;
  1518. }
  1519. }
  1520. return 0;
  1521. }
  1522. /****************************************************************************/
  1523. /* device probe/remove calls ************************************************/
  1524. /****************************************************************************/
  1525. static void __devexit ngene_remove(struct pci_dev *pdev)
  1526. {
  1527. struct ngene *dev = (struct ngene *)pci_get_drvdata(pdev);
  1528. int i;
  1529. tasklet_kill(&dev->event_tasklet);
  1530. for (i = MAX_STREAM - 1; i >= 0; i--)
  1531. release_channel(&dev->channel[i]);
  1532. ngene_stop(dev);
  1533. ngene_release_buffers(dev);
  1534. pci_set_drvdata(pdev, 0);
  1535. pci_disable_device(pdev);
  1536. }
  1537. static int __devinit ngene_probe(struct pci_dev *pci_dev,
  1538. const struct pci_device_id *id)
  1539. {
  1540. struct ngene *dev;
  1541. int stat = 0;
  1542. if (pci_enable_device(pci_dev) < 0)
  1543. return -ENODEV;
  1544. dev = vmalloc(sizeof(struct ngene));
  1545. if (dev == NULL) {
  1546. stat = -ENOMEM;
  1547. goto fail0;
  1548. }
  1549. memset(dev, 0, sizeof(struct ngene));
  1550. dev->pci_dev = pci_dev;
  1551. dev->card_info = (struct ngene_info *)id->driver_data;
  1552. printk(KERN_INFO DEVICE_NAME ": Found %s\n", dev->card_info->name);
  1553. pci_set_drvdata(pci_dev, dev);
  1554. /* Alloc buffers and start nGene */
  1555. stat = ngene_get_buffers(dev);
  1556. if (stat < 0)
  1557. goto fail1;
  1558. stat = ngene_start(dev);
  1559. if (stat < 0)
  1560. goto fail1;
  1561. dev->i2c_current_bus = -1;
  1562. /* Register DVB adapters and devices for both channels */
  1563. if (init_channels(dev) < 0)
  1564. goto fail2;
  1565. return 0;
  1566. fail2:
  1567. ngene_stop(dev);
  1568. fail1:
  1569. ngene_release_buffers(dev);
  1570. fail0:
  1571. pci_disable_device(pci_dev);
  1572. pci_set_drvdata(pci_dev, 0);
  1573. return stat;
  1574. }
  1575. /****************************************************************************/
  1576. /* Card configs *************************************************************/
  1577. /****************************************************************************/
  1578. static struct stv090x_config fe_cineS2 = {
  1579. .device = STV0900,
  1580. .demod_mode = STV090x_DUAL,
  1581. .clk_mode = STV090x_CLK_EXT,
  1582. .xtal = 27000000,
  1583. .address = 0x68,
  1584. .ts1_mode = STV090x_TSMODE_SERIAL_PUNCTURED,
  1585. .ts2_mode = STV090x_TSMODE_SERIAL_PUNCTURED,
  1586. .repeater_level = STV090x_RPTLEVEL_16,
  1587. .adc1_range = STV090x_ADC_1Vpp,
  1588. .adc2_range = STV090x_ADC_1Vpp,
  1589. .diseqc_envelope_mode = true,
  1590. };
  1591. static struct stv6110x_config tuner_cineS2_0 = {
  1592. .addr = 0x60,
  1593. .refclk = 27000000,
  1594. .clk_div = 1,
  1595. };
  1596. static struct stv6110x_config tuner_cineS2_1 = {
  1597. .addr = 0x63,
  1598. .refclk = 27000000,
  1599. .clk_div = 1,
  1600. };
  1601. static struct ngene_info ngene_info_cineS2 = {
  1602. .type = NGENE_SIDEWINDER,
  1603. .name = "Linux4Media cineS2 DVB-S2 Twin Tuner",
  1604. .io_type = {NGENE_IO_TSIN, NGENE_IO_TSIN},
  1605. .demod_attach = {demod_attach_stv0900, demod_attach_stv0900},
  1606. .tuner_attach = {tuner_attach_stv6110, tuner_attach_stv6110},
  1607. .fe_config = {&fe_cineS2, &fe_cineS2},
  1608. .tuner_config = {&tuner_cineS2_0, &tuner_cineS2_1},
  1609. .lnb = {0x0b, 0x08},
  1610. .tsf = {3, 3},
  1611. .fw_version = 15,
  1612. };
  1613. static struct ngene_info ngene_info_satixs2 = {
  1614. .type = NGENE_SIDEWINDER,
  1615. .name = "Mystique SaTiX-S2 Dual",
  1616. .io_type = {NGENE_IO_TSIN, NGENE_IO_TSIN},
  1617. .demod_attach = {demod_attach_stv0900, demod_attach_stv0900},
  1618. .tuner_attach = {tuner_attach_stv6110, tuner_attach_stv6110},
  1619. .fe_config = {&fe_cineS2, &fe_cineS2},
  1620. .tuner_config = {&tuner_cineS2_0, &tuner_cineS2_1},
  1621. .lnb = {0x0b, 0x08},
  1622. .tsf = {3, 3},
  1623. .fw_version = 15,
  1624. };
  1625. /****************************************************************************/
  1626. /****************************************************************************/
  1627. /* PCI Subsystem ID *********************************************************/
  1628. /****************************************************************************/
  1629. #define NGENE_ID(_subvend, _subdev, _driverdata) { \
  1630. .vendor = NGENE_VID, .device = NGENE_PID, \
  1631. .subvendor = _subvend, .subdevice = _subdev, \
  1632. .driver_data = (unsigned long) &_driverdata }
  1633. /****************************************************************************/
  1634. static const struct pci_device_id ngene_id_tbl[] __devinitdata = {
  1635. NGENE_ID(0x18c3, 0xabc3, ngene_info_cineS2),
  1636. NGENE_ID(0x18c3, 0xabc4, ngene_info_cineS2),
  1637. NGENE_ID(0x18c3, 0xdb01, ngene_info_satixs2),
  1638. {0}
  1639. };
  1640. MODULE_DEVICE_TABLE(pci, ngene_id_tbl);
  1641. /****************************************************************************/
  1642. /* Init/Exit ****************************************************************/
  1643. /****************************************************************************/
  1644. static pci_ers_result_t ngene_error_detected(struct pci_dev *dev,
  1645. enum pci_channel_state state)
  1646. {
  1647. printk(KERN_ERR DEVICE_NAME ": PCI error\n");
  1648. if (state == pci_channel_io_perm_failure)
  1649. return PCI_ERS_RESULT_DISCONNECT;
  1650. if (state == pci_channel_io_frozen)
  1651. return PCI_ERS_RESULT_NEED_RESET;
  1652. return PCI_ERS_RESULT_CAN_RECOVER;
  1653. }
  1654. static pci_ers_result_t ngene_link_reset(struct pci_dev *dev)
  1655. {
  1656. printk(KERN_INFO DEVICE_NAME ": link reset\n");
  1657. return 0;
  1658. }
  1659. static pci_ers_result_t ngene_slot_reset(struct pci_dev *dev)
  1660. {
  1661. printk(KERN_INFO DEVICE_NAME ": slot reset\n");
  1662. return 0;
  1663. }
  1664. static void ngene_resume(struct pci_dev *dev)
  1665. {
  1666. printk(KERN_INFO DEVICE_NAME ": resume\n");
  1667. }
  1668. static struct pci_error_handlers ngene_errors = {
  1669. .error_detected = ngene_error_detected,
  1670. .link_reset = ngene_link_reset,
  1671. .slot_reset = ngene_slot_reset,
  1672. .resume = ngene_resume,
  1673. };
  1674. static struct pci_driver ngene_pci_driver = {
  1675. .name = "ngene",
  1676. .id_table = ngene_id_tbl,
  1677. .probe = ngene_probe,
  1678. .remove = __devexit_p(ngene_remove),
  1679. .err_handler = &ngene_errors,
  1680. };
  1681. static __init int module_init_ngene(void)
  1682. {
  1683. printk(KERN_INFO
  1684. "nGene PCIE bridge driver, Copyright (C) 2005-2007 Micronas\n");
  1685. return pci_register_driver(&ngene_pci_driver);
  1686. }
  1687. static __exit void module_exit_ngene(void)
  1688. {
  1689. pci_unregister_driver(&ngene_pci_driver);
  1690. }
  1691. module_init(module_init_ngene);
  1692. module_exit(module_exit_ngene);
  1693. MODULE_DESCRIPTION("nGene");
  1694. MODULE_AUTHOR("Micronas, Ralph Metzler, Manfred Voelkel");
  1695. MODULE_LICENSE("GPL");