mISDNinfineon.c 27 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180
  1. /*
  2. * mISDNinfineon.c
  3. * Support for cards based on following Infineon ISDN chipsets
  4. * - ISAC + HSCX
  5. * - IPAC and IPAC-X
  6. * - ISAC-SX + HSCX
  7. *
  8. * Supported cards:
  9. * - Dialogic Diva 2.0
  10. * - Dialogic Diva 2.0U
  11. * - Dialogic Diva 2.01
  12. * - Dialogic Diva 2.02
  13. * - Sedlbauer Speedwin
  14. * - HST Saphir3
  15. * - Develo (former ELSA) Microlink PCI (Quickstep 1000)
  16. * - Develo (former ELSA) Quickstep 3000
  17. * - Berkom Scitel BRIX Quadro
  18. * - Dr.Neuhaus (Sagem) Niccy
  19. *
  20. *
  21. *
  22. * Author Karsten Keil <keil@isdn4linux.de>
  23. *
  24. * Copyright 2009 by Karsten Keil <keil@isdn4linux.de>
  25. *
  26. * This program is free software; you can redistribute it and/or modify
  27. * it under the terms of the GNU General Public License version 2 as
  28. * published by the Free Software Foundation.
  29. *
  30. * This program is distributed in the hope that it will be useful,
  31. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  32. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  33. * GNU General Public License for more details.
  34. *
  35. * You should have received a copy of the GNU General Public License
  36. * along with this program; if not, write to the Free Software
  37. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  38. *
  39. */
  40. #include <linux/module.h>
  41. #include <linux/pci.h>
  42. #include <linux/delay.h>
  43. #include <linux/mISDNhw.h>
  44. #include <linux/slab.h>
  45. #include "ipac.h"
  46. #define INFINEON_REV "1.0"
  47. static int inf_cnt;
  48. static u32 debug;
  49. static u32 irqloops = 4;
  50. enum inf_types {
  51. INF_NONE,
  52. INF_DIVA20,
  53. INF_DIVA20U,
  54. INF_DIVA201,
  55. INF_DIVA202,
  56. INF_SPEEDWIN,
  57. INF_SAPHIR3,
  58. INF_QS1000,
  59. INF_QS3000,
  60. INF_NICCY,
  61. INF_SCT_1,
  62. INF_SCT_2,
  63. INF_SCT_3,
  64. INF_SCT_4,
  65. INF_GAZEL_R685,
  66. INF_GAZEL_R753
  67. };
  68. enum addr_mode {
  69. AM_NONE = 0,
  70. AM_IO,
  71. AM_MEMIO,
  72. AM_IND_IO,
  73. };
  74. struct inf_cinfo {
  75. enum inf_types typ;
  76. const char *full;
  77. const char *name;
  78. enum addr_mode cfg_mode;
  79. enum addr_mode addr_mode;
  80. u8 cfg_bar;
  81. u8 addr_bar;
  82. void *irqfunc;
  83. };
  84. struct _ioaddr {
  85. enum addr_mode mode;
  86. union {
  87. void __iomem *p;
  88. struct _ioport io;
  89. } a;
  90. };
  91. struct _iohandle {
  92. enum addr_mode mode;
  93. resource_size_t size;
  94. resource_size_t start;
  95. void __iomem *p;
  96. };
  97. struct inf_hw {
  98. struct list_head list;
  99. struct pci_dev *pdev;
  100. const struct inf_cinfo *ci;
  101. char name[MISDN_MAX_IDLEN];
  102. u32 irq;
  103. u32 irqcnt;
  104. struct _iohandle cfg;
  105. struct _iohandle addr;
  106. struct _ioaddr isac;
  107. struct _ioaddr hscx;
  108. spinlock_t lock; /* HW access lock */
  109. struct ipac_hw ipac;
  110. struct inf_hw *sc[3]; /* slave cards */
  111. };
  112. #define PCI_SUBVENDOR_HST_SAPHIR3 0x52
  113. #define PCI_SUBVENDOR_SEDLBAUER_PCI 0x53
  114. #define PCI_SUB_ID_SEDLBAUER 0x01
  115. static struct pci_device_id infineon_ids[] __devinitdata = {
  116. { PCI_VENDOR_ID_EICON, PCI_DEVICE_ID_EICON_DIVA20,
  117. PCI_ANY_ID, PCI_ANY_ID, 0, 0, INF_DIVA20},
  118. { PCI_VENDOR_ID_EICON, PCI_DEVICE_ID_EICON_DIVA20_U,
  119. PCI_ANY_ID, PCI_ANY_ID, 0, 0, INF_DIVA20U},
  120. { PCI_VENDOR_ID_EICON, PCI_DEVICE_ID_EICON_DIVA201,
  121. PCI_ANY_ID, PCI_ANY_ID, 0, 0, INF_DIVA201},
  122. { PCI_VENDOR_ID_EICON, PCI_DEVICE_ID_EICON_DIVA202,
  123. PCI_ANY_ID, PCI_ANY_ID, 0, 0, INF_DIVA202},
  124. { PCI_VENDOR_ID_TIGERJET, PCI_DEVICE_ID_TIGERJET_100,
  125. PCI_SUBVENDOR_SEDLBAUER_PCI, PCI_SUB_ID_SEDLBAUER, 0, 0,
  126. INF_SPEEDWIN},
  127. { PCI_VENDOR_ID_TIGERJET, PCI_DEVICE_ID_TIGERJET_100,
  128. PCI_SUBVENDOR_HST_SAPHIR3, PCI_SUB_ID_SEDLBAUER, 0, 0, INF_SAPHIR3},
  129. { PCI_VENDOR_ID_ELSA, PCI_DEVICE_ID_ELSA_MICROLINK,
  130. PCI_ANY_ID, PCI_ANY_ID, 0, 0, INF_QS1000},
  131. { PCI_VENDOR_ID_ELSA, PCI_DEVICE_ID_ELSA_QS3000,
  132. PCI_ANY_ID, PCI_ANY_ID, 0, 0, INF_QS3000},
  133. { PCI_VENDOR_ID_SATSAGEM, PCI_DEVICE_ID_SATSAGEM_NICCY,
  134. PCI_ANY_ID, PCI_ANY_ID, 0, 0, INF_NICCY},
  135. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  136. PCI_VENDOR_ID_BERKOM, PCI_DEVICE_ID_BERKOM_SCITEL_QUADRO, 0, 0,
  137. INF_SCT_1},
  138. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_R685,
  139. PCI_ANY_ID, PCI_ANY_ID, 0, 0, INF_GAZEL_R685},
  140. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_R753,
  141. PCI_ANY_ID, PCI_ANY_ID, 0, 0, INF_GAZEL_R753},
  142. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_DJINN_ITOO,
  143. PCI_ANY_ID, PCI_ANY_ID, 0, 0, INF_GAZEL_R753},
  144. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_OLITEC,
  145. PCI_ANY_ID, PCI_ANY_ID, 0, 0, INF_GAZEL_R753},
  146. { }
  147. };
  148. MODULE_DEVICE_TABLE(pci, infineon_ids);
  149. /* PCI interface specific defines */
  150. /* Diva 2.0/2.0U */
  151. #define DIVA_HSCX_PORT 0x00
  152. #define DIVA_HSCX_ALE 0x04
  153. #define DIVA_ISAC_PORT 0x08
  154. #define DIVA_ISAC_ALE 0x0C
  155. #define DIVA_PCI_CTRL 0x10
  156. /* DIVA_PCI_CTRL bits */
  157. #define DIVA_IRQ_BIT 0x01
  158. #define DIVA_RESET_BIT 0x08
  159. #define DIVA_EEPROM_CLK 0x40
  160. #define DIVA_LED_A 0x10
  161. #define DIVA_LED_B 0x20
  162. #define DIVA_IRQ_CLR 0x80
  163. /* Diva 2.01/2.02 */
  164. /* Siemens PITA */
  165. #define PITA_ICR_REG 0x00
  166. #define PITA_INT0_STATUS 0x02
  167. #define PITA_MISC_REG 0x1c
  168. #define PITA_PARA_SOFTRESET 0x01000000
  169. #define PITA_SER_SOFTRESET 0x02000000
  170. #define PITA_PARA_MPX_MODE 0x04000000
  171. #define PITA_INT0_ENABLE 0x00020000
  172. /* TIGER 100 Registers */
  173. #define TIGER_RESET_ADDR 0x00
  174. #define TIGER_EXTERN_RESET 0x01
  175. #define TIGER_AUX_CTRL 0x02
  176. #define TIGER_AUX_DATA 0x03
  177. #define TIGER_AUX_IRQMASK 0x05
  178. #define TIGER_AUX_STATUS 0x07
  179. /* Tiger AUX BITs */
  180. #define TIGER_IOMASK 0xdd /* 1 and 5 are inputs */
  181. #define TIGER_IRQ_BIT 0x02
  182. #define TIGER_IPAC_ALE 0xC0
  183. #define TIGER_IPAC_PORT 0xC8
  184. /* ELSA (now Develo) PCI cards */
  185. #define ELSA_IRQ_ADDR 0x4c
  186. #define ELSA_IRQ_MASK 0x04
  187. #define QS1000_IRQ_OFF 0x01
  188. #define QS3000_IRQ_OFF 0x03
  189. #define QS1000_IRQ_ON 0x41
  190. #define QS3000_IRQ_ON 0x43
  191. /* Dr Neuhaus/Sagem Niccy */
  192. #define NICCY_ISAC_PORT 0x00
  193. #define NICCY_HSCX_PORT 0x01
  194. #define NICCY_ISAC_ALE 0x02
  195. #define NICCY_HSCX_ALE 0x03
  196. #define NICCY_IRQ_CTRL_REG 0x38
  197. #define NICCY_IRQ_ENABLE 0x001f00
  198. #define NICCY_IRQ_DISABLE 0xff0000
  199. #define NICCY_IRQ_BIT 0x800000
  200. /* Scitel PLX */
  201. #define SCT_PLX_IRQ_ADDR 0x4c
  202. #define SCT_PLX_RESET_ADDR 0x50
  203. #define SCT_PLX_IRQ_ENABLE 0x41
  204. #define SCT_PLX_RESET_BIT 0x04
  205. /* Gazel */
  206. #define GAZEL_IPAC_DATA_PORT 0x04
  207. /* Gazel PLX */
  208. #define GAZEL_CNTRL 0x50
  209. #define GAZEL_RESET 0x04
  210. #define GAZEL_RESET_9050 0x40000000
  211. #define GAZEL_INCSR 0x4C
  212. #define GAZEL_ISAC_EN 0x08
  213. #define GAZEL_INT_ISAC 0x20
  214. #define GAZEL_HSCX_EN 0x01
  215. #define GAZEL_INT_HSCX 0x04
  216. #define GAZEL_PCI_EN 0x40
  217. #define GAZEL_IPAC_EN 0x03
  218. static LIST_HEAD(Cards);
  219. static DEFINE_RWLOCK(card_lock); /* protect Cards */
  220. static void
  221. _set_debug(struct inf_hw *card)
  222. {
  223. card->ipac.isac.dch.debug = debug;
  224. card->ipac.hscx[0].bch.debug = debug;
  225. card->ipac.hscx[1].bch.debug = debug;
  226. }
  227. static int
  228. set_debug(const char *val, struct kernel_param *kp)
  229. {
  230. int ret;
  231. struct inf_hw *card;
  232. ret = param_set_uint(val, kp);
  233. if (!ret) {
  234. read_lock(&card_lock);
  235. list_for_each_entry(card, &Cards, list)
  236. _set_debug(card);
  237. read_unlock(&card_lock);
  238. }
  239. return ret;
  240. }
  241. MODULE_AUTHOR("Karsten Keil");
  242. MODULE_LICENSE("GPL v2");
  243. MODULE_VERSION(INFINEON_REV);
  244. module_param_call(debug, set_debug, param_get_uint, &debug, S_IRUGO | S_IWUSR);
  245. MODULE_PARM_DESC(debug, "infineon debug mask");
  246. module_param(irqloops, uint, S_IRUGO | S_IWUSR);
  247. MODULE_PARM_DESC(irqloops, "infineon maximal irqloops (default 4)");
  248. /* Interface functions */
  249. IOFUNC_IO(ISAC, inf_hw, isac.a.io)
  250. IOFUNC_IO(IPAC, inf_hw, hscx.a.io)
  251. IOFUNC_IND(ISAC, inf_hw, isac.a.io)
  252. IOFUNC_IND(IPAC, inf_hw, hscx.a.io)
  253. IOFUNC_MEMIO(ISAC, inf_hw, u32, isac.a.p)
  254. IOFUNC_MEMIO(IPAC, inf_hw, u32, hscx.a.p)
  255. static irqreturn_t
  256. diva_irq(int intno, void *dev_id)
  257. {
  258. struct inf_hw *hw = dev_id;
  259. u8 val;
  260. spin_lock(&hw->lock);
  261. val = inb((u32)hw->cfg.start + DIVA_PCI_CTRL);
  262. if (!(val & DIVA_IRQ_BIT)) { /* for us or shared ? */
  263. spin_unlock(&hw->lock);
  264. return IRQ_NONE; /* shared */
  265. }
  266. hw->irqcnt++;
  267. mISDNipac_irq(&hw->ipac, irqloops);
  268. spin_unlock(&hw->lock);
  269. return IRQ_HANDLED;
  270. }
  271. static irqreturn_t
  272. diva20x_irq(int intno, void *dev_id)
  273. {
  274. struct inf_hw *hw = dev_id;
  275. u8 val;
  276. spin_lock(&hw->lock);
  277. val = readb(hw->cfg.p);
  278. if (!(val & PITA_INT0_STATUS)) { /* for us or shared ? */
  279. spin_unlock(&hw->lock);
  280. return IRQ_NONE; /* shared */
  281. }
  282. hw->irqcnt++;
  283. mISDNipac_irq(&hw->ipac, irqloops);
  284. writeb(PITA_INT0_STATUS, hw->cfg.p); /* ACK PITA INT0 */
  285. spin_unlock(&hw->lock);
  286. return IRQ_HANDLED;
  287. }
  288. static irqreturn_t
  289. tiger_irq(int intno, void *dev_id)
  290. {
  291. struct inf_hw *hw = dev_id;
  292. u8 val;
  293. spin_lock(&hw->lock);
  294. val = inb((u32)hw->cfg.start + TIGER_AUX_STATUS);
  295. if (val & TIGER_IRQ_BIT) { /* for us or shared ? */
  296. spin_unlock(&hw->lock);
  297. return IRQ_NONE; /* shared */
  298. }
  299. hw->irqcnt++;
  300. mISDNipac_irq(&hw->ipac, irqloops);
  301. spin_unlock(&hw->lock);
  302. return IRQ_HANDLED;
  303. }
  304. static irqreturn_t
  305. elsa_irq(int intno, void *dev_id)
  306. {
  307. struct inf_hw *hw = dev_id;
  308. u8 val;
  309. spin_lock(&hw->lock);
  310. val = inb((u32)hw->cfg.start + ELSA_IRQ_ADDR);
  311. if (!(val & ELSA_IRQ_MASK)) {
  312. spin_unlock(&hw->lock);
  313. return IRQ_NONE; /* shared */
  314. }
  315. hw->irqcnt++;
  316. mISDNipac_irq(&hw->ipac, irqloops);
  317. spin_unlock(&hw->lock);
  318. return IRQ_HANDLED;
  319. }
  320. static irqreturn_t
  321. niccy_irq(int intno, void *dev_id)
  322. {
  323. struct inf_hw *hw = dev_id;
  324. u32 val;
  325. spin_lock(&hw->lock);
  326. val = inl((u32)hw->cfg.start + NICCY_IRQ_CTRL_REG);
  327. if (!(val & NICCY_IRQ_BIT)) { /* for us or shared ? */
  328. spin_unlock(&hw->lock);
  329. return IRQ_NONE; /* shared */
  330. }
  331. outl(val, (u32)hw->cfg.start + NICCY_IRQ_CTRL_REG);
  332. hw->irqcnt++;
  333. mISDNipac_irq(&hw->ipac, irqloops);
  334. spin_unlock(&hw->lock);
  335. return IRQ_HANDLED;
  336. }
  337. static irqreturn_t
  338. gazel_irq(int intno, void *dev_id)
  339. {
  340. struct inf_hw *hw = dev_id;
  341. irqreturn_t ret;
  342. spin_lock(&hw->lock);
  343. ret = mISDNipac_irq(&hw->ipac, irqloops);
  344. spin_unlock(&hw->lock);
  345. return ret;
  346. }
  347. static irqreturn_t
  348. ipac_irq(int intno, void *dev_id)
  349. {
  350. struct inf_hw *hw = dev_id;
  351. u8 val;
  352. spin_lock(&hw->lock);
  353. val = hw->ipac.read_reg(hw, IPAC_ISTA);
  354. if (!(val & 0x3f)) {
  355. spin_unlock(&hw->lock);
  356. return IRQ_NONE; /* shared */
  357. }
  358. hw->irqcnt++;
  359. mISDNipac_irq(&hw->ipac, irqloops);
  360. spin_unlock(&hw->lock);
  361. return IRQ_HANDLED;
  362. }
  363. static void
  364. enable_hwirq(struct inf_hw *hw)
  365. {
  366. u16 w;
  367. u32 val;
  368. switch (hw->ci->typ) {
  369. case INF_DIVA201:
  370. case INF_DIVA202:
  371. writel(PITA_INT0_ENABLE, hw->cfg.p);
  372. break;
  373. case INF_SPEEDWIN:
  374. case INF_SAPHIR3:
  375. outb(TIGER_IRQ_BIT, (u32)hw->cfg.start + TIGER_AUX_IRQMASK);
  376. break;
  377. case INF_QS1000:
  378. outb(QS1000_IRQ_ON, (u32)hw->cfg.start + ELSA_IRQ_ADDR);
  379. break;
  380. case INF_QS3000:
  381. outb(QS3000_IRQ_ON, (u32)hw->cfg.start + ELSA_IRQ_ADDR);
  382. break;
  383. case INF_NICCY:
  384. val = inl((u32)hw->cfg.start + NICCY_IRQ_CTRL_REG);
  385. val |= NICCY_IRQ_ENABLE;;
  386. outl(val, (u32)hw->cfg.start + NICCY_IRQ_CTRL_REG);
  387. break;
  388. case INF_SCT_1:
  389. w = inw((u32)hw->cfg.start + SCT_PLX_IRQ_ADDR);
  390. w |= SCT_PLX_IRQ_ENABLE;
  391. outw(w, (u32)hw->cfg.start + SCT_PLX_IRQ_ADDR);
  392. break;
  393. case INF_GAZEL_R685:
  394. outb(GAZEL_ISAC_EN + GAZEL_HSCX_EN + GAZEL_PCI_EN,
  395. (u32)hw->cfg.start + GAZEL_INCSR);
  396. break;
  397. case INF_GAZEL_R753:
  398. outb(GAZEL_IPAC_EN + GAZEL_PCI_EN,
  399. (u32)hw->cfg.start + GAZEL_INCSR);
  400. break;
  401. default:
  402. break;
  403. }
  404. }
  405. static void
  406. disable_hwirq(struct inf_hw *hw)
  407. {
  408. u16 w;
  409. u32 val;
  410. switch (hw->ci->typ) {
  411. case INF_DIVA201:
  412. case INF_DIVA202:
  413. writel(0, hw->cfg.p);
  414. break;
  415. case INF_SPEEDWIN:
  416. case INF_SAPHIR3:
  417. outb(0, (u32)hw->cfg.start + TIGER_AUX_IRQMASK);
  418. break;
  419. case INF_QS1000:
  420. outb(QS1000_IRQ_OFF, (u32)hw->cfg.start + ELSA_IRQ_ADDR);
  421. break;
  422. case INF_QS3000:
  423. outb(QS3000_IRQ_OFF, (u32)hw->cfg.start + ELSA_IRQ_ADDR);
  424. break;
  425. case INF_NICCY:
  426. val = inl((u32)hw->cfg.start + NICCY_IRQ_CTRL_REG);
  427. val &= NICCY_IRQ_DISABLE;
  428. outl(val, (u32)hw->cfg.start + NICCY_IRQ_CTRL_REG);
  429. break;
  430. case INF_SCT_1:
  431. w = inw((u32)hw->cfg.start + SCT_PLX_IRQ_ADDR);
  432. w &= (~SCT_PLX_IRQ_ENABLE);
  433. outw(w, (u32)hw->cfg.start + SCT_PLX_IRQ_ADDR);
  434. break;
  435. case INF_GAZEL_R685:
  436. case INF_GAZEL_R753:
  437. outb(0, (u32)hw->cfg.start + GAZEL_INCSR);
  438. break;
  439. default:
  440. break;
  441. }
  442. }
  443. static void
  444. ipac_chip_reset(struct inf_hw *hw)
  445. {
  446. hw->ipac.write_reg(hw, IPAC_POTA2, 0x20);
  447. mdelay(5);
  448. hw->ipac.write_reg(hw, IPAC_POTA2, 0x00);
  449. mdelay(5);
  450. hw->ipac.write_reg(hw, IPAC_CONF, hw->ipac.conf);
  451. hw->ipac.write_reg(hw, IPAC_MASK, 0xc0);
  452. }
  453. static void
  454. reset_inf(struct inf_hw *hw)
  455. {
  456. u16 w;
  457. u32 val;
  458. if (debug & DEBUG_HW)
  459. pr_notice("%s: resetting card\n", hw->name);
  460. switch (hw->ci->typ) {
  461. case INF_DIVA20:
  462. case INF_DIVA20U:
  463. outb(0, (u32)hw->cfg.start + DIVA_PCI_CTRL);
  464. mdelay(10);
  465. outb(DIVA_RESET_BIT, (u32)hw->cfg.start + DIVA_PCI_CTRL);
  466. mdelay(10);
  467. /* Workaround PCI9060 */
  468. outb(9, (u32)hw->cfg.start + 0x69);
  469. outb(DIVA_RESET_BIT | DIVA_LED_A,
  470. (u32)hw->cfg.start + DIVA_PCI_CTRL);
  471. break;
  472. case INF_DIVA201:
  473. writel(PITA_PARA_SOFTRESET | PITA_PARA_MPX_MODE,
  474. hw->cfg.p + PITA_MISC_REG);
  475. mdelay(1);
  476. writel(PITA_PARA_MPX_MODE, hw->cfg.p + PITA_MISC_REG);
  477. mdelay(10);
  478. break;
  479. case INF_DIVA202:
  480. writel(PITA_PARA_SOFTRESET | PITA_PARA_MPX_MODE,
  481. hw->cfg.p + PITA_MISC_REG);
  482. mdelay(1);
  483. writel(PITA_PARA_MPX_MODE | PITA_SER_SOFTRESET,
  484. hw->cfg.p + PITA_MISC_REG);
  485. mdelay(10);
  486. break;
  487. case INF_SPEEDWIN:
  488. case INF_SAPHIR3:
  489. ipac_chip_reset(hw);
  490. hw->ipac.write_reg(hw, IPAC_ACFG, 0xff);
  491. hw->ipac.write_reg(hw, IPAC_AOE, 0x00);
  492. hw->ipac.write_reg(hw, IPAC_PCFG, 0x12);
  493. break;
  494. case INF_QS1000:
  495. case INF_QS3000:
  496. ipac_chip_reset(hw);
  497. hw->ipac.write_reg(hw, IPAC_ACFG, 0x00);
  498. hw->ipac.write_reg(hw, IPAC_AOE, 0x3c);
  499. hw->ipac.write_reg(hw, IPAC_ATX, 0xff);
  500. break;
  501. case INF_NICCY:
  502. break;
  503. case INF_SCT_1:
  504. w = inw((u32)hw->cfg.start + SCT_PLX_RESET_ADDR);
  505. w &= (~SCT_PLX_RESET_BIT);
  506. outw(w, (u32)hw->cfg.start + SCT_PLX_RESET_ADDR);
  507. mdelay(10);
  508. w = inw((u32)hw->cfg.start + SCT_PLX_RESET_ADDR);
  509. w |= SCT_PLX_RESET_BIT;
  510. outw(w, (u32)hw->cfg.start + SCT_PLX_RESET_ADDR);
  511. mdelay(10);
  512. break;
  513. case INF_GAZEL_R685:
  514. val = inl((u32)hw->cfg.start + GAZEL_CNTRL);
  515. val |= (GAZEL_RESET_9050 + GAZEL_RESET);
  516. outl(val, (u32)hw->cfg.start + GAZEL_CNTRL);
  517. val &= ~(GAZEL_RESET_9050 + GAZEL_RESET);
  518. mdelay(4);
  519. outl(val, (u32)hw->cfg.start + GAZEL_CNTRL);
  520. mdelay(10);
  521. hw->ipac.isac.adf2 = 0x87;
  522. hw->ipac.hscx[0].slot = 0x1f;
  523. hw->ipac.hscx[0].slot = 0x23;
  524. break;
  525. case INF_GAZEL_R753:
  526. val = inl((u32)hw->cfg.start + GAZEL_CNTRL);
  527. val |= (GAZEL_RESET_9050 + GAZEL_RESET);
  528. outl(val, (u32)hw->cfg.start + GAZEL_CNTRL);
  529. val &= ~(GAZEL_RESET_9050 + GAZEL_RESET);
  530. mdelay(4);
  531. outl(val, (u32)hw->cfg.start + GAZEL_CNTRL);
  532. mdelay(10);
  533. ipac_chip_reset(hw);
  534. hw->ipac.write_reg(hw, IPAC_ACFG, 0xff);
  535. hw->ipac.write_reg(hw, IPAC_AOE, 0x00);
  536. hw->ipac.conf = 0x01; /* IOM off */
  537. break;
  538. default:
  539. return;
  540. }
  541. enable_hwirq(hw);
  542. }
  543. static int
  544. inf_ctrl(struct inf_hw *hw, u32 cmd, u_long arg)
  545. {
  546. int ret = 0;
  547. switch (cmd) {
  548. case HW_RESET_REQ:
  549. reset_inf(hw);
  550. break;
  551. default:
  552. pr_info("%s: %s unknown command %x %lx\n",
  553. hw->name, __func__, cmd, arg);
  554. ret = -EINVAL;
  555. break;
  556. }
  557. return ret;
  558. }
  559. static int __devinit
  560. init_irq(struct inf_hw *hw)
  561. {
  562. int ret, cnt = 3;
  563. u_long flags;
  564. if (!hw->ci->irqfunc)
  565. return -EINVAL;
  566. ret = request_irq(hw->irq, hw->ci->irqfunc, IRQF_SHARED, hw->name, hw);
  567. if (ret) {
  568. pr_info("%s: couldn't get interrupt %d\n", hw->name, hw->irq);
  569. return ret;
  570. }
  571. while (cnt--) {
  572. spin_lock_irqsave(&hw->lock, flags);
  573. reset_inf(hw);
  574. ret = hw->ipac.init(&hw->ipac);
  575. if (ret) {
  576. spin_unlock_irqrestore(&hw->lock, flags);
  577. pr_info("%s: ISAC init failed with %d\n",
  578. hw->name, ret);
  579. break;
  580. }
  581. spin_unlock_irqrestore(&hw->lock, flags);
  582. msleep_interruptible(10);
  583. if (debug & DEBUG_HW)
  584. pr_notice("%s: IRQ %d count %d\n", hw->name,
  585. hw->irq, hw->irqcnt);
  586. if (!hw->irqcnt) {
  587. pr_info("%s: IRQ(%d) got no requests during init %d\n",
  588. hw->name, hw->irq, 3 - cnt);
  589. } else
  590. return 0;
  591. }
  592. free_irq(hw->irq, hw);
  593. return -EIO;
  594. }
  595. static void
  596. release_io(struct inf_hw *hw)
  597. {
  598. if (hw->cfg.mode) {
  599. if (hw->cfg.p) {
  600. release_mem_region(hw->cfg.start, hw->cfg.size);
  601. iounmap(hw->cfg.p);
  602. } else
  603. release_region(hw->cfg.start, hw->cfg.size);
  604. hw->cfg.mode = AM_NONE;
  605. }
  606. if (hw->addr.mode) {
  607. if (hw->addr.p) {
  608. release_mem_region(hw->addr.start, hw->addr.size);
  609. iounmap(hw->addr.p);
  610. } else
  611. release_region(hw->addr.start, hw->addr.size);
  612. hw->addr.mode = AM_NONE;
  613. }
  614. }
  615. static int __devinit
  616. setup_io(struct inf_hw *hw)
  617. {
  618. int err = 0;
  619. if (hw->ci->cfg_mode) {
  620. hw->cfg.start = pci_resource_start(hw->pdev, hw->ci->cfg_bar);
  621. hw->cfg.size = pci_resource_len(hw->pdev, hw->ci->cfg_bar);
  622. if (hw->ci->cfg_mode == AM_MEMIO) {
  623. if (!request_mem_region(hw->cfg.start, hw->cfg.size,
  624. hw->name))
  625. err = -EBUSY;
  626. } else {
  627. if (!request_region(hw->cfg.start, hw->cfg.size,
  628. hw->name))
  629. err = -EBUSY;
  630. }
  631. if (err) {
  632. pr_info("mISDN: %s config port %lx (%lu bytes)"
  633. "already in use\n", hw->name,
  634. (ulong)hw->cfg.start, (ulong)hw->cfg.size);
  635. return err;
  636. }
  637. if (hw->ci->cfg_mode == AM_MEMIO)
  638. hw->cfg.p = ioremap(hw->cfg.start, hw->cfg.size);
  639. hw->cfg.mode = hw->ci->cfg_mode;
  640. if (debug & DEBUG_HW)
  641. pr_notice("%s: IO cfg %lx (%lu bytes) mode%d\n",
  642. hw->name, (ulong)hw->cfg.start,
  643. (ulong)hw->cfg.size, hw->ci->cfg_mode);
  644. }
  645. if (hw->ci->addr_mode) {
  646. hw->addr.start = pci_resource_start(hw->pdev, hw->ci->addr_bar);
  647. hw->addr.size = pci_resource_len(hw->pdev, hw->ci->addr_bar);
  648. if (hw->ci->addr_mode == AM_MEMIO) {
  649. if (!request_mem_region(hw->addr.start, hw->addr.size,
  650. hw->name))
  651. err = -EBUSY;
  652. } else {
  653. if (!request_region(hw->addr.start, hw->addr.size,
  654. hw->name))
  655. err = -EBUSY;
  656. }
  657. if (err) {
  658. pr_info("mISDN: %s address port %lx (%lu bytes)"
  659. "already in use\n", hw->name,
  660. (ulong)hw->addr.start, (ulong)hw->addr.size);
  661. return err;
  662. }
  663. if (hw->ci->addr_mode == AM_MEMIO)
  664. hw->addr.p = ioremap(hw->addr.start, hw->addr.size);
  665. hw->addr.mode = hw->ci->addr_mode;
  666. if (debug & DEBUG_HW)
  667. pr_notice("%s: IO addr %lx (%lu bytes) mode%d\n",
  668. hw->name, (ulong)hw->addr.start,
  669. (ulong)hw->addr.size, hw->ci->addr_mode);
  670. }
  671. switch (hw->ci->typ) {
  672. case INF_DIVA20:
  673. case INF_DIVA20U:
  674. hw->ipac.type = IPAC_TYPE_ISAC | IPAC_TYPE_HSCX;
  675. hw->isac.mode = hw->cfg.mode;
  676. hw->isac.a.io.ale = (u32)hw->cfg.start + DIVA_ISAC_ALE;
  677. hw->isac.a.io.port = (u32)hw->cfg.start + DIVA_ISAC_PORT;
  678. hw->hscx.mode = hw->cfg.mode;
  679. hw->hscx.a.io.ale = (u32)hw->cfg.start + DIVA_HSCX_ALE;
  680. hw->hscx.a.io.port = (u32)hw->cfg.start + DIVA_HSCX_PORT;
  681. break;
  682. case INF_DIVA201:
  683. hw->ipac.type = IPAC_TYPE_IPAC;
  684. hw->ipac.isac.off = 0x80;
  685. hw->isac.mode = hw->addr.mode;
  686. hw->isac.a.p = hw->addr.p;
  687. hw->hscx.mode = hw->addr.mode;
  688. hw->hscx.a.p = hw->addr.p;
  689. break;
  690. case INF_DIVA202:
  691. hw->ipac.type = IPAC_TYPE_IPACX;
  692. hw->isac.mode = hw->addr.mode;
  693. hw->isac.a.p = hw->addr.p;
  694. hw->hscx.mode = hw->addr.mode;
  695. hw->hscx.a.p = hw->addr.p;
  696. break;
  697. case INF_SPEEDWIN:
  698. case INF_SAPHIR3:
  699. hw->ipac.type = IPAC_TYPE_IPAC;
  700. hw->ipac.isac.off = 0x80;
  701. hw->isac.mode = hw->cfg.mode;
  702. hw->isac.a.io.ale = (u32)hw->cfg.start + TIGER_IPAC_ALE;
  703. hw->isac.a.io.port = (u32)hw->cfg.start + TIGER_IPAC_PORT;
  704. hw->hscx.mode = hw->cfg.mode;
  705. hw->hscx.a.io.ale = (u32)hw->cfg.start + TIGER_IPAC_ALE;
  706. hw->hscx.a.io.port = (u32)hw->cfg.start + TIGER_IPAC_PORT;
  707. outb(0xff, (ulong)hw->cfg.start);
  708. mdelay(1);
  709. outb(0x00, (ulong)hw->cfg.start);
  710. mdelay(1);
  711. outb(TIGER_IOMASK, (ulong)hw->cfg.start + TIGER_AUX_CTRL);
  712. break;
  713. case INF_QS1000:
  714. case INF_QS3000:
  715. hw->ipac.type = IPAC_TYPE_IPAC;
  716. hw->ipac.isac.off = 0x80;
  717. hw->isac.a.io.ale = (u32)hw->addr.start;
  718. hw->isac.a.io.port = (u32)hw->addr.start + 1;
  719. hw->isac.mode = hw->addr.mode;
  720. hw->hscx.a.io.ale = (u32)hw->addr.start;
  721. hw->hscx.a.io.port = (u32)hw->addr.start + 1;
  722. hw->hscx.mode = hw->addr.mode;
  723. break;
  724. case INF_NICCY:
  725. hw->ipac.type = IPAC_TYPE_ISAC | IPAC_TYPE_HSCX;
  726. hw->isac.mode = hw->addr.mode;
  727. hw->isac.a.io.ale = (u32)hw->addr.start + NICCY_ISAC_ALE;
  728. hw->isac.a.io.port = (u32)hw->addr.start + NICCY_ISAC_PORT;
  729. hw->hscx.mode = hw->addr.mode;
  730. hw->hscx.a.io.ale = (u32)hw->addr.start + NICCY_HSCX_ALE;
  731. hw->hscx.a.io.port = (u32)hw->addr.start + NICCY_HSCX_PORT;
  732. break;
  733. case INF_SCT_1:
  734. hw->ipac.type = IPAC_TYPE_IPAC;
  735. hw->ipac.isac.off = 0x80;
  736. hw->isac.a.io.ale = (u32)hw->addr.start;
  737. hw->isac.a.io.port = hw->isac.a.io.ale + 4;
  738. hw->isac.mode = hw->addr.mode;
  739. hw->hscx.a.io.ale = hw->isac.a.io.ale;
  740. hw->hscx.a.io.port = hw->isac.a.io.port;
  741. hw->hscx.mode = hw->addr.mode;
  742. break;
  743. case INF_SCT_2:
  744. hw->ipac.type = IPAC_TYPE_IPAC;
  745. hw->ipac.isac.off = 0x80;
  746. hw->isac.a.io.ale = (u32)hw->addr.start + 0x08;
  747. hw->isac.a.io.port = hw->isac.a.io.ale + 4;
  748. hw->isac.mode = hw->addr.mode;
  749. hw->hscx.a.io.ale = hw->isac.a.io.ale;
  750. hw->hscx.a.io.port = hw->isac.a.io.port;
  751. hw->hscx.mode = hw->addr.mode;
  752. break;
  753. case INF_SCT_3:
  754. hw->ipac.type = IPAC_TYPE_IPAC;
  755. hw->ipac.isac.off = 0x80;
  756. hw->isac.a.io.ale = (u32)hw->addr.start + 0x10;
  757. hw->isac.a.io.port = hw->isac.a.io.ale + 4;
  758. hw->isac.mode = hw->addr.mode;
  759. hw->hscx.a.io.ale = hw->isac.a.io.ale;
  760. hw->hscx.a.io.port = hw->isac.a.io.port;
  761. hw->hscx.mode = hw->addr.mode;
  762. break;
  763. case INF_SCT_4:
  764. hw->ipac.type = IPAC_TYPE_IPAC;
  765. hw->ipac.isac.off = 0x80;
  766. hw->isac.a.io.ale = (u32)hw->addr.start + 0x20;
  767. hw->isac.a.io.port = hw->isac.a.io.ale + 4;
  768. hw->isac.mode = hw->addr.mode;
  769. hw->hscx.a.io.ale = hw->isac.a.io.ale;
  770. hw->hscx.a.io.port = hw->isac.a.io.port;
  771. hw->hscx.mode = hw->addr.mode;
  772. break;
  773. case INF_GAZEL_R685:
  774. hw->ipac.type = IPAC_TYPE_ISAC | IPAC_TYPE_HSCX;
  775. hw->ipac.isac.off = 0x80;
  776. hw->isac.mode = hw->addr.mode;
  777. hw->isac.a.io.port = (u32)hw->addr.start;
  778. hw->hscx.mode = hw->addr.mode;
  779. hw->hscx.a.io.port = hw->isac.a.io.port;
  780. break;
  781. case INF_GAZEL_R753:
  782. hw->ipac.type = IPAC_TYPE_IPAC;
  783. hw->ipac.isac.off = 0x80;
  784. hw->isac.mode = hw->addr.mode;
  785. hw->isac.a.io.ale = (u32)hw->addr.start;
  786. hw->isac.a.io.port = (u32)hw->addr.start + GAZEL_IPAC_DATA_PORT;
  787. hw->hscx.mode = hw->addr.mode;
  788. hw->hscx.a.io.ale = hw->isac.a.io.ale;
  789. hw->hscx.a.io.port = hw->isac.a.io.port;
  790. break;
  791. default:
  792. return -EINVAL;
  793. }
  794. switch (hw->isac.mode) {
  795. case AM_MEMIO:
  796. ASSIGN_FUNC_IPAC(MIO, hw->ipac);
  797. break;
  798. case AM_IND_IO:
  799. ASSIGN_FUNC_IPAC(IND, hw->ipac);
  800. break;
  801. case AM_IO:
  802. ASSIGN_FUNC_IPAC(IO, hw->ipac);
  803. break;
  804. default:
  805. return -EINVAL;
  806. }
  807. return 0;
  808. }
  809. static void
  810. release_card(struct inf_hw *card) {
  811. ulong flags;
  812. int i;
  813. spin_lock_irqsave(&card->lock, flags);
  814. disable_hwirq(card);
  815. spin_unlock_irqrestore(&card->lock, flags);
  816. card->ipac.isac.release(&card->ipac.isac);
  817. free_irq(card->irq, card);
  818. mISDN_unregister_device(&card->ipac.isac.dch.dev);
  819. release_io(card);
  820. write_lock_irqsave(&card_lock, flags);
  821. list_del(&card->list);
  822. write_unlock_irqrestore(&card_lock, flags);
  823. switch (card->ci->typ) {
  824. case INF_SCT_2:
  825. case INF_SCT_3:
  826. case INF_SCT_4:
  827. break;
  828. case INF_SCT_1:
  829. for (i = 0; i < 3; i++) {
  830. if (card->sc[i])
  831. release_card(card->sc[i]);
  832. card->sc[i] = NULL;
  833. }
  834. default:
  835. pci_disable_device(card->pdev);
  836. pci_set_drvdata(card->pdev, NULL);
  837. break;
  838. }
  839. kfree(card);
  840. inf_cnt--;
  841. }
  842. static int __devinit
  843. setup_instance(struct inf_hw *card)
  844. {
  845. int err;
  846. ulong flags;
  847. snprintf(card->name, MISDN_MAX_IDLEN - 1, "%s.%d", card->ci->name,
  848. inf_cnt + 1);
  849. write_lock_irqsave(&card_lock, flags);
  850. list_add_tail(&card->list, &Cards);
  851. write_unlock_irqrestore(&card_lock, flags);
  852. _set_debug(card);
  853. card->ipac.isac.name = card->name;
  854. card->ipac.name = card->name;
  855. card->ipac.owner = THIS_MODULE;
  856. spin_lock_init(&card->lock);
  857. card->ipac.isac.hwlock = &card->lock;
  858. card->ipac.hwlock = &card->lock;
  859. card->ipac.ctrl = (void *)&inf_ctrl;
  860. err = setup_io(card);
  861. if (err)
  862. goto error_setup;
  863. card->ipac.isac.dch.dev.Bprotocols =
  864. mISDNipac_init(&card->ipac, card);
  865. if (card->ipac.isac.dch.dev.Bprotocols == 0)
  866. goto error_setup;;
  867. err = mISDN_register_device(&card->ipac.isac.dch.dev,
  868. &card->pdev->dev, card->name);
  869. if (err)
  870. goto error;
  871. err = init_irq(card);
  872. if (!err) {
  873. inf_cnt++;
  874. pr_notice("Infineon %d cards installed\n", inf_cnt);
  875. return 0;
  876. }
  877. mISDN_unregister_device(&card->ipac.isac.dch.dev);
  878. error:
  879. card->ipac.release(&card->ipac);
  880. error_setup:
  881. release_io(card);
  882. write_lock_irqsave(&card_lock, flags);
  883. list_del(&card->list);
  884. write_unlock_irqrestore(&card_lock, flags);
  885. return err;
  886. }
  887. static const struct inf_cinfo inf_card_info[] = {
  888. {
  889. INF_DIVA20,
  890. "Dialogic Diva 2.0",
  891. "diva20",
  892. AM_IND_IO, AM_NONE, 2, 0,
  893. &diva_irq
  894. },
  895. {
  896. INF_DIVA20U,
  897. "Dialogic Diva 2.0U",
  898. "diva20U",
  899. AM_IND_IO, AM_NONE, 2, 0,
  900. &diva_irq
  901. },
  902. {
  903. INF_DIVA201,
  904. "Dialogic Diva 2.01",
  905. "diva201",
  906. AM_MEMIO, AM_MEMIO, 0, 1,
  907. &diva20x_irq
  908. },
  909. {
  910. INF_DIVA202,
  911. "Dialogic Diva 2.02",
  912. "diva202",
  913. AM_MEMIO, AM_MEMIO, 0, 1,
  914. &diva20x_irq
  915. },
  916. {
  917. INF_SPEEDWIN,
  918. "Sedlbauer SpeedWin PCI",
  919. "speedwin",
  920. AM_IND_IO, AM_NONE, 0, 0,
  921. &tiger_irq
  922. },
  923. {
  924. INF_SAPHIR3,
  925. "HST Saphir 3",
  926. "saphir",
  927. AM_IND_IO, AM_NONE, 0, 0,
  928. &tiger_irq
  929. },
  930. {
  931. INF_QS1000,
  932. "Develo Microlink PCI",
  933. "qs1000",
  934. AM_IO, AM_IND_IO, 1, 3,
  935. &elsa_irq
  936. },
  937. {
  938. INF_QS3000,
  939. "Develo QuickStep 3000",
  940. "qs3000",
  941. AM_IO, AM_IND_IO, 1, 3,
  942. &elsa_irq
  943. },
  944. {
  945. INF_NICCY,
  946. "Sagem NICCY",
  947. "niccy",
  948. AM_IO, AM_IND_IO, 0, 1,
  949. &niccy_irq
  950. },
  951. {
  952. INF_SCT_1,
  953. "SciTel Quadro",
  954. "p1_scitel",
  955. AM_IO, AM_IND_IO, 1, 5,
  956. &ipac_irq
  957. },
  958. {
  959. INF_SCT_2,
  960. "SciTel Quadro",
  961. "p2_scitel",
  962. AM_NONE, AM_IND_IO, 0, 4,
  963. &ipac_irq
  964. },
  965. {
  966. INF_SCT_3,
  967. "SciTel Quadro",
  968. "p3_scitel",
  969. AM_NONE, AM_IND_IO, 0, 3,
  970. &ipac_irq
  971. },
  972. {
  973. INF_SCT_4,
  974. "SciTel Quadro",
  975. "p4_scitel",
  976. AM_NONE, AM_IND_IO, 0, 2,
  977. &ipac_irq
  978. },
  979. {
  980. INF_GAZEL_R685,
  981. "Gazel R685",
  982. "gazel685",
  983. AM_IO, AM_IO, 1, 2,
  984. &gazel_irq
  985. },
  986. {
  987. INF_GAZEL_R753,
  988. "Gazel R753",
  989. "gazel753",
  990. AM_IO, AM_IND_IO, 1, 2,
  991. &ipac_irq
  992. },
  993. {
  994. INF_NONE,
  995. }
  996. };
  997. static const struct inf_cinfo * __devinit
  998. get_card_info(enum inf_types typ)
  999. {
  1000. const struct inf_cinfo *ci = inf_card_info;
  1001. while (ci->typ != INF_NONE) {
  1002. if (ci->typ == typ)
  1003. return ci;
  1004. ci++;
  1005. }
  1006. return NULL;
  1007. }
  1008. static int __devinit
  1009. inf_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  1010. {
  1011. int err = -ENOMEM;
  1012. struct inf_hw *card;
  1013. card = kzalloc(sizeof(struct inf_hw), GFP_KERNEL);
  1014. if (!card) {
  1015. pr_info("No memory for Infineon ISDN card\n");
  1016. return err;
  1017. }
  1018. card->pdev = pdev;
  1019. err = pci_enable_device(pdev);
  1020. if (err) {
  1021. kfree(card);
  1022. return err;
  1023. }
  1024. card->ci = get_card_info(ent->driver_data);
  1025. if (!card->ci) {
  1026. pr_info("mISDN: do not have informations about adapter at %s\n",
  1027. pci_name(pdev));
  1028. kfree(card);
  1029. return -EINVAL;
  1030. } else
  1031. pr_notice("mISDN: found adapter %s at %s\n",
  1032. card->ci->full, pci_name(pdev));
  1033. card->irq = pdev->irq;
  1034. pci_set_drvdata(pdev, card);
  1035. err = setup_instance(card);
  1036. if (err) {
  1037. pci_disable_device(card->pdev);
  1038. kfree(card);
  1039. pci_set_drvdata(pdev, NULL);
  1040. } else if (ent->driver_data == INF_SCT_1) {
  1041. int i;
  1042. struct inf_hw *sc;
  1043. for (i = 1; i < 4; i++) {
  1044. sc = kzalloc(sizeof(struct inf_hw), GFP_KERNEL);
  1045. if (!sc) {
  1046. release_card(card);
  1047. return -ENOMEM;
  1048. }
  1049. sc->irq = card->irq;
  1050. sc->pdev = card->pdev;
  1051. sc->ci = card->ci + i;
  1052. err = setup_instance(sc);
  1053. if (err) {
  1054. kfree(sc);
  1055. release_card(card);
  1056. break;
  1057. } else
  1058. card->sc[i - 1] = sc;
  1059. }
  1060. }
  1061. return err;
  1062. }
  1063. static void __devexit
  1064. inf_remove(struct pci_dev *pdev)
  1065. {
  1066. struct inf_hw *card = pci_get_drvdata(pdev);
  1067. if (card)
  1068. release_card(card);
  1069. else
  1070. pr_debug("%s: drvdata allready removed\n", __func__);
  1071. }
  1072. static struct pci_driver infineon_driver = {
  1073. .name = "ISDN Infineon pci",
  1074. .probe = inf_probe,
  1075. .remove = __devexit_p(inf_remove),
  1076. .id_table = infineon_ids,
  1077. };
  1078. static int __init
  1079. infineon_init(void)
  1080. {
  1081. int err;
  1082. pr_notice("Infineon ISDN Driver Rev. %s\n", INFINEON_REV);
  1083. err = pci_register_driver(&infineon_driver);
  1084. return err;
  1085. }
  1086. static void __exit
  1087. infineon_cleanup(void)
  1088. {
  1089. pci_unregister_driver(&infineon_driver);
  1090. }
  1091. module_init(infineon_init);
  1092. module_exit(infineon_cleanup);