qp.c 54 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962
  1. /*
  2. * Copyright (c) 2007 Cisco Systems, Inc. All rights reserved.
  3. * Copyright (c) 2007, 2008 Mellanox Technologies. All rights reserved.
  4. *
  5. * This software is available to you under a choice of one of two
  6. * licenses. You may choose to be licensed under the terms of the GNU
  7. * General Public License (GPL) Version 2, available from the file
  8. * COPYING in the main directory of this source tree, or the
  9. * OpenIB.org BSD license below:
  10. *
  11. * Redistribution and use in source and binary forms, with or
  12. * without modification, are permitted provided that the following
  13. * conditions are met:
  14. *
  15. * - Redistributions of source code must retain the above
  16. * copyright notice, this list of conditions and the following
  17. * disclaimer.
  18. *
  19. * - Redistributions in binary form must reproduce the above
  20. * copyright notice, this list of conditions and the following
  21. * disclaimer in the documentation and/or other materials
  22. * provided with the distribution.
  23. *
  24. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  25. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  26. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  27. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  28. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  29. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  30. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  31. * SOFTWARE.
  32. */
  33. #include <linux/log2.h>
  34. #include <linux/slab.h>
  35. #include <rdma/ib_cache.h>
  36. #include <rdma/ib_pack.h>
  37. #include <linux/mlx4/qp.h>
  38. #include "mlx4_ib.h"
  39. #include "user.h"
  40. enum {
  41. MLX4_IB_ACK_REQ_FREQ = 8,
  42. };
  43. enum {
  44. MLX4_IB_DEFAULT_SCHED_QUEUE = 0x83,
  45. MLX4_IB_DEFAULT_QP0_SCHED_QUEUE = 0x3f
  46. };
  47. enum {
  48. /*
  49. * Largest possible UD header: send with GRH and immediate data.
  50. */
  51. MLX4_IB_UD_HEADER_SIZE = 72,
  52. MLX4_IB_LSO_HEADER_SPARE = 128,
  53. };
  54. struct mlx4_ib_sqp {
  55. struct mlx4_ib_qp qp;
  56. int pkey_index;
  57. u32 qkey;
  58. u32 send_psn;
  59. struct ib_ud_header ud_header;
  60. u8 header_buf[MLX4_IB_UD_HEADER_SIZE];
  61. };
  62. enum {
  63. MLX4_IB_MIN_SQ_STRIDE = 6,
  64. MLX4_IB_CACHE_LINE_SIZE = 64,
  65. };
  66. static const __be32 mlx4_ib_opcode[] = {
  67. [IB_WR_SEND] = cpu_to_be32(MLX4_OPCODE_SEND),
  68. [IB_WR_LSO] = cpu_to_be32(MLX4_OPCODE_LSO),
  69. [IB_WR_SEND_WITH_IMM] = cpu_to_be32(MLX4_OPCODE_SEND_IMM),
  70. [IB_WR_RDMA_WRITE] = cpu_to_be32(MLX4_OPCODE_RDMA_WRITE),
  71. [IB_WR_RDMA_WRITE_WITH_IMM] = cpu_to_be32(MLX4_OPCODE_RDMA_WRITE_IMM),
  72. [IB_WR_RDMA_READ] = cpu_to_be32(MLX4_OPCODE_RDMA_READ),
  73. [IB_WR_ATOMIC_CMP_AND_SWP] = cpu_to_be32(MLX4_OPCODE_ATOMIC_CS),
  74. [IB_WR_ATOMIC_FETCH_AND_ADD] = cpu_to_be32(MLX4_OPCODE_ATOMIC_FA),
  75. [IB_WR_SEND_WITH_INV] = cpu_to_be32(MLX4_OPCODE_SEND_INVAL),
  76. [IB_WR_LOCAL_INV] = cpu_to_be32(MLX4_OPCODE_LOCAL_INVAL),
  77. [IB_WR_FAST_REG_MR] = cpu_to_be32(MLX4_OPCODE_FMR),
  78. };
  79. static struct mlx4_ib_sqp *to_msqp(struct mlx4_ib_qp *mqp)
  80. {
  81. return container_of(mqp, struct mlx4_ib_sqp, qp);
  82. }
  83. static int is_sqp(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp)
  84. {
  85. return qp->mqp.qpn >= dev->dev->caps.sqp_start &&
  86. qp->mqp.qpn <= dev->dev->caps.sqp_start + 3;
  87. }
  88. static int is_qp0(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp)
  89. {
  90. return qp->mqp.qpn >= dev->dev->caps.sqp_start &&
  91. qp->mqp.qpn <= dev->dev->caps.sqp_start + 1;
  92. }
  93. static void *get_wqe(struct mlx4_ib_qp *qp, int offset)
  94. {
  95. return mlx4_buf_offset(&qp->buf, offset);
  96. }
  97. static void *get_recv_wqe(struct mlx4_ib_qp *qp, int n)
  98. {
  99. return get_wqe(qp, qp->rq.offset + (n << qp->rq.wqe_shift));
  100. }
  101. static void *get_send_wqe(struct mlx4_ib_qp *qp, int n)
  102. {
  103. return get_wqe(qp, qp->sq.offset + (n << qp->sq.wqe_shift));
  104. }
  105. /*
  106. * Stamp a SQ WQE so that it is invalid if prefetched by marking the
  107. * first four bytes of every 64 byte chunk with
  108. * 0x7FFFFFF | (invalid_ownership_value << 31).
  109. *
  110. * When the max work request size is less than or equal to the WQE
  111. * basic block size, as an optimization, we can stamp all WQEs with
  112. * 0xffffffff, and skip the very first chunk of each WQE.
  113. */
  114. static void stamp_send_wqe(struct mlx4_ib_qp *qp, int n, int size)
  115. {
  116. __be32 *wqe;
  117. int i;
  118. int s;
  119. int ind;
  120. void *buf;
  121. __be32 stamp;
  122. struct mlx4_wqe_ctrl_seg *ctrl;
  123. if (qp->sq_max_wqes_per_wr > 1) {
  124. s = roundup(size, 1U << qp->sq.wqe_shift);
  125. for (i = 0; i < s; i += 64) {
  126. ind = (i >> qp->sq.wqe_shift) + n;
  127. stamp = ind & qp->sq.wqe_cnt ? cpu_to_be32(0x7fffffff) :
  128. cpu_to_be32(0xffffffff);
  129. buf = get_send_wqe(qp, ind & (qp->sq.wqe_cnt - 1));
  130. wqe = buf + (i & ((1 << qp->sq.wqe_shift) - 1));
  131. *wqe = stamp;
  132. }
  133. } else {
  134. ctrl = buf = get_send_wqe(qp, n & (qp->sq.wqe_cnt - 1));
  135. s = (ctrl->fence_size & 0x3f) << 4;
  136. for (i = 64; i < s; i += 64) {
  137. wqe = buf + i;
  138. *wqe = cpu_to_be32(0xffffffff);
  139. }
  140. }
  141. }
  142. static void post_nop_wqe(struct mlx4_ib_qp *qp, int n, int size)
  143. {
  144. struct mlx4_wqe_ctrl_seg *ctrl;
  145. struct mlx4_wqe_inline_seg *inl;
  146. void *wqe;
  147. int s;
  148. ctrl = wqe = get_send_wqe(qp, n & (qp->sq.wqe_cnt - 1));
  149. s = sizeof(struct mlx4_wqe_ctrl_seg);
  150. if (qp->ibqp.qp_type == IB_QPT_UD) {
  151. struct mlx4_wqe_datagram_seg *dgram = wqe + sizeof *ctrl;
  152. struct mlx4_av *av = (struct mlx4_av *)dgram->av;
  153. memset(dgram, 0, sizeof *dgram);
  154. av->port_pd = cpu_to_be32((qp->port << 24) | to_mpd(qp->ibqp.pd)->pdn);
  155. s += sizeof(struct mlx4_wqe_datagram_seg);
  156. }
  157. /* Pad the remainder of the WQE with an inline data segment. */
  158. if (size > s) {
  159. inl = wqe + s;
  160. inl->byte_count = cpu_to_be32(1 << 31 | (size - s - sizeof *inl));
  161. }
  162. ctrl->srcrb_flags = 0;
  163. ctrl->fence_size = size / 16;
  164. /*
  165. * Make sure descriptor is fully written before setting ownership bit
  166. * (because HW can start executing as soon as we do).
  167. */
  168. wmb();
  169. ctrl->owner_opcode = cpu_to_be32(MLX4_OPCODE_NOP | MLX4_WQE_CTRL_NEC) |
  170. (n & qp->sq.wqe_cnt ? cpu_to_be32(1 << 31) : 0);
  171. stamp_send_wqe(qp, n + qp->sq_spare_wqes, size);
  172. }
  173. /* Post NOP WQE to prevent wrap-around in the middle of WR */
  174. static inline unsigned pad_wraparound(struct mlx4_ib_qp *qp, int ind)
  175. {
  176. unsigned s = qp->sq.wqe_cnt - (ind & (qp->sq.wqe_cnt - 1));
  177. if (unlikely(s < qp->sq_max_wqes_per_wr)) {
  178. post_nop_wqe(qp, ind, s << qp->sq.wqe_shift);
  179. ind += s;
  180. }
  181. return ind;
  182. }
  183. static void mlx4_ib_qp_event(struct mlx4_qp *qp, enum mlx4_event type)
  184. {
  185. struct ib_event event;
  186. struct ib_qp *ibqp = &to_mibqp(qp)->ibqp;
  187. if (type == MLX4_EVENT_TYPE_PATH_MIG)
  188. to_mibqp(qp)->port = to_mibqp(qp)->alt_port;
  189. if (ibqp->event_handler) {
  190. event.device = ibqp->device;
  191. event.element.qp = ibqp;
  192. switch (type) {
  193. case MLX4_EVENT_TYPE_PATH_MIG:
  194. event.event = IB_EVENT_PATH_MIG;
  195. break;
  196. case MLX4_EVENT_TYPE_COMM_EST:
  197. event.event = IB_EVENT_COMM_EST;
  198. break;
  199. case MLX4_EVENT_TYPE_SQ_DRAINED:
  200. event.event = IB_EVENT_SQ_DRAINED;
  201. break;
  202. case MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE:
  203. event.event = IB_EVENT_QP_LAST_WQE_REACHED;
  204. break;
  205. case MLX4_EVENT_TYPE_WQ_CATAS_ERROR:
  206. event.event = IB_EVENT_QP_FATAL;
  207. break;
  208. case MLX4_EVENT_TYPE_PATH_MIG_FAILED:
  209. event.event = IB_EVENT_PATH_MIG_ERR;
  210. break;
  211. case MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR:
  212. event.event = IB_EVENT_QP_REQ_ERR;
  213. break;
  214. case MLX4_EVENT_TYPE_WQ_ACCESS_ERROR:
  215. event.event = IB_EVENT_QP_ACCESS_ERR;
  216. break;
  217. default:
  218. printk(KERN_WARNING "mlx4_ib: Unexpected event type %d "
  219. "on QP %06x\n", type, qp->qpn);
  220. return;
  221. }
  222. ibqp->event_handler(&event, ibqp->qp_context);
  223. }
  224. }
  225. static int send_wqe_overhead(enum ib_qp_type type, u32 flags)
  226. {
  227. /*
  228. * UD WQEs must have a datagram segment.
  229. * RC and UC WQEs might have a remote address segment.
  230. * MLX WQEs need two extra inline data segments (for the UD
  231. * header and space for the ICRC).
  232. */
  233. switch (type) {
  234. case IB_QPT_UD:
  235. return sizeof (struct mlx4_wqe_ctrl_seg) +
  236. sizeof (struct mlx4_wqe_datagram_seg) +
  237. ((flags & MLX4_IB_QP_LSO) ? MLX4_IB_LSO_HEADER_SPARE : 0);
  238. case IB_QPT_UC:
  239. return sizeof (struct mlx4_wqe_ctrl_seg) +
  240. sizeof (struct mlx4_wqe_raddr_seg);
  241. case IB_QPT_RC:
  242. return sizeof (struct mlx4_wqe_ctrl_seg) +
  243. sizeof (struct mlx4_wqe_atomic_seg) +
  244. sizeof (struct mlx4_wqe_raddr_seg);
  245. case IB_QPT_SMI:
  246. case IB_QPT_GSI:
  247. return sizeof (struct mlx4_wqe_ctrl_seg) +
  248. ALIGN(MLX4_IB_UD_HEADER_SIZE +
  249. DIV_ROUND_UP(MLX4_IB_UD_HEADER_SIZE,
  250. MLX4_INLINE_ALIGN) *
  251. sizeof (struct mlx4_wqe_inline_seg),
  252. sizeof (struct mlx4_wqe_data_seg)) +
  253. ALIGN(4 +
  254. sizeof (struct mlx4_wqe_inline_seg),
  255. sizeof (struct mlx4_wqe_data_seg));
  256. default:
  257. return sizeof (struct mlx4_wqe_ctrl_seg);
  258. }
  259. }
  260. static int set_rq_size(struct mlx4_ib_dev *dev, struct ib_qp_cap *cap,
  261. int is_user, int has_srq, struct mlx4_ib_qp *qp)
  262. {
  263. /* Sanity check RQ size before proceeding */
  264. if (cap->max_recv_wr > dev->dev->caps.max_wqes ||
  265. cap->max_recv_sge > dev->dev->caps.max_rq_sg)
  266. return -EINVAL;
  267. if (has_srq) {
  268. /* QPs attached to an SRQ should have no RQ */
  269. if (cap->max_recv_wr)
  270. return -EINVAL;
  271. qp->rq.wqe_cnt = qp->rq.max_gs = 0;
  272. } else {
  273. /* HW requires >= 1 RQ entry with >= 1 gather entry */
  274. if (is_user && (!cap->max_recv_wr || !cap->max_recv_sge))
  275. return -EINVAL;
  276. qp->rq.wqe_cnt = roundup_pow_of_two(max(1U, cap->max_recv_wr));
  277. qp->rq.max_gs = roundup_pow_of_two(max(1U, cap->max_recv_sge));
  278. qp->rq.wqe_shift = ilog2(qp->rq.max_gs * sizeof (struct mlx4_wqe_data_seg));
  279. }
  280. cap->max_recv_wr = qp->rq.max_post = qp->rq.wqe_cnt;
  281. cap->max_recv_sge = qp->rq.max_gs;
  282. return 0;
  283. }
  284. static int set_kernel_sq_size(struct mlx4_ib_dev *dev, struct ib_qp_cap *cap,
  285. enum ib_qp_type type, struct mlx4_ib_qp *qp)
  286. {
  287. int s;
  288. /* Sanity check SQ size before proceeding */
  289. if (cap->max_send_wr > dev->dev->caps.max_wqes ||
  290. cap->max_send_sge > dev->dev->caps.max_sq_sg ||
  291. cap->max_inline_data + send_wqe_overhead(type, qp->flags) +
  292. sizeof (struct mlx4_wqe_inline_seg) > dev->dev->caps.max_sq_desc_sz)
  293. return -EINVAL;
  294. /*
  295. * For MLX transport we need 2 extra S/G entries:
  296. * one for the header and one for the checksum at the end
  297. */
  298. if ((type == IB_QPT_SMI || type == IB_QPT_GSI) &&
  299. cap->max_send_sge + 2 > dev->dev->caps.max_sq_sg)
  300. return -EINVAL;
  301. s = max(cap->max_send_sge * sizeof (struct mlx4_wqe_data_seg),
  302. cap->max_inline_data + sizeof (struct mlx4_wqe_inline_seg)) +
  303. send_wqe_overhead(type, qp->flags);
  304. if (s > dev->dev->caps.max_sq_desc_sz)
  305. return -EINVAL;
  306. /*
  307. * Hermon supports shrinking WQEs, such that a single work
  308. * request can include multiple units of 1 << wqe_shift. This
  309. * way, work requests can differ in size, and do not have to
  310. * be a power of 2 in size, saving memory and speeding up send
  311. * WR posting. Unfortunately, if we do this then the
  312. * wqe_index field in CQEs can't be used to look up the WR ID
  313. * anymore, so we do this only if selective signaling is off.
  314. *
  315. * Further, on 32-bit platforms, we can't use vmap() to make
  316. * the QP buffer virtually contiguous. Thus we have to use
  317. * constant-sized WRs to make sure a WR is always fully within
  318. * a single page-sized chunk.
  319. *
  320. * Finally, we use NOP work requests to pad the end of the
  321. * work queue, to avoid wrap-around in the middle of WR. We
  322. * set NEC bit to avoid getting completions with error for
  323. * these NOP WRs, but since NEC is only supported starting
  324. * with firmware 2.2.232, we use constant-sized WRs for older
  325. * firmware.
  326. *
  327. * And, since MLX QPs only support SEND, we use constant-sized
  328. * WRs in this case.
  329. *
  330. * We look for the smallest value of wqe_shift such that the
  331. * resulting number of wqes does not exceed device
  332. * capabilities.
  333. *
  334. * We set WQE size to at least 64 bytes, this way stamping
  335. * invalidates each WQE.
  336. */
  337. if (dev->dev->caps.fw_ver >= MLX4_FW_VER_WQE_CTRL_NEC &&
  338. qp->sq_signal_bits && BITS_PER_LONG == 64 &&
  339. type != IB_QPT_SMI && type != IB_QPT_GSI)
  340. qp->sq.wqe_shift = ilog2(64);
  341. else
  342. qp->sq.wqe_shift = ilog2(roundup_pow_of_two(s));
  343. for (;;) {
  344. qp->sq_max_wqes_per_wr = DIV_ROUND_UP(s, 1U << qp->sq.wqe_shift);
  345. /*
  346. * We need to leave 2 KB + 1 WR of headroom in the SQ to
  347. * allow HW to prefetch.
  348. */
  349. qp->sq_spare_wqes = (2048 >> qp->sq.wqe_shift) + qp->sq_max_wqes_per_wr;
  350. qp->sq.wqe_cnt = roundup_pow_of_two(cap->max_send_wr *
  351. qp->sq_max_wqes_per_wr +
  352. qp->sq_spare_wqes);
  353. if (qp->sq.wqe_cnt <= dev->dev->caps.max_wqes)
  354. break;
  355. if (qp->sq_max_wqes_per_wr <= 1)
  356. return -EINVAL;
  357. ++qp->sq.wqe_shift;
  358. }
  359. qp->sq.max_gs = (min(dev->dev->caps.max_sq_desc_sz,
  360. (qp->sq_max_wqes_per_wr << qp->sq.wqe_shift)) -
  361. send_wqe_overhead(type, qp->flags)) /
  362. sizeof (struct mlx4_wqe_data_seg);
  363. qp->buf_size = (qp->rq.wqe_cnt << qp->rq.wqe_shift) +
  364. (qp->sq.wqe_cnt << qp->sq.wqe_shift);
  365. if (qp->rq.wqe_shift > qp->sq.wqe_shift) {
  366. qp->rq.offset = 0;
  367. qp->sq.offset = qp->rq.wqe_cnt << qp->rq.wqe_shift;
  368. } else {
  369. qp->rq.offset = qp->sq.wqe_cnt << qp->sq.wqe_shift;
  370. qp->sq.offset = 0;
  371. }
  372. cap->max_send_wr = qp->sq.max_post =
  373. (qp->sq.wqe_cnt - qp->sq_spare_wqes) / qp->sq_max_wqes_per_wr;
  374. cap->max_send_sge = min(qp->sq.max_gs,
  375. min(dev->dev->caps.max_sq_sg,
  376. dev->dev->caps.max_rq_sg));
  377. /* We don't support inline sends for kernel QPs (yet) */
  378. cap->max_inline_data = 0;
  379. return 0;
  380. }
  381. static int set_user_sq_size(struct mlx4_ib_dev *dev,
  382. struct mlx4_ib_qp *qp,
  383. struct mlx4_ib_create_qp *ucmd)
  384. {
  385. /* Sanity check SQ size before proceeding */
  386. if ((1 << ucmd->log_sq_bb_count) > dev->dev->caps.max_wqes ||
  387. ucmd->log_sq_stride >
  388. ilog2(roundup_pow_of_two(dev->dev->caps.max_sq_desc_sz)) ||
  389. ucmd->log_sq_stride < MLX4_IB_MIN_SQ_STRIDE)
  390. return -EINVAL;
  391. qp->sq.wqe_cnt = 1 << ucmd->log_sq_bb_count;
  392. qp->sq.wqe_shift = ucmd->log_sq_stride;
  393. qp->buf_size = (qp->rq.wqe_cnt << qp->rq.wqe_shift) +
  394. (qp->sq.wqe_cnt << qp->sq.wqe_shift);
  395. return 0;
  396. }
  397. static int create_qp_common(struct mlx4_ib_dev *dev, struct ib_pd *pd,
  398. struct ib_qp_init_attr *init_attr,
  399. struct ib_udata *udata, int sqpn, struct mlx4_ib_qp *qp)
  400. {
  401. int qpn;
  402. int err;
  403. mutex_init(&qp->mutex);
  404. spin_lock_init(&qp->sq.lock);
  405. spin_lock_init(&qp->rq.lock);
  406. qp->state = IB_QPS_RESET;
  407. if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR)
  408. qp->sq_signal_bits = cpu_to_be32(MLX4_WQE_CTRL_CQ_UPDATE);
  409. err = set_rq_size(dev, &init_attr->cap, !!pd->uobject, !!init_attr->srq, qp);
  410. if (err)
  411. goto err;
  412. if (pd->uobject) {
  413. struct mlx4_ib_create_qp ucmd;
  414. if (ib_copy_from_udata(&ucmd, udata, sizeof ucmd)) {
  415. err = -EFAULT;
  416. goto err;
  417. }
  418. qp->sq_no_prefetch = ucmd.sq_no_prefetch;
  419. err = set_user_sq_size(dev, qp, &ucmd);
  420. if (err)
  421. goto err;
  422. qp->umem = ib_umem_get(pd->uobject->context, ucmd.buf_addr,
  423. qp->buf_size, 0, 0);
  424. if (IS_ERR(qp->umem)) {
  425. err = PTR_ERR(qp->umem);
  426. goto err;
  427. }
  428. err = mlx4_mtt_init(dev->dev, ib_umem_page_count(qp->umem),
  429. ilog2(qp->umem->page_size), &qp->mtt);
  430. if (err)
  431. goto err_buf;
  432. err = mlx4_ib_umem_write_mtt(dev, &qp->mtt, qp->umem);
  433. if (err)
  434. goto err_mtt;
  435. if (!init_attr->srq) {
  436. err = mlx4_ib_db_map_user(to_mucontext(pd->uobject->context),
  437. ucmd.db_addr, &qp->db);
  438. if (err)
  439. goto err_mtt;
  440. }
  441. } else {
  442. qp->sq_no_prefetch = 0;
  443. if (init_attr->create_flags & IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK)
  444. qp->flags |= MLX4_IB_QP_BLOCK_MULTICAST_LOOPBACK;
  445. if (init_attr->create_flags & IB_QP_CREATE_IPOIB_UD_LSO)
  446. qp->flags |= MLX4_IB_QP_LSO;
  447. err = set_kernel_sq_size(dev, &init_attr->cap, init_attr->qp_type, qp);
  448. if (err)
  449. goto err;
  450. if (!init_attr->srq) {
  451. err = mlx4_db_alloc(dev->dev, &qp->db, 0);
  452. if (err)
  453. goto err;
  454. *qp->db.db = 0;
  455. }
  456. if (mlx4_buf_alloc(dev->dev, qp->buf_size, PAGE_SIZE * 2, &qp->buf)) {
  457. err = -ENOMEM;
  458. goto err_db;
  459. }
  460. err = mlx4_mtt_init(dev->dev, qp->buf.npages, qp->buf.page_shift,
  461. &qp->mtt);
  462. if (err)
  463. goto err_buf;
  464. err = mlx4_buf_write_mtt(dev->dev, &qp->mtt, &qp->buf);
  465. if (err)
  466. goto err_mtt;
  467. qp->sq.wrid = kmalloc(qp->sq.wqe_cnt * sizeof (u64), GFP_KERNEL);
  468. qp->rq.wrid = kmalloc(qp->rq.wqe_cnt * sizeof (u64), GFP_KERNEL);
  469. if (!qp->sq.wrid || !qp->rq.wrid) {
  470. err = -ENOMEM;
  471. goto err_wrid;
  472. }
  473. }
  474. if (sqpn) {
  475. qpn = sqpn;
  476. } else {
  477. err = mlx4_qp_reserve_range(dev->dev, 1, 1, &qpn);
  478. if (err)
  479. goto err_wrid;
  480. }
  481. err = mlx4_qp_alloc(dev->dev, qpn, &qp->mqp);
  482. if (err)
  483. goto err_qpn;
  484. /*
  485. * Hardware wants QPN written in big-endian order (after
  486. * shifting) for send doorbell. Precompute this value to save
  487. * a little bit when posting sends.
  488. */
  489. qp->doorbell_qpn = swab32(qp->mqp.qpn << 8);
  490. qp->mqp.event = mlx4_ib_qp_event;
  491. return 0;
  492. err_qpn:
  493. if (!sqpn)
  494. mlx4_qp_release_range(dev->dev, qpn, 1);
  495. err_wrid:
  496. if (pd->uobject) {
  497. if (!init_attr->srq)
  498. mlx4_ib_db_unmap_user(to_mucontext(pd->uobject->context),
  499. &qp->db);
  500. } else {
  501. kfree(qp->sq.wrid);
  502. kfree(qp->rq.wrid);
  503. }
  504. err_mtt:
  505. mlx4_mtt_cleanup(dev->dev, &qp->mtt);
  506. err_buf:
  507. if (pd->uobject)
  508. ib_umem_release(qp->umem);
  509. else
  510. mlx4_buf_free(dev->dev, qp->buf_size, &qp->buf);
  511. err_db:
  512. if (!pd->uobject && !init_attr->srq)
  513. mlx4_db_free(dev->dev, &qp->db);
  514. err:
  515. return err;
  516. }
  517. static enum mlx4_qp_state to_mlx4_state(enum ib_qp_state state)
  518. {
  519. switch (state) {
  520. case IB_QPS_RESET: return MLX4_QP_STATE_RST;
  521. case IB_QPS_INIT: return MLX4_QP_STATE_INIT;
  522. case IB_QPS_RTR: return MLX4_QP_STATE_RTR;
  523. case IB_QPS_RTS: return MLX4_QP_STATE_RTS;
  524. case IB_QPS_SQD: return MLX4_QP_STATE_SQD;
  525. case IB_QPS_SQE: return MLX4_QP_STATE_SQER;
  526. case IB_QPS_ERR: return MLX4_QP_STATE_ERR;
  527. default: return -1;
  528. }
  529. }
  530. static void mlx4_ib_lock_cqs(struct mlx4_ib_cq *send_cq, struct mlx4_ib_cq *recv_cq)
  531. __acquires(&send_cq->lock) __acquires(&recv_cq->lock)
  532. {
  533. if (send_cq == recv_cq) {
  534. spin_lock_irq(&send_cq->lock);
  535. __acquire(&recv_cq->lock);
  536. } else if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
  537. spin_lock_irq(&send_cq->lock);
  538. spin_lock_nested(&recv_cq->lock, SINGLE_DEPTH_NESTING);
  539. } else {
  540. spin_lock_irq(&recv_cq->lock);
  541. spin_lock_nested(&send_cq->lock, SINGLE_DEPTH_NESTING);
  542. }
  543. }
  544. static void mlx4_ib_unlock_cqs(struct mlx4_ib_cq *send_cq, struct mlx4_ib_cq *recv_cq)
  545. __releases(&send_cq->lock) __releases(&recv_cq->lock)
  546. {
  547. if (send_cq == recv_cq) {
  548. __release(&recv_cq->lock);
  549. spin_unlock_irq(&send_cq->lock);
  550. } else if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
  551. spin_unlock(&recv_cq->lock);
  552. spin_unlock_irq(&send_cq->lock);
  553. } else {
  554. spin_unlock(&send_cq->lock);
  555. spin_unlock_irq(&recv_cq->lock);
  556. }
  557. }
  558. static void destroy_qp_common(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp,
  559. int is_user)
  560. {
  561. struct mlx4_ib_cq *send_cq, *recv_cq;
  562. if (qp->state != IB_QPS_RESET)
  563. if (mlx4_qp_modify(dev->dev, NULL, to_mlx4_state(qp->state),
  564. MLX4_QP_STATE_RST, NULL, 0, 0, &qp->mqp))
  565. printk(KERN_WARNING "mlx4_ib: modify QP %06x to RESET failed.\n",
  566. qp->mqp.qpn);
  567. send_cq = to_mcq(qp->ibqp.send_cq);
  568. recv_cq = to_mcq(qp->ibqp.recv_cq);
  569. mlx4_ib_lock_cqs(send_cq, recv_cq);
  570. if (!is_user) {
  571. __mlx4_ib_cq_clean(recv_cq, qp->mqp.qpn,
  572. qp->ibqp.srq ? to_msrq(qp->ibqp.srq): NULL);
  573. if (send_cq != recv_cq)
  574. __mlx4_ib_cq_clean(send_cq, qp->mqp.qpn, NULL);
  575. }
  576. mlx4_qp_remove(dev->dev, &qp->mqp);
  577. mlx4_ib_unlock_cqs(send_cq, recv_cq);
  578. mlx4_qp_free(dev->dev, &qp->mqp);
  579. if (!is_sqp(dev, qp))
  580. mlx4_qp_release_range(dev->dev, qp->mqp.qpn, 1);
  581. mlx4_mtt_cleanup(dev->dev, &qp->mtt);
  582. if (is_user) {
  583. if (!qp->ibqp.srq)
  584. mlx4_ib_db_unmap_user(to_mucontext(qp->ibqp.uobject->context),
  585. &qp->db);
  586. ib_umem_release(qp->umem);
  587. } else {
  588. kfree(qp->sq.wrid);
  589. kfree(qp->rq.wrid);
  590. mlx4_buf_free(dev->dev, qp->buf_size, &qp->buf);
  591. if (!qp->ibqp.srq)
  592. mlx4_db_free(dev->dev, &qp->db);
  593. }
  594. }
  595. struct ib_qp *mlx4_ib_create_qp(struct ib_pd *pd,
  596. struct ib_qp_init_attr *init_attr,
  597. struct ib_udata *udata)
  598. {
  599. struct mlx4_ib_dev *dev = to_mdev(pd->device);
  600. struct mlx4_ib_sqp *sqp;
  601. struct mlx4_ib_qp *qp;
  602. int err;
  603. /*
  604. * We only support LSO and multicast loopback blocking, and
  605. * only for kernel UD QPs.
  606. */
  607. if (init_attr->create_flags & ~(IB_QP_CREATE_IPOIB_UD_LSO |
  608. IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK))
  609. return ERR_PTR(-EINVAL);
  610. if (init_attr->create_flags &&
  611. (pd->uobject || init_attr->qp_type != IB_QPT_UD))
  612. return ERR_PTR(-EINVAL);
  613. switch (init_attr->qp_type) {
  614. case IB_QPT_RC:
  615. case IB_QPT_UC:
  616. case IB_QPT_UD:
  617. {
  618. qp = kzalloc(sizeof *qp, GFP_KERNEL);
  619. if (!qp)
  620. return ERR_PTR(-ENOMEM);
  621. err = create_qp_common(dev, pd, init_attr, udata, 0, qp);
  622. if (err) {
  623. kfree(qp);
  624. return ERR_PTR(err);
  625. }
  626. qp->ibqp.qp_num = qp->mqp.qpn;
  627. break;
  628. }
  629. case IB_QPT_SMI:
  630. case IB_QPT_GSI:
  631. {
  632. /* Userspace is not allowed to create special QPs: */
  633. if (pd->uobject)
  634. return ERR_PTR(-EINVAL);
  635. sqp = kzalloc(sizeof *sqp, GFP_KERNEL);
  636. if (!sqp)
  637. return ERR_PTR(-ENOMEM);
  638. qp = &sqp->qp;
  639. err = create_qp_common(dev, pd, init_attr, udata,
  640. dev->dev->caps.sqp_start +
  641. (init_attr->qp_type == IB_QPT_SMI ? 0 : 2) +
  642. init_attr->port_num - 1,
  643. qp);
  644. if (err) {
  645. kfree(sqp);
  646. return ERR_PTR(err);
  647. }
  648. qp->port = init_attr->port_num;
  649. qp->ibqp.qp_num = init_attr->qp_type == IB_QPT_SMI ? 0 : 1;
  650. break;
  651. }
  652. default:
  653. /* Don't support raw QPs */
  654. return ERR_PTR(-EINVAL);
  655. }
  656. return &qp->ibqp;
  657. }
  658. int mlx4_ib_destroy_qp(struct ib_qp *qp)
  659. {
  660. struct mlx4_ib_dev *dev = to_mdev(qp->device);
  661. struct mlx4_ib_qp *mqp = to_mqp(qp);
  662. if (is_qp0(dev, mqp))
  663. mlx4_CLOSE_PORT(dev->dev, mqp->port);
  664. destroy_qp_common(dev, mqp, !!qp->pd->uobject);
  665. if (is_sqp(dev, mqp))
  666. kfree(to_msqp(mqp));
  667. else
  668. kfree(mqp);
  669. return 0;
  670. }
  671. static int to_mlx4_st(enum ib_qp_type type)
  672. {
  673. switch (type) {
  674. case IB_QPT_RC: return MLX4_QP_ST_RC;
  675. case IB_QPT_UC: return MLX4_QP_ST_UC;
  676. case IB_QPT_UD: return MLX4_QP_ST_UD;
  677. case IB_QPT_SMI:
  678. case IB_QPT_GSI: return MLX4_QP_ST_MLX;
  679. default: return -1;
  680. }
  681. }
  682. static __be32 to_mlx4_access_flags(struct mlx4_ib_qp *qp, const struct ib_qp_attr *attr,
  683. int attr_mask)
  684. {
  685. u8 dest_rd_atomic;
  686. u32 access_flags;
  687. u32 hw_access_flags = 0;
  688. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  689. dest_rd_atomic = attr->max_dest_rd_atomic;
  690. else
  691. dest_rd_atomic = qp->resp_depth;
  692. if (attr_mask & IB_QP_ACCESS_FLAGS)
  693. access_flags = attr->qp_access_flags;
  694. else
  695. access_flags = qp->atomic_rd_en;
  696. if (!dest_rd_atomic)
  697. access_flags &= IB_ACCESS_REMOTE_WRITE;
  698. if (access_flags & IB_ACCESS_REMOTE_READ)
  699. hw_access_flags |= MLX4_QP_BIT_RRE;
  700. if (access_flags & IB_ACCESS_REMOTE_ATOMIC)
  701. hw_access_flags |= MLX4_QP_BIT_RAE;
  702. if (access_flags & IB_ACCESS_REMOTE_WRITE)
  703. hw_access_flags |= MLX4_QP_BIT_RWE;
  704. return cpu_to_be32(hw_access_flags);
  705. }
  706. static void store_sqp_attrs(struct mlx4_ib_sqp *sqp, const struct ib_qp_attr *attr,
  707. int attr_mask)
  708. {
  709. if (attr_mask & IB_QP_PKEY_INDEX)
  710. sqp->pkey_index = attr->pkey_index;
  711. if (attr_mask & IB_QP_QKEY)
  712. sqp->qkey = attr->qkey;
  713. if (attr_mask & IB_QP_SQ_PSN)
  714. sqp->send_psn = attr->sq_psn;
  715. }
  716. static void mlx4_set_sched(struct mlx4_qp_path *path, u8 port)
  717. {
  718. path->sched_queue = (path->sched_queue & 0xbf) | ((port - 1) << 6);
  719. }
  720. static int mlx4_set_path(struct mlx4_ib_dev *dev, const struct ib_ah_attr *ah,
  721. struct mlx4_qp_path *path, u8 port)
  722. {
  723. path->grh_mylmc = ah->src_path_bits & 0x7f;
  724. path->rlid = cpu_to_be16(ah->dlid);
  725. if (ah->static_rate) {
  726. path->static_rate = ah->static_rate + MLX4_STAT_RATE_OFFSET;
  727. while (path->static_rate > IB_RATE_2_5_GBPS + MLX4_STAT_RATE_OFFSET &&
  728. !(1 << path->static_rate & dev->dev->caps.stat_rate_support))
  729. --path->static_rate;
  730. } else
  731. path->static_rate = 0;
  732. path->counter_index = 0xff;
  733. if (ah->ah_flags & IB_AH_GRH) {
  734. if (ah->grh.sgid_index >= dev->dev->caps.gid_table_len[port]) {
  735. printk(KERN_ERR "sgid_index (%u) too large. max is %d\n",
  736. ah->grh.sgid_index, dev->dev->caps.gid_table_len[port] - 1);
  737. return -1;
  738. }
  739. path->grh_mylmc |= 1 << 7;
  740. path->mgid_index = ah->grh.sgid_index;
  741. path->hop_limit = ah->grh.hop_limit;
  742. path->tclass_flowlabel =
  743. cpu_to_be32((ah->grh.traffic_class << 20) |
  744. (ah->grh.flow_label));
  745. memcpy(path->rgid, ah->grh.dgid.raw, 16);
  746. }
  747. path->sched_queue = MLX4_IB_DEFAULT_SCHED_QUEUE |
  748. ((port - 1) << 6) | ((ah->sl & 0xf) << 2);
  749. return 0;
  750. }
  751. static int __mlx4_ib_modify_qp(struct ib_qp *ibqp,
  752. const struct ib_qp_attr *attr, int attr_mask,
  753. enum ib_qp_state cur_state, enum ib_qp_state new_state)
  754. {
  755. struct mlx4_ib_dev *dev = to_mdev(ibqp->device);
  756. struct mlx4_ib_qp *qp = to_mqp(ibqp);
  757. struct mlx4_qp_context *context;
  758. enum mlx4_qp_optpar optpar = 0;
  759. int sqd_event;
  760. int err = -EINVAL;
  761. context = kzalloc(sizeof *context, GFP_KERNEL);
  762. if (!context)
  763. return -ENOMEM;
  764. context->flags = cpu_to_be32((to_mlx4_state(new_state) << 28) |
  765. (to_mlx4_st(ibqp->qp_type) << 16));
  766. if (!(attr_mask & IB_QP_PATH_MIG_STATE))
  767. context->flags |= cpu_to_be32(MLX4_QP_PM_MIGRATED << 11);
  768. else {
  769. optpar |= MLX4_QP_OPTPAR_PM_STATE;
  770. switch (attr->path_mig_state) {
  771. case IB_MIG_MIGRATED:
  772. context->flags |= cpu_to_be32(MLX4_QP_PM_MIGRATED << 11);
  773. break;
  774. case IB_MIG_REARM:
  775. context->flags |= cpu_to_be32(MLX4_QP_PM_REARM << 11);
  776. break;
  777. case IB_MIG_ARMED:
  778. context->flags |= cpu_to_be32(MLX4_QP_PM_ARMED << 11);
  779. break;
  780. }
  781. }
  782. if (ibqp->qp_type == IB_QPT_GSI || ibqp->qp_type == IB_QPT_SMI)
  783. context->mtu_msgmax = (IB_MTU_4096 << 5) | 11;
  784. else if (ibqp->qp_type == IB_QPT_UD) {
  785. if (qp->flags & MLX4_IB_QP_LSO)
  786. context->mtu_msgmax = (IB_MTU_4096 << 5) |
  787. ilog2(dev->dev->caps.max_gso_sz);
  788. else
  789. context->mtu_msgmax = (IB_MTU_4096 << 5) | 12;
  790. } else if (attr_mask & IB_QP_PATH_MTU) {
  791. if (attr->path_mtu < IB_MTU_256 || attr->path_mtu > IB_MTU_4096) {
  792. printk(KERN_ERR "path MTU (%u) is invalid\n",
  793. attr->path_mtu);
  794. goto out;
  795. }
  796. context->mtu_msgmax = (attr->path_mtu << 5) |
  797. ilog2(dev->dev->caps.max_msg_sz);
  798. }
  799. if (qp->rq.wqe_cnt)
  800. context->rq_size_stride = ilog2(qp->rq.wqe_cnt) << 3;
  801. context->rq_size_stride |= qp->rq.wqe_shift - 4;
  802. if (qp->sq.wqe_cnt)
  803. context->sq_size_stride = ilog2(qp->sq.wqe_cnt) << 3;
  804. context->sq_size_stride |= qp->sq.wqe_shift - 4;
  805. if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
  806. context->sq_size_stride |= !!qp->sq_no_prefetch << 7;
  807. if (qp->ibqp.uobject)
  808. context->usr_page = cpu_to_be32(to_mucontext(ibqp->uobject->context)->uar.index);
  809. else
  810. context->usr_page = cpu_to_be32(dev->priv_uar.index);
  811. if (attr_mask & IB_QP_DEST_QPN)
  812. context->remote_qpn = cpu_to_be32(attr->dest_qp_num);
  813. if (attr_mask & IB_QP_PORT) {
  814. if (cur_state == IB_QPS_SQD && new_state == IB_QPS_SQD &&
  815. !(attr_mask & IB_QP_AV)) {
  816. mlx4_set_sched(&context->pri_path, attr->port_num);
  817. optpar |= MLX4_QP_OPTPAR_SCHED_QUEUE;
  818. }
  819. }
  820. if (attr_mask & IB_QP_PKEY_INDEX) {
  821. context->pri_path.pkey_index = attr->pkey_index;
  822. optpar |= MLX4_QP_OPTPAR_PKEY_INDEX;
  823. }
  824. if (attr_mask & IB_QP_AV) {
  825. if (mlx4_set_path(dev, &attr->ah_attr, &context->pri_path,
  826. attr_mask & IB_QP_PORT ? attr->port_num : qp->port))
  827. goto out;
  828. optpar |= (MLX4_QP_OPTPAR_PRIMARY_ADDR_PATH |
  829. MLX4_QP_OPTPAR_SCHED_QUEUE);
  830. }
  831. if (attr_mask & IB_QP_TIMEOUT) {
  832. context->pri_path.ackto = attr->timeout << 3;
  833. optpar |= MLX4_QP_OPTPAR_ACK_TIMEOUT;
  834. }
  835. if (attr_mask & IB_QP_ALT_PATH) {
  836. if (attr->alt_port_num == 0 ||
  837. attr->alt_port_num > dev->dev->caps.num_ports)
  838. goto out;
  839. if (attr->alt_pkey_index >=
  840. dev->dev->caps.pkey_table_len[attr->alt_port_num])
  841. goto out;
  842. if (mlx4_set_path(dev, &attr->alt_ah_attr, &context->alt_path,
  843. attr->alt_port_num))
  844. goto out;
  845. context->alt_path.pkey_index = attr->alt_pkey_index;
  846. context->alt_path.ackto = attr->alt_timeout << 3;
  847. optpar |= MLX4_QP_OPTPAR_ALT_ADDR_PATH;
  848. }
  849. context->pd = cpu_to_be32(to_mpd(ibqp->pd)->pdn);
  850. context->params1 = cpu_to_be32(MLX4_IB_ACK_REQ_FREQ << 28);
  851. /* Set "fast registration enabled" for all kernel QPs */
  852. if (!qp->ibqp.uobject)
  853. context->params1 |= cpu_to_be32(1 << 11);
  854. if (attr_mask & IB_QP_RNR_RETRY) {
  855. context->params1 |= cpu_to_be32(attr->rnr_retry << 13);
  856. optpar |= MLX4_QP_OPTPAR_RNR_RETRY;
  857. }
  858. if (attr_mask & IB_QP_RETRY_CNT) {
  859. context->params1 |= cpu_to_be32(attr->retry_cnt << 16);
  860. optpar |= MLX4_QP_OPTPAR_RETRY_COUNT;
  861. }
  862. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
  863. if (attr->max_rd_atomic)
  864. context->params1 |=
  865. cpu_to_be32(fls(attr->max_rd_atomic - 1) << 21);
  866. optpar |= MLX4_QP_OPTPAR_SRA_MAX;
  867. }
  868. if (attr_mask & IB_QP_SQ_PSN)
  869. context->next_send_psn = cpu_to_be32(attr->sq_psn);
  870. context->cqn_send = cpu_to_be32(to_mcq(ibqp->send_cq)->mcq.cqn);
  871. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
  872. if (attr->max_dest_rd_atomic)
  873. context->params2 |=
  874. cpu_to_be32(fls(attr->max_dest_rd_atomic - 1) << 21);
  875. optpar |= MLX4_QP_OPTPAR_RRA_MAX;
  876. }
  877. if (attr_mask & (IB_QP_ACCESS_FLAGS | IB_QP_MAX_DEST_RD_ATOMIC)) {
  878. context->params2 |= to_mlx4_access_flags(qp, attr, attr_mask);
  879. optpar |= MLX4_QP_OPTPAR_RWE | MLX4_QP_OPTPAR_RRE | MLX4_QP_OPTPAR_RAE;
  880. }
  881. if (ibqp->srq)
  882. context->params2 |= cpu_to_be32(MLX4_QP_BIT_RIC);
  883. if (attr_mask & IB_QP_MIN_RNR_TIMER) {
  884. context->rnr_nextrecvpsn |= cpu_to_be32(attr->min_rnr_timer << 24);
  885. optpar |= MLX4_QP_OPTPAR_RNR_TIMEOUT;
  886. }
  887. if (attr_mask & IB_QP_RQ_PSN)
  888. context->rnr_nextrecvpsn |= cpu_to_be32(attr->rq_psn);
  889. context->cqn_recv = cpu_to_be32(to_mcq(ibqp->recv_cq)->mcq.cqn);
  890. if (attr_mask & IB_QP_QKEY) {
  891. context->qkey = cpu_to_be32(attr->qkey);
  892. optpar |= MLX4_QP_OPTPAR_Q_KEY;
  893. }
  894. if (ibqp->srq)
  895. context->srqn = cpu_to_be32(1 << 24 | to_msrq(ibqp->srq)->msrq.srqn);
  896. if (!ibqp->srq && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
  897. context->db_rec_addr = cpu_to_be64(qp->db.dma);
  898. if (cur_state == IB_QPS_INIT &&
  899. new_state == IB_QPS_RTR &&
  900. (ibqp->qp_type == IB_QPT_GSI || ibqp->qp_type == IB_QPT_SMI ||
  901. ibqp->qp_type == IB_QPT_UD)) {
  902. context->pri_path.sched_queue = (qp->port - 1) << 6;
  903. if (is_qp0(dev, qp))
  904. context->pri_path.sched_queue |= MLX4_IB_DEFAULT_QP0_SCHED_QUEUE;
  905. else
  906. context->pri_path.sched_queue |= MLX4_IB_DEFAULT_SCHED_QUEUE;
  907. }
  908. if (cur_state == IB_QPS_RTS && new_state == IB_QPS_SQD &&
  909. attr_mask & IB_QP_EN_SQD_ASYNC_NOTIFY && attr->en_sqd_async_notify)
  910. sqd_event = 1;
  911. else
  912. sqd_event = 0;
  913. if (!ibqp->uobject && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
  914. context->rlkey |= (1 << 4);
  915. /*
  916. * Before passing a kernel QP to the HW, make sure that the
  917. * ownership bits of the send queue are set and the SQ
  918. * headroom is stamped so that the hardware doesn't start
  919. * processing stale work requests.
  920. */
  921. if (!ibqp->uobject && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
  922. struct mlx4_wqe_ctrl_seg *ctrl;
  923. int i;
  924. for (i = 0; i < qp->sq.wqe_cnt; ++i) {
  925. ctrl = get_send_wqe(qp, i);
  926. ctrl->owner_opcode = cpu_to_be32(1 << 31);
  927. if (qp->sq_max_wqes_per_wr == 1)
  928. ctrl->fence_size = 1 << (qp->sq.wqe_shift - 4);
  929. stamp_send_wqe(qp, i, 1 << qp->sq.wqe_shift);
  930. }
  931. }
  932. err = mlx4_qp_modify(dev->dev, &qp->mtt, to_mlx4_state(cur_state),
  933. to_mlx4_state(new_state), context, optpar,
  934. sqd_event, &qp->mqp);
  935. if (err)
  936. goto out;
  937. qp->state = new_state;
  938. if (attr_mask & IB_QP_ACCESS_FLAGS)
  939. qp->atomic_rd_en = attr->qp_access_flags;
  940. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  941. qp->resp_depth = attr->max_dest_rd_atomic;
  942. if (attr_mask & IB_QP_PORT)
  943. qp->port = attr->port_num;
  944. if (attr_mask & IB_QP_ALT_PATH)
  945. qp->alt_port = attr->alt_port_num;
  946. if (is_sqp(dev, qp))
  947. store_sqp_attrs(to_msqp(qp), attr, attr_mask);
  948. /*
  949. * If we moved QP0 to RTR, bring the IB link up; if we moved
  950. * QP0 to RESET or ERROR, bring the link back down.
  951. */
  952. if (is_qp0(dev, qp)) {
  953. if (cur_state != IB_QPS_RTR && new_state == IB_QPS_RTR)
  954. if (mlx4_INIT_PORT(dev->dev, qp->port))
  955. printk(KERN_WARNING "INIT_PORT failed for port %d\n",
  956. qp->port);
  957. if (cur_state != IB_QPS_RESET && cur_state != IB_QPS_ERR &&
  958. (new_state == IB_QPS_RESET || new_state == IB_QPS_ERR))
  959. mlx4_CLOSE_PORT(dev->dev, qp->port);
  960. }
  961. /*
  962. * If we moved a kernel QP to RESET, clean up all old CQ
  963. * entries and reinitialize the QP.
  964. */
  965. if (new_state == IB_QPS_RESET && !ibqp->uobject) {
  966. mlx4_ib_cq_clean(to_mcq(ibqp->recv_cq), qp->mqp.qpn,
  967. ibqp->srq ? to_msrq(ibqp->srq): NULL);
  968. if (ibqp->send_cq != ibqp->recv_cq)
  969. mlx4_ib_cq_clean(to_mcq(ibqp->send_cq), qp->mqp.qpn, NULL);
  970. qp->rq.head = 0;
  971. qp->rq.tail = 0;
  972. qp->sq.head = 0;
  973. qp->sq.tail = 0;
  974. qp->sq_next_wqe = 0;
  975. if (!ibqp->srq)
  976. *qp->db.db = 0;
  977. }
  978. out:
  979. kfree(context);
  980. return err;
  981. }
  982. int mlx4_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
  983. int attr_mask, struct ib_udata *udata)
  984. {
  985. struct mlx4_ib_dev *dev = to_mdev(ibqp->device);
  986. struct mlx4_ib_qp *qp = to_mqp(ibqp);
  987. enum ib_qp_state cur_state, new_state;
  988. int err = -EINVAL;
  989. mutex_lock(&qp->mutex);
  990. cur_state = attr_mask & IB_QP_CUR_STATE ? attr->cur_qp_state : qp->state;
  991. new_state = attr_mask & IB_QP_STATE ? attr->qp_state : cur_state;
  992. if (!ib_modify_qp_is_ok(cur_state, new_state, ibqp->qp_type, attr_mask))
  993. goto out;
  994. if ((attr_mask & IB_QP_PORT) &&
  995. (attr->port_num == 0 || attr->port_num > dev->dev->caps.num_ports)) {
  996. goto out;
  997. }
  998. if (attr_mask & IB_QP_PKEY_INDEX) {
  999. int p = attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
  1000. if (attr->pkey_index >= dev->dev->caps.pkey_table_len[p])
  1001. goto out;
  1002. }
  1003. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC &&
  1004. attr->max_rd_atomic > dev->dev->caps.max_qp_init_rdma) {
  1005. goto out;
  1006. }
  1007. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC &&
  1008. attr->max_dest_rd_atomic > dev->dev->caps.max_qp_dest_rdma) {
  1009. goto out;
  1010. }
  1011. if (cur_state == new_state && cur_state == IB_QPS_RESET) {
  1012. err = 0;
  1013. goto out;
  1014. }
  1015. err = __mlx4_ib_modify_qp(ibqp, attr, attr_mask, cur_state, new_state);
  1016. out:
  1017. mutex_unlock(&qp->mutex);
  1018. return err;
  1019. }
  1020. static int build_mlx_header(struct mlx4_ib_sqp *sqp, struct ib_send_wr *wr,
  1021. void *wqe, unsigned *mlx_seg_len)
  1022. {
  1023. struct ib_device *ib_dev = sqp->qp.ibqp.device;
  1024. struct mlx4_wqe_mlx_seg *mlx = wqe;
  1025. struct mlx4_wqe_inline_seg *inl = wqe + sizeof *mlx;
  1026. struct mlx4_ib_ah *ah = to_mah(wr->wr.ud.ah);
  1027. u16 pkey;
  1028. int send_size;
  1029. int header_size;
  1030. int spc;
  1031. int i;
  1032. send_size = 0;
  1033. for (i = 0; i < wr->num_sge; ++i)
  1034. send_size += wr->sg_list[i].length;
  1035. ib_ud_header_init(send_size, mlx4_ib_ah_grh_present(ah), 0, &sqp->ud_header);
  1036. sqp->ud_header.lrh.service_level =
  1037. be32_to_cpu(ah->av.sl_tclass_flowlabel) >> 28;
  1038. sqp->ud_header.lrh.destination_lid = ah->av.dlid;
  1039. sqp->ud_header.lrh.source_lid = cpu_to_be16(ah->av.g_slid & 0x7f);
  1040. if (mlx4_ib_ah_grh_present(ah)) {
  1041. sqp->ud_header.grh.traffic_class =
  1042. (be32_to_cpu(ah->av.sl_tclass_flowlabel) >> 20) & 0xff;
  1043. sqp->ud_header.grh.flow_label =
  1044. ah->av.sl_tclass_flowlabel & cpu_to_be32(0xfffff);
  1045. sqp->ud_header.grh.hop_limit = ah->av.hop_limit;
  1046. ib_get_cached_gid(ib_dev, be32_to_cpu(ah->av.port_pd) >> 24,
  1047. ah->av.gid_index, &sqp->ud_header.grh.source_gid);
  1048. memcpy(sqp->ud_header.grh.destination_gid.raw,
  1049. ah->av.dgid, 16);
  1050. }
  1051. mlx->flags &= cpu_to_be32(MLX4_WQE_CTRL_CQ_UPDATE);
  1052. mlx->flags |= cpu_to_be32((!sqp->qp.ibqp.qp_num ? MLX4_WQE_MLX_VL15 : 0) |
  1053. (sqp->ud_header.lrh.destination_lid ==
  1054. IB_LID_PERMISSIVE ? MLX4_WQE_MLX_SLR : 0) |
  1055. (sqp->ud_header.lrh.service_level << 8));
  1056. mlx->rlid = sqp->ud_header.lrh.destination_lid;
  1057. switch (wr->opcode) {
  1058. case IB_WR_SEND:
  1059. sqp->ud_header.bth.opcode = IB_OPCODE_UD_SEND_ONLY;
  1060. sqp->ud_header.immediate_present = 0;
  1061. break;
  1062. case IB_WR_SEND_WITH_IMM:
  1063. sqp->ud_header.bth.opcode = IB_OPCODE_UD_SEND_ONLY_WITH_IMMEDIATE;
  1064. sqp->ud_header.immediate_present = 1;
  1065. sqp->ud_header.immediate_data = wr->ex.imm_data;
  1066. break;
  1067. default:
  1068. return -EINVAL;
  1069. }
  1070. sqp->ud_header.lrh.virtual_lane = !sqp->qp.ibqp.qp_num ? 15 : 0;
  1071. if (sqp->ud_header.lrh.destination_lid == IB_LID_PERMISSIVE)
  1072. sqp->ud_header.lrh.source_lid = IB_LID_PERMISSIVE;
  1073. sqp->ud_header.bth.solicited_event = !!(wr->send_flags & IB_SEND_SOLICITED);
  1074. if (!sqp->qp.ibqp.qp_num)
  1075. ib_get_cached_pkey(ib_dev, sqp->qp.port, sqp->pkey_index, &pkey);
  1076. else
  1077. ib_get_cached_pkey(ib_dev, sqp->qp.port, wr->wr.ud.pkey_index, &pkey);
  1078. sqp->ud_header.bth.pkey = cpu_to_be16(pkey);
  1079. sqp->ud_header.bth.destination_qpn = cpu_to_be32(wr->wr.ud.remote_qpn);
  1080. sqp->ud_header.bth.psn = cpu_to_be32((sqp->send_psn++) & ((1 << 24) - 1));
  1081. sqp->ud_header.deth.qkey = cpu_to_be32(wr->wr.ud.remote_qkey & 0x80000000 ?
  1082. sqp->qkey : wr->wr.ud.remote_qkey);
  1083. sqp->ud_header.deth.source_qpn = cpu_to_be32(sqp->qp.ibqp.qp_num);
  1084. header_size = ib_ud_header_pack(&sqp->ud_header, sqp->header_buf);
  1085. if (0) {
  1086. printk(KERN_ERR "built UD header of size %d:\n", header_size);
  1087. for (i = 0; i < header_size / 4; ++i) {
  1088. if (i % 8 == 0)
  1089. printk(" [%02x] ", i * 4);
  1090. printk(" %08x",
  1091. be32_to_cpu(((__be32 *) sqp->header_buf)[i]));
  1092. if ((i + 1) % 8 == 0)
  1093. printk("\n");
  1094. }
  1095. printk("\n");
  1096. }
  1097. /*
  1098. * Inline data segments may not cross a 64 byte boundary. If
  1099. * our UD header is bigger than the space available up to the
  1100. * next 64 byte boundary in the WQE, use two inline data
  1101. * segments to hold the UD header.
  1102. */
  1103. spc = MLX4_INLINE_ALIGN -
  1104. ((unsigned long) (inl + 1) & (MLX4_INLINE_ALIGN - 1));
  1105. if (header_size <= spc) {
  1106. inl->byte_count = cpu_to_be32(1 << 31 | header_size);
  1107. memcpy(inl + 1, sqp->header_buf, header_size);
  1108. i = 1;
  1109. } else {
  1110. inl->byte_count = cpu_to_be32(1 << 31 | spc);
  1111. memcpy(inl + 1, sqp->header_buf, spc);
  1112. inl = (void *) (inl + 1) + spc;
  1113. memcpy(inl + 1, sqp->header_buf + spc, header_size - spc);
  1114. /*
  1115. * Need a barrier here to make sure all the data is
  1116. * visible before the byte_count field is set.
  1117. * Otherwise the HCA prefetcher could grab the 64-byte
  1118. * chunk with this inline segment and get a valid (!=
  1119. * 0xffffffff) byte count but stale data, and end up
  1120. * generating a packet with bad headers.
  1121. *
  1122. * The first inline segment's byte_count field doesn't
  1123. * need a barrier, because it comes after a
  1124. * control/MLX segment and therefore is at an offset
  1125. * of 16 mod 64.
  1126. */
  1127. wmb();
  1128. inl->byte_count = cpu_to_be32(1 << 31 | (header_size - spc));
  1129. i = 2;
  1130. }
  1131. *mlx_seg_len =
  1132. ALIGN(i * sizeof (struct mlx4_wqe_inline_seg) + header_size, 16);
  1133. return 0;
  1134. }
  1135. static int mlx4_wq_overflow(struct mlx4_ib_wq *wq, int nreq, struct ib_cq *ib_cq)
  1136. {
  1137. unsigned cur;
  1138. struct mlx4_ib_cq *cq;
  1139. cur = wq->head - wq->tail;
  1140. if (likely(cur + nreq < wq->max_post))
  1141. return 0;
  1142. cq = to_mcq(ib_cq);
  1143. spin_lock(&cq->lock);
  1144. cur = wq->head - wq->tail;
  1145. spin_unlock(&cq->lock);
  1146. return cur + nreq >= wq->max_post;
  1147. }
  1148. static __be32 convert_access(int acc)
  1149. {
  1150. return (acc & IB_ACCESS_REMOTE_ATOMIC ? cpu_to_be32(MLX4_WQE_FMR_PERM_ATOMIC) : 0) |
  1151. (acc & IB_ACCESS_REMOTE_WRITE ? cpu_to_be32(MLX4_WQE_FMR_PERM_REMOTE_WRITE) : 0) |
  1152. (acc & IB_ACCESS_REMOTE_READ ? cpu_to_be32(MLX4_WQE_FMR_PERM_REMOTE_READ) : 0) |
  1153. (acc & IB_ACCESS_LOCAL_WRITE ? cpu_to_be32(MLX4_WQE_FMR_PERM_LOCAL_WRITE) : 0) |
  1154. cpu_to_be32(MLX4_WQE_FMR_PERM_LOCAL_READ);
  1155. }
  1156. static void set_fmr_seg(struct mlx4_wqe_fmr_seg *fseg, struct ib_send_wr *wr)
  1157. {
  1158. struct mlx4_ib_fast_reg_page_list *mfrpl = to_mfrpl(wr->wr.fast_reg.page_list);
  1159. int i;
  1160. for (i = 0; i < wr->wr.fast_reg.page_list_len; ++i)
  1161. mfrpl->mapped_page_list[i] =
  1162. cpu_to_be64(wr->wr.fast_reg.page_list->page_list[i] |
  1163. MLX4_MTT_FLAG_PRESENT);
  1164. fseg->flags = convert_access(wr->wr.fast_reg.access_flags);
  1165. fseg->mem_key = cpu_to_be32(wr->wr.fast_reg.rkey);
  1166. fseg->buf_list = cpu_to_be64(mfrpl->map);
  1167. fseg->start_addr = cpu_to_be64(wr->wr.fast_reg.iova_start);
  1168. fseg->reg_len = cpu_to_be64(wr->wr.fast_reg.length);
  1169. fseg->offset = 0; /* XXX -- is this just for ZBVA? */
  1170. fseg->page_size = cpu_to_be32(wr->wr.fast_reg.page_shift);
  1171. fseg->reserved[0] = 0;
  1172. fseg->reserved[1] = 0;
  1173. }
  1174. static void set_local_inv_seg(struct mlx4_wqe_local_inval_seg *iseg, u32 rkey)
  1175. {
  1176. iseg->flags = 0;
  1177. iseg->mem_key = cpu_to_be32(rkey);
  1178. iseg->guest_id = 0;
  1179. iseg->pa = 0;
  1180. }
  1181. static __always_inline void set_raddr_seg(struct mlx4_wqe_raddr_seg *rseg,
  1182. u64 remote_addr, u32 rkey)
  1183. {
  1184. rseg->raddr = cpu_to_be64(remote_addr);
  1185. rseg->rkey = cpu_to_be32(rkey);
  1186. rseg->reserved = 0;
  1187. }
  1188. static void set_atomic_seg(struct mlx4_wqe_atomic_seg *aseg, struct ib_send_wr *wr)
  1189. {
  1190. if (wr->opcode == IB_WR_ATOMIC_CMP_AND_SWP) {
  1191. aseg->swap_add = cpu_to_be64(wr->wr.atomic.swap);
  1192. aseg->compare = cpu_to_be64(wr->wr.atomic.compare_add);
  1193. } else {
  1194. aseg->swap_add = cpu_to_be64(wr->wr.atomic.compare_add);
  1195. aseg->compare = 0;
  1196. }
  1197. }
  1198. static void set_datagram_seg(struct mlx4_wqe_datagram_seg *dseg,
  1199. struct ib_send_wr *wr)
  1200. {
  1201. memcpy(dseg->av, &to_mah(wr->wr.ud.ah)->av, sizeof (struct mlx4_av));
  1202. dseg->dqpn = cpu_to_be32(wr->wr.ud.remote_qpn);
  1203. dseg->qkey = cpu_to_be32(wr->wr.ud.remote_qkey);
  1204. }
  1205. static void set_mlx_icrc_seg(void *dseg)
  1206. {
  1207. u32 *t = dseg;
  1208. struct mlx4_wqe_inline_seg *iseg = dseg;
  1209. t[1] = 0;
  1210. /*
  1211. * Need a barrier here before writing the byte_count field to
  1212. * make sure that all the data is visible before the
  1213. * byte_count field is set. Otherwise, if the segment begins
  1214. * a new cacheline, the HCA prefetcher could grab the 64-byte
  1215. * chunk and get a valid (!= * 0xffffffff) byte count but
  1216. * stale data, and end up sending the wrong data.
  1217. */
  1218. wmb();
  1219. iseg->byte_count = cpu_to_be32((1 << 31) | 4);
  1220. }
  1221. static void set_data_seg(struct mlx4_wqe_data_seg *dseg, struct ib_sge *sg)
  1222. {
  1223. dseg->lkey = cpu_to_be32(sg->lkey);
  1224. dseg->addr = cpu_to_be64(sg->addr);
  1225. /*
  1226. * Need a barrier here before writing the byte_count field to
  1227. * make sure that all the data is visible before the
  1228. * byte_count field is set. Otherwise, if the segment begins
  1229. * a new cacheline, the HCA prefetcher could grab the 64-byte
  1230. * chunk and get a valid (!= * 0xffffffff) byte count but
  1231. * stale data, and end up sending the wrong data.
  1232. */
  1233. wmb();
  1234. dseg->byte_count = cpu_to_be32(sg->length);
  1235. }
  1236. static void __set_data_seg(struct mlx4_wqe_data_seg *dseg, struct ib_sge *sg)
  1237. {
  1238. dseg->byte_count = cpu_to_be32(sg->length);
  1239. dseg->lkey = cpu_to_be32(sg->lkey);
  1240. dseg->addr = cpu_to_be64(sg->addr);
  1241. }
  1242. static int build_lso_seg(struct mlx4_wqe_lso_seg *wqe, struct ib_send_wr *wr,
  1243. struct mlx4_ib_qp *qp, unsigned *lso_seg_len,
  1244. __be32 *lso_hdr_sz, __be32 *blh)
  1245. {
  1246. unsigned halign = ALIGN(sizeof *wqe + wr->wr.ud.hlen, 16);
  1247. if (unlikely(halign > MLX4_IB_CACHE_LINE_SIZE))
  1248. *blh = cpu_to_be32(1 << 6);
  1249. if (unlikely(!(qp->flags & MLX4_IB_QP_LSO) &&
  1250. wr->num_sge > qp->sq.max_gs - (halign >> 4)))
  1251. return -EINVAL;
  1252. memcpy(wqe->header, wr->wr.ud.header, wr->wr.ud.hlen);
  1253. *lso_hdr_sz = cpu_to_be32((wr->wr.ud.mss - wr->wr.ud.hlen) << 16 |
  1254. wr->wr.ud.hlen);
  1255. *lso_seg_len = halign;
  1256. return 0;
  1257. }
  1258. static __be32 send_ieth(struct ib_send_wr *wr)
  1259. {
  1260. switch (wr->opcode) {
  1261. case IB_WR_SEND_WITH_IMM:
  1262. case IB_WR_RDMA_WRITE_WITH_IMM:
  1263. return wr->ex.imm_data;
  1264. case IB_WR_SEND_WITH_INV:
  1265. return cpu_to_be32(wr->ex.invalidate_rkey);
  1266. default:
  1267. return 0;
  1268. }
  1269. }
  1270. int mlx4_ib_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
  1271. struct ib_send_wr **bad_wr)
  1272. {
  1273. struct mlx4_ib_qp *qp = to_mqp(ibqp);
  1274. void *wqe;
  1275. struct mlx4_wqe_ctrl_seg *ctrl;
  1276. struct mlx4_wqe_data_seg *dseg;
  1277. unsigned long flags;
  1278. int nreq;
  1279. int err = 0;
  1280. unsigned ind;
  1281. int uninitialized_var(stamp);
  1282. int uninitialized_var(size);
  1283. unsigned uninitialized_var(seglen);
  1284. __be32 dummy;
  1285. __be32 *lso_wqe;
  1286. __be32 uninitialized_var(lso_hdr_sz);
  1287. __be32 blh;
  1288. int i;
  1289. spin_lock_irqsave(&qp->sq.lock, flags);
  1290. ind = qp->sq_next_wqe;
  1291. for (nreq = 0; wr; ++nreq, wr = wr->next) {
  1292. lso_wqe = &dummy;
  1293. blh = 0;
  1294. if (mlx4_wq_overflow(&qp->sq, nreq, qp->ibqp.send_cq)) {
  1295. err = -ENOMEM;
  1296. *bad_wr = wr;
  1297. goto out;
  1298. }
  1299. if (unlikely(wr->num_sge > qp->sq.max_gs)) {
  1300. err = -EINVAL;
  1301. *bad_wr = wr;
  1302. goto out;
  1303. }
  1304. ctrl = wqe = get_send_wqe(qp, ind & (qp->sq.wqe_cnt - 1));
  1305. qp->sq.wrid[(qp->sq.head + nreq) & (qp->sq.wqe_cnt - 1)] = wr->wr_id;
  1306. ctrl->srcrb_flags =
  1307. (wr->send_flags & IB_SEND_SIGNALED ?
  1308. cpu_to_be32(MLX4_WQE_CTRL_CQ_UPDATE) : 0) |
  1309. (wr->send_flags & IB_SEND_SOLICITED ?
  1310. cpu_to_be32(MLX4_WQE_CTRL_SOLICITED) : 0) |
  1311. ((wr->send_flags & IB_SEND_IP_CSUM) ?
  1312. cpu_to_be32(MLX4_WQE_CTRL_IP_CSUM |
  1313. MLX4_WQE_CTRL_TCP_UDP_CSUM) : 0) |
  1314. qp->sq_signal_bits;
  1315. ctrl->imm = send_ieth(wr);
  1316. wqe += sizeof *ctrl;
  1317. size = sizeof *ctrl / 16;
  1318. switch (ibqp->qp_type) {
  1319. case IB_QPT_RC:
  1320. case IB_QPT_UC:
  1321. switch (wr->opcode) {
  1322. case IB_WR_ATOMIC_CMP_AND_SWP:
  1323. case IB_WR_ATOMIC_FETCH_AND_ADD:
  1324. set_raddr_seg(wqe, wr->wr.atomic.remote_addr,
  1325. wr->wr.atomic.rkey);
  1326. wqe += sizeof (struct mlx4_wqe_raddr_seg);
  1327. set_atomic_seg(wqe, wr);
  1328. wqe += sizeof (struct mlx4_wqe_atomic_seg);
  1329. size += (sizeof (struct mlx4_wqe_raddr_seg) +
  1330. sizeof (struct mlx4_wqe_atomic_seg)) / 16;
  1331. break;
  1332. case IB_WR_RDMA_READ:
  1333. case IB_WR_RDMA_WRITE:
  1334. case IB_WR_RDMA_WRITE_WITH_IMM:
  1335. set_raddr_seg(wqe, wr->wr.rdma.remote_addr,
  1336. wr->wr.rdma.rkey);
  1337. wqe += sizeof (struct mlx4_wqe_raddr_seg);
  1338. size += sizeof (struct mlx4_wqe_raddr_seg) / 16;
  1339. break;
  1340. case IB_WR_LOCAL_INV:
  1341. ctrl->srcrb_flags |=
  1342. cpu_to_be32(MLX4_WQE_CTRL_STRONG_ORDER);
  1343. set_local_inv_seg(wqe, wr->ex.invalidate_rkey);
  1344. wqe += sizeof (struct mlx4_wqe_local_inval_seg);
  1345. size += sizeof (struct mlx4_wqe_local_inval_seg) / 16;
  1346. break;
  1347. case IB_WR_FAST_REG_MR:
  1348. ctrl->srcrb_flags |=
  1349. cpu_to_be32(MLX4_WQE_CTRL_STRONG_ORDER);
  1350. set_fmr_seg(wqe, wr);
  1351. wqe += sizeof (struct mlx4_wqe_fmr_seg);
  1352. size += sizeof (struct mlx4_wqe_fmr_seg) / 16;
  1353. break;
  1354. default:
  1355. /* No extra segments required for sends */
  1356. break;
  1357. }
  1358. break;
  1359. case IB_QPT_UD:
  1360. set_datagram_seg(wqe, wr);
  1361. wqe += sizeof (struct mlx4_wqe_datagram_seg);
  1362. size += sizeof (struct mlx4_wqe_datagram_seg) / 16;
  1363. if (wr->opcode == IB_WR_LSO) {
  1364. err = build_lso_seg(wqe, wr, qp, &seglen, &lso_hdr_sz, &blh);
  1365. if (unlikely(err)) {
  1366. *bad_wr = wr;
  1367. goto out;
  1368. }
  1369. lso_wqe = (__be32 *) wqe;
  1370. wqe += seglen;
  1371. size += seglen / 16;
  1372. }
  1373. break;
  1374. case IB_QPT_SMI:
  1375. case IB_QPT_GSI:
  1376. err = build_mlx_header(to_msqp(qp), wr, ctrl, &seglen);
  1377. if (unlikely(err)) {
  1378. *bad_wr = wr;
  1379. goto out;
  1380. }
  1381. wqe += seglen;
  1382. size += seglen / 16;
  1383. break;
  1384. default:
  1385. break;
  1386. }
  1387. /*
  1388. * Write data segments in reverse order, so as to
  1389. * overwrite cacheline stamp last within each
  1390. * cacheline. This avoids issues with WQE
  1391. * prefetching.
  1392. */
  1393. dseg = wqe;
  1394. dseg += wr->num_sge - 1;
  1395. size += wr->num_sge * (sizeof (struct mlx4_wqe_data_seg) / 16);
  1396. /* Add one more inline data segment for ICRC for MLX sends */
  1397. if (unlikely(qp->ibqp.qp_type == IB_QPT_SMI ||
  1398. qp->ibqp.qp_type == IB_QPT_GSI)) {
  1399. set_mlx_icrc_seg(dseg + 1);
  1400. size += sizeof (struct mlx4_wqe_data_seg) / 16;
  1401. }
  1402. for (i = wr->num_sge - 1; i >= 0; --i, --dseg)
  1403. set_data_seg(dseg, wr->sg_list + i);
  1404. /*
  1405. * Possibly overwrite stamping in cacheline with LSO
  1406. * segment only after making sure all data segments
  1407. * are written.
  1408. */
  1409. wmb();
  1410. *lso_wqe = lso_hdr_sz;
  1411. ctrl->fence_size = (wr->send_flags & IB_SEND_FENCE ?
  1412. MLX4_WQE_CTRL_FENCE : 0) | size;
  1413. /*
  1414. * Make sure descriptor is fully written before
  1415. * setting ownership bit (because HW can start
  1416. * executing as soon as we do).
  1417. */
  1418. wmb();
  1419. if (wr->opcode < 0 || wr->opcode >= ARRAY_SIZE(mlx4_ib_opcode)) {
  1420. err = -EINVAL;
  1421. goto out;
  1422. }
  1423. ctrl->owner_opcode = mlx4_ib_opcode[wr->opcode] |
  1424. (ind & qp->sq.wqe_cnt ? cpu_to_be32(1 << 31) : 0) | blh;
  1425. stamp = ind + qp->sq_spare_wqes;
  1426. ind += DIV_ROUND_UP(size * 16, 1U << qp->sq.wqe_shift);
  1427. /*
  1428. * We can improve latency by not stamping the last
  1429. * send queue WQE until after ringing the doorbell, so
  1430. * only stamp here if there are still more WQEs to post.
  1431. *
  1432. * Same optimization applies to padding with NOP wqe
  1433. * in case of WQE shrinking (used to prevent wrap-around
  1434. * in the middle of WR).
  1435. */
  1436. if (wr->next) {
  1437. stamp_send_wqe(qp, stamp, size * 16);
  1438. ind = pad_wraparound(qp, ind);
  1439. }
  1440. }
  1441. out:
  1442. if (likely(nreq)) {
  1443. qp->sq.head += nreq;
  1444. /*
  1445. * Make sure that descriptors are written before
  1446. * doorbell record.
  1447. */
  1448. wmb();
  1449. writel(qp->doorbell_qpn,
  1450. to_mdev(ibqp->device)->uar_map + MLX4_SEND_DOORBELL);
  1451. /*
  1452. * Make sure doorbells don't leak out of SQ spinlock
  1453. * and reach the HCA out of order.
  1454. */
  1455. mmiowb();
  1456. stamp_send_wqe(qp, stamp, size * 16);
  1457. ind = pad_wraparound(qp, ind);
  1458. qp->sq_next_wqe = ind;
  1459. }
  1460. spin_unlock_irqrestore(&qp->sq.lock, flags);
  1461. return err;
  1462. }
  1463. int mlx4_ib_post_recv(struct ib_qp *ibqp, struct ib_recv_wr *wr,
  1464. struct ib_recv_wr **bad_wr)
  1465. {
  1466. struct mlx4_ib_qp *qp = to_mqp(ibqp);
  1467. struct mlx4_wqe_data_seg *scat;
  1468. unsigned long flags;
  1469. int err = 0;
  1470. int nreq;
  1471. int ind;
  1472. int i;
  1473. spin_lock_irqsave(&qp->rq.lock, flags);
  1474. ind = qp->rq.head & (qp->rq.wqe_cnt - 1);
  1475. for (nreq = 0; wr; ++nreq, wr = wr->next) {
  1476. if (mlx4_wq_overflow(&qp->rq, nreq, qp->ibqp.recv_cq)) {
  1477. err = -ENOMEM;
  1478. *bad_wr = wr;
  1479. goto out;
  1480. }
  1481. if (unlikely(wr->num_sge > qp->rq.max_gs)) {
  1482. err = -EINVAL;
  1483. *bad_wr = wr;
  1484. goto out;
  1485. }
  1486. scat = get_recv_wqe(qp, ind);
  1487. for (i = 0; i < wr->num_sge; ++i)
  1488. __set_data_seg(scat + i, wr->sg_list + i);
  1489. if (i < qp->rq.max_gs) {
  1490. scat[i].byte_count = 0;
  1491. scat[i].lkey = cpu_to_be32(MLX4_INVALID_LKEY);
  1492. scat[i].addr = 0;
  1493. }
  1494. qp->rq.wrid[ind] = wr->wr_id;
  1495. ind = (ind + 1) & (qp->rq.wqe_cnt - 1);
  1496. }
  1497. out:
  1498. if (likely(nreq)) {
  1499. qp->rq.head += nreq;
  1500. /*
  1501. * Make sure that descriptors are written before
  1502. * doorbell record.
  1503. */
  1504. wmb();
  1505. *qp->db.db = cpu_to_be32(qp->rq.head & 0xffff);
  1506. }
  1507. spin_unlock_irqrestore(&qp->rq.lock, flags);
  1508. return err;
  1509. }
  1510. static inline enum ib_qp_state to_ib_qp_state(enum mlx4_qp_state mlx4_state)
  1511. {
  1512. switch (mlx4_state) {
  1513. case MLX4_QP_STATE_RST: return IB_QPS_RESET;
  1514. case MLX4_QP_STATE_INIT: return IB_QPS_INIT;
  1515. case MLX4_QP_STATE_RTR: return IB_QPS_RTR;
  1516. case MLX4_QP_STATE_RTS: return IB_QPS_RTS;
  1517. case MLX4_QP_STATE_SQ_DRAINING:
  1518. case MLX4_QP_STATE_SQD: return IB_QPS_SQD;
  1519. case MLX4_QP_STATE_SQER: return IB_QPS_SQE;
  1520. case MLX4_QP_STATE_ERR: return IB_QPS_ERR;
  1521. default: return -1;
  1522. }
  1523. }
  1524. static inline enum ib_mig_state to_ib_mig_state(int mlx4_mig_state)
  1525. {
  1526. switch (mlx4_mig_state) {
  1527. case MLX4_QP_PM_ARMED: return IB_MIG_ARMED;
  1528. case MLX4_QP_PM_REARM: return IB_MIG_REARM;
  1529. case MLX4_QP_PM_MIGRATED: return IB_MIG_MIGRATED;
  1530. default: return -1;
  1531. }
  1532. }
  1533. static int to_ib_qp_access_flags(int mlx4_flags)
  1534. {
  1535. int ib_flags = 0;
  1536. if (mlx4_flags & MLX4_QP_BIT_RRE)
  1537. ib_flags |= IB_ACCESS_REMOTE_READ;
  1538. if (mlx4_flags & MLX4_QP_BIT_RWE)
  1539. ib_flags |= IB_ACCESS_REMOTE_WRITE;
  1540. if (mlx4_flags & MLX4_QP_BIT_RAE)
  1541. ib_flags |= IB_ACCESS_REMOTE_ATOMIC;
  1542. return ib_flags;
  1543. }
  1544. static void to_ib_ah_attr(struct mlx4_dev *dev, struct ib_ah_attr *ib_ah_attr,
  1545. struct mlx4_qp_path *path)
  1546. {
  1547. memset(ib_ah_attr, 0, sizeof *ib_ah_attr);
  1548. ib_ah_attr->port_num = path->sched_queue & 0x40 ? 2 : 1;
  1549. if (ib_ah_attr->port_num == 0 || ib_ah_attr->port_num > dev->caps.num_ports)
  1550. return;
  1551. ib_ah_attr->dlid = be16_to_cpu(path->rlid);
  1552. ib_ah_attr->sl = (path->sched_queue >> 2) & 0xf;
  1553. ib_ah_attr->src_path_bits = path->grh_mylmc & 0x7f;
  1554. ib_ah_attr->static_rate = path->static_rate ? path->static_rate - 5 : 0;
  1555. ib_ah_attr->ah_flags = (path->grh_mylmc & (1 << 7)) ? IB_AH_GRH : 0;
  1556. if (ib_ah_attr->ah_flags) {
  1557. ib_ah_attr->grh.sgid_index = path->mgid_index;
  1558. ib_ah_attr->grh.hop_limit = path->hop_limit;
  1559. ib_ah_attr->grh.traffic_class =
  1560. (be32_to_cpu(path->tclass_flowlabel) >> 20) & 0xff;
  1561. ib_ah_attr->grh.flow_label =
  1562. be32_to_cpu(path->tclass_flowlabel) & 0xfffff;
  1563. memcpy(ib_ah_attr->grh.dgid.raw,
  1564. path->rgid, sizeof ib_ah_attr->grh.dgid.raw);
  1565. }
  1566. }
  1567. int mlx4_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr, int qp_attr_mask,
  1568. struct ib_qp_init_attr *qp_init_attr)
  1569. {
  1570. struct mlx4_ib_dev *dev = to_mdev(ibqp->device);
  1571. struct mlx4_ib_qp *qp = to_mqp(ibqp);
  1572. struct mlx4_qp_context context;
  1573. int mlx4_state;
  1574. int err = 0;
  1575. mutex_lock(&qp->mutex);
  1576. if (qp->state == IB_QPS_RESET) {
  1577. qp_attr->qp_state = IB_QPS_RESET;
  1578. goto done;
  1579. }
  1580. err = mlx4_qp_query(dev->dev, &qp->mqp, &context);
  1581. if (err) {
  1582. err = -EINVAL;
  1583. goto out;
  1584. }
  1585. mlx4_state = be32_to_cpu(context.flags) >> 28;
  1586. qp->state = to_ib_qp_state(mlx4_state);
  1587. qp_attr->qp_state = qp->state;
  1588. qp_attr->path_mtu = context.mtu_msgmax >> 5;
  1589. qp_attr->path_mig_state =
  1590. to_ib_mig_state((be32_to_cpu(context.flags) >> 11) & 0x3);
  1591. qp_attr->qkey = be32_to_cpu(context.qkey);
  1592. qp_attr->rq_psn = be32_to_cpu(context.rnr_nextrecvpsn) & 0xffffff;
  1593. qp_attr->sq_psn = be32_to_cpu(context.next_send_psn) & 0xffffff;
  1594. qp_attr->dest_qp_num = be32_to_cpu(context.remote_qpn) & 0xffffff;
  1595. qp_attr->qp_access_flags =
  1596. to_ib_qp_access_flags(be32_to_cpu(context.params2));
  1597. if (qp->ibqp.qp_type == IB_QPT_RC || qp->ibqp.qp_type == IB_QPT_UC) {
  1598. to_ib_ah_attr(dev->dev, &qp_attr->ah_attr, &context.pri_path);
  1599. to_ib_ah_attr(dev->dev, &qp_attr->alt_ah_attr, &context.alt_path);
  1600. qp_attr->alt_pkey_index = context.alt_path.pkey_index & 0x7f;
  1601. qp_attr->alt_port_num = qp_attr->alt_ah_attr.port_num;
  1602. }
  1603. qp_attr->pkey_index = context.pri_path.pkey_index & 0x7f;
  1604. if (qp_attr->qp_state == IB_QPS_INIT)
  1605. qp_attr->port_num = qp->port;
  1606. else
  1607. qp_attr->port_num = context.pri_path.sched_queue & 0x40 ? 2 : 1;
  1608. /* qp_attr->en_sqd_async_notify is only applicable in modify qp */
  1609. qp_attr->sq_draining = mlx4_state == MLX4_QP_STATE_SQ_DRAINING;
  1610. qp_attr->max_rd_atomic = 1 << ((be32_to_cpu(context.params1) >> 21) & 0x7);
  1611. qp_attr->max_dest_rd_atomic =
  1612. 1 << ((be32_to_cpu(context.params2) >> 21) & 0x7);
  1613. qp_attr->min_rnr_timer =
  1614. (be32_to_cpu(context.rnr_nextrecvpsn) >> 24) & 0x1f;
  1615. qp_attr->timeout = context.pri_path.ackto >> 3;
  1616. qp_attr->retry_cnt = (be32_to_cpu(context.params1) >> 16) & 0x7;
  1617. qp_attr->rnr_retry = (be32_to_cpu(context.params1) >> 13) & 0x7;
  1618. qp_attr->alt_timeout = context.alt_path.ackto >> 3;
  1619. done:
  1620. qp_attr->cur_qp_state = qp_attr->qp_state;
  1621. qp_attr->cap.max_recv_wr = qp->rq.wqe_cnt;
  1622. qp_attr->cap.max_recv_sge = qp->rq.max_gs;
  1623. if (!ibqp->uobject) {
  1624. qp_attr->cap.max_send_wr = qp->sq.wqe_cnt;
  1625. qp_attr->cap.max_send_sge = qp->sq.max_gs;
  1626. } else {
  1627. qp_attr->cap.max_send_wr = 0;
  1628. qp_attr->cap.max_send_sge = 0;
  1629. }
  1630. /*
  1631. * We don't support inline sends for kernel QPs (yet), and we
  1632. * don't know what userspace's value should be.
  1633. */
  1634. qp_attr->cap.max_inline_data = 0;
  1635. qp_init_attr->cap = qp_attr->cap;
  1636. qp_init_attr->create_flags = 0;
  1637. if (qp->flags & MLX4_IB_QP_BLOCK_MULTICAST_LOOPBACK)
  1638. qp_init_attr->create_flags |= IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK;
  1639. if (qp->flags & MLX4_IB_QP_LSO)
  1640. qp_init_attr->create_flags |= IB_QP_CREATE_IPOIB_UD_LSO;
  1641. out:
  1642. mutex_unlock(&qp->mutex);
  1643. return err;
  1644. }