rv770.c 32 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/firmware.h>
  29. #include <linux/platform_device.h>
  30. #include <linux/slab.h>
  31. #include "drmP.h"
  32. #include "radeon.h"
  33. #include "radeon_asic.h"
  34. #include "radeon_drm.h"
  35. #include "rv770d.h"
  36. #include "atom.h"
  37. #include "avivod.h"
  38. #define R700_PFP_UCODE_SIZE 848
  39. #define R700_PM4_UCODE_SIZE 1360
  40. static void rv770_gpu_init(struct radeon_device *rdev);
  41. void rv770_fini(struct radeon_device *rdev);
  42. /*
  43. * GART
  44. */
  45. int rv770_pcie_gart_enable(struct radeon_device *rdev)
  46. {
  47. u32 tmp;
  48. int r, i;
  49. if (rdev->gart.table.vram.robj == NULL) {
  50. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  51. return -EINVAL;
  52. }
  53. r = radeon_gart_table_vram_pin(rdev);
  54. if (r)
  55. return r;
  56. radeon_gart_restore(rdev);
  57. /* Setup L2 cache */
  58. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  59. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  60. EFFECTIVE_L2_QUEUE_SIZE(7));
  61. WREG32(VM_L2_CNTL2, 0);
  62. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  63. /* Setup TLB control */
  64. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  65. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  66. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  67. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  68. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  69. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  70. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  71. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  72. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  73. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  74. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  75. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  76. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  77. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  78. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  79. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  80. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  81. (u32)(rdev->dummy_page.addr >> 12));
  82. for (i = 1; i < 7; i++)
  83. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  84. r600_pcie_gart_tlb_flush(rdev);
  85. rdev->gart.ready = true;
  86. return 0;
  87. }
  88. void rv770_pcie_gart_disable(struct radeon_device *rdev)
  89. {
  90. u32 tmp;
  91. int i, r;
  92. /* Disable all tables */
  93. for (i = 0; i < 7; i++)
  94. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  95. /* Setup L2 cache */
  96. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  97. EFFECTIVE_L2_QUEUE_SIZE(7));
  98. WREG32(VM_L2_CNTL2, 0);
  99. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  100. /* Setup TLB control */
  101. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  102. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  103. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  104. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  105. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  106. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  107. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  108. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  109. if (rdev->gart.table.vram.robj) {
  110. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  111. if (likely(r == 0)) {
  112. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  113. radeon_bo_unpin(rdev->gart.table.vram.robj);
  114. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  115. }
  116. }
  117. }
  118. void rv770_pcie_gart_fini(struct radeon_device *rdev)
  119. {
  120. radeon_gart_fini(rdev);
  121. rv770_pcie_gart_disable(rdev);
  122. radeon_gart_table_vram_free(rdev);
  123. }
  124. void rv770_agp_enable(struct radeon_device *rdev)
  125. {
  126. u32 tmp;
  127. int i;
  128. /* Setup L2 cache */
  129. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  130. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  131. EFFECTIVE_L2_QUEUE_SIZE(7));
  132. WREG32(VM_L2_CNTL2, 0);
  133. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  134. /* Setup TLB control */
  135. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  136. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  137. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  138. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  139. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  140. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  141. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  142. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  143. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  144. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  145. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  146. for (i = 0; i < 7; i++)
  147. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  148. }
  149. static void rv770_mc_program(struct radeon_device *rdev)
  150. {
  151. struct rv515_mc_save save;
  152. u32 tmp;
  153. int i, j;
  154. /* Initialize HDP */
  155. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  156. WREG32((0x2c14 + j), 0x00000000);
  157. WREG32((0x2c18 + j), 0x00000000);
  158. WREG32((0x2c1c + j), 0x00000000);
  159. WREG32((0x2c20 + j), 0x00000000);
  160. WREG32((0x2c24 + j), 0x00000000);
  161. }
  162. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  163. rv515_mc_stop(rdev, &save);
  164. if (r600_mc_wait_for_idle(rdev)) {
  165. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  166. }
  167. /* Lockout access through VGA aperture*/
  168. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  169. /* Update configuration */
  170. if (rdev->flags & RADEON_IS_AGP) {
  171. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  172. /* VRAM before AGP */
  173. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  174. rdev->mc.vram_start >> 12);
  175. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  176. rdev->mc.gtt_end >> 12);
  177. } else {
  178. /* VRAM after AGP */
  179. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  180. rdev->mc.gtt_start >> 12);
  181. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  182. rdev->mc.vram_end >> 12);
  183. }
  184. } else {
  185. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  186. rdev->mc.vram_start >> 12);
  187. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  188. rdev->mc.vram_end >> 12);
  189. }
  190. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  191. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  192. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  193. WREG32(MC_VM_FB_LOCATION, tmp);
  194. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  195. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  196. WREG32(HDP_NONSURFACE_SIZE, (rdev->mc.mc_vram_size - 1) | 0x3FF);
  197. if (rdev->flags & RADEON_IS_AGP) {
  198. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16);
  199. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
  200. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  201. } else {
  202. WREG32(MC_VM_AGP_BASE, 0);
  203. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  204. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  205. }
  206. if (r600_mc_wait_for_idle(rdev)) {
  207. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  208. }
  209. rv515_mc_resume(rdev, &save);
  210. /* we need to own VRAM, so turn off the VGA renderer here
  211. * to stop it overwriting our objects */
  212. rv515_vga_render_disable(rdev);
  213. }
  214. /*
  215. * CP.
  216. */
  217. void r700_cp_stop(struct radeon_device *rdev)
  218. {
  219. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT));
  220. }
  221. static int rv770_cp_load_microcode(struct radeon_device *rdev)
  222. {
  223. const __be32 *fw_data;
  224. int i;
  225. if (!rdev->me_fw || !rdev->pfp_fw)
  226. return -EINVAL;
  227. r700_cp_stop(rdev);
  228. WREG32(CP_RB_CNTL, RB_NO_UPDATE | (15 << 8) | (3 << 0));
  229. /* Reset cp */
  230. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  231. RREG32(GRBM_SOFT_RESET);
  232. mdelay(15);
  233. WREG32(GRBM_SOFT_RESET, 0);
  234. fw_data = (const __be32 *)rdev->pfp_fw->data;
  235. WREG32(CP_PFP_UCODE_ADDR, 0);
  236. for (i = 0; i < R700_PFP_UCODE_SIZE; i++)
  237. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  238. WREG32(CP_PFP_UCODE_ADDR, 0);
  239. fw_data = (const __be32 *)rdev->me_fw->data;
  240. WREG32(CP_ME_RAM_WADDR, 0);
  241. for (i = 0; i < R700_PM4_UCODE_SIZE; i++)
  242. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  243. WREG32(CP_PFP_UCODE_ADDR, 0);
  244. WREG32(CP_ME_RAM_WADDR, 0);
  245. WREG32(CP_ME_RAM_RADDR, 0);
  246. return 0;
  247. }
  248. /*
  249. * Core functions
  250. */
  251. static u32 r700_get_tile_pipe_to_backend_map(struct radeon_device *rdev,
  252. u32 num_tile_pipes,
  253. u32 num_backends,
  254. u32 backend_disable_mask)
  255. {
  256. u32 backend_map = 0;
  257. u32 enabled_backends_mask;
  258. u32 enabled_backends_count;
  259. u32 cur_pipe;
  260. u32 swizzle_pipe[R7XX_MAX_PIPES];
  261. u32 cur_backend;
  262. u32 i;
  263. bool force_no_swizzle;
  264. if (num_tile_pipes > R7XX_MAX_PIPES)
  265. num_tile_pipes = R7XX_MAX_PIPES;
  266. if (num_tile_pipes < 1)
  267. num_tile_pipes = 1;
  268. if (num_backends > R7XX_MAX_BACKENDS)
  269. num_backends = R7XX_MAX_BACKENDS;
  270. if (num_backends < 1)
  271. num_backends = 1;
  272. enabled_backends_mask = 0;
  273. enabled_backends_count = 0;
  274. for (i = 0; i < R7XX_MAX_BACKENDS; ++i) {
  275. if (((backend_disable_mask >> i) & 1) == 0) {
  276. enabled_backends_mask |= (1 << i);
  277. ++enabled_backends_count;
  278. }
  279. if (enabled_backends_count == num_backends)
  280. break;
  281. }
  282. if (enabled_backends_count == 0) {
  283. enabled_backends_mask = 1;
  284. enabled_backends_count = 1;
  285. }
  286. if (enabled_backends_count != num_backends)
  287. num_backends = enabled_backends_count;
  288. switch (rdev->family) {
  289. case CHIP_RV770:
  290. case CHIP_RV730:
  291. force_no_swizzle = false;
  292. break;
  293. case CHIP_RV710:
  294. case CHIP_RV740:
  295. default:
  296. force_no_swizzle = true;
  297. break;
  298. }
  299. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R7XX_MAX_PIPES);
  300. switch (num_tile_pipes) {
  301. case 1:
  302. swizzle_pipe[0] = 0;
  303. break;
  304. case 2:
  305. swizzle_pipe[0] = 0;
  306. swizzle_pipe[1] = 1;
  307. break;
  308. case 3:
  309. if (force_no_swizzle) {
  310. swizzle_pipe[0] = 0;
  311. swizzle_pipe[1] = 1;
  312. swizzle_pipe[2] = 2;
  313. } else {
  314. swizzle_pipe[0] = 0;
  315. swizzle_pipe[1] = 2;
  316. swizzle_pipe[2] = 1;
  317. }
  318. break;
  319. case 4:
  320. if (force_no_swizzle) {
  321. swizzle_pipe[0] = 0;
  322. swizzle_pipe[1] = 1;
  323. swizzle_pipe[2] = 2;
  324. swizzle_pipe[3] = 3;
  325. } else {
  326. swizzle_pipe[0] = 0;
  327. swizzle_pipe[1] = 2;
  328. swizzle_pipe[2] = 3;
  329. swizzle_pipe[3] = 1;
  330. }
  331. break;
  332. case 5:
  333. if (force_no_swizzle) {
  334. swizzle_pipe[0] = 0;
  335. swizzle_pipe[1] = 1;
  336. swizzle_pipe[2] = 2;
  337. swizzle_pipe[3] = 3;
  338. swizzle_pipe[4] = 4;
  339. } else {
  340. swizzle_pipe[0] = 0;
  341. swizzle_pipe[1] = 2;
  342. swizzle_pipe[2] = 4;
  343. swizzle_pipe[3] = 1;
  344. swizzle_pipe[4] = 3;
  345. }
  346. break;
  347. case 6:
  348. if (force_no_swizzle) {
  349. swizzle_pipe[0] = 0;
  350. swizzle_pipe[1] = 1;
  351. swizzle_pipe[2] = 2;
  352. swizzle_pipe[3] = 3;
  353. swizzle_pipe[4] = 4;
  354. swizzle_pipe[5] = 5;
  355. } else {
  356. swizzle_pipe[0] = 0;
  357. swizzle_pipe[1] = 2;
  358. swizzle_pipe[2] = 4;
  359. swizzle_pipe[3] = 5;
  360. swizzle_pipe[4] = 3;
  361. swizzle_pipe[5] = 1;
  362. }
  363. break;
  364. case 7:
  365. if (force_no_swizzle) {
  366. swizzle_pipe[0] = 0;
  367. swizzle_pipe[1] = 1;
  368. swizzle_pipe[2] = 2;
  369. swizzle_pipe[3] = 3;
  370. swizzle_pipe[4] = 4;
  371. swizzle_pipe[5] = 5;
  372. swizzle_pipe[6] = 6;
  373. } else {
  374. swizzle_pipe[0] = 0;
  375. swizzle_pipe[1] = 2;
  376. swizzle_pipe[2] = 4;
  377. swizzle_pipe[3] = 6;
  378. swizzle_pipe[4] = 3;
  379. swizzle_pipe[5] = 1;
  380. swizzle_pipe[6] = 5;
  381. }
  382. break;
  383. case 8:
  384. if (force_no_swizzle) {
  385. swizzle_pipe[0] = 0;
  386. swizzle_pipe[1] = 1;
  387. swizzle_pipe[2] = 2;
  388. swizzle_pipe[3] = 3;
  389. swizzle_pipe[4] = 4;
  390. swizzle_pipe[5] = 5;
  391. swizzle_pipe[6] = 6;
  392. swizzle_pipe[7] = 7;
  393. } else {
  394. swizzle_pipe[0] = 0;
  395. swizzle_pipe[1] = 2;
  396. swizzle_pipe[2] = 4;
  397. swizzle_pipe[3] = 6;
  398. swizzle_pipe[4] = 3;
  399. swizzle_pipe[5] = 1;
  400. swizzle_pipe[6] = 7;
  401. swizzle_pipe[7] = 5;
  402. }
  403. break;
  404. }
  405. cur_backend = 0;
  406. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  407. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  408. cur_backend = (cur_backend + 1) % R7XX_MAX_BACKENDS;
  409. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  410. cur_backend = (cur_backend + 1) % R7XX_MAX_BACKENDS;
  411. }
  412. return backend_map;
  413. }
  414. static void rv770_gpu_init(struct radeon_device *rdev)
  415. {
  416. int i, j, num_qd_pipes;
  417. u32 ta_aux_cntl;
  418. u32 sx_debug_1;
  419. u32 smx_dc_ctl0;
  420. u32 db_debug3;
  421. u32 num_gs_verts_per_thread;
  422. u32 vgt_gs_per_es;
  423. u32 gs_prim_buffer_depth = 0;
  424. u32 sq_ms_fifo_sizes;
  425. u32 sq_config;
  426. u32 sq_thread_resource_mgmt;
  427. u32 hdp_host_path_cntl;
  428. u32 sq_dyn_gpr_size_simd_ab_0;
  429. u32 backend_map;
  430. u32 gb_tiling_config = 0;
  431. u32 cc_rb_backend_disable = 0;
  432. u32 cc_gc_shader_pipe_config = 0;
  433. u32 mc_arb_ramcfg;
  434. u32 db_debug4;
  435. /* setup chip specs */
  436. switch (rdev->family) {
  437. case CHIP_RV770:
  438. rdev->config.rv770.max_pipes = 4;
  439. rdev->config.rv770.max_tile_pipes = 8;
  440. rdev->config.rv770.max_simds = 10;
  441. rdev->config.rv770.max_backends = 4;
  442. rdev->config.rv770.max_gprs = 256;
  443. rdev->config.rv770.max_threads = 248;
  444. rdev->config.rv770.max_stack_entries = 512;
  445. rdev->config.rv770.max_hw_contexts = 8;
  446. rdev->config.rv770.max_gs_threads = 16 * 2;
  447. rdev->config.rv770.sx_max_export_size = 128;
  448. rdev->config.rv770.sx_max_export_pos_size = 16;
  449. rdev->config.rv770.sx_max_export_smx_size = 112;
  450. rdev->config.rv770.sq_num_cf_insts = 2;
  451. rdev->config.rv770.sx_num_of_sets = 7;
  452. rdev->config.rv770.sc_prim_fifo_size = 0xF9;
  453. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  454. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  455. break;
  456. case CHIP_RV730:
  457. rdev->config.rv770.max_pipes = 2;
  458. rdev->config.rv770.max_tile_pipes = 4;
  459. rdev->config.rv770.max_simds = 8;
  460. rdev->config.rv770.max_backends = 2;
  461. rdev->config.rv770.max_gprs = 128;
  462. rdev->config.rv770.max_threads = 248;
  463. rdev->config.rv770.max_stack_entries = 256;
  464. rdev->config.rv770.max_hw_contexts = 8;
  465. rdev->config.rv770.max_gs_threads = 16 * 2;
  466. rdev->config.rv770.sx_max_export_size = 256;
  467. rdev->config.rv770.sx_max_export_pos_size = 32;
  468. rdev->config.rv770.sx_max_export_smx_size = 224;
  469. rdev->config.rv770.sq_num_cf_insts = 2;
  470. rdev->config.rv770.sx_num_of_sets = 7;
  471. rdev->config.rv770.sc_prim_fifo_size = 0xf9;
  472. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  473. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  474. if (rdev->config.rv770.sx_max_export_pos_size > 16) {
  475. rdev->config.rv770.sx_max_export_pos_size -= 16;
  476. rdev->config.rv770.sx_max_export_smx_size += 16;
  477. }
  478. break;
  479. case CHIP_RV710:
  480. rdev->config.rv770.max_pipes = 2;
  481. rdev->config.rv770.max_tile_pipes = 2;
  482. rdev->config.rv770.max_simds = 2;
  483. rdev->config.rv770.max_backends = 1;
  484. rdev->config.rv770.max_gprs = 256;
  485. rdev->config.rv770.max_threads = 192;
  486. rdev->config.rv770.max_stack_entries = 256;
  487. rdev->config.rv770.max_hw_contexts = 4;
  488. rdev->config.rv770.max_gs_threads = 8 * 2;
  489. rdev->config.rv770.sx_max_export_size = 128;
  490. rdev->config.rv770.sx_max_export_pos_size = 16;
  491. rdev->config.rv770.sx_max_export_smx_size = 112;
  492. rdev->config.rv770.sq_num_cf_insts = 1;
  493. rdev->config.rv770.sx_num_of_sets = 7;
  494. rdev->config.rv770.sc_prim_fifo_size = 0x40;
  495. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  496. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  497. break;
  498. case CHIP_RV740:
  499. rdev->config.rv770.max_pipes = 4;
  500. rdev->config.rv770.max_tile_pipes = 4;
  501. rdev->config.rv770.max_simds = 8;
  502. rdev->config.rv770.max_backends = 4;
  503. rdev->config.rv770.max_gprs = 256;
  504. rdev->config.rv770.max_threads = 248;
  505. rdev->config.rv770.max_stack_entries = 512;
  506. rdev->config.rv770.max_hw_contexts = 8;
  507. rdev->config.rv770.max_gs_threads = 16 * 2;
  508. rdev->config.rv770.sx_max_export_size = 256;
  509. rdev->config.rv770.sx_max_export_pos_size = 32;
  510. rdev->config.rv770.sx_max_export_smx_size = 224;
  511. rdev->config.rv770.sq_num_cf_insts = 2;
  512. rdev->config.rv770.sx_num_of_sets = 7;
  513. rdev->config.rv770.sc_prim_fifo_size = 0x100;
  514. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  515. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  516. if (rdev->config.rv770.sx_max_export_pos_size > 16) {
  517. rdev->config.rv770.sx_max_export_pos_size -= 16;
  518. rdev->config.rv770.sx_max_export_smx_size += 16;
  519. }
  520. break;
  521. default:
  522. break;
  523. }
  524. /* Initialize HDP */
  525. j = 0;
  526. for (i = 0; i < 32; i++) {
  527. WREG32((0x2c14 + j), 0x00000000);
  528. WREG32((0x2c18 + j), 0x00000000);
  529. WREG32((0x2c1c + j), 0x00000000);
  530. WREG32((0x2c20 + j), 0x00000000);
  531. WREG32((0x2c24 + j), 0x00000000);
  532. j += 0x18;
  533. }
  534. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  535. /* setup tiling, simd, pipe config */
  536. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  537. switch (rdev->config.rv770.max_tile_pipes) {
  538. case 1:
  539. default:
  540. gb_tiling_config |= PIPE_TILING(0);
  541. break;
  542. case 2:
  543. gb_tiling_config |= PIPE_TILING(1);
  544. break;
  545. case 4:
  546. gb_tiling_config |= PIPE_TILING(2);
  547. break;
  548. case 8:
  549. gb_tiling_config |= PIPE_TILING(3);
  550. break;
  551. }
  552. rdev->config.rv770.tiling_npipes = rdev->config.rv770.max_tile_pipes;
  553. if (rdev->family == CHIP_RV770)
  554. gb_tiling_config |= BANK_TILING(1);
  555. else
  556. gb_tiling_config |= BANK_TILING((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  557. rdev->config.rv770.tiling_nbanks = 4 << ((gb_tiling_config >> 4) & 0x3);
  558. gb_tiling_config |= GROUP_SIZE(0);
  559. rdev->config.rv770.tiling_group_size = 256;
  560. if (((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT) > 3) {
  561. gb_tiling_config |= ROW_TILING(3);
  562. gb_tiling_config |= SAMPLE_SPLIT(3);
  563. } else {
  564. gb_tiling_config |=
  565. ROW_TILING(((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT));
  566. gb_tiling_config |=
  567. SAMPLE_SPLIT(((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT));
  568. }
  569. gb_tiling_config |= BANK_SWAPS(1);
  570. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
  571. cc_rb_backend_disable |=
  572. BACKEND_DISABLE((R7XX_MAX_BACKENDS_MASK << rdev->config.rv770.max_backends) & R7XX_MAX_BACKENDS_MASK);
  573. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0xffffff00;
  574. cc_gc_shader_pipe_config |=
  575. INACTIVE_QD_PIPES((R7XX_MAX_PIPES_MASK << rdev->config.rv770.max_pipes) & R7XX_MAX_PIPES_MASK);
  576. cc_gc_shader_pipe_config |=
  577. INACTIVE_SIMDS((R7XX_MAX_SIMDS_MASK << rdev->config.rv770.max_simds) & R7XX_MAX_SIMDS_MASK);
  578. if (rdev->family == CHIP_RV740)
  579. backend_map = 0x28;
  580. else
  581. backend_map = r700_get_tile_pipe_to_backend_map(rdev,
  582. rdev->config.rv770.max_tile_pipes,
  583. (R7XX_MAX_BACKENDS -
  584. r600_count_pipe_bits((cc_rb_backend_disable &
  585. R7XX_MAX_BACKENDS_MASK) >> 16)),
  586. (cc_rb_backend_disable >> 16));
  587. gb_tiling_config |= BACKEND_MAP(backend_map);
  588. WREG32(GB_TILING_CONFIG, gb_tiling_config);
  589. WREG32(DCP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  590. WREG32(HDP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  591. WREG32(CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  592. WREG32(CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  593. WREG32(GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  594. WREG32(CC_SYS_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  595. WREG32(CGTS_SYS_TCC_DISABLE, 0);
  596. WREG32(CGTS_TCC_DISABLE, 0);
  597. WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
  598. WREG32(CGTS_USER_TCC_DISABLE, 0);
  599. num_qd_pipes =
  600. R7XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
  601. WREG32(VGT_OUT_DEALLOC_CNTL, (num_qd_pipes * 4) & DEALLOC_DIST_MASK);
  602. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((num_qd_pipes * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  603. /* set HW defaults for 3D engine */
  604. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  605. ROQ_IB2_START(0x2b)));
  606. WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
  607. ta_aux_cntl = RREG32(TA_CNTL_AUX);
  608. WREG32(TA_CNTL_AUX, ta_aux_cntl | DISABLE_CUBE_ANISO);
  609. sx_debug_1 = RREG32(SX_DEBUG_1);
  610. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  611. WREG32(SX_DEBUG_1, sx_debug_1);
  612. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  613. smx_dc_ctl0 &= ~CACHE_DEPTH(0x1ff);
  614. smx_dc_ctl0 |= CACHE_DEPTH((rdev->config.rv770.sx_num_of_sets * 64) - 1);
  615. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  616. if (rdev->family != CHIP_RV740)
  617. WREG32(SMX_EVENT_CTL, (ES_FLUSH_CTL(4) |
  618. GS_FLUSH_CTL(4) |
  619. ACK_FLUSH_CTL(3) |
  620. SYNC_FLUSH_CTL));
  621. db_debug3 = RREG32(DB_DEBUG3);
  622. db_debug3 &= ~DB_CLK_OFF_DELAY(0x1f);
  623. switch (rdev->family) {
  624. case CHIP_RV770:
  625. case CHIP_RV740:
  626. db_debug3 |= DB_CLK_OFF_DELAY(0x1f);
  627. break;
  628. case CHIP_RV710:
  629. case CHIP_RV730:
  630. default:
  631. db_debug3 |= DB_CLK_OFF_DELAY(2);
  632. break;
  633. }
  634. WREG32(DB_DEBUG3, db_debug3);
  635. if (rdev->family != CHIP_RV770) {
  636. db_debug4 = RREG32(DB_DEBUG4);
  637. db_debug4 |= DISABLE_TILE_COVERED_FOR_PS_ITER;
  638. WREG32(DB_DEBUG4, db_debug4);
  639. }
  640. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.rv770.sx_max_export_size / 4) - 1) |
  641. POSITION_BUFFER_SIZE((rdev->config.rv770.sx_max_export_pos_size / 4) - 1) |
  642. SMX_BUFFER_SIZE((rdev->config.rv770.sx_max_export_smx_size / 4) - 1)));
  643. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.rv770.sc_prim_fifo_size) |
  644. SC_HIZ_TILE_FIFO_SIZE(rdev->config.rv770.sc_hiz_tile_fifo_size) |
  645. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.rv770.sc_earlyz_tile_fifo_fize)));
  646. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  647. WREG32(VGT_NUM_INSTANCES, 1);
  648. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  649. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  650. WREG32(CP_PERFMON_CNTL, 0);
  651. sq_ms_fifo_sizes = (CACHE_FIFO_SIZE(16 * rdev->config.rv770.sq_num_cf_insts) |
  652. DONE_FIFO_HIWATER(0xe0) |
  653. ALU_UPDATE_FIFO_HIWATER(0x8));
  654. switch (rdev->family) {
  655. case CHIP_RV770:
  656. case CHIP_RV730:
  657. case CHIP_RV710:
  658. sq_ms_fifo_sizes |= FETCH_FIFO_HIWATER(0x1);
  659. break;
  660. case CHIP_RV740:
  661. default:
  662. sq_ms_fifo_sizes |= FETCH_FIFO_HIWATER(0x4);
  663. break;
  664. }
  665. WREG32(SQ_MS_FIFO_SIZES, sq_ms_fifo_sizes);
  666. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  667. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  668. */
  669. sq_config = RREG32(SQ_CONFIG);
  670. sq_config &= ~(PS_PRIO(3) |
  671. VS_PRIO(3) |
  672. GS_PRIO(3) |
  673. ES_PRIO(3));
  674. sq_config |= (DX9_CONSTS |
  675. VC_ENABLE |
  676. EXPORT_SRC_C |
  677. PS_PRIO(0) |
  678. VS_PRIO(1) |
  679. GS_PRIO(2) |
  680. ES_PRIO(3));
  681. if (rdev->family == CHIP_RV710)
  682. /* no vertex cache */
  683. sq_config &= ~VC_ENABLE;
  684. WREG32(SQ_CONFIG, sq_config);
  685. WREG32(SQ_GPR_RESOURCE_MGMT_1, (NUM_PS_GPRS((rdev->config.rv770.max_gprs * 24)/64) |
  686. NUM_VS_GPRS((rdev->config.rv770.max_gprs * 24)/64) |
  687. NUM_CLAUSE_TEMP_GPRS(((rdev->config.rv770.max_gprs * 24)/64)/2)));
  688. WREG32(SQ_GPR_RESOURCE_MGMT_2, (NUM_GS_GPRS((rdev->config.rv770.max_gprs * 7)/64) |
  689. NUM_ES_GPRS((rdev->config.rv770.max_gprs * 7)/64)));
  690. sq_thread_resource_mgmt = (NUM_PS_THREADS((rdev->config.rv770.max_threads * 4)/8) |
  691. NUM_VS_THREADS((rdev->config.rv770.max_threads * 2)/8) |
  692. NUM_ES_THREADS((rdev->config.rv770.max_threads * 1)/8));
  693. if (((rdev->config.rv770.max_threads * 1) / 8) > rdev->config.rv770.max_gs_threads)
  694. sq_thread_resource_mgmt |= NUM_GS_THREADS(rdev->config.rv770.max_gs_threads);
  695. else
  696. sq_thread_resource_mgmt |= NUM_GS_THREADS((rdev->config.rv770.max_gs_threads * 1)/8);
  697. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  698. WREG32(SQ_STACK_RESOURCE_MGMT_1, (NUM_PS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4) |
  699. NUM_VS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4)));
  700. WREG32(SQ_STACK_RESOURCE_MGMT_2, (NUM_GS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4) |
  701. NUM_ES_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4)));
  702. sq_dyn_gpr_size_simd_ab_0 = (SIMDA_RING0((rdev->config.rv770.max_gprs * 38)/64) |
  703. SIMDA_RING1((rdev->config.rv770.max_gprs * 38)/64) |
  704. SIMDB_RING0((rdev->config.rv770.max_gprs * 38)/64) |
  705. SIMDB_RING1((rdev->config.rv770.max_gprs * 38)/64));
  706. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_0, sq_dyn_gpr_size_simd_ab_0);
  707. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_1, sq_dyn_gpr_size_simd_ab_0);
  708. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_2, sq_dyn_gpr_size_simd_ab_0);
  709. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_3, sq_dyn_gpr_size_simd_ab_0);
  710. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_4, sq_dyn_gpr_size_simd_ab_0);
  711. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_5, sq_dyn_gpr_size_simd_ab_0);
  712. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_6, sq_dyn_gpr_size_simd_ab_0);
  713. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_7, sq_dyn_gpr_size_simd_ab_0);
  714. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  715. FORCE_EOV_MAX_REZ_CNT(255)));
  716. if (rdev->family == CHIP_RV710)
  717. WREG32(VGT_CACHE_INVALIDATION, (CACHE_INVALIDATION(TC_ONLY) |
  718. AUTO_INVLD_EN(ES_AND_GS_AUTO)));
  719. else
  720. WREG32(VGT_CACHE_INVALIDATION, (CACHE_INVALIDATION(VC_AND_TC) |
  721. AUTO_INVLD_EN(ES_AND_GS_AUTO)));
  722. switch (rdev->family) {
  723. case CHIP_RV770:
  724. case CHIP_RV730:
  725. case CHIP_RV740:
  726. gs_prim_buffer_depth = 384;
  727. break;
  728. case CHIP_RV710:
  729. gs_prim_buffer_depth = 128;
  730. break;
  731. default:
  732. break;
  733. }
  734. num_gs_verts_per_thread = rdev->config.rv770.max_pipes * 16;
  735. vgt_gs_per_es = gs_prim_buffer_depth + num_gs_verts_per_thread;
  736. /* Max value for this is 256 */
  737. if (vgt_gs_per_es > 256)
  738. vgt_gs_per_es = 256;
  739. WREG32(VGT_ES_PER_GS, 128);
  740. WREG32(VGT_GS_PER_ES, vgt_gs_per_es);
  741. WREG32(VGT_GS_PER_VS, 2);
  742. /* more default values. 2D/3D driver should adjust as needed */
  743. WREG32(VGT_GS_VERTEX_REUSE, 16);
  744. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  745. WREG32(VGT_STRMOUT_EN, 0);
  746. WREG32(SX_MISC, 0);
  747. WREG32(PA_SC_MODE_CNTL, 0);
  748. WREG32(PA_SC_EDGERULE, 0xaaaaaaaa);
  749. WREG32(PA_SC_AA_CONFIG, 0);
  750. WREG32(PA_SC_CLIPRECT_RULE, 0xffff);
  751. WREG32(PA_SC_LINE_STIPPLE, 0);
  752. WREG32(SPI_INPUT_Z, 0);
  753. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  754. WREG32(CB_COLOR7_FRAG, 0);
  755. /* clear render buffer base addresses */
  756. WREG32(CB_COLOR0_BASE, 0);
  757. WREG32(CB_COLOR1_BASE, 0);
  758. WREG32(CB_COLOR2_BASE, 0);
  759. WREG32(CB_COLOR3_BASE, 0);
  760. WREG32(CB_COLOR4_BASE, 0);
  761. WREG32(CB_COLOR5_BASE, 0);
  762. WREG32(CB_COLOR6_BASE, 0);
  763. WREG32(CB_COLOR7_BASE, 0);
  764. WREG32(TCP_CNTL, 0);
  765. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  766. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  767. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  768. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  769. NUM_CLIP_SEQ(3)));
  770. }
  771. int rv770_mc_init(struct radeon_device *rdev)
  772. {
  773. u32 tmp;
  774. int chansize, numchan;
  775. /* Get VRAM informations */
  776. rdev->mc.vram_is_ddr = true;
  777. tmp = RREG32(MC_ARB_RAMCFG);
  778. if (tmp & CHANSIZE_OVERRIDE) {
  779. chansize = 16;
  780. } else if (tmp & CHANSIZE_MASK) {
  781. chansize = 64;
  782. } else {
  783. chansize = 32;
  784. }
  785. tmp = RREG32(MC_SHARED_CHMAP);
  786. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  787. case 0:
  788. default:
  789. numchan = 1;
  790. break;
  791. case 1:
  792. numchan = 2;
  793. break;
  794. case 2:
  795. numchan = 4;
  796. break;
  797. case 3:
  798. numchan = 8;
  799. break;
  800. }
  801. rdev->mc.vram_width = numchan * chansize;
  802. /* Could aper size report 0 ? */
  803. rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
  804. rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
  805. /* Setup GPU memory space */
  806. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  807. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  808. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  809. /* FIXME remove this once we support unmappable VRAM */
  810. if (rdev->mc.mc_vram_size > rdev->mc.aper_size) {
  811. rdev->mc.mc_vram_size = rdev->mc.aper_size;
  812. rdev->mc.real_vram_size = rdev->mc.aper_size;
  813. }
  814. r600_vram_gtt_location(rdev, &rdev->mc);
  815. radeon_update_bandwidth_info(rdev);
  816. return 0;
  817. }
  818. int rv770_gpu_reset(struct radeon_device *rdev)
  819. {
  820. /* FIXME: implement any rv770 specific bits */
  821. return r600_gpu_reset(rdev);
  822. }
  823. static int rv770_startup(struct radeon_device *rdev)
  824. {
  825. int r;
  826. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  827. r = r600_init_microcode(rdev);
  828. if (r) {
  829. DRM_ERROR("Failed to load firmware!\n");
  830. return r;
  831. }
  832. }
  833. rv770_mc_program(rdev);
  834. if (rdev->flags & RADEON_IS_AGP) {
  835. rv770_agp_enable(rdev);
  836. } else {
  837. r = rv770_pcie_gart_enable(rdev);
  838. if (r)
  839. return r;
  840. }
  841. rv770_gpu_init(rdev);
  842. r = r600_blit_init(rdev);
  843. if (r) {
  844. r600_blit_fini(rdev);
  845. rdev->asic->copy = NULL;
  846. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  847. }
  848. /* pin copy shader into vram */
  849. if (rdev->r600_blit.shader_obj) {
  850. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  851. if (unlikely(r != 0))
  852. return r;
  853. r = radeon_bo_pin(rdev->r600_blit.shader_obj, RADEON_GEM_DOMAIN_VRAM,
  854. &rdev->r600_blit.shader_gpu_addr);
  855. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  856. if (r) {
  857. DRM_ERROR("failed to pin blit object %d\n", r);
  858. return r;
  859. }
  860. }
  861. /* Enable IRQ */
  862. r = r600_irq_init(rdev);
  863. if (r) {
  864. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  865. radeon_irq_kms_fini(rdev);
  866. return r;
  867. }
  868. r600_irq_set(rdev);
  869. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  870. if (r)
  871. return r;
  872. r = rv770_cp_load_microcode(rdev);
  873. if (r)
  874. return r;
  875. r = r600_cp_resume(rdev);
  876. if (r)
  877. return r;
  878. /* write back buffer are not vital so don't worry about failure */
  879. r600_wb_enable(rdev);
  880. return 0;
  881. }
  882. int rv770_resume(struct radeon_device *rdev)
  883. {
  884. int r;
  885. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  886. * posting will perform necessary task to bring back GPU into good
  887. * shape.
  888. */
  889. /* post card */
  890. atom_asic_init(rdev->mode_info.atom_context);
  891. /* Initialize clocks */
  892. r = radeon_clocks_init(rdev);
  893. if (r) {
  894. return r;
  895. }
  896. r = rv770_startup(rdev);
  897. if (r) {
  898. DRM_ERROR("r600 startup failed on resume\n");
  899. return r;
  900. }
  901. r = r600_ib_test(rdev);
  902. if (r) {
  903. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  904. return r;
  905. }
  906. r = r600_audio_init(rdev);
  907. if (r) {
  908. dev_err(rdev->dev, "radeon: audio init failed\n");
  909. return r;
  910. }
  911. return r;
  912. }
  913. int rv770_suspend(struct radeon_device *rdev)
  914. {
  915. int r;
  916. r600_audio_fini(rdev);
  917. /* FIXME: we should wait for ring to be empty */
  918. r700_cp_stop(rdev);
  919. rdev->cp.ready = false;
  920. r600_irq_suspend(rdev);
  921. r600_wb_disable(rdev);
  922. rv770_pcie_gart_disable(rdev);
  923. /* unpin shaders bo */
  924. if (rdev->r600_blit.shader_obj) {
  925. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  926. if (likely(r == 0)) {
  927. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  928. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  929. }
  930. }
  931. return 0;
  932. }
  933. /* Plan is to move initialization in that function and use
  934. * helper function so that radeon_device_init pretty much
  935. * do nothing more than calling asic specific function. This
  936. * should also allow to remove a bunch of callback function
  937. * like vram_info.
  938. */
  939. int rv770_init(struct radeon_device *rdev)
  940. {
  941. int r;
  942. r = radeon_dummy_page_init(rdev);
  943. if (r)
  944. return r;
  945. /* This don't do much */
  946. r = radeon_gem_init(rdev);
  947. if (r)
  948. return r;
  949. /* Read BIOS */
  950. if (!radeon_get_bios(rdev)) {
  951. if (ASIC_IS_AVIVO(rdev))
  952. return -EINVAL;
  953. }
  954. /* Must be an ATOMBIOS */
  955. if (!rdev->is_atom_bios) {
  956. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  957. return -EINVAL;
  958. }
  959. r = radeon_atombios_init(rdev);
  960. if (r)
  961. return r;
  962. /* Post card if necessary */
  963. if (!r600_card_posted(rdev)) {
  964. if (!rdev->bios) {
  965. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  966. return -EINVAL;
  967. }
  968. DRM_INFO("GPU not posted. posting now...\n");
  969. atom_asic_init(rdev->mode_info.atom_context);
  970. }
  971. /* Initialize scratch registers */
  972. r600_scratch_init(rdev);
  973. /* Initialize surface registers */
  974. radeon_surface_init(rdev);
  975. /* Initialize clocks */
  976. radeon_get_clock_info(rdev->ddev);
  977. r = radeon_clocks_init(rdev);
  978. if (r)
  979. return r;
  980. /* Initialize power management */
  981. radeon_pm_init(rdev);
  982. /* Fence driver */
  983. r = radeon_fence_driver_init(rdev);
  984. if (r)
  985. return r;
  986. /* initialize AGP */
  987. if (rdev->flags & RADEON_IS_AGP) {
  988. r = radeon_agp_init(rdev);
  989. if (r)
  990. radeon_agp_disable(rdev);
  991. }
  992. r = rv770_mc_init(rdev);
  993. if (r)
  994. return r;
  995. /* Memory manager */
  996. r = radeon_bo_init(rdev);
  997. if (r)
  998. return r;
  999. r = radeon_irq_kms_init(rdev);
  1000. if (r)
  1001. return r;
  1002. rdev->cp.ring_obj = NULL;
  1003. r600_ring_init(rdev, 1024 * 1024);
  1004. rdev->ih.ring_obj = NULL;
  1005. r600_ih_ring_init(rdev, 64 * 1024);
  1006. r = r600_pcie_gart_init(rdev);
  1007. if (r)
  1008. return r;
  1009. rdev->accel_working = true;
  1010. r = rv770_startup(rdev);
  1011. if (r) {
  1012. dev_err(rdev->dev, "disabling GPU acceleration\n");
  1013. r600_cp_fini(rdev);
  1014. r600_wb_fini(rdev);
  1015. r600_irq_fini(rdev);
  1016. radeon_irq_kms_fini(rdev);
  1017. rv770_pcie_gart_fini(rdev);
  1018. rdev->accel_working = false;
  1019. }
  1020. if (rdev->accel_working) {
  1021. r = radeon_ib_pool_init(rdev);
  1022. if (r) {
  1023. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  1024. rdev->accel_working = false;
  1025. } else {
  1026. r = r600_ib_test(rdev);
  1027. if (r) {
  1028. dev_err(rdev->dev, "IB test failed (%d).\n", r);
  1029. rdev->accel_working = false;
  1030. }
  1031. }
  1032. }
  1033. r = r600_audio_init(rdev);
  1034. if (r) {
  1035. dev_err(rdev->dev, "radeon: audio init failed\n");
  1036. return r;
  1037. }
  1038. return 0;
  1039. }
  1040. void rv770_fini(struct radeon_device *rdev)
  1041. {
  1042. radeon_pm_fini(rdev);
  1043. r600_blit_fini(rdev);
  1044. r600_cp_fini(rdev);
  1045. r600_wb_fini(rdev);
  1046. r600_irq_fini(rdev);
  1047. radeon_irq_kms_fini(rdev);
  1048. rv770_pcie_gart_fini(rdev);
  1049. radeon_gem_fini(rdev);
  1050. radeon_fence_driver_fini(rdev);
  1051. radeon_clocks_fini(rdev);
  1052. radeon_agp_fini(rdev);
  1053. radeon_bo_fini(rdev);
  1054. radeon_atombios_fini(rdev);
  1055. kfree(rdev->bios);
  1056. rdev->bios = NULL;
  1057. radeon_dummy_page_fini(rdev);
  1058. }