radeon_mode.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576
  1. /*
  2. * Copyright 2000 ATI Technologies Inc., Markham, Ontario, and
  3. * VA Linux Systems Inc., Fremont, California.
  4. * Copyright 2008 Red Hat Inc.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Original Authors:
  25. * Kevin E. Martin, Rickard E. Faith, Alan Hourihane
  26. *
  27. * Kernel port Author: Dave Airlie
  28. */
  29. #ifndef RADEON_MODE_H
  30. #define RADEON_MODE_H
  31. #include <drm_crtc.h>
  32. #include <drm_mode.h>
  33. #include <drm_edid.h>
  34. #include <drm_dp_helper.h>
  35. #include <linux/i2c.h>
  36. #include <linux/i2c-id.h>
  37. #include <linux/i2c-algo-bit.h>
  38. #include "radeon_fixed.h"
  39. struct radeon_device;
  40. #define to_radeon_crtc(x) container_of(x, struct radeon_crtc, base)
  41. #define to_radeon_connector(x) container_of(x, struct radeon_connector, base)
  42. #define to_radeon_encoder(x) container_of(x, struct radeon_encoder, base)
  43. #define to_radeon_framebuffer(x) container_of(x, struct radeon_framebuffer, base)
  44. enum radeon_rmx_type {
  45. RMX_OFF,
  46. RMX_FULL,
  47. RMX_CENTER,
  48. RMX_ASPECT
  49. };
  50. enum radeon_tv_std {
  51. TV_STD_NTSC,
  52. TV_STD_PAL,
  53. TV_STD_PAL_M,
  54. TV_STD_PAL_60,
  55. TV_STD_NTSC_J,
  56. TV_STD_SCART_PAL,
  57. TV_STD_SECAM,
  58. TV_STD_PAL_CN,
  59. TV_STD_PAL_N,
  60. };
  61. /* radeon gpio-based i2c
  62. * 1. "mask" reg and bits
  63. * grabs the gpio pins for software use
  64. * 0=not held 1=held
  65. * 2. "a" reg and bits
  66. * output pin value
  67. * 0=low 1=high
  68. * 3. "en" reg and bits
  69. * sets the pin direction
  70. * 0=input 1=output
  71. * 4. "y" reg and bits
  72. * input pin value
  73. * 0=low 1=high
  74. */
  75. struct radeon_i2c_bus_rec {
  76. bool valid;
  77. /* id used by atom */
  78. uint8_t i2c_id;
  79. /* id used by atom */
  80. uint8_t hpd_id;
  81. /* can be used with hw i2c engine */
  82. bool hw_capable;
  83. /* uses multi-media i2c engine */
  84. bool mm_i2c;
  85. /* regs and bits */
  86. uint32_t mask_clk_reg;
  87. uint32_t mask_data_reg;
  88. uint32_t a_clk_reg;
  89. uint32_t a_data_reg;
  90. uint32_t en_clk_reg;
  91. uint32_t en_data_reg;
  92. uint32_t y_clk_reg;
  93. uint32_t y_data_reg;
  94. uint32_t mask_clk_mask;
  95. uint32_t mask_data_mask;
  96. uint32_t a_clk_mask;
  97. uint32_t a_data_mask;
  98. uint32_t en_clk_mask;
  99. uint32_t en_data_mask;
  100. uint32_t y_clk_mask;
  101. uint32_t y_data_mask;
  102. };
  103. struct radeon_tmds_pll {
  104. uint32_t freq;
  105. uint32_t value;
  106. };
  107. #define RADEON_MAX_BIOS_CONNECTOR 16
  108. /* pll flags */
  109. #define RADEON_PLL_USE_BIOS_DIVS (1 << 0)
  110. #define RADEON_PLL_NO_ODD_POST_DIV (1 << 1)
  111. #define RADEON_PLL_USE_REF_DIV (1 << 2)
  112. #define RADEON_PLL_LEGACY (1 << 3)
  113. #define RADEON_PLL_PREFER_LOW_REF_DIV (1 << 4)
  114. #define RADEON_PLL_PREFER_HIGH_REF_DIV (1 << 5)
  115. #define RADEON_PLL_PREFER_LOW_FB_DIV (1 << 6)
  116. #define RADEON_PLL_PREFER_HIGH_FB_DIV (1 << 7)
  117. #define RADEON_PLL_PREFER_LOW_POST_DIV (1 << 8)
  118. #define RADEON_PLL_PREFER_HIGH_POST_DIV (1 << 9)
  119. #define RADEON_PLL_USE_FRAC_FB_DIV (1 << 10)
  120. #define RADEON_PLL_PREFER_CLOSEST_LOWER (1 << 11)
  121. #define RADEON_PLL_USE_POST_DIV (1 << 12)
  122. #define RADEON_PLL_IS_LCD (1 << 13)
  123. /* pll algo */
  124. enum radeon_pll_algo {
  125. PLL_ALGO_LEGACY,
  126. PLL_ALGO_NEW
  127. };
  128. struct radeon_pll {
  129. /* reference frequency */
  130. uint32_t reference_freq;
  131. /* fixed dividers */
  132. uint32_t reference_div;
  133. uint32_t post_div;
  134. /* pll in/out limits */
  135. uint32_t pll_in_min;
  136. uint32_t pll_in_max;
  137. uint32_t pll_out_min;
  138. uint32_t pll_out_max;
  139. uint32_t lcd_pll_out_min;
  140. uint32_t lcd_pll_out_max;
  141. uint32_t best_vco;
  142. /* divider limits */
  143. uint32_t min_ref_div;
  144. uint32_t max_ref_div;
  145. uint32_t min_post_div;
  146. uint32_t max_post_div;
  147. uint32_t min_feedback_div;
  148. uint32_t max_feedback_div;
  149. uint32_t min_frac_feedback_div;
  150. uint32_t max_frac_feedback_div;
  151. /* flags for the current clock */
  152. uint32_t flags;
  153. /* pll id */
  154. uint32_t id;
  155. /* pll algo */
  156. enum radeon_pll_algo algo;
  157. };
  158. struct radeon_i2c_chan {
  159. struct i2c_adapter adapter;
  160. struct drm_device *dev;
  161. union {
  162. struct i2c_algo_bit_data bit;
  163. struct i2c_algo_dp_aux_data dp;
  164. } algo;
  165. struct radeon_i2c_bus_rec rec;
  166. };
  167. /* mostly for macs, but really any system without connector tables */
  168. enum radeon_connector_table {
  169. CT_NONE,
  170. CT_GENERIC,
  171. CT_IBOOK,
  172. CT_POWERBOOK_EXTERNAL,
  173. CT_POWERBOOK_INTERNAL,
  174. CT_POWERBOOK_VGA,
  175. CT_MINI_EXTERNAL,
  176. CT_MINI_INTERNAL,
  177. CT_IMAC_G5_ISIGHT,
  178. CT_EMAC,
  179. };
  180. enum radeon_dvo_chip {
  181. DVO_SIL164,
  182. DVO_SIL1178,
  183. };
  184. struct radeon_mode_info {
  185. struct atom_context *atom_context;
  186. struct card_info *atom_card_info;
  187. enum radeon_connector_table connector_table;
  188. bool mode_config_initialized;
  189. struct radeon_crtc *crtcs[6];
  190. /* DVI-I properties */
  191. struct drm_property *coherent_mode_property;
  192. /* DAC enable load detect */
  193. struct drm_property *load_detect_property;
  194. /* TV standard load detect */
  195. struct drm_property *tv_std_property;
  196. /* legacy TMDS PLL detect */
  197. struct drm_property *tmds_pll_property;
  198. /* hardcoded DFP edid from BIOS */
  199. struct edid *bios_hardcoded_edid;
  200. };
  201. #define MAX_H_CODE_TIMING_LEN 32
  202. #define MAX_V_CODE_TIMING_LEN 32
  203. /* need to store these as reading
  204. back code tables is excessive */
  205. struct radeon_tv_regs {
  206. uint32_t tv_uv_adr;
  207. uint32_t timing_cntl;
  208. uint32_t hrestart;
  209. uint32_t vrestart;
  210. uint32_t frestart;
  211. uint16_t h_code_timing[MAX_H_CODE_TIMING_LEN];
  212. uint16_t v_code_timing[MAX_V_CODE_TIMING_LEN];
  213. };
  214. struct radeon_crtc {
  215. struct drm_crtc base;
  216. int crtc_id;
  217. u16 lut_r[256], lut_g[256], lut_b[256];
  218. bool enabled;
  219. bool can_tile;
  220. uint32_t crtc_offset;
  221. struct drm_gem_object *cursor_bo;
  222. uint64_t cursor_addr;
  223. int cursor_width;
  224. int cursor_height;
  225. uint32_t legacy_display_base_addr;
  226. uint32_t legacy_cursor_offset;
  227. enum radeon_rmx_type rmx_type;
  228. fixed20_12 vsc;
  229. fixed20_12 hsc;
  230. struct drm_display_mode native_mode;
  231. int pll_id;
  232. };
  233. struct radeon_encoder_primary_dac {
  234. /* legacy primary dac */
  235. uint32_t ps2_pdac_adj;
  236. };
  237. struct radeon_encoder_lvds {
  238. /* legacy lvds */
  239. uint16_t panel_vcc_delay;
  240. uint8_t panel_pwr_delay;
  241. uint8_t panel_digon_delay;
  242. uint8_t panel_blon_delay;
  243. uint16_t panel_ref_divider;
  244. uint8_t panel_post_divider;
  245. uint16_t panel_fb_divider;
  246. bool use_bios_dividers;
  247. uint32_t lvds_gen_cntl;
  248. /* panel mode */
  249. struct drm_display_mode native_mode;
  250. };
  251. struct radeon_encoder_tv_dac {
  252. /* legacy tv dac */
  253. uint32_t ps2_tvdac_adj;
  254. uint32_t ntsc_tvdac_adj;
  255. uint32_t pal_tvdac_adj;
  256. int h_pos;
  257. int v_pos;
  258. int h_size;
  259. int supported_tv_stds;
  260. bool tv_on;
  261. enum radeon_tv_std tv_std;
  262. struct radeon_tv_regs tv;
  263. };
  264. struct radeon_encoder_int_tmds {
  265. /* legacy int tmds */
  266. struct radeon_tmds_pll tmds_pll[4];
  267. };
  268. struct radeon_encoder_ext_tmds {
  269. /* tmds over dvo */
  270. struct radeon_i2c_chan *i2c_bus;
  271. uint8_t slave_addr;
  272. enum radeon_dvo_chip dvo_chip;
  273. };
  274. /* spread spectrum */
  275. struct radeon_atom_ss {
  276. uint16_t percentage;
  277. uint8_t type;
  278. uint8_t step;
  279. uint8_t delay;
  280. uint8_t range;
  281. uint8_t refdiv;
  282. };
  283. struct radeon_encoder_atom_dig {
  284. /* atom dig */
  285. bool coherent_mode;
  286. int dig_encoder; /* -1 disabled, 0 DIGA, 1 DIGB */
  287. /* atom lvds */
  288. uint32_t lvds_misc;
  289. uint16_t panel_pwr_delay;
  290. enum radeon_pll_algo pll_algo;
  291. struct radeon_atom_ss *ss;
  292. /* panel mode */
  293. struct drm_display_mode native_mode;
  294. };
  295. struct radeon_encoder_atom_dac {
  296. enum radeon_tv_std tv_std;
  297. };
  298. struct radeon_encoder {
  299. struct drm_encoder base;
  300. uint32_t encoder_id;
  301. uint32_t devices;
  302. uint32_t active_device;
  303. uint32_t flags;
  304. uint32_t pixel_clock;
  305. enum radeon_rmx_type rmx_type;
  306. struct drm_display_mode native_mode;
  307. void *enc_priv;
  308. int hdmi_offset;
  309. int hdmi_config_offset;
  310. int hdmi_audio_workaround;
  311. int hdmi_buffer_status;
  312. };
  313. struct radeon_connector_atom_dig {
  314. uint32_t igp_lane_info;
  315. bool linkb;
  316. /* displayport */
  317. struct radeon_i2c_chan *dp_i2c_bus;
  318. u8 dpcd[8];
  319. u8 dp_sink_type;
  320. int dp_clock;
  321. int dp_lane_count;
  322. };
  323. struct radeon_gpio_rec {
  324. bool valid;
  325. u8 id;
  326. u32 reg;
  327. u32 mask;
  328. };
  329. enum radeon_hpd_id {
  330. RADEON_HPD_NONE = 0,
  331. RADEON_HPD_1,
  332. RADEON_HPD_2,
  333. RADEON_HPD_3,
  334. RADEON_HPD_4,
  335. RADEON_HPD_5,
  336. RADEON_HPD_6,
  337. };
  338. struct radeon_hpd {
  339. enum radeon_hpd_id hpd;
  340. u8 plugged_state;
  341. struct radeon_gpio_rec gpio;
  342. };
  343. struct radeon_connector {
  344. struct drm_connector base;
  345. uint32_t connector_id;
  346. uint32_t devices;
  347. struct radeon_i2c_chan *ddc_bus;
  348. /* some systems have a an hdmi and vga port with a shared ddc line */
  349. bool shared_ddc;
  350. bool use_digital;
  351. /* we need to mind the EDID between detect
  352. and get modes due to analog/digital/tvencoder */
  353. struct edid *edid;
  354. void *con_priv;
  355. bool dac_load_detect;
  356. uint16_t connector_object_id;
  357. struct radeon_hpd hpd;
  358. };
  359. struct radeon_framebuffer {
  360. struct drm_framebuffer base;
  361. struct drm_gem_object *obj;
  362. };
  363. extern enum radeon_tv_std
  364. radeon_combios_get_tv_info(struct radeon_device *rdev);
  365. extern enum radeon_tv_std
  366. radeon_atombios_get_tv_info(struct radeon_device *rdev);
  367. extern void radeon_connector_hotplug(struct drm_connector *connector);
  368. extern bool radeon_dp_needs_link_train(struct radeon_connector *radeon_connector);
  369. extern int radeon_dp_mode_valid_helper(struct radeon_connector *radeon_connector,
  370. struct drm_display_mode *mode);
  371. extern void radeon_dp_set_link_config(struct drm_connector *connector,
  372. struct drm_display_mode *mode);
  373. extern void dp_link_train(struct drm_encoder *encoder,
  374. struct drm_connector *connector);
  375. extern u8 radeon_dp_getsinktype(struct radeon_connector *radeon_connector);
  376. extern bool radeon_dp_getdpcd(struct radeon_connector *radeon_connector);
  377. extern void atombios_dig_encoder_setup(struct drm_encoder *encoder, int action);
  378. extern void atombios_dig_transmitter_setup(struct drm_encoder *encoder,
  379. int action, uint8_t lane_num,
  380. uint8_t lane_set);
  381. extern int radeon_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
  382. uint8_t write_byte, uint8_t *read_byte);
  383. extern struct radeon_i2c_chan *radeon_i2c_create_dp(struct drm_device *dev,
  384. struct radeon_i2c_bus_rec *rec,
  385. const char *name);
  386. extern struct radeon_i2c_chan *radeon_i2c_create(struct drm_device *dev,
  387. struct radeon_i2c_bus_rec *rec,
  388. const char *name);
  389. extern void radeon_i2c_destroy(struct radeon_i2c_chan *i2c);
  390. extern void radeon_i2c_get_byte(struct radeon_i2c_chan *i2c_bus,
  391. u8 slave_addr,
  392. u8 addr,
  393. u8 *val);
  394. extern void radeon_i2c_put_byte(struct radeon_i2c_chan *i2c,
  395. u8 slave_addr,
  396. u8 addr,
  397. u8 val);
  398. extern bool radeon_ddc_probe(struct radeon_connector *radeon_connector);
  399. extern int radeon_ddc_get_modes(struct radeon_connector *radeon_connector);
  400. extern struct drm_encoder *radeon_best_encoder(struct drm_connector *connector);
  401. extern void radeon_compute_pll(struct radeon_pll *pll,
  402. uint64_t freq,
  403. uint32_t *dot_clock_p,
  404. uint32_t *fb_div_p,
  405. uint32_t *frac_fb_div_p,
  406. uint32_t *ref_div_p,
  407. uint32_t *post_div_p);
  408. extern void radeon_setup_encoder_clones(struct drm_device *dev);
  409. struct drm_encoder *radeon_encoder_legacy_lvds_add(struct drm_device *dev, int bios_index);
  410. struct drm_encoder *radeon_encoder_legacy_primary_dac_add(struct drm_device *dev, int bios_index, int with_tv);
  411. struct drm_encoder *radeon_encoder_legacy_tv_dac_add(struct drm_device *dev, int bios_index, int with_tv);
  412. struct drm_encoder *radeon_encoder_legacy_tmds_int_add(struct drm_device *dev, int bios_index);
  413. struct drm_encoder *radeon_encoder_legacy_tmds_ext_add(struct drm_device *dev, int bios_index);
  414. extern void atombios_external_tmds_setup(struct drm_encoder *encoder, int action);
  415. extern void atombios_digital_setup(struct drm_encoder *encoder, int action);
  416. extern int atombios_get_encoder_mode(struct drm_encoder *encoder);
  417. extern void radeon_encoder_set_active_device(struct drm_encoder *encoder);
  418. extern void radeon_crtc_load_lut(struct drm_crtc *crtc);
  419. extern int atombios_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  420. struct drm_framebuffer *old_fb);
  421. extern int atombios_crtc_mode_set(struct drm_crtc *crtc,
  422. struct drm_display_mode *mode,
  423. struct drm_display_mode *adjusted_mode,
  424. int x, int y,
  425. struct drm_framebuffer *old_fb);
  426. extern void atombios_crtc_dpms(struct drm_crtc *crtc, int mode);
  427. extern int radeon_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  428. struct drm_framebuffer *old_fb);
  429. extern int radeon_crtc_cursor_set(struct drm_crtc *crtc,
  430. struct drm_file *file_priv,
  431. uint32_t handle,
  432. uint32_t width,
  433. uint32_t height);
  434. extern int radeon_crtc_cursor_move(struct drm_crtc *crtc,
  435. int x, int y);
  436. extern bool radeon_combios_check_hardcoded_edid(struct radeon_device *rdev);
  437. extern struct edid *
  438. radeon_combios_get_hardcoded_edid(struct radeon_device *rdev);
  439. extern bool radeon_atom_get_clock_info(struct drm_device *dev);
  440. extern bool radeon_combios_get_clock_info(struct drm_device *dev);
  441. extern struct radeon_encoder_atom_dig *
  442. radeon_atombios_get_lvds_info(struct radeon_encoder *encoder);
  443. extern bool radeon_atombios_get_tmds_info(struct radeon_encoder *encoder,
  444. struct radeon_encoder_int_tmds *tmds);
  445. extern bool radeon_legacy_get_tmds_info_from_combios(struct radeon_encoder *encoder,
  446. struct radeon_encoder_int_tmds *tmds);
  447. extern bool radeon_legacy_get_tmds_info_from_table(struct radeon_encoder *encoder,
  448. struct radeon_encoder_int_tmds *tmds);
  449. extern bool radeon_legacy_get_ext_tmds_info_from_combios(struct radeon_encoder *encoder,
  450. struct radeon_encoder_ext_tmds *tmds);
  451. extern bool radeon_legacy_get_ext_tmds_info_from_table(struct radeon_encoder *encoder,
  452. struct radeon_encoder_ext_tmds *tmds);
  453. extern struct radeon_encoder_primary_dac *
  454. radeon_atombios_get_primary_dac_info(struct radeon_encoder *encoder);
  455. extern struct radeon_encoder_tv_dac *
  456. radeon_atombios_get_tv_dac_info(struct radeon_encoder *encoder);
  457. extern struct radeon_encoder_lvds *
  458. radeon_combios_get_lvds_info(struct radeon_encoder *encoder);
  459. extern void radeon_combios_get_ext_tmds_info(struct radeon_encoder *encoder);
  460. extern struct radeon_encoder_tv_dac *
  461. radeon_combios_get_tv_dac_info(struct radeon_encoder *encoder);
  462. extern struct radeon_encoder_primary_dac *
  463. radeon_combios_get_primary_dac_info(struct radeon_encoder *encoder);
  464. extern bool radeon_combios_external_tmds_setup(struct drm_encoder *encoder);
  465. extern void radeon_external_tmds_setup(struct drm_encoder *encoder);
  466. extern void radeon_combios_output_lock(struct drm_encoder *encoder, bool lock);
  467. extern void radeon_combios_initialize_bios_scratch_regs(struct drm_device *dev);
  468. extern void radeon_atom_output_lock(struct drm_encoder *encoder, bool lock);
  469. extern void radeon_atom_initialize_bios_scratch_regs(struct drm_device *dev);
  470. extern void radeon_save_bios_scratch_regs(struct radeon_device *rdev);
  471. extern void radeon_restore_bios_scratch_regs(struct radeon_device *rdev);
  472. extern void
  473. radeon_atombios_encoder_crtc_scratch_regs(struct drm_encoder *encoder, int crtc);
  474. extern void
  475. radeon_atombios_encoder_dpms_scratch_regs(struct drm_encoder *encoder, bool on);
  476. extern void
  477. radeon_combios_encoder_crtc_scratch_regs(struct drm_encoder *encoder, int crtc);
  478. extern void
  479. radeon_combios_encoder_dpms_scratch_regs(struct drm_encoder *encoder, bool on);
  480. extern void radeon_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
  481. u16 blue, int regno);
  482. extern void radeon_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
  483. u16 *blue, int regno);
  484. struct drm_framebuffer *radeon_framebuffer_create(struct drm_device *dev,
  485. struct drm_mode_fb_cmd *mode_cmd,
  486. struct drm_gem_object *obj);
  487. int radeonfb_probe(struct drm_device *dev);
  488. int radeonfb_remove(struct drm_device *dev, struct drm_framebuffer *fb);
  489. bool radeon_get_legacy_connector_info_from_bios(struct drm_device *dev);
  490. bool radeon_get_legacy_connector_info_from_table(struct drm_device *dev);
  491. void radeon_atombios_init_crtc(struct drm_device *dev,
  492. struct radeon_crtc *radeon_crtc);
  493. void radeon_legacy_init_crtc(struct drm_device *dev,
  494. struct radeon_crtc *radeon_crtc);
  495. void radeon_get_clock_info(struct drm_device *dev);
  496. extern bool radeon_get_atom_connector_info_from_object_table(struct drm_device *dev);
  497. extern bool radeon_get_atom_connector_info_from_supported_devices_table(struct drm_device *dev);
  498. void radeon_enc_destroy(struct drm_encoder *encoder);
  499. void radeon_copy_fb(struct drm_device *dev, struct drm_gem_object *dst_obj);
  500. void radeon_combios_asic_init(struct drm_device *dev);
  501. extern int radeon_static_clocks_init(struct drm_device *dev);
  502. bool radeon_crtc_scaling_mode_fixup(struct drm_crtc *crtc,
  503. struct drm_display_mode *mode,
  504. struct drm_display_mode *adjusted_mode);
  505. void atom_rv515_force_tv_scaler(struct radeon_device *rdev, struct radeon_crtc *radeon_crtc);
  506. /* legacy tv */
  507. void radeon_legacy_tv_adjust_crtc_reg(struct drm_encoder *encoder,
  508. uint32_t *h_total_disp, uint32_t *h_sync_strt_wid,
  509. uint32_t *v_total_disp, uint32_t *v_sync_strt_wid);
  510. void radeon_legacy_tv_adjust_pll1(struct drm_encoder *encoder,
  511. uint32_t *htotal_cntl, uint32_t *ppll_ref_div,
  512. uint32_t *ppll_div_3, uint32_t *pixclks_cntl);
  513. void radeon_legacy_tv_adjust_pll2(struct drm_encoder *encoder,
  514. uint32_t *htotal2_cntl, uint32_t *p2pll_ref_div,
  515. uint32_t *p2pll_div_0, uint32_t *pixclks_cntl);
  516. void radeon_legacy_tv_mode_set(struct drm_encoder *encoder,
  517. struct drm_display_mode *mode,
  518. struct drm_display_mode *adjusted_mode);
  519. #endif