radeon_kms.c 9.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include "drmP.h"
  29. #include "drm_sarea.h"
  30. #include "radeon.h"
  31. #include "radeon_drm.h"
  32. #include <linux/vga_switcheroo.h>
  33. #include <linux/slab.h>
  34. int radeon_driver_unload_kms(struct drm_device *dev)
  35. {
  36. struct radeon_device *rdev = dev->dev_private;
  37. if (rdev == NULL)
  38. return 0;
  39. radeon_modeset_fini(rdev);
  40. radeon_device_fini(rdev);
  41. kfree(rdev);
  42. dev->dev_private = NULL;
  43. return 0;
  44. }
  45. int radeon_driver_load_kms(struct drm_device *dev, unsigned long flags)
  46. {
  47. struct radeon_device *rdev;
  48. int r;
  49. rdev = kzalloc(sizeof(struct radeon_device), GFP_KERNEL);
  50. if (rdev == NULL) {
  51. return -ENOMEM;
  52. }
  53. dev->dev_private = (void *)rdev;
  54. /* update BUS flag */
  55. if (drm_device_is_agp(dev)) {
  56. flags |= RADEON_IS_AGP;
  57. } else if (drm_device_is_pcie(dev)) {
  58. flags |= RADEON_IS_PCIE;
  59. } else {
  60. flags |= RADEON_IS_PCI;
  61. }
  62. /* radeon_device_init should report only fatal error
  63. * like memory allocation failure or iomapping failure,
  64. * or memory manager initialization failure, it must
  65. * properly initialize the GPU MC controller and permit
  66. * VRAM allocation
  67. */
  68. r = radeon_device_init(rdev, dev, dev->pdev, flags);
  69. if (r) {
  70. dev_err(&dev->pdev->dev, "Fatal error during GPU init\n");
  71. goto out;
  72. }
  73. /* Again modeset_init should fail only on fatal error
  74. * otherwise it should provide enough functionalities
  75. * for shadowfb to run
  76. */
  77. r = radeon_modeset_init(rdev);
  78. if (r)
  79. dev_err(&dev->pdev->dev, "Fatal error during modeset init\n");
  80. out:
  81. if (r)
  82. radeon_driver_unload_kms(dev);
  83. return r;
  84. }
  85. /*
  86. * Userspace get informations ioctl
  87. */
  88. int radeon_info_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
  89. {
  90. struct radeon_device *rdev = dev->dev_private;
  91. struct drm_radeon_info *info;
  92. uint32_t *value_ptr;
  93. uint32_t value;
  94. info = data;
  95. value_ptr = (uint32_t *)((unsigned long)info->value);
  96. switch (info->request) {
  97. case RADEON_INFO_DEVICE_ID:
  98. value = dev->pci_device;
  99. break;
  100. case RADEON_INFO_NUM_GB_PIPES:
  101. value = rdev->num_gb_pipes;
  102. break;
  103. case RADEON_INFO_NUM_Z_PIPES:
  104. value = rdev->num_z_pipes;
  105. break;
  106. case RADEON_INFO_ACCEL_WORKING:
  107. value = rdev->accel_working;
  108. break;
  109. default:
  110. DRM_DEBUG("Invalid request %d\n", info->request);
  111. return -EINVAL;
  112. }
  113. if (DRM_COPY_TO_USER(value_ptr, &value, sizeof(uint32_t))) {
  114. DRM_ERROR("copy_to_user\n");
  115. return -EFAULT;
  116. }
  117. return 0;
  118. }
  119. /*
  120. * Outdated mess for old drm with Xorg being in charge (void function now).
  121. */
  122. int radeon_driver_firstopen_kms(struct drm_device *dev)
  123. {
  124. return 0;
  125. }
  126. void radeon_driver_lastclose_kms(struct drm_device *dev)
  127. {
  128. vga_switcheroo_process_delayed_switch();
  129. }
  130. int radeon_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv)
  131. {
  132. return 0;
  133. }
  134. void radeon_driver_postclose_kms(struct drm_device *dev,
  135. struct drm_file *file_priv)
  136. {
  137. }
  138. void radeon_driver_preclose_kms(struct drm_device *dev,
  139. struct drm_file *file_priv)
  140. {
  141. }
  142. /*
  143. * VBlank related functions.
  144. */
  145. u32 radeon_get_vblank_counter_kms(struct drm_device *dev, int crtc)
  146. {
  147. struct radeon_device *rdev = dev->dev_private;
  148. if (crtc < 0 || crtc >= rdev->num_crtc) {
  149. DRM_ERROR("Invalid crtc %d\n", crtc);
  150. return -EINVAL;
  151. }
  152. return radeon_get_vblank_counter(rdev, crtc);
  153. }
  154. int radeon_enable_vblank_kms(struct drm_device *dev, int crtc)
  155. {
  156. struct radeon_device *rdev = dev->dev_private;
  157. if (crtc < 0 || crtc >= rdev->num_crtc) {
  158. DRM_ERROR("Invalid crtc %d\n", crtc);
  159. return -EINVAL;
  160. }
  161. rdev->irq.crtc_vblank_int[crtc] = true;
  162. return radeon_irq_set(rdev);
  163. }
  164. void radeon_disable_vblank_kms(struct drm_device *dev, int crtc)
  165. {
  166. struct radeon_device *rdev = dev->dev_private;
  167. if (crtc < 0 || crtc >= rdev->num_crtc) {
  168. DRM_ERROR("Invalid crtc %d\n", crtc);
  169. return;
  170. }
  171. rdev->irq.crtc_vblank_int[crtc] = false;
  172. radeon_irq_set(rdev);
  173. }
  174. /*
  175. * IOCTL.
  176. */
  177. int radeon_dma_ioctl_kms(struct drm_device *dev, void *data,
  178. struct drm_file *file_priv)
  179. {
  180. /* Not valid in KMS. */
  181. return -EINVAL;
  182. }
  183. #define KMS_INVALID_IOCTL(name) \
  184. int name(struct drm_device *dev, void *data, struct drm_file *file_priv)\
  185. { \
  186. DRM_ERROR("invalid ioctl with kms %s\n", __func__); \
  187. return -EINVAL; \
  188. }
  189. /*
  190. * All these ioctls are invalid in kms world.
  191. */
  192. KMS_INVALID_IOCTL(radeon_cp_init_kms)
  193. KMS_INVALID_IOCTL(radeon_cp_start_kms)
  194. KMS_INVALID_IOCTL(radeon_cp_stop_kms)
  195. KMS_INVALID_IOCTL(radeon_cp_reset_kms)
  196. KMS_INVALID_IOCTL(radeon_cp_idle_kms)
  197. KMS_INVALID_IOCTL(radeon_cp_resume_kms)
  198. KMS_INVALID_IOCTL(radeon_engine_reset_kms)
  199. KMS_INVALID_IOCTL(radeon_fullscreen_kms)
  200. KMS_INVALID_IOCTL(radeon_cp_swap_kms)
  201. KMS_INVALID_IOCTL(radeon_cp_clear_kms)
  202. KMS_INVALID_IOCTL(radeon_cp_vertex_kms)
  203. KMS_INVALID_IOCTL(radeon_cp_indices_kms)
  204. KMS_INVALID_IOCTL(radeon_cp_texture_kms)
  205. KMS_INVALID_IOCTL(radeon_cp_stipple_kms)
  206. KMS_INVALID_IOCTL(radeon_cp_indirect_kms)
  207. KMS_INVALID_IOCTL(radeon_cp_vertex2_kms)
  208. KMS_INVALID_IOCTL(radeon_cp_cmdbuf_kms)
  209. KMS_INVALID_IOCTL(radeon_cp_getparam_kms)
  210. KMS_INVALID_IOCTL(radeon_cp_flip_kms)
  211. KMS_INVALID_IOCTL(radeon_mem_alloc_kms)
  212. KMS_INVALID_IOCTL(radeon_mem_free_kms)
  213. KMS_INVALID_IOCTL(radeon_mem_init_heap_kms)
  214. KMS_INVALID_IOCTL(radeon_irq_emit_kms)
  215. KMS_INVALID_IOCTL(radeon_irq_wait_kms)
  216. KMS_INVALID_IOCTL(radeon_cp_setparam_kms)
  217. KMS_INVALID_IOCTL(radeon_surface_alloc_kms)
  218. KMS_INVALID_IOCTL(radeon_surface_free_kms)
  219. struct drm_ioctl_desc radeon_ioctls_kms[] = {
  220. DRM_IOCTL_DEF(DRM_RADEON_CP_INIT, radeon_cp_init_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  221. DRM_IOCTL_DEF(DRM_RADEON_CP_START, radeon_cp_start_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  222. DRM_IOCTL_DEF(DRM_RADEON_CP_STOP, radeon_cp_stop_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  223. DRM_IOCTL_DEF(DRM_RADEON_CP_RESET, radeon_cp_reset_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  224. DRM_IOCTL_DEF(DRM_RADEON_CP_IDLE, radeon_cp_idle_kms, DRM_AUTH),
  225. DRM_IOCTL_DEF(DRM_RADEON_CP_RESUME, radeon_cp_resume_kms, DRM_AUTH),
  226. DRM_IOCTL_DEF(DRM_RADEON_RESET, radeon_engine_reset_kms, DRM_AUTH),
  227. DRM_IOCTL_DEF(DRM_RADEON_FULLSCREEN, radeon_fullscreen_kms, DRM_AUTH),
  228. DRM_IOCTL_DEF(DRM_RADEON_SWAP, radeon_cp_swap_kms, DRM_AUTH),
  229. DRM_IOCTL_DEF(DRM_RADEON_CLEAR, radeon_cp_clear_kms, DRM_AUTH),
  230. DRM_IOCTL_DEF(DRM_RADEON_VERTEX, radeon_cp_vertex_kms, DRM_AUTH),
  231. DRM_IOCTL_DEF(DRM_RADEON_INDICES, radeon_cp_indices_kms, DRM_AUTH),
  232. DRM_IOCTL_DEF(DRM_RADEON_TEXTURE, radeon_cp_texture_kms, DRM_AUTH),
  233. DRM_IOCTL_DEF(DRM_RADEON_STIPPLE, radeon_cp_stipple_kms, DRM_AUTH),
  234. DRM_IOCTL_DEF(DRM_RADEON_INDIRECT, radeon_cp_indirect_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  235. DRM_IOCTL_DEF(DRM_RADEON_VERTEX2, radeon_cp_vertex2_kms, DRM_AUTH),
  236. DRM_IOCTL_DEF(DRM_RADEON_CMDBUF, radeon_cp_cmdbuf_kms, DRM_AUTH),
  237. DRM_IOCTL_DEF(DRM_RADEON_GETPARAM, radeon_cp_getparam_kms, DRM_AUTH),
  238. DRM_IOCTL_DEF(DRM_RADEON_FLIP, radeon_cp_flip_kms, DRM_AUTH),
  239. DRM_IOCTL_DEF(DRM_RADEON_ALLOC, radeon_mem_alloc_kms, DRM_AUTH),
  240. DRM_IOCTL_DEF(DRM_RADEON_FREE, radeon_mem_free_kms, DRM_AUTH),
  241. DRM_IOCTL_DEF(DRM_RADEON_INIT_HEAP, radeon_mem_init_heap_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  242. DRM_IOCTL_DEF(DRM_RADEON_IRQ_EMIT, radeon_irq_emit_kms, DRM_AUTH),
  243. DRM_IOCTL_DEF(DRM_RADEON_IRQ_WAIT, radeon_irq_wait_kms, DRM_AUTH),
  244. DRM_IOCTL_DEF(DRM_RADEON_SETPARAM, radeon_cp_setparam_kms, DRM_AUTH),
  245. DRM_IOCTL_DEF(DRM_RADEON_SURF_ALLOC, radeon_surface_alloc_kms, DRM_AUTH),
  246. DRM_IOCTL_DEF(DRM_RADEON_SURF_FREE, radeon_surface_free_kms, DRM_AUTH),
  247. /* KMS */
  248. DRM_IOCTL_DEF(DRM_RADEON_GEM_INFO, radeon_gem_info_ioctl, DRM_AUTH|DRM_UNLOCKED),
  249. DRM_IOCTL_DEF(DRM_RADEON_GEM_CREATE, radeon_gem_create_ioctl, DRM_AUTH|DRM_UNLOCKED),
  250. DRM_IOCTL_DEF(DRM_RADEON_GEM_MMAP, radeon_gem_mmap_ioctl, DRM_AUTH|DRM_UNLOCKED),
  251. DRM_IOCTL_DEF(DRM_RADEON_GEM_SET_DOMAIN, radeon_gem_set_domain_ioctl, DRM_AUTH|DRM_UNLOCKED),
  252. DRM_IOCTL_DEF(DRM_RADEON_GEM_PREAD, radeon_gem_pread_ioctl, DRM_AUTH|DRM_UNLOCKED),
  253. DRM_IOCTL_DEF(DRM_RADEON_GEM_PWRITE, radeon_gem_pwrite_ioctl, DRM_AUTH|DRM_UNLOCKED),
  254. DRM_IOCTL_DEF(DRM_RADEON_GEM_WAIT_IDLE, radeon_gem_wait_idle_ioctl, DRM_AUTH|DRM_UNLOCKED),
  255. DRM_IOCTL_DEF(DRM_RADEON_CS, radeon_cs_ioctl, DRM_AUTH|DRM_UNLOCKED),
  256. DRM_IOCTL_DEF(DRM_RADEON_INFO, radeon_info_ioctl, DRM_AUTH|DRM_UNLOCKED),
  257. DRM_IOCTL_DEF(DRM_RADEON_GEM_SET_TILING, radeon_gem_set_tiling_ioctl, DRM_AUTH|DRM_UNLOCKED),
  258. DRM_IOCTL_DEF(DRM_RADEON_GEM_GET_TILING, radeon_gem_get_tiling_ioctl, DRM_AUTH|DRM_UNLOCKED),
  259. DRM_IOCTL_DEF(DRM_RADEON_GEM_BUSY, radeon_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED),
  260. };
  261. int radeon_max_kms_ioctl = DRM_ARRAY_SIZE(radeon_ioctls_kms);