radeon_bios.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include "drmP.h"
  29. #include "radeon_reg.h"
  30. #include "radeon.h"
  31. #include "atom.h"
  32. #include <linux/vga_switcheroo.h>
  33. #include <linux/slab.h>
  34. /*
  35. * BIOS.
  36. */
  37. /* If you boot an IGP board with a discrete card as the primary,
  38. * the IGP rom is not accessible via the rom bar as the IGP rom is
  39. * part of the system bios. On boot, the system bios puts a
  40. * copy of the igp rom at the start of vram if a discrete card is
  41. * present.
  42. */
  43. static bool igp_read_bios_from_vram(struct radeon_device *rdev)
  44. {
  45. uint8_t __iomem *bios;
  46. resource_size_t vram_base;
  47. resource_size_t size = 256 * 1024; /* ??? */
  48. rdev->bios = NULL;
  49. vram_base = drm_get_resource_start(rdev->ddev, 0);
  50. bios = ioremap(vram_base, size);
  51. if (!bios) {
  52. return false;
  53. }
  54. if (size == 0 || bios[0] != 0x55 || bios[1] != 0xaa) {
  55. iounmap(bios);
  56. return false;
  57. }
  58. rdev->bios = kmalloc(size, GFP_KERNEL);
  59. if (rdev->bios == NULL) {
  60. iounmap(bios);
  61. return false;
  62. }
  63. memcpy_fromio(rdev->bios, bios, size);
  64. iounmap(bios);
  65. return true;
  66. }
  67. static bool radeon_read_bios(struct radeon_device *rdev)
  68. {
  69. uint8_t __iomem *bios;
  70. size_t size;
  71. rdev->bios = NULL;
  72. /* XXX: some cards may return 0 for rom size? ddx has a workaround */
  73. bios = pci_map_rom(rdev->pdev, &size);
  74. if (!bios) {
  75. return false;
  76. }
  77. if (size == 0 || bios[0] != 0x55 || bios[1] != 0xaa) {
  78. pci_unmap_rom(rdev->pdev, bios);
  79. return false;
  80. }
  81. rdev->bios = kmalloc(size, GFP_KERNEL);
  82. if (rdev->bios == NULL) {
  83. pci_unmap_rom(rdev->pdev, bios);
  84. return false;
  85. }
  86. memcpy(rdev->bios, bios, size);
  87. pci_unmap_rom(rdev->pdev, bios);
  88. return true;
  89. }
  90. /* ATRM is used to get the BIOS on the discrete cards in
  91. * dual-gpu systems.
  92. */
  93. static bool radeon_atrm_get_bios(struct radeon_device *rdev)
  94. {
  95. int ret;
  96. int size = 64 * 1024;
  97. int i;
  98. if (!radeon_atrm_supported(rdev->pdev))
  99. return false;
  100. rdev->bios = kmalloc(size, GFP_KERNEL);
  101. if (!rdev->bios) {
  102. DRM_ERROR("Unable to allocate bios\n");
  103. return false;
  104. }
  105. for (i = 0; i < size / ATRM_BIOS_PAGE; i++) {
  106. ret = radeon_atrm_get_bios_chunk(rdev->bios,
  107. (i * ATRM_BIOS_PAGE),
  108. ATRM_BIOS_PAGE);
  109. if (ret <= 0)
  110. break;
  111. }
  112. if (i == 0 || rdev->bios[0] != 0x55 || rdev->bios[1] != 0xaa) {
  113. kfree(rdev->bios);
  114. return false;
  115. }
  116. return true;
  117. }
  118. static bool r700_read_disabled_bios(struct radeon_device *rdev)
  119. {
  120. uint32_t viph_control;
  121. uint32_t bus_cntl;
  122. uint32_t d1vga_control;
  123. uint32_t d2vga_control;
  124. uint32_t vga_render_control;
  125. uint32_t rom_cntl;
  126. uint32_t cg_spll_func_cntl = 0;
  127. uint32_t cg_spll_status;
  128. bool r;
  129. viph_control = RREG32(RADEON_VIPH_CONTROL);
  130. bus_cntl = RREG32(RADEON_BUS_CNTL);
  131. d1vga_control = RREG32(AVIVO_D1VGA_CONTROL);
  132. d2vga_control = RREG32(AVIVO_D2VGA_CONTROL);
  133. vga_render_control = RREG32(AVIVO_VGA_RENDER_CONTROL);
  134. rom_cntl = RREG32(R600_ROM_CNTL);
  135. /* disable VIP */
  136. WREG32(RADEON_VIPH_CONTROL, (viph_control & ~RADEON_VIPH_EN));
  137. /* enable the rom */
  138. WREG32(RADEON_BUS_CNTL, (bus_cntl & ~RADEON_BUS_BIOS_DIS_ROM));
  139. /* Disable VGA mode */
  140. WREG32(AVIVO_D1VGA_CONTROL,
  141. (d1vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  142. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  143. WREG32(AVIVO_D2VGA_CONTROL,
  144. (d2vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  145. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  146. WREG32(AVIVO_VGA_RENDER_CONTROL,
  147. (vga_render_control & ~AVIVO_VGA_VSTATUS_CNTL_MASK));
  148. if (rdev->family == CHIP_RV730) {
  149. cg_spll_func_cntl = RREG32(R600_CG_SPLL_FUNC_CNTL);
  150. /* enable bypass mode */
  151. WREG32(R600_CG_SPLL_FUNC_CNTL, (cg_spll_func_cntl |
  152. R600_SPLL_BYPASS_EN));
  153. /* wait for SPLL_CHG_STATUS to change to 1 */
  154. cg_spll_status = 0;
  155. while (!(cg_spll_status & R600_SPLL_CHG_STATUS))
  156. cg_spll_status = RREG32(R600_CG_SPLL_STATUS);
  157. WREG32(R600_ROM_CNTL, (rom_cntl & ~R600_SCK_OVERWRITE));
  158. } else
  159. WREG32(R600_ROM_CNTL, (rom_cntl | R600_SCK_OVERWRITE));
  160. r = radeon_read_bios(rdev);
  161. /* restore regs */
  162. if (rdev->family == CHIP_RV730) {
  163. WREG32(R600_CG_SPLL_FUNC_CNTL, cg_spll_func_cntl);
  164. /* wait for SPLL_CHG_STATUS to change to 1 */
  165. cg_spll_status = 0;
  166. while (!(cg_spll_status & R600_SPLL_CHG_STATUS))
  167. cg_spll_status = RREG32(R600_CG_SPLL_STATUS);
  168. }
  169. WREG32(RADEON_VIPH_CONTROL, viph_control);
  170. WREG32(RADEON_BUS_CNTL, bus_cntl);
  171. WREG32(AVIVO_D1VGA_CONTROL, d1vga_control);
  172. WREG32(AVIVO_D2VGA_CONTROL, d2vga_control);
  173. WREG32(AVIVO_VGA_RENDER_CONTROL, vga_render_control);
  174. WREG32(R600_ROM_CNTL, rom_cntl);
  175. return r;
  176. }
  177. static bool r600_read_disabled_bios(struct radeon_device *rdev)
  178. {
  179. uint32_t viph_control;
  180. uint32_t bus_cntl;
  181. uint32_t d1vga_control;
  182. uint32_t d2vga_control;
  183. uint32_t vga_render_control;
  184. uint32_t rom_cntl;
  185. uint32_t general_pwrmgt;
  186. uint32_t low_vid_lower_gpio_cntl;
  187. uint32_t medium_vid_lower_gpio_cntl;
  188. uint32_t high_vid_lower_gpio_cntl;
  189. uint32_t ctxsw_vid_lower_gpio_cntl;
  190. uint32_t lower_gpio_enable;
  191. bool r;
  192. viph_control = RREG32(RADEON_VIPH_CONTROL);
  193. bus_cntl = RREG32(RADEON_BUS_CNTL);
  194. d1vga_control = RREG32(AVIVO_D1VGA_CONTROL);
  195. d2vga_control = RREG32(AVIVO_D2VGA_CONTROL);
  196. vga_render_control = RREG32(AVIVO_VGA_RENDER_CONTROL);
  197. rom_cntl = RREG32(R600_ROM_CNTL);
  198. general_pwrmgt = RREG32(R600_GENERAL_PWRMGT);
  199. low_vid_lower_gpio_cntl = RREG32(R600_LOW_VID_LOWER_GPIO_CNTL);
  200. medium_vid_lower_gpio_cntl = RREG32(R600_MEDIUM_VID_LOWER_GPIO_CNTL);
  201. high_vid_lower_gpio_cntl = RREG32(R600_HIGH_VID_LOWER_GPIO_CNTL);
  202. ctxsw_vid_lower_gpio_cntl = RREG32(R600_CTXSW_VID_LOWER_GPIO_CNTL);
  203. lower_gpio_enable = RREG32(R600_LOWER_GPIO_ENABLE);
  204. /* disable VIP */
  205. WREG32(RADEON_VIPH_CONTROL, (viph_control & ~RADEON_VIPH_EN));
  206. /* enable the rom */
  207. WREG32(RADEON_BUS_CNTL, (bus_cntl & ~RADEON_BUS_BIOS_DIS_ROM));
  208. /* Disable VGA mode */
  209. WREG32(AVIVO_D1VGA_CONTROL,
  210. (d1vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  211. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  212. WREG32(AVIVO_D2VGA_CONTROL,
  213. (d2vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  214. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  215. WREG32(AVIVO_VGA_RENDER_CONTROL,
  216. (vga_render_control & ~AVIVO_VGA_VSTATUS_CNTL_MASK));
  217. WREG32(R600_ROM_CNTL,
  218. ((rom_cntl & ~R600_SCK_PRESCALE_CRYSTAL_CLK_MASK) |
  219. (1 << R600_SCK_PRESCALE_CRYSTAL_CLK_SHIFT) |
  220. R600_SCK_OVERWRITE));
  221. WREG32(R600_GENERAL_PWRMGT, (general_pwrmgt & ~R600_OPEN_DRAIN_PADS));
  222. WREG32(R600_LOW_VID_LOWER_GPIO_CNTL,
  223. (low_vid_lower_gpio_cntl & ~0x400));
  224. WREG32(R600_MEDIUM_VID_LOWER_GPIO_CNTL,
  225. (medium_vid_lower_gpio_cntl & ~0x400));
  226. WREG32(R600_HIGH_VID_LOWER_GPIO_CNTL,
  227. (high_vid_lower_gpio_cntl & ~0x400));
  228. WREG32(R600_CTXSW_VID_LOWER_GPIO_CNTL,
  229. (ctxsw_vid_lower_gpio_cntl & ~0x400));
  230. WREG32(R600_LOWER_GPIO_ENABLE, (lower_gpio_enable | 0x400));
  231. r = radeon_read_bios(rdev);
  232. /* restore regs */
  233. WREG32(RADEON_VIPH_CONTROL, viph_control);
  234. WREG32(RADEON_BUS_CNTL, bus_cntl);
  235. WREG32(AVIVO_D1VGA_CONTROL, d1vga_control);
  236. WREG32(AVIVO_D2VGA_CONTROL, d2vga_control);
  237. WREG32(AVIVO_VGA_RENDER_CONTROL, vga_render_control);
  238. WREG32(R600_ROM_CNTL, rom_cntl);
  239. WREG32(R600_GENERAL_PWRMGT, general_pwrmgt);
  240. WREG32(R600_LOW_VID_LOWER_GPIO_CNTL, low_vid_lower_gpio_cntl);
  241. WREG32(R600_MEDIUM_VID_LOWER_GPIO_CNTL, medium_vid_lower_gpio_cntl);
  242. WREG32(R600_HIGH_VID_LOWER_GPIO_CNTL, high_vid_lower_gpio_cntl);
  243. WREG32(R600_CTXSW_VID_LOWER_GPIO_CNTL, ctxsw_vid_lower_gpio_cntl);
  244. WREG32(R600_LOWER_GPIO_ENABLE, lower_gpio_enable);
  245. return r;
  246. }
  247. static bool avivo_read_disabled_bios(struct radeon_device *rdev)
  248. {
  249. uint32_t seprom_cntl1;
  250. uint32_t viph_control;
  251. uint32_t bus_cntl;
  252. uint32_t d1vga_control;
  253. uint32_t d2vga_control;
  254. uint32_t vga_render_control;
  255. uint32_t gpiopad_a;
  256. uint32_t gpiopad_en;
  257. uint32_t gpiopad_mask;
  258. bool r;
  259. seprom_cntl1 = RREG32(RADEON_SEPROM_CNTL1);
  260. viph_control = RREG32(RADEON_VIPH_CONTROL);
  261. bus_cntl = RREG32(RADEON_BUS_CNTL);
  262. d1vga_control = RREG32(AVIVO_D1VGA_CONTROL);
  263. d2vga_control = RREG32(AVIVO_D2VGA_CONTROL);
  264. vga_render_control = RREG32(AVIVO_VGA_RENDER_CONTROL);
  265. gpiopad_a = RREG32(RADEON_GPIOPAD_A);
  266. gpiopad_en = RREG32(RADEON_GPIOPAD_EN);
  267. gpiopad_mask = RREG32(RADEON_GPIOPAD_MASK);
  268. WREG32(RADEON_SEPROM_CNTL1,
  269. ((seprom_cntl1 & ~RADEON_SCK_PRESCALE_MASK) |
  270. (0xc << RADEON_SCK_PRESCALE_SHIFT)));
  271. WREG32(RADEON_GPIOPAD_A, 0);
  272. WREG32(RADEON_GPIOPAD_EN, 0);
  273. WREG32(RADEON_GPIOPAD_MASK, 0);
  274. /* disable VIP */
  275. WREG32(RADEON_VIPH_CONTROL, (viph_control & ~RADEON_VIPH_EN));
  276. /* enable the rom */
  277. WREG32(RADEON_BUS_CNTL, (bus_cntl & ~RADEON_BUS_BIOS_DIS_ROM));
  278. /* Disable VGA mode */
  279. WREG32(AVIVO_D1VGA_CONTROL,
  280. (d1vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  281. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  282. WREG32(AVIVO_D2VGA_CONTROL,
  283. (d2vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  284. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  285. WREG32(AVIVO_VGA_RENDER_CONTROL,
  286. (vga_render_control & ~AVIVO_VGA_VSTATUS_CNTL_MASK));
  287. r = radeon_read_bios(rdev);
  288. /* restore regs */
  289. WREG32(RADEON_SEPROM_CNTL1, seprom_cntl1);
  290. WREG32(RADEON_VIPH_CONTROL, viph_control);
  291. WREG32(RADEON_BUS_CNTL, bus_cntl);
  292. WREG32(AVIVO_D1VGA_CONTROL, d1vga_control);
  293. WREG32(AVIVO_D2VGA_CONTROL, d2vga_control);
  294. WREG32(AVIVO_VGA_RENDER_CONTROL, vga_render_control);
  295. WREG32(RADEON_GPIOPAD_A, gpiopad_a);
  296. WREG32(RADEON_GPIOPAD_EN, gpiopad_en);
  297. WREG32(RADEON_GPIOPAD_MASK, gpiopad_mask);
  298. return r;
  299. }
  300. static bool legacy_read_disabled_bios(struct radeon_device *rdev)
  301. {
  302. uint32_t seprom_cntl1;
  303. uint32_t viph_control;
  304. uint32_t bus_cntl;
  305. uint32_t crtc_gen_cntl;
  306. uint32_t crtc2_gen_cntl;
  307. uint32_t crtc_ext_cntl;
  308. uint32_t fp2_gen_cntl;
  309. bool r;
  310. seprom_cntl1 = RREG32(RADEON_SEPROM_CNTL1);
  311. viph_control = RREG32(RADEON_VIPH_CONTROL);
  312. bus_cntl = RREG32(RADEON_BUS_CNTL);
  313. crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL);
  314. crtc2_gen_cntl = 0;
  315. crtc_ext_cntl = RREG32(RADEON_CRTC_EXT_CNTL);
  316. fp2_gen_cntl = 0;
  317. if (rdev->ddev->pci_device == PCI_DEVICE_ID_ATI_RADEON_QY) {
  318. fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  319. }
  320. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  321. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  322. }
  323. WREG32(RADEON_SEPROM_CNTL1,
  324. ((seprom_cntl1 & ~RADEON_SCK_PRESCALE_MASK) |
  325. (0xc << RADEON_SCK_PRESCALE_SHIFT)));
  326. /* disable VIP */
  327. WREG32(RADEON_VIPH_CONTROL, (viph_control & ~RADEON_VIPH_EN));
  328. /* enable the rom */
  329. WREG32(RADEON_BUS_CNTL, (bus_cntl & ~RADEON_BUS_BIOS_DIS_ROM));
  330. /* Turn off mem requests and CRTC for both controllers */
  331. WREG32(RADEON_CRTC_GEN_CNTL,
  332. ((crtc_gen_cntl & ~RADEON_CRTC_EN) |
  333. (RADEON_CRTC_DISP_REQ_EN_B |
  334. RADEON_CRTC_EXT_DISP_EN)));
  335. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  336. WREG32(RADEON_CRTC2_GEN_CNTL,
  337. ((crtc2_gen_cntl & ~RADEON_CRTC2_EN) |
  338. RADEON_CRTC2_DISP_REQ_EN_B));
  339. }
  340. /* Turn off CRTC */
  341. WREG32(RADEON_CRTC_EXT_CNTL,
  342. ((crtc_ext_cntl & ~RADEON_CRTC_CRT_ON) |
  343. (RADEON_CRTC_SYNC_TRISTAT |
  344. RADEON_CRTC_DISPLAY_DIS)));
  345. if (rdev->ddev->pci_device == PCI_DEVICE_ID_ATI_RADEON_QY) {
  346. WREG32(RADEON_FP2_GEN_CNTL, (fp2_gen_cntl & ~RADEON_FP2_ON));
  347. }
  348. r = radeon_read_bios(rdev);
  349. /* restore regs */
  350. WREG32(RADEON_SEPROM_CNTL1, seprom_cntl1);
  351. WREG32(RADEON_VIPH_CONTROL, viph_control);
  352. WREG32(RADEON_BUS_CNTL, bus_cntl);
  353. WREG32(RADEON_CRTC_GEN_CNTL, crtc_gen_cntl);
  354. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  355. WREG32(RADEON_CRTC2_GEN_CNTL, crtc2_gen_cntl);
  356. }
  357. WREG32(RADEON_CRTC_EXT_CNTL, crtc_ext_cntl);
  358. if (rdev->ddev->pci_device == PCI_DEVICE_ID_ATI_RADEON_QY) {
  359. WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
  360. }
  361. return r;
  362. }
  363. static bool radeon_read_disabled_bios(struct radeon_device *rdev)
  364. {
  365. if (rdev->flags & RADEON_IS_IGP)
  366. return igp_read_bios_from_vram(rdev);
  367. else if (rdev->family >= CHIP_RV770)
  368. return r700_read_disabled_bios(rdev);
  369. else if (rdev->family >= CHIP_R600)
  370. return r600_read_disabled_bios(rdev);
  371. else if (rdev->family >= CHIP_RS600)
  372. return avivo_read_disabled_bios(rdev);
  373. else
  374. return legacy_read_disabled_bios(rdev);
  375. }
  376. bool radeon_get_bios(struct radeon_device *rdev)
  377. {
  378. bool r;
  379. uint16_t tmp;
  380. r = radeon_atrm_get_bios(rdev);
  381. if (r == false)
  382. r = igp_read_bios_from_vram(rdev);
  383. if (r == false)
  384. r = radeon_read_bios(rdev);
  385. if (r == false) {
  386. r = radeon_read_disabled_bios(rdev);
  387. }
  388. if (r == false || rdev->bios == NULL) {
  389. DRM_ERROR("Unable to locate a BIOS ROM\n");
  390. rdev->bios = NULL;
  391. return false;
  392. }
  393. if (rdev->bios[0] != 0x55 || rdev->bios[1] != 0xaa) {
  394. printk("BIOS signature incorrect %x %x\n", rdev->bios[0], rdev->bios[1]);
  395. goto free_bios;
  396. }
  397. tmp = RBIOS16(0x18);
  398. if (RBIOS8(tmp + 0x14) != 0x0) {
  399. DRM_INFO("Not an x86 BIOS ROM, not using.\n");
  400. goto free_bios;
  401. }
  402. rdev->bios_header_start = RBIOS16(0x48);
  403. if (!rdev->bios_header_start) {
  404. goto free_bios;
  405. }
  406. tmp = rdev->bios_header_start + 4;
  407. if (!memcmp(rdev->bios + tmp, "ATOM", 4) ||
  408. !memcmp(rdev->bios + tmp, "MOTA", 4)) {
  409. rdev->is_atom_bios = true;
  410. } else {
  411. rdev->is_atom_bios = false;
  412. }
  413. DRM_DEBUG("%sBIOS detected\n", rdev->is_atom_bios ? "ATOM" : "COM");
  414. return true;
  415. free_bios:
  416. kfree(rdev->bios);
  417. rdev->bios = NULL;
  418. return false;
  419. }