radeon_asic.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/console.h>
  29. #include <drm/drmP.h>
  30. #include <drm/drm_crtc_helper.h>
  31. #include <drm/radeon_drm.h>
  32. #include <linux/vgaarb.h>
  33. #include <linux/vga_switcheroo.h>
  34. #include "radeon_reg.h"
  35. #include "radeon.h"
  36. #include "radeon_asic.h"
  37. #include "atom.h"
  38. /*
  39. * Registers accessors functions.
  40. */
  41. static uint32_t radeon_invalid_rreg(struct radeon_device *rdev, uint32_t reg)
  42. {
  43. DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
  44. BUG_ON(1);
  45. return 0;
  46. }
  47. static void radeon_invalid_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  48. {
  49. DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
  50. reg, v);
  51. BUG_ON(1);
  52. }
  53. static void radeon_register_accessor_init(struct radeon_device *rdev)
  54. {
  55. rdev->mc_rreg = &radeon_invalid_rreg;
  56. rdev->mc_wreg = &radeon_invalid_wreg;
  57. rdev->pll_rreg = &radeon_invalid_rreg;
  58. rdev->pll_wreg = &radeon_invalid_wreg;
  59. rdev->pciep_rreg = &radeon_invalid_rreg;
  60. rdev->pciep_wreg = &radeon_invalid_wreg;
  61. /* Don't change order as we are overridding accessor. */
  62. if (rdev->family < CHIP_RV515) {
  63. rdev->pcie_reg_mask = 0xff;
  64. } else {
  65. rdev->pcie_reg_mask = 0x7ff;
  66. }
  67. /* FIXME: not sure here */
  68. if (rdev->family <= CHIP_R580) {
  69. rdev->pll_rreg = &r100_pll_rreg;
  70. rdev->pll_wreg = &r100_pll_wreg;
  71. }
  72. if (rdev->family >= CHIP_R420) {
  73. rdev->mc_rreg = &r420_mc_rreg;
  74. rdev->mc_wreg = &r420_mc_wreg;
  75. }
  76. if (rdev->family >= CHIP_RV515) {
  77. rdev->mc_rreg = &rv515_mc_rreg;
  78. rdev->mc_wreg = &rv515_mc_wreg;
  79. }
  80. if (rdev->family == CHIP_RS400 || rdev->family == CHIP_RS480) {
  81. rdev->mc_rreg = &rs400_mc_rreg;
  82. rdev->mc_wreg = &rs400_mc_wreg;
  83. }
  84. if (rdev->family == CHIP_RS690 || rdev->family == CHIP_RS740) {
  85. rdev->mc_rreg = &rs690_mc_rreg;
  86. rdev->mc_wreg = &rs690_mc_wreg;
  87. }
  88. if (rdev->family == CHIP_RS600) {
  89. rdev->mc_rreg = &rs600_mc_rreg;
  90. rdev->mc_wreg = &rs600_mc_wreg;
  91. }
  92. if ((rdev->family >= CHIP_R600) && (rdev->family <= CHIP_RV740)) {
  93. rdev->pciep_rreg = &r600_pciep_rreg;
  94. rdev->pciep_wreg = &r600_pciep_wreg;
  95. }
  96. }
  97. /* helper to disable agp */
  98. void radeon_agp_disable(struct radeon_device *rdev)
  99. {
  100. rdev->flags &= ~RADEON_IS_AGP;
  101. if (rdev->family >= CHIP_R600) {
  102. DRM_INFO("Forcing AGP to PCIE mode\n");
  103. rdev->flags |= RADEON_IS_PCIE;
  104. } else if (rdev->family >= CHIP_RV515 ||
  105. rdev->family == CHIP_RV380 ||
  106. rdev->family == CHIP_RV410 ||
  107. rdev->family == CHIP_R423) {
  108. DRM_INFO("Forcing AGP to PCIE mode\n");
  109. rdev->flags |= RADEON_IS_PCIE;
  110. rdev->asic->gart_tlb_flush = &rv370_pcie_gart_tlb_flush;
  111. rdev->asic->gart_set_page = &rv370_pcie_gart_set_page;
  112. } else {
  113. DRM_INFO("Forcing AGP to PCI mode\n");
  114. rdev->flags |= RADEON_IS_PCI;
  115. rdev->asic->gart_tlb_flush = &r100_pci_gart_tlb_flush;
  116. rdev->asic->gart_set_page = &r100_pci_gart_set_page;
  117. }
  118. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  119. }
  120. /*
  121. * ASIC
  122. */
  123. static struct radeon_asic r100_asic = {
  124. .init = &r100_init,
  125. .fini = &r100_fini,
  126. .suspend = &r100_suspend,
  127. .resume = &r100_resume,
  128. .vga_set_state = &r100_vga_set_state,
  129. .gpu_reset = &r100_gpu_reset,
  130. .gart_tlb_flush = &r100_pci_gart_tlb_flush,
  131. .gart_set_page = &r100_pci_gart_set_page,
  132. .cp_commit = &r100_cp_commit,
  133. .ring_start = &r100_ring_start,
  134. .ring_test = &r100_ring_test,
  135. .ring_ib_execute = &r100_ring_ib_execute,
  136. .irq_set = &r100_irq_set,
  137. .irq_process = &r100_irq_process,
  138. .get_vblank_counter = &r100_get_vblank_counter,
  139. .fence_ring_emit = &r100_fence_ring_emit,
  140. .cs_parse = &r100_cs_parse,
  141. .copy_blit = &r100_copy_blit,
  142. .copy_dma = NULL,
  143. .copy = &r100_copy_blit,
  144. .get_engine_clock = &radeon_legacy_get_engine_clock,
  145. .set_engine_clock = &radeon_legacy_set_engine_clock,
  146. .get_memory_clock = &radeon_legacy_get_memory_clock,
  147. .set_memory_clock = NULL,
  148. .get_pcie_lanes = NULL,
  149. .set_pcie_lanes = NULL,
  150. .set_clock_gating = &radeon_legacy_set_clock_gating,
  151. .set_surface_reg = r100_set_surface_reg,
  152. .clear_surface_reg = r100_clear_surface_reg,
  153. .bandwidth_update = &r100_bandwidth_update,
  154. .hpd_init = &r100_hpd_init,
  155. .hpd_fini = &r100_hpd_fini,
  156. .hpd_sense = &r100_hpd_sense,
  157. .hpd_set_polarity = &r100_hpd_set_polarity,
  158. .ioctl_wait_idle = NULL,
  159. };
  160. static struct radeon_asic r200_asic = {
  161. .init = &r100_init,
  162. .fini = &r100_fini,
  163. .suspend = &r100_suspend,
  164. .resume = &r100_resume,
  165. .vga_set_state = &r100_vga_set_state,
  166. .gpu_reset = &r100_gpu_reset,
  167. .gart_tlb_flush = &r100_pci_gart_tlb_flush,
  168. .gart_set_page = &r100_pci_gart_set_page,
  169. .cp_commit = &r100_cp_commit,
  170. .ring_start = &r100_ring_start,
  171. .ring_test = &r100_ring_test,
  172. .ring_ib_execute = &r100_ring_ib_execute,
  173. .irq_set = &r100_irq_set,
  174. .irq_process = &r100_irq_process,
  175. .get_vblank_counter = &r100_get_vblank_counter,
  176. .fence_ring_emit = &r100_fence_ring_emit,
  177. .cs_parse = &r100_cs_parse,
  178. .copy_blit = &r100_copy_blit,
  179. .copy_dma = &r200_copy_dma,
  180. .copy = &r100_copy_blit,
  181. .get_engine_clock = &radeon_legacy_get_engine_clock,
  182. .set_engine_clock = &radeon_legacy_set_engine_clock,
  183. .get_memory_clock = &radeon_legacy_get_memory_clock,
  184. .set_memory_clock = NULL,
  185. .set_pcie_lanes = NULL,
  186. .set_clock_gating = &radeon_legacy_set_clock_gating,
  187. .set_surface_reg = r100_set_surface_reg,
  188. .clear_surface_reg = r100_clear_surface_reg,
  189. .bandwidth_update = &r100_bandwidth_update,
  190. .hpd_init = &r100_hpd_init,
  191. .hpd_fini = &r100_hpd_fini,
  192. .hpd_sense = &r100_hpd_sense,
  193. .hpd_set_polarity = &r100_hpd_set_polarity,
  194. .ioctl_wait_idle = NULL,
  195. };
  196. static struct radeon_asic r300_asic = {
  197. .init = &r300_init,
  198. .fini = &r300_fini,
  199. .suspend = &r300_suspend,
  200. .resume = &r300_resume,
  201. .vga_set_state = &r100_vga_set_state,
  202. .gpu_reset = &r300_gpu_reset,
  203. .gart_tlb_flush = &r100_pci_gart_tlb_flush,
  204. .gart_set_page = &r100_pci_gart_set_page,
  205. .cp_commit = &r100_cp_commit,
  206. .ring_start = &r300_ring_start,
  207. .ring_test = &r100_ring_test,
  208. .ring_ib_execute = &r100_ring_ib_execute,
  209. .irq_set = &r100_irq_set,
  210. .irq_process = &r100_irq_process,
  211. .get_vblank_counter = &r100_get_vblank_counter,
  212. .fence_ring_emit = &r300_fence_ring_emit,
  213. .cs_parse = &r300_cs_parse,
  214. .copy_blit = &r100_copy_blit,
  215. .copy_dma = &r200_copy_dma,
  216. .copy = &r100_copy_blit,
  217. .get_engine_clock = &radeon_legacy_get_engine_clock,
  218. .set_engine_clock = &radeon_legacy_set_engine_clock,
  219. .get_memory_clock = &radeon_legacy_get_memory_clock,
  220. .set_memory_clock = NULL,
  221. .get_pcie_lanes = &rv370_get_pcie_lanes,
  222. .set_pcie_lanes = &rv370_set_pcie_lanes,
  223. .set_clock_gating = &radeon_legacy_set_clock_gating,
  224. .set_surface_reg = r100_set_surface_reg,
  225. .clear_surface_reg = r100_clear_surface_reg,
  226. .bandwidth_update = &r100_bandwidth_update,
  227. .hpd_init = &r100_hpd_init,
  228. .hpd_fini = &r100_hpd_fini,
  229. .hpd_sense = &r100_hpd_sense,
  230. .hpd_set_polarity = &r100_hpd_set_polarity,
  231. .ioctl_wait_idle = NULL,
  232. };
  233. static struct radeon_asic r300_asic_pcie = {
  234. .init = &r300_init,
  235. .fini = &r300_fini,
  236. .suspend = &r300_suspend,
  237. .resume = &r300_resume,
  238. .vga_set_state = &r100_vga_set_state,
  239. .gpu_reset = &r300_gpu_reset,
  240. .gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
  241. .gart_set_page = &rv370_pcie_gart_set_page,
  242. .cp_commit = &r100_cp_commit,
  243. .ring_start = &r300_ring_start,
  244. .ring_test = &r100_ring_test,
  245. .ring_ib_execute = &r100_ring_ib_execute,
  246. .irq_set = &r100_irq_set,
  247. .irq_process = &r100_irq_process,
  248. .get_vblank_counter = &r100_get_vblank_counter,
  249. .fence_ring_emit = &r300_fence_ring_emit,
  250. .cs_parse = &r300_cs_parse,
  251. .copy_blit = &r100_copy_blit,
  252. .copy_dma = &r200_copy_dma,
  253. .copy = &r100_copy_blit,
  254. .get_engine_clock = &radeon_legacy_get_engine_clock,
  255. .set_engine_clock = &radeon_legacy_set_engine_clock,
  256. .get_memory_clock = &radeon_legacy_get_memory_clock,
  257. .set_memory_clock = NULL,
  258. .set_pcie_lanes = &rv370_set_pcie_lanes,
  259. .set_clock_gating = &radeon_legacy_set_clock_gating,
  260. .set_surface_reg = r100_set_surface_reg,
  261. .clear_surface_reg = r100_clear_surface_reg,
  262. .bandwidth_update = &r100_bandwidth_update,
  263. .hpd_init = &r100_hpd_init,
  264. .hpd_fini = &r100_hpd_fini,
  265. .hpd_sense = &r100_hpd_sense,
  266. .hpd_set_polarity = &r100_hpd_set_polarity,
  267. .ioctl_wait_idle = NULL,
  268. };
  269. static struct radeon_asic r420_asic = {
  270. .init = &r420_init,
  271. .fini = &r420_fini,
  272. .suspend = &r420_suspend,
  273. .resume = &r420_resume,
  274. .vga_set_state = &r100_vga_set_state,
  275. .gpu_reset = &r300_gpu_reset,
  276. .gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
  277. .gart_set_page = &rv370_pcie_gart_set_page,
  278. .cp_commit = &r100_cp_commit,
  279. .ring_start = &r300_ring_start,
  280. .ring_test = &r100_ring_test,
  281. .ring_ib_execute = &r100_ring_ib_execute,
  282. .irq_set = &r100_irq_set,
  283. .irq_process = &r100_irq_process,
  284. .get_vblank_counter = &r100_get_vblank_counter,
  285. .fence_ring_emit = &r300_fence_ring_emit,
  286. .cs_parse = &r300_cs_parse,
  287. .copy_blit = &r100_copy_blit,
  288. .copy_dma = &r200_copy_dma,
  289. .copy = &r100_copy_blit,
  290. .get_engine_clock = &radeon_atom_get_engine_clock,
  291. .set_engine_clock = &radeon_atom_set_engine_clock,
  292. .get_memory_clock = &radeon_atom_get_memory_clock,
  293. .set_memory_clock = &radeon_atom_set_memory_clock,
  294. .get_pcie_lanes = &rv370_get_pcie_lanes,
  295. .set_pcie_lanes = &rv370_set_pcie_lanes,
  296. .set_clock_gating = &radeon_atom_set_clock_gating,
  297. .set_surface_reg = r100_set_surface_reg,
  298. .clear_surface_reg = r100_clear_surface_reg,
  299. .bandwidth_update = &r100_bandwidth_update,
  300. .hpd_init = &r100_hpd_init,
  301. .hpd_fini = &r100_hpd_fini,
  302. .hpd_sense = &r100_hpd_sense,
  303. .hpd_set_polarity = &r100_hpd_set_polarity,
  304. .ioctl_wait_idle = NULL,
  305. };
  306. static struct radeon_asic rs400_asic = {
  307. .init = &rs400_init,
  308. .fini = &rs400_fini,
  309. .suspend = &rs400_suspend,
  310. .resume = &rs400_resume,
  311. .vga_set_state = &r100_vga_set_state,
  312. .gpu_reset = &r300_gpu_reset,
  313. .gart_tlb_flush = &rs400_gart_tlb_flush,
  314. .gart_set_page = &rs400_gart_set_page,
  315. .cp_commit = &r100_cp_commit,
  316. .ring_start = &r300_ring_start,
  317. .ring_test = &r100_ring_test,
  318. .ring_ib_execute = &r100_ring_ib_execute,
  319. .irq_set = &r100_irq_set,
  320. .irq_process = &r100_irq_process,
  321. .get_vblank_counter = &r100_get_vblank_counter,
  322. .fence_ring_emit = &r300_fence_ring_emit,
  323. .cs_parse = &r300_cs_parse,
  324. .copy_blit = &r100_copy_blit,
  325. .copy_dma = &r200_copy_dma,
  326. .copy = &r100_copy_blit,
  327. .get_engine_clock = &radeon_legacy_get_engine_clock,
  328. .set_engine_clock = &radeon_legacy_set_engine_clock,
  329. .get_memory_clock = &radeon_legacy_get_memory_clock,
  330. .set_memory_clock = NULL,
  331. .get_pcie_lanes = NULL,
  332. .set_pcie_lanes = NULL,
  333. .set_clock_gating = &radeon_legacy_set_clock_gating,
  334. .set_surface_reg = r100_set_surface_reg,
  335. .clear_surface_reg = r100_clear_surface_reg,
  336. .bandwidth_update = &r100_bandwidth_update,
  337. .hpd_init = &r100_hpd_init,
  338. .hpd_fini = &r100_hpd_fini,
  339. .hpd_sense = &r100_hpd_sense,
  340. .hpd_set_polarity = &r100_hpd_set_polarity,
  341. .ioctl_wait_idle = NULL,
  342. };
  343. static struct radeon_asic rs600_asic = {
  344. .init = &rs600_init,
  345. .fini = &rs600_fini,
  346. .suspend = &rs600_suspend,
  347. .resume = &rs600_resume,
  348. .vga_set_state = &r100_vga_set_state,
  349. .gpu_reset = &r300_gpu_reset,
  350. .gart_tlb_flush = &rs600_gart_tlb_flush,
  351. .gart_set_page = &rs600_gart_set_page,
  352. .cp_commit = &r100_cp_commit,
  353. .ring_start = &r300_ring_start,
  354. .ring_test = &r100_ring_test,
  355. .ring_ib_execute = &r100_ring_ib_execute,
  356. .irq_set = &rs600_irq_set,
  357. .irq_process = &rs600_irq_process,
  358. .get_vblank_counter = &rs600_get_vblank_counter,
  359. .fence_ring_emit = &r300_fence_ring_emit,
  360. .cs_parse = &r300_cs_parse,
  361. .copy_blit = &r100_copy_blit,
  362. .copy_dma = &r200_copy_dma,
  363. .copy = &r100_copy_blit,
  364. .get_engine_clock = &radeon_atom_get_engine_clock,
  365. .set_engine_clock = &radeon_atom_set_engine_clock,
  366. .get_memory_clock = &radeon_atom_get_memory_clock,
  367. .set_memory_clock = &radeon_atom_set_memory_clock,
  368. .get_pcie_lanes = NULL,
  369. .set_pcie_lanes = NULL,
  370. .set_clock_gating = &radeon_atom_set_clock_gating,
  371. .set_surface_reg = r100_set_surface_reg,
  372. .clear_surface_reg = r100_clear_surface_reg,
  373. .bandwidth_update = &rs600_bandwidth_update,
  374. .hpd_init = &rs600_hpd_init,
  375. .hpd_fini = &rs600_hpd_fini,
  376. .hpd_sense = &rs600_hpd_sense,
  377. .hpd_set_polarity = &rs600_hpd_set_polarity,
  378. .ioctl_wait_idle = NULL,
  379. };
  380. static struct radeon_asic rs690_asic = {
  381. .init = &rs690_init,
  382. .fini = &rs690_fini,
  383. .suspend = &rs690_suspend,
  384. .resume = &rs690_resume,
  385. .vga_set_state = &r100_vga_set_state,
  386. .gpu_reset = &r300_gpu_reset,
  387. .gart_tlb_flush = &rs400_gart_tlb_flush,
  388. .gart_set_page = &rs400_gart_set_page,
  389. .cp_commit = &r100_cp_commit,
  390. .ring_start = &r300_ring_start,
  391. .ring_test = &r100_ring_test,
  392. .ring_ib_execute = &r100_ring_ib_execute,
  393. .irq_set = &rs600_irq_set,
  394. .irq_process = &rs600_irq_process,
  395. .get_vblank_counter = &rs600_get_vblank_counter,
  396. .fence_ring_emit = &r300_fence_ring_emit,
  397. .cs_parse = &r300_cs_parse,
  398. .copy_blit = &r100_copy_blit,
  399. .copy_dma = &r200_copy_dma,
  400. .copy = &r200_copy_dma,
  401. .get_engine_clock = &radeon_atom_get_engine_clock,
  402. .set_engine_clock = &radeon_atom_set_engine_clock,
  403. .get_memory_clock = &radeon_atom_get_memory_clock,
  404. .set_memory_clock = &radeon_atom_set_memory_clock,
  405. .get_pcie_lanes = NULL,
  406. .set_pcie_lanes = NULL,
  407. .set_clock_gating = &radeon_atom_set_clock_gating,
  408. .set_surface_reg = r100_set_surface_reg,
  409. .clear_surface_reg = r100_clear_surface_reg,
  410. .bandwidth_update = &rs690_bandwidth_update,
  411. .hpd_init = &rs600_hpd_init,
  412. .hpd_fini = &rs600_hpd_fini,
  413. .hpd_sense = &rs600_hpd_sense,
  414. .hpd_set_polarity = &rs600_hpd_set_polarity,
  415. .ioctl_wait_idle = NULL,
  416. };
  417. static struct radeon_asic rv515_asic = {
  418. .init = &rv515_init,
  419. .fini = &rv515_fini,
  420. .suspend = &rv515_suspend,
  421. .resume = &rv515_resume,
  422. .vga_set_state = &r100_vga_set_state,
  423. .gpu_reset = &rv515_gpu_reset,
  424. .gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
  425. .gart_set_page = &rv370_pcie_gart_set_page,
  426. .cp_commit = &r100_cp_commit,
  427. .ring_start = &rv515_ring_start,
  428. .ring_test = &r100_ring_test,
  429. .ring_ib_execute = &r100_ring_ib_execute,
  430. .irq_set = &rs600_irq_set,
  431. .irq_process = &rs600_irq_process,
  432. .get_vblank_counter = &rs600_get_vblank_counter,
  433. .fence_ring_emit = &r300_fence_ring_emit,
  434. .cs_parse = &r300_cs_parse,
  435. .copy_blit = &r100_copy_blit,
  436. .copy_dma = &r200_copy_dma,
  437. .copy = &r100_copy_blit,
  438. .get_engine_clock = &radeon_atom_get_engine_clock,
  439. .set_engine_clock = &radeon_atom_set_engine_clock,
  440. .get_memory_clock = &radeon_atom_get_memory_clock,
  441. .set_memory_clock = &radeon_atom_set_memory_clock,
  442. .get_pcie_lanes = &rv370_get_pcie_lanes,
  443. .set_pcie_lanes = &rv370_set_pcie_lanes,
  444. .set_clock_gating = &radeon_atom_set_clock_gating,
  445. .set_surface_reg = r100_set_surface_reg,
  446. .clear_surface_reg = r100_clear_surface_reg,
  447. .bandwidth_update = &rv515_bandwidth_update,
  448. .hpd_init = &rs600_hpd_init,
  449. .hpd_fini = &rs600_hpd_fini,
  450. .hpd_sense = &rs600_hpd_sense,
  451. .hpd_set_polarity = &rs600_hpd_set_polarity,
  452. .ioctl_wait_idle = NULL,
  453. };
  454. static struct radeon_asic r520_asic = {
  455. .init = &r520_init,
  456. .fini = &rv515_fini,
  457. .suspend = &rv515_suspend,
  458. .resume = &r520_resume,
  459. .vga_set_state = &r100_vga_set_state,
  460. .gpu_reset = &rv515_gpu_reset,
  461. .gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
  462. .gart_set_page = &rv370_pcie_gart_set_page,
  463. .cp_commit = &r100_cp_commit,
  464. .ring_start = &rv515_ring_start,
  465. .ring_test = &r100_ring_test,
  466. .ring_ib_execute = &r100_ring_ib_execute,
  467. .irq_set = &rs600_irq_set,
  468. .irq_process = &rs600_irq_process,
  469. .get_vblank_counter = &rs600_get_vblank_counter,
  470. .fence_ring_emit = &r300_fence_ring_emit,
  471. .cs_parse = &r300_cs_parse,
  472. .copy_blit = &r100_copy_blit,
  473. .copy_dma = &r200_copy_dma,
  474. .copy = &r100_copy_blit,
  475. .get_engine_clock = &radeon_atom_get_engine_clock,
  476. .set_engine_clock = &radeon_atom_set_engine_clock,
  477. .get_memory_clock = &radeon_atom_get_memory_clock,
  478. .set_memory_clock = &radeon_atom_set_memory_clock,
  479. .get_pcie_lanes = &rv370_get_pcie_lanes,
  480. .set_pcie_lanes = &rv370_set_pcie_lanes,
  481. .set_clock_gating = &radeon_atom_set_clock_gating,
  482. .set_surface_reg = r100_set_surface_reg,
  483. .clear_surface_reg = r100_clear_surface_reg,
  484. .bandwidth_update = &rv515_bandwidth_update,
  485. .hpd_init = &rs600_hpd_init,
  486. .hpd_fini = &rs600_hpd_fini,
  487. .hpd_sense = &rs600_hpd_sense,
  488. .hpd_set_polarity = &rs600_hpd_set_polarity,
  489. .ioctl_wait_idle = NULL,
  490. };
  491. static struct radeon_asic r600_asic = {
  492. .init = &r600_init,
  493. .fini = &r600_fini,
  494. .suspend = &r600_suspend,
  495. .resume = &r600_resume,
  496. .cp_commit = &r600_cp_commit,
  497. .vga_set_state = &r600_vga_set_state,
  498. .gpu_reset = &r600_gpu_reset,
  499. .gart_tlb_flush = &r600_pcie_gart_tlb_flush,
  500. .gart_set_page = &rs600_gart_set_page,
  501. .ring_test = &r600_ring_test,
  502. .ring_ib_execute = &r600_ring_ib_execute,
  503. .irq_set = &r600_irq_set,
  504. .irq_process = &r600_irq_process,
  505. .get_vblank_counter = &rs600_get_vblank_counter,
  506. .fence_ring_emit = &r600_fence_ring_emit,
  507. .cs_parse = &r600_cs_parse,
  508. .copy_blit = &r600_copy_blit,
  509. .copy_dma = &r600_copy_blit,
  510. .copy = &r600_copy_blit,
  511. .get_engine_clock = &radeon_atom_get_engine_clock,
  512. .set_engine_clock = &radeon_atom_set_engine_clock,
  513. .get_memory_clock = &radeon_atom_get_memory_clock,
  514. .set_memory_clock = &radeon_atom_set_memory_clock,
  515. .get_pcie_lanes = &rv370_get_pcie_lanes,
  516. .set_pcie_lanes = NULL,
  517. .set_clock_gating = NULL,
  518. .set_surface_reg = r600_set_surface_reg,
  519. .clear_surface_reg = r600_clear_surface_reg,
  520. .bandwidth_update = &rv515_bandwidth_update,
  521. .hpd_init = &r600_hpd_init,
  522. .hpd_fini = &r600_hpd_fini,
  523. .hpd_sense = &r600_hpd_sense,
  524. .hpd_set_polarity = &r600_hpd_set_polarity,
  525. .ioctl_wait_idle = r600_ioctl_wait_idle,
  526. };
  527. static struct radeon_asic rs780_asic = {
  528. .init = &r600_init,
  529. .fini = &r600_fini,
  530. .suspend = &r600_suspend,
  531. .resume = &r600_resume,
  532. .cp_commit = &r600_cp_commit,
  533. .vga_set_state = &r600_vga_set_state,
  534. .gpu_reset = &r600_gpu_reset,
  535. .gart_tlb_flush = &r600_pcie_gart_tlb_flush,
  536. .gart_set_page = &rs600_gart_set_page,
  537. .ring_test = &r600_ring_test,
  538. .ring_ib_execute = &r600_ring_ib_execute,
  539. .irq_set = &r600_irq_set,
  540. .irq_process = &r600_irq_process,
  541. .get_vblank_counter = &rs600_get_vblank_counter,
  542. .fence_ring_emit = &r600_fence_ring_emit,
  543. .cs_parse = &r600_cs_parse,
  544. .copy_blit = &r600_copy_blit,
  545. .copy_dma = &r600_copy_blit,
  546. .copy = &r600_copy_blit,
  547. .get_engine_clock = &radeon_atom_get_engine_clock,
  548. .set_engine_clock = &radeon_atom_set_engine_clock,
  549. .get_memory_clock = NULL,
  550. .set_memory_clock = NULL,
  551. .get_pcie_lanes = NULL,
  552. .set_pcie_lanes = NULL,
  553. .set_clock_gating = NULL,
  554. .set_surface_reg = r600_set_surface_reg,
  555. .clear_surface_reg = r600_clear_surface_reg,
  556. .bandwidth_update = &rs690_bandwidth_update,
  557. .hpd_init = &r600_hpd_init,
  558. .hpd_fini = &r600_hpd_fini,
  559. .hpd_sense = &r600_hpd_sense,
  560. .hpd_set_polarity = &r600_hpd_set_polarity,
  561. .ioctl_wait_idle = r600_ioctl_wait_idle,
  562. };
  563. static struct radeon_asic rv770_asic = {
  564. .init = &rv770_init,
  565. .fini = &rv770_fini,
  566. .suspend = &rv770_suspend,
  567. .resume = &rv770_resume,
  568. .cp_commit = &r600_cp_commit,
  569. .gpu_reset = &rv770_gpu_reset,
  570. .vga_set_state = &r600_vga_set_state,
  571. .gart_tlb_flush = &r600_pcie_gart_tlb_flush,
  572. .gart_set_page = &rs600_gart_set_page,
  573. .ring_test = &r600_ring_test,
  574. .ring_ib_execute = &r600_ring_ib_execute,
  575. .irq_set = &r600_irq_set,
  576. .irq_process = &r600_irq_process,
  577. .get_vblank_counter = &rs600_get_vblank_counter,
  578. .fence_ring_emit = &r600_fence_ring_emit,
  579. .cs_parse = &r600_cs_parse,
  580. .copy_blit = &r600_copy_blit,
  581. .copy_dma = &r600_copy_blit,
  582. .copy = &r600_copy_blit,
  583. .get_engine_clock = &radeon_atom_get_engine_clock,
  584. .set_engine_clock = &radeon_atom_set_engine_clock,
  585. .get_memory_clock = &radeon_atom_get_memory_clock,
  586. .set_memory_clock = &radeon_atom_set_memory_clock,
  587. .get_pcie_lanes = &rv370_get_pcie_lanes,
  588. .set_pcie_lanes = NULL,
  589. .set_clock_gating = &radeon_atom_set_clock_gating,
  590. .set_surface_reg = r600_set_surface_reg,
  591. .clear_surface_reg = r600_clear_surface_reg,
  592. .bandwidth_update = &rv515_bandwidth_update,
  593. .hpd_init = &r600_hpd_init,
  594. .hpd_fini = &r600_hpd_fini,
  595. .hpd_sense = &r600_hpd_sense,
  596. .hpd_set_polarity = &r600_hpd_set_polarity,
  597. .ioctl_wait_idle = r600_ioctl_wait_idle,
  598. };
  599. static struct radeon_asic evergreen_asic = {
  600. .init = &evergreen_init,
  601. .fini = &evergreen_fini,
  602. .suspend = &evergreen_suspend,
  603. .resume = &evergreen_resume,
  604. .cp_commit = NULL,
  605. .gpu_reset = &evergreen_gpu_reset,
  606. .vga_set_state = &r600_vga_set_state,
  607. .gart_tlb_flush = &r600_pcie_gart_tlb_flush,
  608. .gart_set_page = &rs600_gart_set_page,
  609. .ring_test = NULL,
  610. .ring_ib_execute = NULL,
  611. .irq_set = NULL,
  612. .irq_process = NULL,
  613. .get_vblank_counter = NULL,
  614. .fence_ring_emit = NULL,
  615. .cs_parse = NULL,
  616. .copy_blit = NULL,
  617. .copy_dma = NULL,
  618. .copy = NULL,
  619. .get_engine_clock = &radeon_atom_get_engine_clock,
  620. .set_engine_clock = &radeon_atom_set_engine_clock,
  621. .get_memory_clock = &radeon_atom_get_memory_clock,
  622. .set_memory_clock = &radeon_atom_set_memory_clock,
  623. .set_pcie_lanes = NULL,
  624. .set_clock_gating = NULL,
  625. .set_surface_reg = r600_set_surface_reg,
  626. .clear_surface_reg = r600_clear_surface_reg,
  627. .bandwidth_update = &evergreen_bandwidth_update,
  628. .hpd_init = &evergreen_hpd_init,
  629. .hpd_fini = &evergreen_hpd_fini,
  630. .hpd_sense = &evergreen_hpd_sense,
  631. .hpd_set_polarity = &evergreen_hpd_set_polarity,
  632. };
  633. int radeon_asic_init(struct radeon_device *rdev)
  634. {
  635. radeon_register_accessor_init(rdev);
  636. switch (rdev->family) {
  637. case CHIP_R100:
  638. case CHIP_RV100:
  639. case CHIP_RS100:
  640. case CHIP_RV200:
  641. case CHIP_RS200:
  642. rdev->asic = &r100_asic;
  643. break;
  644. case CHIP_R200:
  645. case CHIP_RV250:
  646. case CHIP_RS300:
  647. case CHIP_RV280:
  648. rdev->asic = &r200_asic;
  649. break;
  650. case CHIP_R300:
  651. case CHIP_R350:
  652. case CHIP_RV350:
  653. case CHIP_RV380:
  654. if (rdev->flags & RADEON_IS_PCIE)
  655. rdev->asic = &r300_asic_pcie;
  656. else
  657. rdev->asic = &r300_asic;
  658. break;
  659. case CHIP_R420:
  660. case CHIP_R423:
  661. case CHIP_RV410:
  662. rdev->asic = &r420_asic;
  663. break;
  664. case CHIP_RS400:
  665. case CHIP_RS480:
  666. rdev->asic = &rs400_asic;
  667. break;
  668. case CHIP_RS600:
  669. rdev->asic = &rs600_asic;
  670. break;
  671. case CHIP_RS690:
  672. case CHIP_RS740:
  673. rdev->asic = &rs690_asic;
  674. break;
  675. case CHIP_RV515:
  676. rdev->asic = &rv515_asic;
  677. break;
  678. case CHIP_R520:
  679. case CHIP_RV530:
  680. case CHIP_RV560:
  681. case CHIP_RV570:
  682. case CHIP_R580:
  683. rdev->asic = &r520_asic;
  684. break;
  685. case CHIP_R600:
  686. case CHIP_RV610:
  687. case CHIP_RV630:
  688. case CHIP_RV620:
  689. case CHIP_RV635:
  690. case CHIP_RV670:
  691. rdev->asic = &r600_asic;
  692. break;
  693. case CHIP_RS780:
  694. case CHIP_RS880:
  695. rdev->asic = &rs780_asic;
  696. break;
  697. case CHIP_RV770:
  698. case CHIP_RV730:
  699. case CHIP_RV710:
  700. case CHIP_RV740:
  701. rdev->asic = &rv770_asic;
  702. break;
  703. case CHIP_CEDAR:
  704. case CHIP_REDWOOD:
  705. case CHIP_JUNIPER:
  706. case CHIP_CYPRESS:
  707. case CHIP_HEMLOCK:
  708. rdev->asic = &evergreen_asic;
  709. break;
  710. default:
  711. /* FIXME: not supported yet */
  712. return -EINVAL;
  713. }
  714. if (rdev->flags & RADEON_IS_IGP) {
  715. rdev->asic->get_memory_clock = NULL;
  716. rdev->asic->set_memory_clock = NULL;
  717. }
  718. /* set the number of crtcs */
  719. if (rdev->flags & RADEON_SINGLE_CRTC)
  720. rdev->num_crtc = 1;
  721. else {
  722. if (ASIC_IS_DCE4(rdev))
  723. rdev->num_crtc = 6;
  724. else
  725. rdev->num_crtc = 2;
  726. }
  727. return 0;
  728. }
  729. /*
  730. * Wrapper around modesetting bits. Move to radeon_clocks.c?
  731. */
  732. int radeon_clocks_init(struct radeon_device *rdev)
  733. {
  734. int r;
  735. r = radeon_static_clocks_init(rdev->ddev);
  736. if (r) {
  737. return r;
  738. }
  739. DRM_INFO("Clocks initialized !\n");
  740. return 0;
  741. }
  742. void radeon_clocks_fini(struct radeon_device *rdev)
  743. {
  744. }