radeon.h 41 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __RADEON_H__
  29. #define __RADEON_H__
  30. /* TODO: Here are things that needs to be done :
  31. * - surface allocator & initializer : (bit like scratch reg) should
  32. * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
  33. * related to surface
  34. * - WB : write back stuff (do it bit like scratch reg things)
  35. * - Vblank : look at Jesse's rework and what we should do
  36. * - r600/r700: gart & cp
  37. * - cs : clean cs ioctl use bitmap & things like that.
  38. * - power management stuff
  39. * - Barrier in gart code
  40. * - Unmappabled vram ?
  41. * - TESTING, TESTING, TESTING
  42. */
  43. /* Initialization path:
  44. * We expect that acceleration initialization might fail for various
  45. * reasons even thought we work hard to make it works on most
  46. * configurations. In order to still have a working userspace in such
  47. * situation the init path must succeed up to the memory controller
  48. * initialization point. Failure before this point are considered as
  49. * fatal error. Here is the init callchain :
  50. * radeon_device_init perform common structure, mutex initialization
  51. * asic_init setup the GPU memory layout and perform all
  52. * one time initialization (failure in this
  53. * function are considered fatal)
  54. * asic_startup setup the GPU acceleration, in order to
  55. * follow guideline the first thing this
  56. * function should do is setting the GPU
  57. * memory controller (only MC setup failure
  58. * are considered as fatal)
  59. */
  60. #include <asm/atomic.h>
  61. #include <linux/wait.h>
  62. #include <linux/list.h>
  63. #include <linux/kref.h>
  64. #include <ttm/ttm_bo_api.h>
  65. #include <ttm/ttm_bo_driver.h>
  66. #include <ttm/ttm_placement.h>
  67. #include <ttm/ttm_module.h>
  68. #include "radeon_family.h"
  69. #include "radeon_mode.h"
  70. #include "radeon_reg.h"
  71. /*
  72. * Modules parameters.
  73. */
  74. extern int radeon_no_wb;
  75. extern int radeon_modeset;
  76. extern int radeon_dynclks;
  77. extern int radeon_r4xx_atom;
  78. extern int radeon_agpmode;
  79. extern int radeon_vram_limit;
  80. extern int radeon_gart_size;
  81. extern int radeon_benchmarking;
  82. extern int radeon_testing;
  83. extern int radeon_connector_table;
  84. extern int radeon_tv;
  85. extern int radeon_new_pll;
  86. extern int radeon_dynpm;
  87. extern int radeon_audio;
  88. extern int radeon_disp_priority;
  89. extern int radeon_hw_i2c;
  90. /*
  91. * Copy from radeon_drv.h so we don't have to include both and have conflicting
  92. * symbol;
  93. */
  94. #define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  95. /* RADEON_IB_POOL_SIZE must be a power of 2 */
  96. #define RADEON_IB_POOL_SIZE 16
  97. #define RADEON_DEBUGFS_MAX_NUM_FILES 32
  98. #define RADEONFB_CONN_LIMIT 4
  99. #define RADEON_BIOS_NUM_SCRATCH 8
  100. /*
  101. * Errata workarounds.
  102. */
  103. enum radeon_pll_errata {
  104. CHIP_ERRATA_R300_CG = 0x00000001,
  105. CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
  106. CHIP_ERRATA_PLL_DELAY = 0x00000004
  107. };
  108. struct radeon_device;
  109. /*
  110. * BIOS.
  111. */
  112. #define ATRM_BIOS_PAGE 4096
  113. #if defined(CONFIG_VGA_SWITCHEROO)
  114. bool radeon_atrm_supported(struct pci_dev *pdev);
  115. int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len);
  116. #else
  117. static inline bool radeon_atrm_supported(struct pci_dev *pdev)
  118. {
  119. return false;
  120. }
  121. static inline int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len){
  122. return -EINVAL;
  123. }
  124. #endif
  125. bool radeon_get_bios(struct radeon_device *rdev);
  126. /*
  127. * Dummy page
  128. */
  129. struct radeon_dummy_page {
  130. struct page *page;
  131. dma_addr_t addr;
  132. };
  133. int radeon_dummy_page_init(struct radeon_device *rdev);
  134. void radeon_dummy_page_fini(struct radeon_device *rdev);
  135. /*
  136. * Clocks
  137. */
  138. struct radeon_clock {
  139. struct radeon_pll p1pll;
  140. struct radeon_pll p2pll;
  141. struct radeon_pll dcpll;
  142. struct radeon_pll spll;
  143. struct radeon_pll mpll;
  144. /* 10 Khz units */
  145. uint32_t default_mclk;
  146. uint32_t default_sclk;
  147. uint32_t default_dispclk;
  148. uint32_t dp_extclk;
  149. };
  150. /*
  151. * Power management
  152. */
  153. int radeon_pm_init(struct radeon_device *rdev);
  154. void radeon_pm_fini(struct radeon_device *rdev);
  155. void radeon_pm_compute_clocks(struct radeon_device *rdev);
  156. void radeon_combios_get_power_modes(struct radeon_device *rdev);
  157. void radeon_atombios_get_power_modes(struct radeon_device *rdev);
  158. /*
  159. * Fences.
  160. */
  161. struct radeon_fence_driver {
  162. uint32_t scratch_reg;
  163. atomic_t seq;
  164. uint32_t last_seq;
  165. unsigned long count_timeout;
  166. wait_queue_head_t queue;
  167. rwlock_t lock;
  168. struct list_head created;
  169. struct list_head emited;
  170. struct list_head signaled;
  171. bool initialized;
  172. };
  173. struct radeon_fence {
  174. struct radeon_device *rdev;
  175. struct kref kref;
  176. struct list_head list;
  177. /* protected by radeon_fence.lock */
  178. uint32_t seq;
  179. unsigned long timeout;
  180. bool emited;
  181. bool signaled;
  182. };
  183. int radeon_fence_driver_init(struct radeon_device *rdev);
  184. void radeon_fence_driver_fini(struct radeon_device *rdev);
  185. int radeon_fence_create(struct radeon_device *rdev, struct radeon_fence **fence);
  186. int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence *fence);
  187. void radeon_fence_process(struct radeon_device *rdev);
  188. bool radeon_fence_signaled(struct radeon_fence *fence);
  189. int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
  190. int radeon_fence_wait_next(struct radeon_device *rdev);
  191. int radeon_fence_wait_last(struct radeon_device *rdev);
  192. struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
  193. void radeon_fence_unref(struct radeon_fence **fence);
  194. /*
  195. * Tiling registers
  196. */
  197. struct radeon_surface_reg {
  198. struct radeon_bo *bo;
  199. };
  200. #define RADEON_GEM_MAX_SURFACES 8
  201. /*
  202. * TTM.
  203. */
  204. struct radeon_mman {
  205. struct ttm_bo_global_ref bo_global_ref;
  206. struct ttm_global_reference mem_global_ref;
  207. struct ttm_bo_device bdev;
  208. bool mem_global_referenced;
  209. bool initialized;
  210. };
  211. struct radeon_bo {
  212. /* Protected by gem.mutex */
  213. struct list_head list;
  214. /* Protected by tbo.reserved */
  215. u32 placements[3];
  216. struct ttm_placement placement;
  217. struct ttm_buffer_object tbo;
  218. struct ttm_bo_kmap_obj kmap;
  219. unsigned pin_count;
  220. void *kptr;
  221. u32 tiling_flags;
  222. u32 pitch;
  223. int surface_reg;
  224. /* Constant after initialization */
  225. struct radeon_device *rdev;
  226. struct drm_gem_object *gobj;
  227. };
  228. struct radeon_bo_list {
  229. struct list_head list;
  230. struct radeon_bo *bo;
  231. uint64_t gpu_offset;
  232. unsigned rdomain;
  233. unsigned wdomain;
  234. u32 tiling_flags;
  235. };
  236. /*
  237. * GEM objects.
  238. */
  239. struct radeon_gem {
  240. struct mutex mutex;
  241. struct list_head objects;
  242. };
  243. int radeon_gem_init(struct radeon_device *rdev);
  244. void radeon_gem_fini(struct radeon_device *rdev);
  245. int radeon_gem_object_create(struct radeon_device *rdev, int size,
  246. int alignment, int initial_domain,
  247. bool discardable, bool kernel,
  248. struct drm_gem_object **obj);
  249. int radeon_gem_object_pin(struct drm_gem_object *obj, uint32_t pin_domain,
  250. uint64_t *gpu_addr);
  251. void radeon_gem_object_unpin(struct drm_gem_object *obj);
  252. /*
  253. * GART structures, functions & helpers
  254. */
  255. struct radeon_mc;
  256. struct radeon_gart_table_ram {
  257. volatile uint32_t *ptr;
  258. };
  259. struct radeon_gart_table_vram {
  260. struct radeon_bo *robj;
  261. volatile uint32_t *ptr;
  262. };
  263. union radeon_gart_table {
  264. struct radeon_gart_table_ram ram;
  265. struct radeon_gart_table_vram vram;
  266. };
  267. #define RADEON_GPU_PAGE_SIZE 4096
  268. #define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
  269. struct radeon_gart {
  270. dma_addr_t table_addr;
  271. unsigned num_gpu_pages;
  272. unsigned num_cpu_pages;
  273. unsigned table_size;
  274. union radeon_gart_table table;
  275. struct page **pages;
  276. dma_addr_t *pages_addr;
  277. bool ready;
  278. };
  279. int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
  280. void radeon_gart_table_ram_free(struct radeon_device *rdev);
  281. int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
  282. void radeon_gart_table_vram_free(struct radeon_device *rdev);
  283. int radeon_gart_init(struct radeon_device *rdev);
  284. void radeon_gart_fini(struct radeon_device *rdev);
  285. void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
  286. int pages);
  287. int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
  288. int pages, struct page **pagelist);
  289. /*
  290. * GPU MC structures, functions & helpers
  291. */
  292. struct radeon_mc {
  293. resource_size_t aper_size;
  294. resource_size_t aper_base;
  295. resource_size_t agp_base;
  296. /* for some chips with <= 32MB we need to lie
  297. * about vram size near mc fb location */
  298. u64 mc_vram_size;
  299. u64 visible_vram_size;
  300. u64 gtt_size;
  301. u64 gtt_start;
  302. u64 gtt_end;
  303. u64 vram_start;
  304. u64 vram_end;
  305. unsigned vram_width;
  306. u64 real_vram_size;
  307. int vram_mtrr;
  308. bool vram_is_ddr;
  309. bool igp_sideport_enabled;
  310. };
  311. bool radeon_combios_sideport_present(struct radeon_device *rdev);
  312. bool radeon_atombios_sideport_present(struct radeon_device *rdev);
  313. /*
  314. * GPU scratch registers structures, functions & helpers
  315. */
  316. struct radeon_scratch {
  317. unsigned num_reg;
  318. bool free[32];
  319. uint32_t reg[32];
  320. };
  321. int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
  322. void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
  323. /*
  324. * IRQS.
  325. */
  326. struct radeon_irq {
  327. bool installed;
  328. bool sw_int;
  329. /* FIXME: use a define max crtc rather than hardcode it */
  330. bool crtc_vblank_int[2];
  331. wait_queue_head_t vblank_queue;
  332. /* FIXME: use defines for max hpd/dacs */
  333. bool hpd[6];
  334. spinlock_t sw_lock;
  335. int sw_refcount;
  336. };
  337. int radeon_irq_kms_init(struct radeon_device *rdev);
  338. void radeon_irq_kms_fini(struct radeon_device *rdev);
  339. void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev);
  340. void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev);
  341. /*
  342. * CP & ring.
  343. */
  344. struct radeon_ib {
  345. struct list_head list;
  346. unsigned idx;
  347. uint64_t gpu_addr;
  348. struct radeon_fence *fence;
  349. uint32_t *ptr;
  350. uint32_t length_dw;
  351. bool free;
  352. };
  353. /*
  354. * locking -
  355. * mutex protects scheduled_ibs, ready, alloc_bm
  356. */
  357. struct radeon_ib_pool {
  358. struct mutex mutex;
  359. struct radeon_bo *robj;
  360. struct list_head bogus_ib;
  361. struct radeon_ib ibs[RADEON_IB_POOL_SIZE];
  362. bool ready;
  363. unsigned head_id;
  364. };
  365. struct radeon_cp {
  366. struct radeon_bo *ring_obj;
  367. volatile uint32_t *ring;
  368. unsigned rptr;
  369. unsigned wptr;
  370. unsigned wptr_old;
  371. unsigned ring_size;
  372. unsigned ring_free_dw;
  373. int count_dw;
  374. uint64_t gpu_addr;
  375. uint32_t align_mask;
  376. uint32_t ptr_mask;
  377. struct mutex mutex;
  378. bool ready;
  379. };
  380. /*
  381. * R6xx+ IH ring
  382. */
  383. struct r600_ih {
  384. struct radeon_bo *ring_obj;
  385. volatile uint32_t *ring;
  386. unsigned rptr;
  387. unsigned wptr;
  388. unsigned wptr_old;
  389. unsigned ring_size;
  390. uint64_t gpu_addr;
  391. uint32_t ptr_mask;
  392. spinlock_t lock;
  393. bool enabled;
  394. };
  395. struct r600_blit {
  396. struct mutex mutex;
  397. struct radeon_bo *shader_obj;
  398. u64 shader_gpu_addr;
  399. u32 vs_offset, ps_offset;
  400. u32 state_offset;
  401. u32 state_len;
  402. u32 vb_used, vb_total;
  403. struct radeon_ib *vb_ib;
  404. };
  405. int radeon_ib_get(struct radeon_device *rdev, struct radeon_ib **ib);
  406. void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib **ib);
  407. int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib);
  408. int radeon_ib_pool_init(struct radeon_device *rdev);
  409. void radeon_ib_pool_fini(struct radeon_device *rdev);
  410. int radeon_ib_test(struct radeon_device *rdev);
  411. extern void radeon_ib_bogus_add(struct radeon_device *rdev, struct radeon_ib *ib);
  412. /* Ring access between begin & end cannot sleep */
  413. void radeon_ring_free_size(struct radeon_device *rdev);
  414. int radeon_ring_lock(struct radeon_device *rdev, unsigned ndw);
  415. void radeon_ring_unlock_commit(struct radeon_device *rdev);
  416. void radeon_ring_unlock_undo(struct radeon_device *rdev);
  417. int radeon_ring_test(struct radeon_device *rdev);
  418. int radeon_ring_init(struct radeon_device *rdev, unsigned ring_size);
  419. void radeon_ring_fini(struct radeon_device *rdev);
  420. /*
  421. * CS.
  422. */
  423. struct radeon_cs_reloc {
  424. struct drm_gem_object *gobj;
  425. struct radeon_bo *robj;
  426. struct radeon_bo_list lobj;
  427. uint32_t handle;
  428. uint32_t flags;
  429. };
  430. struct radeon_cs_chunk {
  431. uint32_t chunk_id;
  432. uint32_t length_dw;
  433. int kpage_idx[2];
  434. uint32_t *kpage[2];
  435. uint32_t *kdata;
  436. void __user *user_ptr;
  437. int last_copied_page;
  438. int last_page_index;
  439. };
  440. struct radeon_cs_parser {
  441. struct device *dev;
  442. struct radeon_device *rdev;
  443. struct drm_file *filp;
  444. /* chunks */
  445. unsigned nchunks;
  446. struct radeon_cs_chunk *chunks;
  447. uint64_t *chunks_array;
  448. /* IB */
  449. unsigned idx;
  450. /* relocations */
  451. unsigned nrelocs;
  452. struct radeon_cs_reloc *relocs;
  453. struct radeon_cs_reloc **relocs_ptr;
  454. struct list_head validated;
  455. /* indices of various chunks */
  456. int chunk_ib_idx;
  457. int chunk_relocs_idx;
  458. struct radeon_ib *ib;
  459. void *track;
  460. unsigned family;
  461. int parser_error;
  462. };
  463. extern int radeon_cs_update_pages(struct radeon_cs_parser *p, int pg_idx);
  464. extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
  465. static inline u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx)
  466. {
  467. struct radeon_cs_chunk *ibc = &p->chunks[p->chunk_ib_idx];
  468. u32 pg_idx, pg_offset;
  469. u32 idx_value = 0;
  470. int new_page;
  471. pg_idx = (idx * 4) / PAGE_SIZE;
  472. pg_offset = (idx * 4) % PAGE_SIZE;
  473. if (ibc->kpage_idx[0] == pg_idx)
  474. return ibc->kpage[0][pg_offset/4];
  475. if (ibc->kpage_idx[1] == pg_idx)
  476. return ibc->kpage[1][pg_offset/4];
  477. new_page = radeon_cs_update_pages(p, pg_idx);
  478. if (new_page < 0) {
  479. p->parser_error = new_page;
  480. return 0;
  481. }
  482. idx_value = ibc->kpage[new_page][pg_offset/4];
  483. return idx_value;
  484. }
  485. struct radeon_cs_packet {
  486. unsigned idx;
  487. unsigned type;
  488. unsigned reg;
  489. unsigned opcode;
  490. int count;
  491. unsigned one_reg_wr;
  492. };
  493. typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
  494. struct radeon_cs_packet *pkt,
  495. unsigned idx, unsigned reg);
  496. typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
  497. struct radeon_cs_packet *pkt);
  498. /*
  499. * AGP
  500. */
  501. int radeon_agp_init(struct radeon_device *rdev);
  502. void radeon_agp_resume(struct radeon_device *rdev);
  503. void radeon_agp_fini(struct radeon_device *rdev);
  504. /*
  505. * Writeback
  506. */
  507. struct radeon_wb {
  508. struct radeon_bo *wb_obj;
  509. volatile uint32_t *wb;
  510. uint64_t gpu_addr;
  511. };
  512. /**
  513. * struct radeon_pm - power management datas
  514. * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
  515. * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
  516. * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
  517. * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
  518. * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
  519. * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
  520. * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
  521. * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
  522. * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
  523. * @sclk: GPU clock Mhz (core bandwith depends of this clock)
  524. * @needed_bandwidth: current bandwidth needs
  525. *
  526. * It keeps track of various data needed to take powermanagement decision.
  527. * Bandwith need is used to determine minimun clock of the GPU and memory.
  528. * Equation between gpu/memory clock and available bandwidth is hw dependent
  529. * (type of memory, bus size, efficiency, ...)
  530. */
  531. enum radeon_pm_state {
  532. PM_STATE_DISABLED,
  533. PM_STATE_MINIMUM,
  534. PM_STATE_PAUSED,
  535. PM_STATE_ACTIVE
  536. };
  537. enum radeon_pm_action {
  538. PM_ACTION_NONE,
  539. PM_ACTION_MINIMUM,
  540. PM_ACTION_DOWNCLOCK,
  541. PM_ACTION_UPCLOCK
  542. };
  543. enum radeon_voltage_type {
  544. VOLTAGE_NONE = 0,
  545. VOLTAGE_GPIO,
  546. VOLTAGE_VDDC,
  547. VOLTAGE_SW
  548. };
  549. enum radeon_pm_state_type {
  550. POWER_STATE_TYPE_DEFAULT,
  551. POWER_STATE_TYPE_POWERSAVE,
  552. POWER_STATE_TYPE_BATTERY,
  553. POWER_STATE_TYPE_BALANCED,
  554. POWER_STATE_TYPE_PERFORMANCE,
  555. };
  556. enum radeon_pm_clock_mode_type {
  557. POWER_MODE_TYPE_DEFAULT,
  558. POWER_MODE_TYPE_LOW,
  559. POWER_MODE_TYPE_MID,
  560. POWER_MODE_TYPE_HIGH,
  561. };
  562. struct radeon_voltage {
  563. enum radeon_voltage_type type;
  564. /* gpio voltage */
  565. struct radeon_gpio_rec gpio;
  566. u32 delay; /* delay in usec from voltage drop to sclk change */
  567. bool active_high; /* voltage drop is active when bit is high */
  568. /* VDDC voltage */
  569. u8 vddc_id; /* index into vddc voltage table */
  570. u8 vddci_id; /* index into vddci voltage table */
  571. bool vddci_enabled;
  572. /* r6xx+ sw */
  573. u32 voltage;
  574. };
  575. struct radeon_pm_non_clock_info {
  576. /* pcie lanes */
  577. int pcie_lanes;
  578. /* standardized non-clock flags */
  579. u32 flags;
  580. };
  581. struct radeon_pm_clock_info {
  582. /* memory clock */
  583. u32 mclk;
  584. /* engine clock */
  585. u32 sclk;
  586. /* voltage info */
  587. struct radeon_voltage voltage;
  588. /* standardized clock flags - not sure we'll need these */
  589. u32 flags;
  590. };
  591. struct radeon_power_state {
  592. enum radeon_pm_state_type type;
  593. /* XXX: use a define for num clock modes */
  594. struct radeon_pm_clock_info clock_info[8];
  595. /* number of valid clock modes in this power state */
  596. int num_clock_modes;
  597. struct radeon_pm_clock_info *default_clock_mode;
  598. /* non clock info about this state */
  599. struct radeon_pm_non_clock_info non_clock_info;
  600. bool voltage_drop_active;
  601. };
  602. /*
  603. * Some modes are overclocked by very low value, accept them
  604. */
  605. #define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
  606. struct radeon_pm {
  607. struct mutex mutex;
  608. struct delayed_work idle_work;
  609. enum radeon_pm_state state;
  610. enum radeon_pm_action planned_action;
  611. unsigned long action_timeout;
  612. bool downclocked;
  613. int active_crtcs;
  614. int req_vblank;
  615. bool vblank_sync;
  616. fixed20_12 max_bandwidth;
  617. fixed20_12 igp_sideport_mclk;
  618. fixed20_12 igp_system_mclk;
  619. fixed20_12 igp_ht_link_clk;
  620. fixed20_12 igp_ht_link_width;
  621. fixed20_12 k8_bandwidth;
  622. fixed20_12 sideport_bandwidth;
  623. fixed20_12 ht_bandwidth;
  624. fixed20_12 core_bandwidth;
  625. fixed20_12 sclk;
  626. fixed20_12 mclk;
  627. fixed20_12 needed_bandwidth;
  628. /* XXX: use a define for num power modes */
  629. struct radeon_power_state power_state[8];
  630. /* number of valid power states */
  631. int num_power_states;
  632. struct radeon_power_state *current_power_state;
  633. struct radeon_pm_clock_info *current_clock_mode;
  634. struct radeon_power_state *requested_power_state;
  635. struct radeon_pm_clock_info *requested_clock_mode;
  636. struct radeon_power_state *default_power_state;
  637. struct radeon_i2c_chan *i2c_bus;
  638. };
  639. /*
  640. * Benchmarking
  641. */
  642. void radeon_benchmark(struct radeon_device *rdev);
  643. /*
  644. * Testing
  645. */
  646. void radeon_test_moves(struct radeon_device *rdev);
  647. /*
  648. * Debugfs
  649. */
  650. int radeon_debugfs_add_files(struct radeon_device *rdev,
  651. struct drm_info_list *files,
  652. unsigned nfiles);
  653. int radeon_debugfs_fence_init(struct radeon_device *rdev);
  654. /*
  655. * ASIC specific functions.
  656. */
  657. struct radeon_asic {
  658. int (*init)(struct radeon_device *rdev);
  659. void (*fini)(struct radeon_device *rdev);
  660. int (*resume)(struct radeon_device *rdev);
  661. int (*suspend)(struct radeon_device *rdev);
  662. void (*vga_set_state)(struct radeon_device *rdev, bool state);
  663. int (*gpu_reset)(struct radeon_device *rdev);
  664. void (*gart_tlb_flush)(struct radeon_device *rdev);
  665. int (*gart_set_page)(struct radeon_device *rdev, int i, uint64_t addr);
  666. int (*cp_init)(struct radeon_device *rdev, unsigned ring_size);
  667. void (*cp_fini)(struct radeon_device *rdev);
  668. void (*cp_disable)(struct radeon_device *rdev);
  669. void (*cp_commit)(struct radeon_device *rdev);
  670. void (*ring_start)(struct radeon_device *rdev);
  671. int (*ring_test)(struct radeon_device *rdev);
  672. void (*ring_ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
  673. int (*irq_set)(struct radeon_device *rdev);
  674. int (*irq_process)(struct radeon_device *rdev);
  675. u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
  676. void (*fence_ring_emit)(struct radeon_device *rdev, struct radeon_fence *fence);
  677. int (*cs_parse)(struct radeon_cs_parser *p);
  678. int (*copy_blit)(struct radeon_device *rdev,
  679. uint64_t src_offset,
  680. uint64_t dst_offset,
  681. unsigned num_pages,
  682. struct radeon_fence *fence);
  683. int (*copy_dma)(struct radeon_device *rdev,
  684. uint64_t src_offset,
  685. uint64_t dst_offset,
  686. unsigned num_pages,
  687. struct radeon_fence *fence);
  688. int (*copy)(struct radeon_device *rdev,
  689. uint64_t src_offset,
  690. uint64_t dst_offset,
  691. unsigned num_pages,
  692. struct radeon_fence *fence);
  693. uint32_t (*get_engine_clock)(struct radeon_device *rdev);
  694. void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
  695. uint32_t (*get_memory_clock)(struct radeon_device *rdev);
  696. void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
  697. int (*get_pcie_lanes)(struct radeon_device *rdev);
  698. void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
  699. void (*set_clock_gating)(struct radeon_device *rdev, int enable);
  700. int (*set_surface_reg)(struct radeon_device *rdev, int reg,
  701. uint32_t tiling_flags, uint32_t pitch,
  702. uint32_t offset, uint32_t obj_size);
  703. void (*clear_surface_reg)(struct radeon_device *rdev, int reg);
  704. void (*bandwidth_update)(struct radeon_device *rdev);
  705. void (*hpd_init)(struct radeon_device *rdev);
  706. void (*hpd_fini)(struct radeon_device *rdev);
  707. bool (*hpd_sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  708. void (*hpd_set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  709. /* ioctl hw specific callback. Some hw might want to perform special
  710. * operation on specific ioctl. For instance on wait idle some hw
  711. * might want to perform and HDP flush through MMIO as it seems that
  712. * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
  713. * through ring.
  714. */
  715. void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
  716. };
  717. /*
  718. * Asic structures
  719. */
  720. struct r100_asic {
  721. const unsigned *reg_safe_bm;
  722. unsigned reg_safe_bm_size;
  723. u32 hdp_cntl;
  724. };
  725. struct r300_asic {
  726. const unsigned *reg_safe_bm;
  727. unsigned reg_safe_bm_size;
  728. u32 resync_scratch;
  729. u32 hdp_cntl;
  730. };
  731. struct r600_asic {
  732. unsigned max_pipes;
  733. unsigned max_tile_pipes;
  734. unsigned max_simds;
  735. unsigned max_backends;
  736. unsigned max_gprs;
  737. unsigned max_threads;
  738. unsigned max_stack_entries;
  739. unsigned max_hw_contexts;
  740. unsigned max_gs_threads;
  741. unsigned sx_max_export_size;
  742. unsigned sx_max_export_pos_size;
  743. unsigned sx_max_export_smx_size;
  744. unsigned sq_num_cf_insts;
  745. unsigned tiling_nbanks;
  746. unsigned tiling_npipes;
  747. unsigned tiling_group_size;
  748. };
  749. struct rv770_asic {
  750. unsigned max_pipes;
  751. unsigned max_tile_pipes;
  752. unsigned max_simds;
  753. unsigned max_backends;
  754. unsigned max_gprs;
  755. unsigned max_threads;
  756. unsigned max_stack_entries;
  757. unsigned max_hw_contexts;
  758. unsigned max_gs_threads;
  759. unsigned sx_max_export_size;
  760. unsigned sx_max_export_pos_size;
  761. unsigned sx_max_export_smx_size;
  762. unsigned sq_num_cf_insts;
  763. unsigned sx_num_of_sets;
  764. unsigned sc_prim_fifo_size;
  765. unsigned sc_hiz_tile_fifo_size;
  766. unsigned sc_earlyz_tile_fifo_fize;
  767. unsigned tiling_nbanks;
  768. unsigned tiling_npipes;
  769. unsigned tiling_group_size;
  770. };
  771. union radeon_asic_config {
  772. struct r300_asic r300;
  773. struct r100_asic r100;
  774. struct r600_asic r600;
  775. struct rv770_asic rv770;
  776. };
  777. /*
  778. * asic initizalization from radeon_asic.c
  779. */
  780. void radeon_agp_disable(struct radeon_device *rdev);
  781. int radeon_asic_init(struct radeon_device *rdev);
  782. /*
  783. * IOCTL.
  784. */
  785. int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
  786. struct drm_file *filp);
  787. int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
  788. struct drm_file *filp);
  789. int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
  790. struct drm_file *file_priv);
  791. int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
  792. struct drm_file *file_priv);
  793. int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  794. struct drm_file *file_priv);
  795. int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
  796. struct drm_file *file_priv);
  797. int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  798. struct drm_file *filp);
  799. int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
  800. struct drm_file *filp);
  801. int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
  802. struct drm_file *filp);
  803. int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  804. struct drm_file *filp);
  805. int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  806. int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
  807. struct drm_file *filp);
  808. int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
  809. struct drm_file *filp);
  810. /*
  811. * Core structure, functions and helpers.
  812. */
  813. typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
  814. typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
  815. struct radeon_device {
  816. struct device *dev;
  817. struct drm_device *ddev;
  818. struct pci_dev *pdev;
  819. /* ASIC */
  820. union radeon_asic_config config;
  821. enum radeon_family family;
  822. unsigned long flags;
  823. int usec_timeout;
  824. enum radeon_pll_errata pll_errata;
  825. int num_gb_pipes;
  826. int num_z_pipes;
  827. int disp_priority;
  828. /* BIOS */
  829. uint8_t *bios;
  830. bool is_atom_bios;
  831. uint16_t bios_header_start;
  832. struct radeon_bo *stollen_vga_memory;
  833. struct fb_info *fbdev_info;
  834. struct radeon_bo *fbdev_rbo;
  835. struct radeon_framebuffer *fbdev_rfb;
  836. /* Register mmio */
  837. resource_size_t rmmio_base;
  838. resource_size_t rmmio_size;
  839. void *rmmio;
  840. radeon_rreg_t mc_rreg;
  841. radeon_wreg_t mc_wreg;
  842. radeon_rreg_t pll_rreg;
  843. radeon_wreg_t pll_wreg;
  844. uint32_t pcie_reg_mask;
  845. radeon_rreg_t pciep_rreg;
  846. radeon_wreg_t pciep_wreg;
  847. struct radeon_clock clock;
  848. struct radeon_mc mc;
  849. struct radeon_gart gart;
  850. struct radeon_mode_info mode_info;
  851. struct radeon_scratch scratch;
  852. struct radeon_mman mman;
  853. struct radeon_fence_driver fence_drv;
  854. struct radeon_cp cp;
  855. struct radeon_ib_pool ib_pool;
  856. struct radeon_irq irq;
  857. struct radeon_asic *asic;
  858. struct radeon_gem gem;
  859. struct radeon_pm pm;
  860. uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
  861. struct mutex cs_mutex;
  862. struct radeon_wb wb;
  863. struct radeon_dummy_page dummy_page;
  864. bool gpu_lockup;
  865. bool shutdown;
  866. bool suspend;
  867. bool need_dma32;
  868. bool accel_working;
  869. struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
  870. const struct firmware *me_fw; /* all family ME firmware */
  871. const struct firmware *pfp_fw; /* r6/700 PFP firmware */
  872. const struct firmware *rlc_fw; /* r6/700 RLC firmware */
  873. struct r600_blit r600_blit;
  874. int msi_enabled; /* msi enabled */
  875. struct r600_ih ih; /* r6/700 interrupt ring */
  876. struct workqueue_struct *wq;
  877. struct work_struct hotplug_work;
  878. int num_crtc; /* number of crtcs */
  879. struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
  880. /* audio stuff */
  881. struct timer_list audio_timer;
  882. int audio_channels;
  883. int audio_rate;
  884. int audio_bits_per_sample;
  885. uint8_t audio_status_bits;
  886. uint8_t audio_category_code;
  887. bool powered_down;
  888. };
  889. int radeon_device_init(struct radeon_device *rdev,
  890. struct drm_device *ddev,
  891. struct pci_dev *pdev,
  892. uint32_t flags);
  893. void radeon_device_fini(struct radeon_device *rdev);
  894. int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
  895. /* r600 blit */
  896. int r600_blit_prepare_copy(struct radeon_device *rdev, int size_bytes);
  897. void r600_blit_done_copy(struct radeon_device *rdev, struct radeon_fence *fence);
  898. void r600_kms_blit_copy(struct radeon_device *rdev,
  899. u64 src_gpu_addr, u64 dst_gpu_addr,
  900. int size_bytes);
  901. static inline uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg)
  902. {
  903. if (reg < rdev->rmmio_size)
  904. return readl(((void __iomem *)rdev->rmmio) + reg);
  905. else {
  906. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  907. return readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  908. }
  909. }
  910. static inline void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  911. {
  912. if (reg < rdev->rmmio_size)
  913. writel(v, ((void __iomem *)rdev->rmmio) + reg);
  914. else {
  915. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  916. writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  917. }
  918. }
  919. /*
  920. * Cast helper
  921. */
  922. #define to_radeon_fence(p) ((struct radeon_fence *)(p))
  923. /*
  924. * Registers read & write functions.
  925. */
  926. #define RREG8(reg) readb(((void __iomem *)rdev->rmmio) + (reg))
  927. #define WREG8(reg, v) writeb(v, ((void __iomem *)rdev->rmmio) + (reg))
  928. #define RREG32(reg) r100_mm_rreg(rdev, (reg))
  929. #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg)))
  930. #define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
  931. #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  932. #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  933. #define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
  934. #define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
  935. #define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
  936. #define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
  937. #define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
  938. #define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
  939. #define RREG32_PCIE_P(reg) rdev->pciep_rreg(rdev, (reg))
  940. #define WREG32_PCIE_P(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
  941. #define WREG32_P(reg, val, mask) \
  942. do { \
  943. uint32_t tmp_ = RREG32(reg); \
  944. tmp_ &= (mask); \
  945. tmp_ |= ((val) & ~(mask)); \
  946. WREG32(reg, tmp_); \
  947. } while (0)
  948. #define WREG32_PLL_P(reg, val, mask) \
  949. do { \
  950. uint32_t tmp_ = RREG32_PLL(reg); \
  951. tmp_ &= (mask); \
  952. tmp_ |= ((val) & ~(mask)); \
  953. WREG32_PLL(reg, tmp_); \
  954. } while (0)
  955. #define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg)))
  956. /*
  957. * Indirect registers accessor
  958. */
  959. static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
  960. {
  961. uint32_t r;
  962. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  963. r = RREG32(RADEON_PCIE_DATA);
  964. return r;
  965. }
  966. static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  967. {
  968. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  969. WREG32(RADEON_PCIE_DATA, (v));
  970. }
  971. void r100_pll_errata_after_index(struct radeon_device *rdev);
  972. /*
  973. * ASICs helpers.
  974. */
  975. #define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
  976. (rdev->pdev->device == 0x5969))
  977. #define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
  978. (rdev->family == CHIP_RV200) || \
  979. (rdev->family == CHIP_RS100) || \
  980. (rdev->family == CHIP_RS200) || \
  981. (rdev->family == CHIP_RV250) || \
  982. (rdev->family == CHIP_RV280) || \
  983. (rdev->family == CHIP_RS300))
  984. #define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
  985. (rdev->family == CHIP_RV350) || \
  986. (rdev->family == CHIP_R350) || \
  987. (rdev->family == CHIP_RV380) || \
  988. (rdev->family == CHIP_R420) || \
  989. (rdev->family == CHIP_R423) || \
  990. (rdev->family == CHIP_RV410) || \
  991. (rdev->family == CHIP_RS400) || \
  992. (rdev->family == CHIP_RS480))
  993. #define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
  994. #define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
  995. #define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
  996. #define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
  997. /*
  998. * BIOS helpers.
  999. */
  1000. #define RBIOS8(i) (rdev->bios[i])
  1001. #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
  1002. #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
  1003. int radeon_combios_init(struct radeon_device *rdev);
  1004. void radeon_combios_fini(struct radeon_device *rdev);
  1005. int radeon_atombios_init(struct radeon_device *rdev);
  1006. void radeon_atombios_fini(struct radeon_device *rdev);
  1007. /*
  1008. * RING helpers.
  1009. */
  1010. static inline void radeon_ring_write(struct radeon_device *rdev, uint32_t v)
  1011. {
  1012. #if DRM_DEBUG_CODE
  1013. if (rdev->cp.count_dw <= 0) {
  1014. DRM_ERROR("radeon: writting more dword to ring than expected !\n");
  1015. }
  1016. #endif
  1017. rdev->cp.ring[rdev->cp.wptr++] = v;
  1018. rdev->cp.wptr &= rdev->cp.ptr_mask;
  1019. rdev->cp.count_dw--;
  1020. rdev->cp.ring_free_dw--;
  1021. }
  1022. /*
  1023. * ASICs macro.
  1024. */
  1025. #define radeon_init(rdev) (rdev)->asic->init((rdev))
  1026. #define radeon_fini(rdev) (rdev)->asic->fini((rdev))
  1027. #define radeon_resume(rdev) (rdev)->asic->resume((rdev))
  1028. #define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
  1029. #define radeon_cs_parse(p) rdev->asic->cs_parse((p))
  1030. #define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
  1031. #define radeon_gpu_reset(rdev) (rdev)->asic->gpu_reset((rdev))
  1032. #define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart_tlb_flush((rdev))
  1033. #define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart_set_page((rdev), (i), (p))
  1034. #define radeon_cp_commit(rdev) (rdev)->asic->cp_commit((rdev))
  1035. #define radeon_ring_start(rdev) (rdev)->asic->ring_start((rdev))
  1036. #define radeon_ring_test(rdev) (rdev)->asic->ring_test((rdev))
  1037. #define radeon_ring_ib_execute(rdev, ib) (rdev)->asic->ring_ib_execute((rdev), (ib))
  1038. #define radeon_irq_set(rdev) (rdev)->asic->irq_set((rdev))
  1039. #define radeon_irq_process(rdev) (rdev)->asic->irq_process((rdev))
  1040. #define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->get_vblank_counter((rdev), (crtc))
  1041. #define radeon_fence_ring_emit(rdev, fence) (rdev)->asic->fence_ring_emit((rdev), (fence))
  1042. #define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy_blit((rdev), (s), (d), (np), (f))
  1043. #define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy_dma((rdev), (s), (d), (np), (f))
  1044. #define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy((rdev), (s), (d), (np), (f))
  1045. #define radeon_get_engine_clock(rdev) (rdev)->asic->get_engine_clock((rdev))
  1046. #define radeon_set_engine_clock(rdev, e) (rdev)->asic->set_engine_clock((rdev), (e))
  1047. #define radeon_get_memory_clock(rdev) (rdev)->asic->get_memory_clock((rdev))
  1048. #define radeon_set_memory_clock(rdev, e) (rdev)->asic->set_memory_clock((rdev), (e))
  1049. #define radeon_get_pcie_lanes(rdev) (rdev)->asic->get_pcie_lanes((rdev))
  1050. #define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->set_pcie_lanes((rdev), (l))
  1051. #define radeon_set_clock_gating(rdev, e) (rdev)->asic->set_clock_gating((rdev), (e))
  1052. #define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->set_surface_reg((rdev), (r), (f), (p), (o), (s)))
  1053. #define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->clear_surface_reg((rdev), (r)))
  1054. #define radeon_bandwidth_update(rdev) (rdev)->asic->bandwidth_update((rdev))
  1055. #define radeon_hpd_init(rdev) (rdev)->asic->hpd_init((rdev))
  1056. #define radeon_hpd_fini(rdev) (rdev)->asic->hpd_fini((rdev))
  1057. #define radeon_hpd_sense(rdev, hpd) (rdev)->asic->hpd_sense((rdev), (hpd))
  1058. #define radeon_hpd_set_polarity(rdev, hpd) (rdev)->asic->hpd_set_polarity((rdev), (hpd))
  1059. /* Common functions */
  1060. /* AGP */
  1061. extern void radeon_agp_disable(struct radeon_device *rdev);
  1062. extern int radeon_gart_table_vram_pin(struct radeon_device *rdev);
  1063. extern void radeon_gart_restore(struct radeon_device *rdev);
  1064. extern int radeon_modeset_init(struct radeon_device *rdev);
  1065. extern void radeon_modeset_fini(struct radeon_device *rdev);
  1066. extern bool radeon_card_posted(struct radeon_device *rdev);
  1067. extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
  1068. extern void radeon_update_display_priority(struct radeon_device *rdev);
  1069. extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
  1070. extern int radeon_clocks_init(struct radeon_device *rdev);
  1071. extern void radeon_clocks_fini(struct radeon_device *rdev);
  1072. extern void radeon_scratch_init(struct radeon_device *rdev);
  1073. extern void radeon_surface_init(struct radeon_device *rdev);
  1074. extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
  1075. extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
  1076. extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
  1077. extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
  1078. extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
  1079. extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
  1080. extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
  1081. extern int radeon_resume_kms(struct drm_device *dev);
  1082. extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
  1083. /* r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280 */
  1084. /* rv200,rv250,rv280 */
  1085. extern void r200_set_safe_registers(struct radeon_device *rdev);
  1086. /* r300,r350,rv350,rv370,rv380 */
  1087. extern void r300_set_reg_safe(struct radeon_device *rdev);
  1088. extern void r300_mc_program(struct radeon_device *rdev);
  1089. extern void r300_mc_init(struct radeon_device *rdev);
  1090. extern void r300_clock_startup(struct radeon_device *rdev);
  1091. extern int r300_mc_wait_for_idle(struct radeon_device *rdev);
  1092. extern int rv370_pcie_gart_init(struct radeon_device *rdev);
  1093. extern void rv370_pcie_gart_fini(struct radeon_device *rdev);
  1094. extern int rv370_pcie_gart_enable(struct radeon_device *rdev);
  1095. extern void rv370_pcie_gart_disable(struct radeon_device *rdev);
  1096. /* r420,r423,rv410 */
  1097. extern u32 r420_mc_rreg(struct radeon_device *rdev, u32 reg);
  1098. extern void r420_mc_wreg(struct radeon_device *rdev, u32 reg, u32 v);
  1099. extern int r420_debugfs_pipes_info_init(struct radeon_device *rdev);
  1100. extern void r420_pipes_init(struct radeon_device *rdev);
  1101. /* rv515 */
  1102. struct rv515_mc_save {
  1103. u32 d1vga_control;
  1104. u32 d2vga_control;
  1105. u32 vga_render_control;
  1106. u32 vga_hdp_control;
  1107. u32 d1crtc_control;
  1108. u32 d2crtc_control;
  1109. };
  1110. extern void rv515_bandwidth_avivo_update(struct radeon_device *rdev);
  1111. extern void rv515_vga_render_disable(struct radeon_device *rdev);
  1112. extern void rv515_set_safe_registers(struct radeon_device *rdev);
  1113. extern void rv515_mc_stop(struct radeon_device *rdev, struct rv515_mc_save *save);
  1114. extern void rv515_mc_resume(struct radeon_device *rdev, struct rv515_mc_save *save);
  1115. extern void rv515_clock_startup(struct radeon_device *rdev);
  1116. extern void rv515_debugfs(struct radeon_device *rdev);
  1117. extern int rv515_suspend(struct radeon_device *rdev);
  1118. /* rs400 */
  1119. extern int rs400_gart_init(struct radeon_device *rdev);
  1120. extern int rs400_gart_enable(struct radeon_device *rdev);
  1121. extern void rs400_gart_adjust_size(struct radeon_device *rdev);
  1122. extern void rs400_gart_disable(struct radeon_device *rdev);
  1123. extern void rs400_gart_fini(struct radeon_device *rdev);
  1124. /* rs600 */
  1125. extern void rs600_set_safe_registers(struct radeon_device *rdev);
  1126. extern int rs600_irq_set(struct radeon_device *rdev);
  1127. extern void rs600_irq_disable(struct radeon_device *rdev);
  1128. /* rs690, rs740 */
  1129. extern void rs690_line_buffer_adjust(struct radeon_device *rdev,
  1130. struct drm_display_mode *mode1,
  1131. struct drm_display_mode *mode2);
  1132. /* r600, rv610, rv630, rv620, rv635, rv670, rs780, rs880 */
  1133. extern void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
  1134. extern bool r600_card_posted(struct radeon_device *rdev);
  1135. extern void r600_cp_stop(struct radeon_device *rdev);
  1136. extern void r600_ring_init(struct radeon_device *rdev, unsigned ring_size);
  1137. extern int r600_cp_resume(struct radeon_device *rdev);
  1138. extern void r600_cp_fini(struct radeon_device *rdev);
  1139. extern int r600_count_pipe_bits(uint32_t val);
  1140. extern int r600_mc_wait_for_idle(struct radeon_device *rdev);
  1141. extern int r600_pcie_gart_init(struct radeon_device *rdev);
  1142. extern void r600_pcie_gart_tlb_flush(struct radeon_device *rdev);
  1143. extern int r600_ib_test(struct radeon_device *rdev);
  1144. extern int r600_ring_test(struct radeon_device *rdev);
  1145. extern void r600_wb_fini(struct radeon_device *rdev);
  1146. extern int r600_wb_enable(struct radeon_device *rdev);
  1147. extern void r600_wb_disable(struct radeon_device *rdev);
  1148. extern void r600_scratch_init(struct radeon_device *rdev);
  1149. extern int r600_blit_init(struct radeon_device *rdev);
  1150. extern void r600_blit_fini(struct radeon_device *rdev);
  1151. extern int r600_init_microcode(struct radeon_device *rdev);
  1152. extern int r600_gpu_reset(struct radeon_device *rdev);
  1153. /* r600 irq */
  1154. extern int r600_irq_init(struct radeon_device *rdev);
  1155. extern void r600_irq_fini(struct radeon_device *rdev);
  1156. extern void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size);
  1157. extern int r600_irq_set(struct radeon_device *rdev);
  1158. extern void r600_irq_suspend(struct radeon_device *rdev);
  1159. /* r600 audio */
  1160. extern int r600_audio_init(struct radeon_device *rdev);
  1161. extern int r600_audio_tmds_index(struct drm_encoder *encoder);
  1162. extern void r600_audio_set_clock(struct drm_encoder *encoder, int clock);
  1163. extern void r600_audio_fini(struct radeon_device *rdev);
  1164. extern void r600_hdmi_init(struct drm_encoder *encoder);
  1165. extern void r600_hdmi_enable(struct drm_encoder *encoder);
  1166. extern void r600_hdmi_disable(struct drm_encoder *encoder);
  1167. extern void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
  1168. extern int r600_hdmi_buffer_status_changed(struct drm_encoder *encoder);
  1169. extern void r600_hdmi_update_audio_settings(struct drm_encoder *encoder,
  1170. int channels,
  1171. int rate,
  1172. int bps,
  1173. uint8_t status_bits,
  1174. uint8_t category_code);
  1175. /* evergreen */
  1176. struct evergreen_mc_save {
  1177. u32 vga_control[6];
  1178. u32 vga_render_control;
  1179. u32 vga_hdp_control;
  1180. u32 crtc_control[6];
  1181. };
  1182. #include "radeon_object.h"
  1183. #endif