r600.c 80 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/slab.h>
  29. #include <linux/seq_file.h>
  30. #include <linux/firmware.h>
  31. #include <linux/platform_device.h>
  32. #include "drmP.h"
  33. #include "radeon_drm.h"
  34. #include "radeon.h"
  35. #include "radeon_asic.h"
  36. #include "radeon_mode.h"
  37. #include "r600d.h"
  38. #include "atom.h"
  39. #include "avivod.h"
  40. #define PFP_UCODE_SIZE 576
  41. #define PM4_UCODE_SIZE 1792
  42. #define RLC_UCODE_SIZE 768
  43. #define R700_PFP_UCODE_SIZE 848
  44. #define R700_PM4_UCODE_SIZE 1360
  45. #define R700_RLC_UCODE_SIZE 1024
  46. /* Firmware Names */
  47. MODULE_FIRMWARE("radeon/R600_pfp.bin");
  48. MODULE_FIRMWARE("radeon/R600_me.bin");
  49. MODULE_FIRMWARE("radeon/RV610_pfp.bin");
  50. MODULE_FIRMWARE("radeon/RV610_me.bin");
  51. MODULE_FIRMWARE("radeon/RV630_pfp.bin");
  52. MODULE_FIRMWARE("radeon/RV630_me.bin");
  53. MODULE_FIRMWARE("radeon/RV620_pfp.bin");
  54. MODULE_FIRMWARE("radeon/RV620_me.bin");
  55. MODULE_FIRMWARE("radeon/RV635_pfp.bin");
  56. MODULE_FIRMWARE("radeon/RV635_me.bin");
  57. MODULE_FIRMWARE("radeon/RV670_pfp.bin");
  58. MODULE_FIRMWARE("radeon/RV670_me.bin");
  59. MODULE_FIRMWARE("radeon/RS780_pfp.bin");
  60. MODULE_FIRMWARE("radeon/RS780_me.bin");
  61. MODULE_FIRMWARE("radeon/RV770_pfp.bin");
  62. MODULE_FIRMWARE("radeon/RV770_me.bin");
  63. MODULE_FIRMWARE("radeon/RV730_pfp.bin");
  64. MODULE_FIRMWARE("radeon/RV730_me.bin");
  65. MODULE_FIRMWARE("radeon/RV710_pfp.bin");
  66. MODULE_FIRMWARE("radeon/RV710_me.bin");
  67. MODULE_FIRMWARE("radeon/R600_rlc.bin");
  68. MODULE_FIRMWARE("radeon/R700_rlc.bin");
  69. int r600_debugfs_mc_info_init(struct radeon_device *rdev);
  70. /* r600,rv610,rv630,rv620,rv635,rv670 */
  71. int r600_mc_wait_for_idle(struct radeon_device *rdev);
  72. void r600_gpu_init(struct radeon_device *rdev);
  73. void r600_fini(struct radeon_device *rdev);
  74. /* hpd for digital panel detect/disconnect */
  75. bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  76. {
  77. bool connected = false;
  78. if (ASIC_IS_DCE3(rdev)) {
  79. switch (hpd) {
  80. case RADEON_HPD_1:
  81. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  82. connected = true;
  83. break;
  84. case RADEON_HPD_2:
  85. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  86. connected = true;
  87. break;
  88. case RADEON_HPD_3:
  89. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  90. connected = true;
  91. break;
  92. case RADEON_HPD_4:
  93. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  94. connected = true;
  95. break;
  96. /* DCE 3.2 */
  97. case RADEON_HPD_5:
  98. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  99. connected = true;
  100. break;
  101. case RADEON_HPD_6:
  102. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  103. connected = true;
  104. break;
  105. default:
  106. break;
  107. }
  108. } else {
  109. switch (hpd) {
  110. case RADEON_HPD_1:
  111. if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  112. connected = true;
  113. break;
  114. case RADEON_HPD_2:
  115. if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  116. connected = true;
  117. break;
  118. case RADEON_HPD_3:
  119. if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  120. connected = true;
  121. break;
  122. default:
  123. break;
  124. }
  125. }
  126. return connected;
  127. }
  128. void r600_hpd_set_polarity(struct radeon_device *rdev,
  129. enum radeon_hpd_id hpd)
  130. {
  131. u32 tmp;
  132. bool connected = r600_hpd_sense(rdev, hpd);
  133. if (ASIC_IS_DCE3(rdev)) {
  134. switch (hpd) {
  135. case RADEON_HPD_1:
  136. tmp = RREG32(DC_HPD1_INT_CONTROL);
  137. if (connected)
  138. tmp &= ~DC_HPDx_INT_POLARITY;
  139. else
  140. tmp |= DC_HPDx_INT_POLARITY;
  141. WREG32(DC_HPD1_INT_CONTROL, tmp);
  142. break;
  143. case RADEON_HPD_2:
  144. tmp = RREG32(DC_HPD2_INT_CONTROL);
  145. if (connected)
  146. tmp &= ~DC_HPDx_INT_POLARITY;
  147. else
  148. tmp |= DC_HPDx_INT_POLARITY;
  149. WREG32(DC_HPD2_INT_CONTROL, tmp);
  150. break;
  151. case RADEON_HPD_3:
  152. tmp = RREG32(DC_HPD3_INT_CONTROL);
  153. if (connected)
  154. tmp &= ~DC_HPDx_INT_POLARITY;
  155. else
  156. tmp |= DC_HPDx_INT_POLARITY;
  157. WREG32(DC_HPD3_INT_CONTROL, tmp);
  158. break;
  159. case RADEON_HPD_4:
  160. tmp = RREG32(DC_HPD4_INT_CONTROL);
  161. if (connected)
  162. tmp &= ~DC_HPDx_INT_POLARITY;
  163. else
  164. tmp |= DC_HPDx_INT_POLARITY;
  165. WREG32(DC_HPD4_INT_CONTROL, tmp);
  166. break;
  167. case RADEON_HPD_5:
  168. tmp = RREG32(DC_HPD5_INT_CONTROL);
  169. if (connected)
  170. tmp &= ~DC_HPDx_INT_POLARITY;
  171. else
  172. tmp |= DC_HPDx_INT_POLARITY;
  173. WREG32(DC_HPD5_INT_CONTROL, tmp);
  174. break;
  175. /* DCE 3.2 */
  176. case RADEON_HPD_6:
  177. tmp = RREG32(DC_HPD6_INT_CONTROL);
  178. if (connected)
  179. tmp &= ~DC_HPDx_INT_POLARITY;
  180. else
  181. tmp |= DC_HPDx_INT_POLARITY;
  182. WREG32(DC_HPD6_INT_CONTROL, tmp);
  183. break;
  184. default:
  185. break;
  186. }
  187. } else {
  188. switch (hpd) {
  189. case RADEON_HPD_1:
  190. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  191. if (connected)
  192. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  193. else
  194. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  195. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  196. break;
  197. case RADEON_HPD_2:
  198. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  199. if (connected)
  200. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  201. else
  202. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  203. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  204. break;
  205. case RADEON_HPD_3:
  206. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  207. if (connected)
  208. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  209. else
  210. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  211. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  212. break;
  213. default:
  214. break;
  215. }
  216. }
  217. }
  218. void r600_hpd_init(struct radeon_device *rdev)
  219. {
  220. struct drm_device *dev = rdev->ddev;
  221. struct drm_connector *connector;
  222. if (ASIC_IS_DCE3(rdev)) {
  223. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
  224. if (ASIC_IS_DCE32(rdev))
  225. tmp |= DC_HPDx_EN;
  226. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  227. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  228. switch (radeon_connector->hpd.hpd) {
  229. case RADEON_HPD_1:
  230. WREG32(DC_HPD1_CONTROL, tmp);
  231. rdev->irq.hpd[0] = true;
  232. break;
  233. case RADEON_HPD_2:
  234. WREG32(DC_HPD2_CONTROL, tmp);
  235. rdev->irq.hpd[1] = true;
  236. break;
  237. case RADEON_HPD_3:
  238. WREG32(DC_HPD3_CONTROL, tmp);
  239. rdev->irq.hpd[2] = true;
  240. break;
  241. case RADEON_HPD_4:
  242. WREG32(DC_HPD4_CONTROL, tmp);
  243. rdev->irq.hpd[3] = true;
  244. break;
  245. /* DCE 3.2 */
  246. case RADEON_HPD_5:
  247. WREG32(DC_HPD5_CONTROL, tmp);
  248. rdev->irq.hpd[4] = true;
  249. break;
  250. case RADEON_HPD_6:
  251. WREG32(DC_HPD6_CONTROL, tmp);
  252. rdev->irq.hpd[5] = true;
  253. break;
  254. default:
  255. break;
  256. }
  257. }
  258. } else {
  259. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  260. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  261. switch (radeon_connector->hpd.hpd) {
  262. case RADEON_HPD_1:
  263. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  264. rdev->irq.hpd[0] = true;
  265. break;
  266. case RADEON_HPD_2:
  267. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  268. rdev->irq.hpd[1] = true;
  269. break;
  270. case RADEON_HPD_3:
  271. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  272. rdev->irq.hpd[2] = true;
  273. break;
  274. default:
  275. break;
  276. }
  277. }
  278. }
  279. if (rdev->irq.installed)
  280. r600_irq_set(rdev);
  281. }
  282. void r600_hpd_fini(struct radeon_device *rdev)
  283. {
  284. struct drm_device *dev = rdev->ddev;
  285. struct drm_connector *connector;
  286. if (ASIC_IS_DCE3(rdev)) {
  287. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  288. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  289. switch (radeon_connector->hpd.hpd) {
  290. case RADEON_HPD_1:
  291. WREG32(DC_HPD1_CONTROL, 0);
  292. rdev->irq.hpd[0] = false;
  293. break;
  294. case RADEON_HPD_2:
  295. WREG32(DC_HPD2_CONTROL, 0);
  296. rdev->irq.hpd[1] = false;
  297. break;
  298. case RADEON_HPD_3:
  299. WREG32(DC_HPD3_CONTROL, 0);
  300. rdev->irq.hpd[2] = false;
  301. break;
  302. case RADEON_HPD_4:
  303. WREG32(DC_HPD4_CONTROL, 0);
  304. rdev->irq.hpd[3] = false;
  305. break;
  306. /* DCE 3.2 */
  307. case RADEON_HPD_5:
  308. WREG32(DC_HPD5_CONTROL, 0);
  309. rdev->irq.hpd[4] = false;
  310. break;
  311. case RADEON_HPD_6:
  312. WREG32(DC_HPD6_CONTROL, 0);
  313. rdev->irq.hpd[5] = false;
  314. break;
  315. default:
  316. break;
  317. }
  318. }
  319. } else {
  320. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  321. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  322. switch (radeon_connector->hpd.hpd) {
  323. case RADEON_HPD_1:
  324. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
  325. rdev->irq.hpd[0] = false;
  326. break;
  327. case RADEON_HPD_2:
  328. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
  329. rdev->irq.hpd[1] = false;
  330. break;
  331. case RADEON_HPD_3:
  332. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
  333. rdev->irq.hpd[2] = false;
  334. break;
  335. default:
  336. break;
  337. }
  338. }
  339. }
  340. }
  341. /*
  342. * R600 PCIE GART
  343. */
  344. void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
  345. {
  346. unsigned i;
  347. u32 tmp;
  348. /* flush hdp cache so updates hit vram */
  349. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  350. WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
  351. WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
  352. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  353. for (i = 0; i < rdev->usec_timeout; i++) {
  354. /* read MC_STATUS */
  355. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  356. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  357. if (tmp == 2) {
  358. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  359. return;
  360. }
  361. if (tmp) {
  362. return;
  363. }
  364. udelay(1);
  365. }
  366. }
  367. int r600_pcie_gart_init(struct radeon_device *rdev)
  368. {
  369. int r;
  370. if (rdev->gart.table.vram.robj) {
  371. WARN(1, "R600 PCIE GART already initialized.\n");
  372. return 0;
  373. }
  374. /* Initialize common gart structure */
  375. r = radeon_gart_init(rdev);
  376. if (r)
  377. return r;
  378. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  379. return radeon_gart_table_vram_alloc(rdev);
  380. }
  381. int r600_pcie_gart_enable(struct radeon_device *rdev)
  382. {
  383. u32 tmp;
  384. int r, i;
  385. if (rdev->gart.table.vram.robj == NULL) {
  386. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  387. return -EINVAL;
  388. }
  389. r = radeon_gart_table_vram_pin(rdev);
  390. if (r)
  391. return r;
  392. radeon_gart_restore(rdev);
  393. /* Setup L2 cache */
  394. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  395. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  396. EFFECTIVE_L2_QUEUE_SIZE(7));
  397. WREG32(VM_L2_CNTL2, 0);
  398. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  399. /* Setup TLB control */
  400. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  401. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  402. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  403. ENABLE_WAIT_L2_QUERY;
  404. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  405. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  406. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  407. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  408. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  409. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  410. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  411. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  412. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  413. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  414. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  415. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  416. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  417. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  418. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  419. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  420. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  421. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  422. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  423. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  424. (u32)(rdev->dummy_page.addr >> 12));
  425. for (i = 1; i < 7; i++)
  426. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  427. r600_pcie_gart_tlb_flush(rdev);
  428. rdev->gart.ready = true;
  429. return 0;
  430. }
  431. void r600_pcie_gart_disable(struct radeon_device *rdev)
  432. {
  433. u32 tmp;
  434. int i, r;
  435. /* Disable all tables */
  436. for (i = 0; i < 7; i++)
  437. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  438. /* Disable L2 cache */
  439. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  440. EFFECTIVE_L2_QUEUE_SIZE(7));
  441. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  442. /* Setup L1 TLB control */
  443. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  444. ENABLE_WAIT_L2_QUERY;
  445. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  446. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  447. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  448. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  449. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  450. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  451. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  452. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  453. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
  454. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
  455. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  456. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  457. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
  458. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  459. if (rdev->gart.table.vram.robj) {
  460. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  461. if (likely(r == 0)) {
  462. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  463. radeon_bo_unpin(rdev->gart.table.vram.robj);
  464. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  465. }
  466. }
  467. }
  468. void r600_pcie_gart_fini(struct radeon_device *rdev)
  469. {
  470. radeon_gart_fini(rdev);
  471. r600_pcie_gart_disable(rdev);
  472. radeon_gart_table_vram_free(rdev);
  473. }
  474. void r600_agp_enable(struct radeon_device *rdev)
  475. {
  476. u32 tmp;
  477. int i;
  478. /* Setup L2 cache */
  479. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  480. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  481. EFFECTIVE_L2_QUEUE_SIZE(7));
  482. WREG32(VM_L2_CNTL2, 0);
  483. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  484. /* Setup TLB control */
  485. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  486. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  487. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  488. ENABLE_WAIT_L2_QUERY;
  489. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  490. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  491. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  492. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  493. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  494. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  495. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  496. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  497. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  498. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  499. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  500. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  501. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  502. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  503. for (i = 0; i < 7; i++)
  504. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  505. }
  506. int r600_mc_wait_for_idle(struct radeon_device *rdev)
  507. {
  508. unsigned i;
  509. u32 tmp;
  510. for (i = 0; i < rdev->usec_timeout; i++) {
  511. /* read MC_STATUS */
  512. tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
  513. if (!tmp)
  514. return 0;
  515. udelay(1);
  516. }
  517. return -1;
  518. }
  519. static void r600_mc_program(struct radeon_device *rdev)
  520. {
  521. struct rv515_mc_save save;
  522. u32 tmp;
  523. int i, j;
  524. /* Initialize HDP */
  525. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  526. WREG32((0x2c14 + j), 0x00000000);
  527. WREG32((0x2c18 + j), 0x00000000);
  528. WREG32((0x2c1c + j), 0x00000000);
  529. WREG32((0x2c20 + j), 0x00000000);
  530. WREG32((0x2c24 + j), 0x00000000);
  531. }
  532. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  533. rv515_mc_stop(rdev, &save);
  534. if (r600_mc_wait_for_idle(rdev)) {
  535. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  536. }
  537. /* Lockout access through VGA aperture (doesn't exist before R600) */
  538. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  539. /* Update configuration */
  540. if (rdev->flags & RADEON_IS_AGP) {
  541. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  542. /* VRAM before AGP */
  543. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  544. rdev->mc.vram_start >> 12);
  545. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  546. rdev->mc.gtt_end >> 12);
  547. } else {
  548. /* VRAM after AGP */
  549. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  550. rdev->mc.gtt_start >> 12);
  551. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  552. rdev->mc.vram_end >> 12);
  553. }
  554. } else {
  555. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
  556. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
  557. }
  558. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  559. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  560. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  561. WREG32(MC_VM_FB_LOCATION, tmp);
  562. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  563. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  564. WREG32(HDP_NONSURFACE_SIZE, rdev->mc.mc_vram_size | 0x3FF);
  565. if (rdev->flags & RADEON_IS_AGP) {
  566. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
  567. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
  568. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  569. } else {
  570. WREG32(MC_VM_AGP_BASE, 0);
  571. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  572. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  573. }
  574. if (r600_mc_wait_for_idle(rdev)) {
  575. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  576. }
  577. rv515_mc_resume(rdev, &save);
  578. /* we need to own VRAM, so turn off the VGA renderer here
  579. * to stop it overwriting our objects */
  580. rv515_vga_render_disable(rdev);
  581. }
  582. /**
  583. * r600_vram_gtt_location - try to find VRAM & GTT location
  584. * @rdev: radeon device structure holding all necessary informations
  585. * @mc: memory controller structure holding memory informations
  586. *
  587. * Function will place try to place VRAM at same place as in CPU (PCI)
  588. * address space as some GPU seems to have issue when we reprogram at
  589. * different address space.
  590. *
  591. * If there is not enough space to fit the unvisible VRAM after the
  592. * aperture then we limit the VRAM size to the aperture.
  593. *
  594. * If we are using AGP then place VRAM adjacent to AGP aperture are we need
  595. * them to be in one from GPU point of view so that we can program GPU to
  596. * catch access outside them (weird GPU policy see ??).
  597. *
  598. * This function will never fails, worst case are limiting VRAM or GTT.
  599. *
  600. * Note: GTT start, end, size should be initialized before calling this
  601. * function on AGP platform.
  602. */
  603. void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  604. {
  605. u64 size_bf, size_af;
  606. if (mc->mc_vram_size > 0xE0000000) {
  607. /* leave room for at least 512M GTT */
  608. dev_warn(rdev->dev, "limiting VRAM\n");
  609. mc->real_vram_size = 0xE0000000;
  610. mc->mc_vram_size = 0xE0000000;
  611. }
  612. if (rdev->flags & RADEON_IS_AGP) {
  613. size_bf = mc->gtt_start;
  614. size_af = 0xFFFFFFFF - mc->gtt_end + 1;
  615. if (size_bf > size_af) {
  616. if (mc->mc_vram_size > size_bf) {
  617. dev_warn(rdev->dev, "limiting VRAM\n");
  618. mc->real_vram_size = size_bf;
  619. mc->mc_vram_size = size_bf;
  620. }
  621. mc->vram_start = mc->gtt_start - mc->mc_vram_size;
  622. } else {
  623. if (mc->mc_vram_size > size_af) {
  624. dev_warn(rdev->dev, "limiting VRAM\n");
  625. mc->real_vram_size = size_af;
  626. mc->mc_vram_size = size_af;
  627. }
  628. mc->vram_start = mc->gtt_end;
  629. }
  630. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  631. dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
  632. mc->mc_vram_size >> 20, mc->vram_start,
  633. mc->vram_end, mc->real_vram_size >> 20);
  634. } else {
  635. u64 base = 0;
  636. if (rdev->flags & RADEON_IS_IGP)
  637. base = (RREG32(MC_VM_FB_LOCATION) & 0xFFFF) << 24;
  638. radeon_vram_location(rdev, &rdev->mc, base);
  639. radeon_gtt_location(rdev, mc);
  640. }
  641. }
  642. int r600_mc_init(struct radeon_device *rdev)
  643. {
  644. u32 tmp;
  645. int chansize, numchan;
  646. /* Get VRAM informations */
  647. rdev->mc.vram_is_ddr = true;
  648. tmp = RREG32(RAMCFG);
  649. if (tmp & CHANSIZE_OVERRIDE) {
  650. chansize = 16;
  651. } else if (tmp & CHANSIZE_MASK) {
  652. chansize = 64;
  653. } else {
  654. chansize = 32;
  655. }
  656. tmp = RREG32(CHMAP);
  657. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  658. case 0:
  659. default:
  660. numchan = 1;
  661. break;
  662. case 1:
  663. numchan = 2;
  664. break;
  665. case 2:
  666. numchan = 4;
  667. break;
  668. case 3:
  669. numchan = 8;
  670. break;
  671. }
  672. rdev->mc.vram_width = numchan * chansize;
  673. /* Could aper size report 0 ? */
  674. rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
  675. rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
  676. /* Setup GPU memory space */
  677. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  678. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  679. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  680. /* FIXME remove this once we support unmappable VRAM */
  681. if (rdev->mc.mc_vram_size > rdev->mc.aper_size) {
  682. rdev->mc.mc_vram_size = rdev->mc.aper_size;
  683. rdev->mc.real_vram_size = rdev->mc.aper_size;
  684. }
  685. r600_vram_gtt_location(rdev, &rdev->mc);
  686. if (rdev->flags & RADEON_IS_IGP)
  687. rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
  688. radeon_update_bandwidth_info(rdev);
  689. return 0;
  690. }
  691. /* We doesn't check that the GPU really needs a reset we simply do the
  692. * reset, it's up to the caller to determine if the GPU needs one. We
  693. * might add an helper function to check that.
  694. */
  695. int r600_gpu_soft_reset(struct radeon_device *rdev)
  696. {
  697. struct rv515_mc_save save;
  698. u32 grbm_busy_mask = S_008010_VC_BUSY(1) | S_008010_VGT_BUSY_NO_DMA(1) |
  699. S_008010_VGT_BUSY(1) | S_008010_TA03_BUSY(1) |
  700. S_008010_TC_BUSY(1) | S_008010_SX_BUSY(1) |
  701. S_008010_SH_BUSY(1) | S_008010_SPI03_BUSY(1) |
  702. S_008010_SMX_BUSY(1) | S_008010_SC_BUSY(1) |
  703. S_008010_PA_BUSY(1) | S_008010_DB03_BUSY(1) |
  704. S_008010_CR_BUSY(1) | S_008010_CB03_BUSY(1) |
  705. S_008010_GUI_ACTIVE(1);
  706. u32 grbm2_busy_mask = S_008014_SPI0_BUSY(1) | S_008014_SPI1_BUSY(1) |
  707. S_008014_SPI2_BUSY(1) | S_008014_SPI3_BUSY(1) |
  708. S_008014_TA0_BUSY(1) | S_008014_TA1_BUSY(1) |
  709. S_008014_TA2_BUSY(1) | S_008014_TA3_BUSY(1) |
  710. S_008014_DB0_BUSY(1) | S_008014_DB1_BUSY(1) |
  711. S_008014_DB2_BUSY(1) | S_008014_DB3_BUSY(1) |
  712. S_008014_CB0_BUSY(1) | S_008014_CB1_BUSY(1) |
  713. S_008014_CB2_BUSY(1) | S_008014_CB3_BUSY(1);
  714. u32 srbm_reset = 0;
  715. u32 tmp;
  716. dev_info(rdev->dev, "GPU softreset \n");
  717. dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
  718. RREG32(R_008010_GRBM_STATUS));
  719. dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
  720. RREG32(R_008014_GRBM_STATUS2));
  721. dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
  722. RREG32(R_000E50_SRBM_STATUS));
  723. rv515_mc_stop(rdev, &save);
  724. if (r600_mc_wait_for_idle(rdev)) {
  725. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  726. }
  727. /* Disable CP parsing/prefetching */
  728. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(0xff));
  729. /* Check if any of the rendering block is busy and reset it */
  730. if ((RREG32(R_008010_GRBM_STATUS) & grbm_busy_mask) ||
  731. (RREG32(R_008014_GRBM_STATUS2) & grbm2_busy_mask)) {
  732. tmp = S_008020_SOFT_RESET_CR(1) |
  733. S_008020_SOFT_RESET_DB(1) |
  734. S_008020_SOFT_RESET_CB(1) |
  735. S_008020_SOFT_RESET_PA(1) |
  736. S_008020_SOFT_RESET_SC(1) |
  737. S_008020_SOFT_RESET_SMX(1) |
  738. S_008020_SOFT_RESET_SPI(1) |
  739. S_008020_SOFT_RESET_SX(1) |
  740. S_008020_SOFT_RESET_SH(1) |
  741. S_008020_SOFT_RESET_TC(1) |
  742. S_008020_SOFT_RESET_TA(1) |
  743. S_008020_SOFT_RESET_VC(1) |
  744. S_008020_SOFT_RESET_VGT(1);
  745. dev_info(rdev->dev, " R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  746. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  747. (void)RREG32(R_008020_GRBM_SOFT_RESET);
  748. udelay(50);
  749. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  750. (void)RREG32(R_008020_GRBM_SOFT_RESET);
  751. }
  752. /* Reset CP (we always reset CP) */
  753. tmp = S_008020_SOFT_RESET_CP(1);
  754. dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  755. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  756. (void)RREG32(R_008020_GRBM_SOFT_RESET);
  757. udelay(50);
  758. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  759. (void)RREG32(R_008020_GRBM_SOFT_RESET);
  760. /* Reset others GPU block if necessary */
  761. if (G_000E50_RLC_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  762. srbm_reset |= S_000E60_SOFT_RESET_RLC(1);
  763. if (G_000E50_GRBM_RQ_PENDING(RREG32(R_000E50_SRBM_STATUS)))
  764. srbm_reset |= S_000E60_SOFT_RESET_GRBM(1);
  765. if (G_000E50_HI_RQ_PENDING(RREG32(R_000E50_SRBM_STATUS)))
  766. srbm_reset |= S_000E60_SOFT_RESET_IH(1);
  767. if (G_000E50_VMC_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  768. srbm_reset |= S_000E60_SOFT_RESET_VMC(1);
  769. if (G_000E50_MCB_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  770. srbm_reset |= S_000E60_SOFT_RESET_MC(1);
  771. if (G_000E50_MCDZ_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  772. srbm_reset |= S_000E60_SOFT_RESET_MC(1);
  773. if (G_000E50_MCDY_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  774. srbm_reset |= S_000E60_SOFT_RESET_MC(1);
  775. if (G_000E50_MCDX_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  776. srbm_reset |= S_000E60_SOFT_RESET_MC(1);
  777. if (G_000E50_MCDW_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  778. srbm_reset |= S_000E60_SOFT_RESET_MC(1);
  779. if (G_000E50_RLC_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  780. srbm_reset |= S_000E60_SOFT_RESET_RLC(1);
  781. if (G_000E50_SEM_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  782. srbm_reset |= S_000E60_SOFT_RESET_SEM(1);
  783. if (G_000E50_BIF_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  784. srbm_reset |= S_000E60_SOFT_RESET_BIF(1);
  785. dev_info(rdev->dev, " R_000E60_SRBM_SOFT_RESET=0x%08X\n", srbm_reset);
  786. WREG32(R_000E60_SRBM_SOFT_RESET, srbm_reset);
  787. (void)RREG32(R_000E60_SRBM_SOFT_RESET);
  788. udelay(50);
  789. WREG32(R_000E60_SRBM_SOFT_RESET, 0);
  790. (void)RREG32(R_000E60_SRBM_SOFT_RESET);
  791. WREG32(R_000E60_SRBM_SOFT_RESET, srbm_reset);
  792. (void)RREG32(R_000E60_SRBM_SOFT_RESET);
  793. udelay(50);
  794. WREG32(R_000E60_SRBM_SOFT_RESET, 0);
  795. (void)RREG32(R_000E60_SRBM_SOFT_RESET);
  796. /* Wait a little for things to settle down */
  797. udelay(50);
  798. dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
  799. RREG32(R_008010_GRBM_STATUS));
  800. dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
  801. RREG32(R_008014_GRBM_STATUS2));
  802. dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
  803. RREG32(R_000E50_SRBM_STATUS));
  804. /* After reset we need to reinit the asic as GPU often endup in an
  805. * incoherent state.
  806. */
  807. atom_asic_init(rdev->mode_info.atom_context);
  808. rv515_mc_resume(rdev, &save);
  809. return 0;
  810. }
  811. int r600_gpu_reset(struct radeon_device *rdev)
  812. {
  813. return r600_gpu_soft_reset(rdev);
  814. }
  815. static u32 r600_get_tile_pipe_to_backend_map(u32 num_tile_pipes,
  816. u32 num_backends,
  817. u32 backend_disable_mask)
  818. {
  819. u32 backend_map = 0;
  820. u32 enabled_backends_mask;
  821. u32 enabled_backends_count;
  822. u32 cur_pipe;
  823. u32 swizzle_pipe[R6XX_MAX_PIPES];
  824. u32 cur_backend;
  825. u32 i;
  826. if (num_tile_pipes > R6XX_MAX_PIPES)
  827. num_tile_pipes = R6XX_MAX_PIPES;
  828. if (num_tile_pipes < 1)
  829. num_tile_pipes = 1;
  830. if (num_backends > R6XX_MAX_BACKENDS)
  831. num_backends = R6XX_MAX_BACKENDS;
  832. if (num_backends < 1)
  833. num_backends = 1;
  834. enabled_backends_mask = 0;
  835. enabled_backends_count = 0;
  836. for (i = 0; i < R6XX_MAX_BACKENDS; ++i) {
  837. if (((backend_disable_mask >> i) & 1) == 0) {
  838. enabled_backends_mask |= (1 << i);
  839. ++enabled_backends_count;
  840. }
  841. if (enabled_backends_count == num_backends)
  842. break;
  843. }
  844. if (enabled_backends_count == 0) {
  845. enabled_backends_mask = 1;
  846. enabled_backends_count = 1;
  847. }
  848. if (enabled_backends_count != num_backends)
  849. num_backends = enabled_backends_count;
  850. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R6XX_MAX_PIPES);
  851. switch (num_tile_pipes) {
  852. case 1:
  853. swizzle_pipe[0] = 0;
  854. break;
  855. case 2:
  856. swizzle_pipe[0] = 0;
  857. swizzle_pipe[1] = 1;
  858. break;
  859. case 3:
  860. swizzle_pipe[0] = 0;
  861. swizzle_pipe[1] = 1;
  862. swizzle_pipe[2] = 2;
  863. break;
  864. case 4:
  865. swizzle_pipe[0] = 0;
  866. swizzle_pipe[1] = 1;
  867. swizzle_pipe[2] = 2;
  868. swizzle_pipe[3] = 3;
  869. break;
  870. case 5:
  871. swizzle_pipe[0] = 0;
  872. swizzle_pipe[1] = 1;
  873. swizzle_pipe[2] = 2;
  874. swizzle_pipe[3] = 3;
  875. swizzle_pipe[4] = 4;
  876. break;
  877. case 6:
  878. swizzle_pipe[0] = 0;
  879. swizzle_pipe[1] = 2;
  880. swizzle_pipe[2] = 4;
  881. swizzle_pipe[3] = 5;
  882. swizzle_pipe[4] = 1;
  883. swizzle_pipe[5] = 3;
  884. break;
  885. case 7:
  886. swizzle_pipe[0] = 0;
  887. swizzle_pipe[1] = 2;
  888. swizzle_pipe[2] = 4;
  889. swizzle_pipe[3] = 6;
  890. swizzle_pipe[4] = 1;
  891. swizzle_pipe[5] = 3;
  892. swizzle_pipe[6] = 5;
  893. break;
  894. case 8:
  895. swizzle_pipe[0] = 0;
  896. swizzle_pipe[1] = 2;
  897. swizzle_pipe[2] = 4;
  898. swizzle_pipe[3] = 6;
  899. swizzle_pipe[4] = 1;
  900. swizzle_pipe[5] = 3;
  901. swizzle_pipe[6] = 5;
  902. swizzle_pipe[7] = 7;
  903. break;
  904. }
  905. cur_backend = 0;
  906. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  907. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  908. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  909. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  910. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  911. }
  912. return backend_map;
  913. }
  914. int r600_count_pipe_bits(uint32_t val)
  915. {
  916. int i, ret = 0;
  917. for (i = 0; i < 32; i++) {
  918. ret += val & 1;
  919. val >>= 1;
  920. }
  921. return ret;
  922. }
  923. void r600_gpu_init(struct radeon_device *rdev)
  924. {
  925. u32 tiling_config;
  926. u32 ramcfg;
  927. u32 backend_map;
  928. u32 cc_rb_backend_disable;
  929. u32 cc_gc_shader_pipe_config;
  930. u32 tmp;
  931. int i, j;
  932. u32 sq_config;
  933. u32 sq_gpr_resource_mgmt_1 = 0;
  934. u32 sq_gpr_resource_mgmt_2 = 0;
  935. u32 sq_thread_resource_mgmt = 0;
  936. u32 sq_stack_resource_mgmt_1 = 0;
  937. u32 sq_stack_resource_mgmt_2 = 0;
  938. /* FIXME: implement */
  939. switch (rdev->family) {
  940. case CHIP_R600:
  941. rdev->config.r600.max_pipes = 4;
  942. rdev->config.r600.max_tile_pipes = 8;
  943. rdev->config.r600.max_simds = 4;
  944. rdev->config.r600.max_backends = 4;
  945. rdev->config.r600.max_gprs = 256;
  946. rdev->config.r600.max_threads = 192;
  947. rdev->config.r600.max_stack_entries = 256;
  948. rdev->config.r600.max_hw_contexts = 8;
  949. rdev->config.r600.max_gs_threads = 16;
  950. rdev->config.r600.sx_max_export_size = 128;
  951. rdev->config.r600.sx_max_export_pos_size = 16;
  952. rdev->config.r600.sx_max_export_smx_size = 128;
  953. rdev->config.r600.sq_num_cf_insts = 2;
  954. break;
  955. case CHIP_RV630:
  956. case CHIP_RV635:
  957. rdev->config.r600.max_pipes = 2;
  958. rdev->config.r600.max_tile_pipes = 2;
  959. rdev->config.r600.max_simds = 3;
  960. rdev->config.r600.max_backends = 1;
  961. rdev->config.r600.max_gprs = 128;
  962. rdev->config.r600.max_threads = 192;
  963. rdev->config.r600.max_stack_entries = 128;
  964. rdev->config.r600.max_hw_contexts = 8;
  965. rdev->config.r600.max_gs_threads = 4;
  966. rdev->config.r600.sx_max_export_size = 128;
  967. rdev->config.r600.sx_max_export_pos_size = 16;
  968. rdev->config.r600.sx_max_export_smx_size = 128;
  969. rdev->config.r600.sq_num_cf_insts = 2;
  970. break;
  971. case CHIP_RV610:
  972. case CHIP_RV620:
  973. case CHIP_RS780:
  974. case CHIP_RS880:
  975. rdev->config.r600.max_pipes = 1;
  976. rdev->config.r600.max_tile_pipes = 1;
  977. rdev->config.r600.max_simds = 2;
  978. rdev->config.r600.max_backends = 1;
  979. rdev->config.r600.max_gprs = 128;
  980. rdev->config.r600.max_threads = 192;
  981. rdev->config.r600.max_stack_entries = 128;
  982. rdev->config.r600.max_hw_contexts = 4;
  983. rdev->config.r600.max_gs_threads = 4;
  984. rdev->config.r600.sx_max_export_size = 128;
  985. rdev->config.r600.sx_max_export_pos_size = 16;
  986. rdev->config.r600.sx_max_export_smx_size = 128;
  987. rdev->config.r600.sq_num_cf_insts = 1;
  988. break;
  989. case CHIP_RV670:
  990. rdev->config.r600.max_pipes = 4;
  991. rdev->config.r600.max_tile_pipes = 4;
  992. rdev->config.r600.max_simds = 4;
  993. rdev->config.r600.max_backends = 4;
  994. rdev->config.r600.max_gprs = 192;
  995. rdev->config.r600.max_threads = 192;
  996. rdev->config.r600.max_stack_entries = 256;
  997. rdev->config.r600.max_hw_contexts = 8;
  998. rdev->config.r600.max_gs_threads = 16;
  999. rdev->config.r600.sx_max_export_size = 128;
  1000. rdev->config.r600.sx_max_export_pos_size = 16;
  1001. rdev->config.r600.sx_max_export_smx_size = 128;
  1002. rdev->config.r600.sq_num_cf_insts = 2;
  1003. break;
  1004. default:
  1005. break;
  1006. }
  1007. /* Initialize HDP */
  1008. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1009. WREG32((0x2c14 + j), 0x00000000);
  1010. WREG32((0x2c18 + j), 0x00000000);
  1011. WREG32((0x2c1c + j), 0x00000000);
  1012. WREG32((0x2c20 + j), 0x00000000);
  1013. WREG32((0x2c24 + j), 0x00000000);
  1014. }
  1015. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1016. /* Setup tiling */
  1017. tiling_config = 0;
  1018. ramcfg = RREG32(RAMCFG);
  1019. switch (rdev->config.r600.max_tile_pipes) {
  1020. case 1:
  1021. tiling_config |= PIPE_TILING(0);
  1022. break;
  1023. case 2:
  1024. tiling_config |= PIPE_TILING(1);
  1025. break;
  1026. case 4:
  1027. tiling_config |= PIPE_TILING(2);
  1028. break;
  1029. case 8:
  1030. tiling_config |= PIPE_TILING(3);
  1031. break;
  1032. default:
  1033. break;
  1034. }
  1035. rdev->config.r600.tiling_npipes = rdev->config.r600.max_tile_pipes;
  1036. rdev->config.r600.tiling_nbanks = 4 << ((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1037. tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1038. tiling_config |= GROUP_SIZE(0);
  1039. rdev->config.r600.tiling_group_size = 256;
  1040. tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
  1041. if (tmp > 3) {
  1042. tiling_config |= ROW_TILING(3);
  1043. tiling_config |= SAMPLE_SPLIT(3);
  1044. } else {
  1045. tiling_config |= ROW_TILING(tmp);
  1046. tiling_config |= SAMPLE_SPLIT(tmp);
  1047. }
  1048. tiling_config |= BANK_SWAPS(1);
  1049. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
  1050. cc_rb_backend_disable |=
  1051. BACKEND_DISABLE((R6XX_MAX_BACKENDS_MASK << rdev->config.r600.max_backends) & R6XX_MAX_BACKENDS_MASK);
  1052. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0xffffff00;
  1053. cc_gc_shader_pipe_config |=
  1054. INACTIVE_QD_PIPES((R6XX_MAX_PIPES_MASK << rdev->config.r600.max_pipes) & R6XX_MAX_PIPES_MASK);
  1055. cc_gc_shader_pipe_config |=
  1056. INACTIVE_SIMDS((R6XX_MAX_SIMDS_MASK << rdev->config.r600.max_simds) & R6XX_MAX_SIMDS_MASK);
  1057. backend_map = r600_get_tile_pipe_to_backend_map(rdev->config.r600.max_tile_pipes,
  1058. (R6XX_MAX_BACKENDS -
  1059. r600_count_pipe_bits((cc_rb_backend_disable &
  1060. R6XX_MAX_BACKENDS_MASK) >> 16)),
  1061. (cc_rb_backend_disable >> 16));
  1062. tiling_config |= BACKEND_MAP(backend_map);
  1063. WREG32(GB_TILING_CONFIG, tiling_config);
  1064. WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
  1065. WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
  1066. /* Setup pipes */
  1067. WREG32(CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  1068. WREG32(CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  1069. WREG32(GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  1070. tmp = R6XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
  1071. WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
  1072. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  1073. /* Setup some CP states */
  1074. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
  1075. WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
  1076. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
  1077. SYNC_WALKER | SYNC_ALIGNER));
  1078. /* Setup various GPU states */
  1079. if (rdev->family == CHIP_RV670)
  1080. WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
  1081. tmp = RREG32(SX_DEBUG_1);
  1082. tmp |= SMX_EVENT_RELEASE;
  1083. if ((rdev->family > CHIP_R600))
  1084. tmp |= ENABLE_NEW_SMX_ADDRESS;
  1085. WREG32(SX_DEBUG_1, tmp);
  1086. if (((rdev->family) == CHIP_R600) ||
  1087. ((rdev->family) == CHIP_RV630) ||
  1088. ((rdev->family) == CHIP_RV610) ||
  1089. ((rdev->family) == CHIP_RV620) ||
  1090. ((rdev->family) == CHIP_RS780) ||
  1091. ((rdev->family) == CHIP_RS880)) {
  1092. WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
  1093. } else {
  1094. WREG32(DB_DEBUG, 0);
  1095. }
  1096. WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
  1097. DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
  1098. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1099. WREG32(VGT_NUM_INSTANCES, 0);
  1100. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  1101. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
  1102. tmp = RREG32(SQ_MS_FIFO_SIZES);
  1103. if (((rdev->family) == CHIP_RV610) ||
  1104. ((rdev->family) == CHIP_RV620) ||
  1105. ((rdev->family) == CHIP_RS780) ||
  1106. ((rdev->family) == CHIP_RS880)) {
  1107. tmp = (CACHE_FIFO_SIZE(0xa) |
  1108. FETCH_FIFO_HIWATER(0xa) |
  1109. DONE_FIFO_HIWATER(0xe0) |
  1110. ALU_UPDATE_FIFO_HIWATER(0x8));
  1111. } else if (((rdev->family) == CHIP_R600) ||
  1112. ((rdev->family) == CHIP_RV630)) {
  1113. tmp &= ~DONE_FIFO_HIWATER(0xff);
  1114. tmp |= DONE_FIFO_HIWATER(0x4);
  1115. }
  1116. WREG32(SQ_MS_FIFO_SIZES, tmp);
  1117. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  1118. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  1119. */
  1120. sq_config = RREG32(SQ_CONFIG);
  1121. sq_config &= ~(PS_PRIO(3) |
  1122. VS_PRIO(3) |
  1123. GS_PRIO(3) |
  1124. ES_PRIO(3));
  1125. sq_config |= (DX9_CONSTS |
  1126. VC_ENABLE |
  1127. PS_PRIO(0) |
  1128. VS_PRIO(1) |
  1129. GS_PRIO(2) |
  1130. ES_PRIO(3));
  1131. if ((rdev->family) == CHIP_R600) {
  1132. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
  1133. NUM_VS_GPRS(124) |
  1134. NUM_CLAUSE_TEMP_GPRS(4));
  1135. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
  1136. NUM_ES_GPRS(0));
  1137. sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
  1138. NUM_VS_THREADS(48) |
  1139. NUM_GS_THREADS(4) |
  1140. NUM_ES_THREADS(4));
  1141. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
  1142. NUM_VS_STACK_ENTRIES(128));
  1143. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
  1144. NUM_ES_STACK_ENTRIES(0));
  1145. } else if (((rdev->family) == CHIP_RV610) ||
  1146. ((rdev->family) == CHIP_RV620) ||
  1147. ((rdev->family) == CHIP_RS780) ||
  1148. ((rdev->family) == CHIP_RS880)) {
  1149. /* no vertex cache */
  1150. sq_config &= ~VC_ENABLE;
  1151. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1152. NUM_VS_GPRS(44) |
  1153. NUM_CLAUSE_TEMP_GPRS(2));
  1154. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1155. NUM_ES_GPRS(17));
  1156. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1157. NUM_VS_THREADS(78) |
  1158. NUM_GS_THREADS(4) |
  1159. NUM_ES_THREADS(31));
  1160. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1161. NUM_VS_STACK_ENTRIES(40));
  1162. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1163. NUM_ES_STACK_ENTRIES(16));
  1164. } else if (((rdev->family) == CHIP_RV630) ||
  1165. ((rdev->family) == CHIP_RV635)) {
  1166. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1167. NUM_VS_GPRS(44) |
  1168. NUM_CLAUSE_TEMP_GPRS(2));
  1169. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
  1170. NUM_ES_GPRS(18));
  1171. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1172. NUM_VS_THREADS(78) |
  1173. NUM_GS_THREADS(4) |
  1174. NUM_ES_THREADS(31));
  1175. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1176. NUM_VS_STACK_ENTRIES(40));
  1177. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1178. NUM_ES_STACK_ENTRIES(16));
  1179. } else if ((rdev->family) == CHIP_RV670) {
  1180. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1181. NUM_VS_GPRS(44) |
  1182. NUM_CLAUSE_TEMP_GPRS(2));
  1183. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1184. NUM_ES_GPRS(17));
  1185. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1186. NUM_VS_THREADS(78) |
  1187. NUM_GS_THREADS(4) |
  1188. NUM_ES_THREADS(31));
  1189. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
  1190. NUM_VS_STACK_ENTRIES(64));
  1191. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
  1192. NUM_ES_STACK_ENTRIES(64));
  1193. }
  1194. WREG32(SQ_CONFIG, sq_config);
  1195. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1196. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1197. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1198. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1199. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1200. if (((rdev->family) == CHIP_RV610) ||
  1201. ((rdev->family) == CHIP_RV620) ||
  1202. ((rdev->family) == CHIP_RS780) ||
  1203. ((rdev->family) == CHIP_RS880)) {
  1204. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
  1205. } else {
  1206. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
  1207. }
  1208. /* More default values. 2D/3D driver should adjust as needed */
  1209. WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
  1210. S1_X(0x4) | S1_Y(0xc)));
  1211. WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
  1212. S1_X(0x2) | S1_Y(0x2) |
  1213. S2_X(0xa) | S2_Y(0x6) |
  1214. S3_X(0x6) | S3_Y(0xa)));
  1215. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
  1216. S1_X(0x4) | S1_Y(0xc) |
  1217. S2_X(0x1) | S2_Y(0x6) |
  1218. S3_X(0xa) | S3_Y(0xe)));
  1219. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
  1220. S5_X(0x0) | S5_Y(0x0) |
  1221. S6_X(0xb) | S6_Y(0x4) |
  1222. S7_X(0x7) | S7_Y(0x8)));
  1223. WREG32(VGT_STRMOUT_EN, 0);
  1224. tmp = rdev->config.r600.max_pipes * 16;
  1225. switch (rdev->family) {
  1226. case CHIP_RV610:
  1227. case CHIP_RV620:
  1228. case CHIP_RS780:
  1229. case CHIP_RS880:
  1230. tmp += 32;
  1231. break;
  1232. case CHIP_RV670:
  1233. tmp += 128;
  1234. break;
  1235. default:
  1236. break;
  1237. }
  1238. if (tmp > 256) {
  1239. tmp = 256;
  1240. }
  1241. WREG32(VGT_ES_PER_GS, 128);
  1242. WREG32(VGT_GS_PER_ES, tmp);
  1243. WREG32(VGT_GS_PER_VS, 2);
  1244. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1245. /* more default values. 2D/3D driver should adjust as needed */
  1246. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1247. WREG32(VGT_STRMOUT_EN, 0);
  1248. WREG32(SX_MISC, 0);
  1249. WREG32(PA_SC_MODE_CNTL, 0);
  1250. WREG32(PA_SC_AA_CONFIG, 0);
  1251. WREG32(PA_SC_LINE_STIPPLE, 0);
  1252. WREG32(SPI_INPUT_Z, 0);
  1253. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  1254. WREG32(CB_COLOR7_FRAG, 0);
  1255. /* Clear render buffer base addresses */
  1256. WREG32(CB_COLOR0_BASE, 0);
  1257. WREG32(CB_COLOR1_BASE, 0);
  1258. WREG32(CB_COLOR2_BASE, 0);
  1259. WREG32(CB_COLOR3_BASE, 0);
  1260. WREG32(CB_COLOR4_BASE, 0);
  1261. WREG32(CB_COLOR5_BASE, 0);
  1262. WREG32(CB_COLOR6_BASE, 0);
  1263. WREG32(CB_COLOR7_BASE, 0);
  1264. WREG32(CB_COLOR7_FRAG, 0);
  1265. switch (rdev->family) {
  1266. case CHIP_RV610:
  1267. case CHIP_RV620:
  1268. case CHIP_RS780:
  1269. case CHIP_RS880:
  1270. tmp = TC_L2_SIZE(8);
  1271. break;
  1272. case CHIP_RV630:
  1273. case CHIP_RV635:
  1274. tmp = TC_L2_SIZE(4);
  1275. break;
  1276. case CHIP_R600:
  1277. tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
  1278. break;
  1279. default:
  1280. tmp = TC_L2_SIZE(0);
  1281. break;
  1282. }
  1283. WREG32(TC_CNTL, tmp);
  1284. tmp = RREG32(HDP_HOST_PATH_CNTL);
  1285. WREG32(HDP_HOST_PATH_CNTL, tmp);
  1286. tmp = RREG32(ARB_POP);
  1287. tmp |= ENABLE_TC128;
  1288. WREG32(ARB_POP, tmp);
  1289. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1290. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  1291. NUM_CLIP_SEQ(3)));
  1292. WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
  1293. }
  1294. /*
  1295. * Indirect registers accessor
  1296. */
  1297. u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
  1298. {
  1299. u32 r;
  1300. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1301. (void)RREG32(PCIE_PORT_INDEX);
  1302. r = RREG32(PCIE_PORT_DATA);
  1303. return r;
  1304. }
  1305. void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  1306. {
  1307. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1308. (void)RREG32(PCIE_PORT_INDEX);
  1309. WREG32(PCIE_PORT_DATA, (v));
  1310. (void)RREG32(PCIE_PORT_DATA);
  1311. }
  1312. /*
  1313. * CP & Ring
  1314. */
  1315. void r600_cp_stop(struct radeon_device *rdev)
  1316. {
  1317. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1318. }
  1319. int r600_init_microcode(struct radeon_device *rdev)
  1320. {
  1321. struct platform_device *pdev;
  1322. const char *chip_name;
  1323. const char *rlc_chip_name;
  1324. size_t pfp_req_size, me_req_size, rlc_req_size;
  1325. char fw_name[30];
  1326. int err;
  1327. DRM_DEBUG("\n");
  1328. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  1329. err = IS_ERR(pdev);
  1330. if (err) {
  1331. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  1332. return -EINVAL;
  1333. }
  1334. switch (rdev->family) {
  1335. case CHIP_R600:
  1336. chip_name = "R600";
  1337. rlc_chip_name = "R600";
  1338. break;
  1339. case CHIP_RV610:
  1340. chip_name = "RV610";
  1341. rlc_chip_name = "R600";
  1342. break;
  1343. case CHIP_RV630:
  1344. chip_name = "RV630";
  1345. rlc_chip_name = "R600";
  1346. break;
  1347. case CHIP_RV620:
  1348. chip_name = "RV620";
  1349. rlc_chip_name = "R600";
  1350. break;
  1351. case CHIP_RV635:
  1352. chip_name = "RV635";
  1353. rlc_chip_name = "R600";
  1354. break;
  1355. case CHIP_RV670:
  1356. chip_name = "RV670";
  1357. rlc_chip_name = "R600";
  1358. break;
  1359. case CHIP_RS780:
  1360. case CHIP_RS880:
  1361. chip_name = "RS780";
  1362. rlc_chip_name = "R600";
  1363. break;
  1364. case CHIP_RV770:
  1365. chip_name = "RV770";
  1366. rlc_chip_name = "R700";
  1367. break;
  1368. case CHIP_RV730:
  1369. case CHIP_RV740:
  1370. chip_name = "RV730";
  1371. rlc_chip_name = "R700";
  1372. break;
  1373. case CHIP_RV710:
  1374. chip_name = "RV710";
  1375. rlc_chip_name = "R700";
  1376. break;
  1377. default: BUG();
  1378. }
  1379. if (rdev->family >= CHIP_RV770) {
  1380. pfp_req_size = R700_PFP_UCODE_SIZE * 4;
  1381. me_req_size = R700_PM4_UCODE_SIZE * 4;
  1382. rlc_req_size = R700_RLC_UCODE_SIZE * 4;
  1383. } else {
  1384. pfp_req_size = PFP_UCODE_SIZE * 4;
  1385. me_req_size = PM4_UCODE_SIZE * 12;
  1386. rlc_req_size = RLC_UCODE_SIZE * 4;
  1387. }
  1388. DRM_INFO("Loading %s Microcode\n", chip_name);
  1389. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  1390. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  1391. if (err)
  1392. goto out;
  1393. if (rdev->pfp_fw->size != pfp_req_size) {
  1394. printk(KERN_ERR
  1395. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1396. rdev->pfp_fw->size, fw_name);
  1397. err = -EINVAL;
  1398. goto out;
  1399. }
  1400. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  1401. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  1402. if (err)
  1403. goto out;
  1404. if (rdev->me_fw->size != me_req_size) {
  1405. printk(KERN_ERR
  1406. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1407. rdev->me_fw->size, fw_name);
  1408. err = -EINVAL;
  1409. }
  1410. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  1411. err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
  1412. if (err)
  1413. goto out;
  1414. if (rdev->rlc_fw->size != rlc_req_size) {
  1415. printk(KERN_ERR
  1416. "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
  1417. rdev->rlc_fw->size, fw_name);
  1418. err = -EINVAL;
  1419. }
  1420. out:
  1421. platform_device_unregister(pdev);
  1422. if (err) {
  1423. if (err != -EINVAL)
  1424. printk(KERN_ERR
  1425. "r600_cp: Failed to load firmware \"%s\"\n",
  1426. fw_name);
  1427. release_firmware(rdev->pfp_fw);
  1428. rdev->pfp_fw = NULL;
  1429. release_firmware(rdev->me_fw);
  1430. rdev->me_fw = NULL;
  1431. release_firmware(rdev->rlc_fw);
  1432. rdev->rlc_fw = NULL;
  1433. }
  1434. return err;
  1435. }
  1436. static int r600_cp_load_microcode(struct radeon_device *rdev)
  1437. {
  1438. const __be32 *fw_data;
  1439. int i;
  1440. if (!rdev->me_fw || !rdev->pfp_fw)
  1441. return -EINVAL;
  1442. r600_cp_stop(rdev);
  1443. WREG32(CP_RB_CNTL, RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  1444. /* Reset cp */
  1445. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  1446. RREG32(GRBM_SOFT_RESET);
  1447. mdelay(15);
  1448. WREG32(GRBM_SOFT_RESET, 0);
  1449. WREG32(CP_ME_RAM_WADDR, 0);
  1450. fw_data = (const __be32 *)rdev->me_fw->data;
  1451. WREG32(CP_ME_RAM_WADDR, 0);
  1452. for (i = 0; i < PM4_UCODE_SIZE * 3; i++)
  1453. WREG32(CP_ME_RAM_DATA,
  1454. be32_to_cpup(fw_data++));
  1455. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1456. WREG32(CP_PFP_UCODE_ADDR, 0);
  1457. for (i = 0; i < PFP_UCODE_SIZE; i++)
  1458. WREG32(CP_PFP_UCODE_DATA,
  1459. be32_to_cpup(fw_data++));
  1460. WREG32(CP_PFP_UCODE_ADDR, 0);
  1461. WREG32(CP_ME_RAM_WADDR, 0);
  1462. WREG32(CP_ME_RAM_RADDR, 0);
  1463. return 0;
  1464. }
  1465. int r600_cp_start(struct radeon_device *rdev)
  1466. {
  1467. int r;
  1468. uint32_t cp_me;
  1469. r = radeon_ring_lock(rdev, 7);
  1470. if (r) {
  1471. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1472. return r;
  1473. }
  1474. radeon_ring_write(rdev, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1475. radeon_ring_write(rdev, 0x1);
  1476. if (rdev->family < CHIP_RV770) {
  1477. radeon_ring_write(rdev, 0x3);
  1478. radeon_ring_write(rdev, rdev->config.r600.max_hw_contexts - 1);
  1479. } else {
  1480. radeon_ring_write(rdev, 0x0);
  1481. radeon_ring_write(rdev, rdev->config.rv770.max_hw_contexts - 1);
  1482. }
  1483. radeon_ring_write(rdev, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1484. radeon_ring_write(rdev, 0);
  1485. radeon_ring_write(rdev, 0);
  1486. radeon_ring_unlock_commit(rdev);
  1487. cp_me = 0xff;
  1488. WREG32(R_0086D8_CP_ME_CNTL, cp_me);
  1489. return 0;
  1490. }
  1491. int r600_cp_resume(struct radeon_device *rdev)
  1492. {
  1493. u32 tmp;
  1494. u32 rb_bufsz;
  1495. int r;
  1496. /* Reset cp */
  1497. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  1498. RREG32(GRBM_SOFT_RESET);
  1499. mdelay(15);
  1500. WREG32(GRBM_SOFT_RESET, 0);
  1501. /* Set ring buffer size */
  1502. rb_bufsz = drm_order(rdev->cp.ring_size / 8);
  1503. tmp = RB_NO_UPDATE | (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1504. #ifdef __BIG_ENDIAN
  1505. tmp |= BUF_SWAP_32BIT;
  1506. #endif
  1507. WREG32(CP_RB_CNTL, tmp);
  1508. WREG32(CP_SEM_WAIT_TIMER, 0x4);
  1509. /* Set the write pointer delay */
  1510. WREG32(CP_RB_WPTR_DELAY, 0);
  1511. /* Initialize the ring buffer's read and write pointers */
  1512. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  1513. WREG32(CP_RB_RPTR_WR, 0);
  1514. WREG32(CP_RB_WPTR, 0);
  1515. WREG32(CP_RB_RPTR_ADDR, rdev->cp.gpu_addr & 0xFFFFFFFF);
  1516. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->cp.gpu_addr));
  1517. mdelay(1);
  1518. WREG32(CP_RB_CNTL, tmp);
  1519. WREG32(CP_RB_BASE, rdev->cp.gpu_addr >> 8);
  1520. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  1521. rdev->cp.rptr = RREG32(CP_RB_RPTR);
  1522. rdev->cp.wptr = RREG32(CP_RB_WPTR);
  1523. r600_cp_start(rdev);
  1524. rdev->cp.ready = true;
  1525. r = radeon_ring_test(rdev);
  1526. if (r) {
  1527. rdev->cp.ready = false;
  1528. return r;
  1529. }
  1530. return 0;
  1531. }
  1532. void r600_cp_commit(struct radeon_device *rdev)
  1533. {
  1534. WREG32(CP_RB_WPTR, rdev->cp.wptr);
  1535. (void)RREG32(CP_RB_WPTR);
  1536. }
  1537. void r600_ring_init(struct radeon_device *rdev, unsigned ring_size)
  1538. {
  1539. u32 rb_bufsz;
  1540. /* Align ring size */
  1541. rb_bufsz = drm_order(ring_size / 8);
  1542. ring_size = (1 << (rb_bufsz + 1)) * 4;
  1543. rdev->cp.ring_size = ring_size;
  1544. rdev->cp.align_mask = 16 - 1;
  1545. }
  1546. void r600_cp_fini(struct radeon_device *rdev)
  1547. {
  1548. r600_cp_stop(rdev);
  1549. radeon_ring_fini(rdev);
  1550. }
  1551. /*
  1552. * GPU scratch registers helpers function.
  1553. */
  1554. void r600_scratch_init(struct radeon_device *rdev)
  1555. {
  1556. int i;
  1557. rdev->scratch.num_reg = 7;
  1558. for (i = 0; i < rdev->scratch.num_reg; i++) {
  1559. rdev->scratch.free[i] = true;
  1560. rdev->scratch.reg[i] = SCRATCH_REG0 + (i * 4);
  1561. }
  1562. }
  1563. int r600_ring_test(struct radeon_device *rdev)
  1564. {
  1565. uint32_t scratch;
  1566. uint32_t tmp = 0;
  1567. unsigned i;
  1568. int r;
  1569. r = radeon_scratch_get(rdev, &scratch);
  1570. if (r) {
  1571. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  1572. return r;
  1573. }
  1574. WREG32(scratch, 0xCAFEDEAD);
  1575. r = radeon_ring_lock(rdev, 3);
  1576. if (r) {
  1577. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1578. radeon_scratch_free(rdev, scratch);
  1579. return r;
  1580. }
  1581. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1582. radeon_ring_write(rdev, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  1583. radeon_ring_write(rdev, 0xDEADBEEF);
  1584. radeon_ring_unlock_commit(rdev);
  1585. for (i = 0; i < rdev->usec_timeout; i++) {
  1586. tmp = RREG32(scratch);
  1587. if (tmp == 0xDEADBEEF)
  1588. break;
  1589. DRM_UDELAY(1);
  1590. }
  1591. if (i < rdev->usec_timeout) {
  1592. DRM_INFO("ring test succeeded in %d usecs\n", i);
  1593. } else {
  1594. DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
  1595. scratch, tmp);
  1596. r = -EINVAL;
  1597. }
  1598. radeon_scratch_free(rdev, scratch);
  1599. return r;
  1600. }
  1601. void r600_wb_disable(struct radeon_device *rdev)
  1602. {
  1603. int r;
  1604. WREG32(SCRATCH_UMSK, 0);
  1605. if (rdev->wb.wb_obj) {
  1606. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  1607. if (unlikely(r != 0))
  1608. return;
  1609. radeon_bo_kunmap(rdev->wb.wb_obj);
  1610. radeon_bo_unpin(rdev->wb.wb_obj);
  1611. radeon_bo_unreserve(rdev->wb.wb_obj);
  1612. }
  1613. }
  1614. void r600_wb_fini(struct radeon_device *rdev)
  1615. {
  1616. r600_wb_disable(rdev);
  1617. if (rdev->wb.wb_obj) {
  1618. radeon_bo_unref(&rdev->wb.wb_obj);
  1619. rdev->wb.wb = NULL;
  1620. rdev->wb.wb_obj = NULL;
  1621. }
  1622. }
  1623. int r600_wb_enable(struct radeon_device *rdev)
  1624. {
  1625. int r;
  1626. if (rdev->wb.wb_obj == NULL) {
  1627. r = radeon_bo_create(rdev, NULL, RADEON_GPU_PAGE_SIZE, true,
  1628. RADEON_GEM_DOMAIN_GTT, &rdev->wb.wb_obj);
  1629. if (r) {
  1630. dev_warn(rdev->dev, "(%d) create WB bo failed\n", r);
  1631. return r;
  1632. }
  1633. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  1634. if (unlikely(r != 0)) {
  1635. r600_wb_fini(rdev);
  1636. return r;
  1637. }
  1638. r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
  1639. &rdev->wb.gpu_addr);
  1640. if (r) {
  1641. radeon_bo_unreserve(rdev->wb.wb_obj);
  1642. dev_warn(rdev->dev, "(%d) pin WB bo failed\n", r);
  1643. r600_wb_fini(rdev);
  1644. return r;
  1645. }
  1646. r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
  1647. radeon_bo_unreserve(rdev->wb.wb_obj);
  1648. if (r) {
  1649. dev_warn(rdev->dev, "(%d) map WB bo failed\n", r);
  1650. r600_wb_fini(rdev);
  1651. return r;
  1652. }
  1653. }
  1654. WREG32(SCRATCH_ADDR, (rdev->wb.gpu_addr >> 8) & 0xFFFFFFFF);
  1655. WREG32(CP_RB_RPTR_ADDR, (rdev->wb.gpu_addr + 1024) & 0xFFFFFFFC);
  1656. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + 1024) & 0xFF);
  1657. WREG32(SCRATCH_UMSK, 0xff);
  1658. return 0;
  1659. }
  1660. void r600_fence_ring_emit(struct radeon_device *rdev,
  1661. struct radeon_fence *fence)
  1662. {
  1663. /* Also consider EVENT_WRITE_EOP. it handles the interrupts + timestamps + events */
  1664. radeon_ring_write(rdev, PACKET3(PACKET3_EVENT_WRITE, 0));
  1665. radeon_ring_write(rdev, CACHE_FLUSH_AND_INV_EVENT);
  1666. /* wait for 3D idle clean */
  1667. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1668. radeon_ring_write(rdev, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  1669. radeon_ring_write(rdev, WAIT_3D_IDLE_bit | WAIT_3D_IDLECLEAN_bit);
  1670. /* Emit fence sequence & fire IRQ */
  1671. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1672. radeon_ring_write(rdev, ((rdev->fence_drv.scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  1673. radeon_ring_write(rdev, fence->seq);
  1674. /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
  1675. radeon_ring_write(rdev, PACKET0(CP_INT_STATUS, 0));
  1676. radeon_ring_write(rdev, RB_INT_STAT);
  1677. }
  1678. int r600_copy_blit(struct radeon_device *rdev,
  1679. uint64_t src_offset, uint64_t dst_offset,
  1680. unsigned num_pages, struct radeon_fence *fence)
  1681. {
  1682. int r;
  1683. mutex_lock(&rdev->r600_blit.mutex);
  1684. rdev->r600_blit.vb_ib = NULL;
  1685. r = r600_blit_prepare_copy(rdev, num_pages * RADEON_GPU_PAGE_SIZE);
  1686. if (r) {
  1687. if (rdev->r600_blit.vb_ib)
  1688. radeon_ib_free(rdev, &rdev->r600_blit.vb_ib);
  1689. mutex_unlock(&rdev->r600_blit.mutex);
  1690. return r;
  1691. }
  1692. r600_kms_blit_copy(rdev, src_offset, dst_offset, num_pages * RADEON_GPU_PAGE_SIZE);
  1693. r600_blit_done_copy(rdev, fence);
  1694. mutex_unlock(&rdev->r600_blit.mutex);
  1695. return 0;
  1696. }
  1697. int r600_set_surface_reg(struct radeon_device *rdev, int reg,
  1698. uint32_t tiling_flags, uint32_t pitch,
  1699. uint32_t offset, uint32_t obj_size)
  1700. {
  1701. /* FIXME: implement */
  1702. return 0;
  1703. }
  1704. void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
  1705. {
  1706. /* FIXME: implement */
  1707. }
  1708. bool r600_card_posted(struct radeon_device *rdev)
  1709. {
  1710. uint32_t reg;
  1711. /* first check CRTCs */
  1712. reg = RREG32(D1CRTC_CONTROL) |
  1713. RREG32(D2CRTC_CONTROL);
  1714. if (reg & CRTC_EN)
  1715. return true;
  1716. /* then check MEM_SIZE, in case the crtcs are off */
  1717. if (RREG32(CONFIG_MEMSIZE))
  1718. return true;
  1719. return false;
  1720. }
  1721. int r600_startup(struct radeon_device *rdev)
  1722. {
  1723. int r;
  1724. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  1725. r = r600_init_microcode(rdev);
  1726. if (r) {
  1727. DRM_ERROR("Failed to load firmware!\n");
  1728. return r;
  1729. }
  1730. }
  1731. r600_mc_program(rdev);
  1732. if (rdev->flags & RADEON_IS_AGP) {
  1733. r600_agp_enable(rdev);
  1734. } else {
  1735. r = r600_pcie_gart_enable(rdev);
  1736. if (r)
  1737. return r;
  1738. }
  1739. r600_gpu_init(rdev);
  1740. r = r600_blit_init(rdev);
  1741. if (r) {
  1742. r600_blit_fini(rdev);
  1743. rdev->asic->copy = NULL;
  1744. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  1745. }
  1746. /* pin copy shader into vram */
  1747. if (rdev->r600_blit.shader_obj) {
  1748. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  1749. if (unlikely(r != 0))
  1750. return r;
  1751. r = radeon_bo_pin(rdev->r600_blit.shader_obj, RADEON_GEM_DOMAIN_VRAM,
  1752. &rdev->r600_blit.shader_gpu_addr);
  1753. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  1754. if (r) {
  1755. dev_err(rdev->dev, "(%d) pin blit object failed\n", r);
  1756. return r;
  1757. }
  1758. }
  1759. /* Enable IRQ */
  1760. r = r600_irq_init(rdev);
  1761. if (r) {
  1762. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  1763. radeon_irq_kms_fini(rdev);
  1764. return r;
  1765. }
  1766. r600_irq_set(rdev);
  1767. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  1768. if (r)
  1769. return r;
  1770. r = r600_cp_load_microcode(rdev);
  1771. if (r)
  1772. return r;
  1773. r = r600_cp_resume(rdev);
  1774. if (r)
  1775. return r;
  1776. /* write back buffer are not vital so don't worry about failure */
  1777. r600_wb_enable(rdev);
  1778. return 0;
  1779. }
  1780. void r600_vga_set_state(struct radeon_device *rdev, bool state)
  1781. {
  1782. uint32_t temp;
  1783. temp = RREG32(CONFIG_CNTL);
  1784. if (state == false) {
  1785. temp &= ~(1<<0);
  1786. temp |= (1<<1);
  1787. } else {
  1788. temp &= ~(1<<1);
  1789. }
  1790. WREG32(CONFIG_CNTL, temp);
  1791. }
  1792. int r600_resume(struct radeon_device *rdev)
  1793. {
  1794. int r;
  1795. /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
  1796. * posting will perform necessary task to bring back GPU into good
  1797. * shape.
  1798. */
  1799. /* post card */
  1800. atom_asic_init(rdev->mode_info.atom_context);
  1801. /* Initialize clocks */
  1802. r = radeon_clocks_init(rdev);
  1803. if (r) {
  1804. return r;
  1805. }
  1806. r = r600_startup(rdev);
  1807. if (r) {
  1808. DRM_ERROR("r600 startup failed on resume\n");
  1809. return r;
  1810. }
  1811. r = r600_ib_test(rdev);
  1812. if (r) {
  1813. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  1814. return r;
  1815. }
  1816. r = r600_audio_init(rdev);
  1817. if (r) {
  1818. DRM_ERROR("radeon: audio resume failed\n");
  1819. return r;
  1820. }
  1821. return r;
  1822. }
  1823. int r600_suspend(struct radeon_device *rdev)
  1824. {
  1825. int r;
  1826. r600_audio_fini(rdev);
  1827. /* FIXME: we should wait for ring to be empty */
  1828. r600_cp_stop(rdev);
  1829. rdev->cp.ready = false;
  1830. r600_irq_suspend(rdev);
  1831. r600_wb_disable(rdev);
  1832. r600_pcie_gart_disable(rdev);
  1833. /* unpin shaders bo */
  1834. if (rdev->r600_blit.shader_obj) {
  1835. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  1836. if (!r) {
  1837. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  1838. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  1839. }
  1840. }
  1841. return 0;
  1842. }
  1843. /* Plan is to move initialization in that function and use
  1844. * helper function so that radeon_device_init pretty much
  1845. * do nothing more than calling asic specific function. This
  1846. * should also allow to remove a bunch of callback function
  1847. * like vram_info.
  1848. */
  1849. int r600_init(struct radeon_device *rdev)
  1850. {
  1851. int r;
  1852. r = radeon_dummy_page_init(rdev);
  1853. if (r)
  1854. return r;
  1855. if (r600_debugfs_mc_info_init(rdev)) {
  1856. DRM_ERROR("Failed to register debugfs file for mc !\n");
  1857. }
  1858. /* This don't do much */
  1859. r = radeon_gem_init(rdev);
  1860. if (r)
  1861. return r;
  1862. /* Read BIOS */
  1863. if (!radeon_get_bios(rdev)) {
  1864. if (ASIC_IS_AVIVO(rdev))
  1865. return -EINVAL;
  1866. }
  1867. /* Must be an ATOMBIOS */
  1868. if (!rdev->is_atom_bios) {
  1869. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  1870. return -EINVAL;
  1871. }
  1872. r = radeon_atombios_init(rdev);
  1873. if (r)
  1874. return r;
  1875. /* Post card if necessary */
  1876. if (!r600_card_posted(rdev)) {
  1877. if (!rdev->bios) {
  1878. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  1879. return -EINVAL;
  1880. }
  1881. DRM_INFO("GPU not posted. posting now...\n");
  1882. atom_asic_init(rdev->mode_info.atom_context);
  1883. }
  1884. /* Initialize scratch registers */
  1885. r600_scratch_init(rdev);
  1886. /* Initialize surface registers */
  1887. radeon_surface_init(rdev);
  1888. /* Initialize clocks */
  1889. radeon_get_clock_info(rdev->ddev);
  1890. r = radeon_clocks_init(rdev);
  1891. if (r)
  1892. return r;
  1893. /* Initialize power management */
  1894. radeon_pm_init(rdev);
  1895. /* Fence driver */
  1896. r = radeon_fence_driver_init(rdev);
  1897. if (r)
  1898. return r;
  1899. if (rdev->flags & RADEON_IS_AGP) {
  1900. r = radeon_agp_init(rdev);
  1901. if (r)
  1902. radeon_agp_disable(rdev);
  1903. }
  1904. r = r600_mc_init(rdev);
  1905. if (r)
  1906. return r;
  1907. /* Memory manager */
  1908. r = radeon_bo_init(rdev);
  1909. if (r)
  1910. return r;
  1911. r = radeon_irq_kms_init(rdev);
  1912. if (r)
  1913. return r;
  1914. rdev->cp.ring_obj = NULL;
  1915. r600_ring_init(rdev, 1024 * 1024);
  1916. rdev->ih.ring_obj = NULL;
  1917. r600_ih_ring_init(rdev, 64 * 1024);
  1918. r = r600_pcie_gart_init(rdev);
  1919. if (r)
  1920. return r;
  1921. rdev->accel_working = true;
  1922. r = r600_startup(rdev);
  1923. if (r) {
  1924. dev_err(rdev->dev, "disabling GPU acceleration\n");
  1925. r600_cp_fini(rdev);
  1926. r600_wb_fini(rdev);
  1927. r600_irq_fini(rdev);
  1928. radeon_irq_kms_fini(rdev);
  1929. r600_pcie_gart_fini(rdev);
  1930. rdev->accel_working = false;
  1931. }
  1932. if (rdev->accel_working) {
  1933. r = radeon_ib_pool_init(rdev);
  1934. if (r) {
  1935. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  1936. rdev->accel_working = false;
  1937. } else {
  1938. r = r600_ib_test(rdev);
  1939. if (r) {
  1940. dev_err(rdev->dev, "IB test failed (%d).\n", r);
  1941. rdev->accel_working = false;
  1942. }
  1943. }
  1944. }
  1945. r = r600_audio_init(rdev);
  1946. if (r)
  1947. return r; /* TODO error handling */
  1948. return 0;
  1949. }
  1950. void r600_fini(struct radeon_device *rdev)
  1951. {
  1952. radeon_pm_fini(rdev);
  1953. r600_audio_fini(rdev);
  1954. r600_blit_fini(rdev);
  1955. r600_cp_fini(rdev);
  1956. r600_wb_fini(rdev);
  1957. r600_irq_fini(rdev);
  1958. radeon_irq_kms_fini(rdev);
  1959. r600_pcie_gart_fini(rdev);
  1960. radeon_agp_fini(rdev);
  1961. radeon_gem_fini(rdev);
  1962. radeon_fence_driver_fini(rdev);
  1963. radeon_clocks_fini(rdev);
  1964. radeon_bo_fini(rdev);
  1965. radeon_atombios_fini(rdev);
  1966. kfree(rdev->bios);
  1967. rdev->bios = NULL;
  1968. radeon_dummy_page_fini(rdev);
  1969. }
  1970. /*
  1971. * CS stuff
  1972. */
  1973. void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  1974. {
  1975. /* FIXME: implement */
  1976. radeon_ring_write(rdev, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  1977. radeon_ring_write(rdev, ib->gpu_addr & 0xFFFFFFFC);
  1978. radeon_ring_write(rdev, upper_32_bits(ib->gpu_addr) & 0xFF);
  1979. radeon_ring_write(rdev, ib->length_dw);
  1980. }
  1981. int r600_ib_test(struct radeon_device *rdev)
  1982. {
  1983. struct radeon_ib *ib;
  1984. uint32_t scratch;
  1985. uint32_t tmp = 0;
  1986. unsigned i;
  1987. int r;
  1988. r = radeon_scratch_get(rdev, &scratch);
  1989. if (r) {
  1990. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  1991. return r;
  1992. }
  1993. WREG32(scratch, 0xCAFEDEAD);
  1994. r = radeon_ib_get(rdev, &ib);
  1995. if (r) {
  1996. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  1997. return r;
  1998. }
  1999. ib->ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
  2000. ib->ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2001. ib->ptr[2] = 0xDEADBEEF;
  2002. ib->ptr[3] = PACKET2(0);
  2003. ib->ptr[4] = PACKET2(0);
  2004. ib->ptr[5] = PACKET2(0);
  2005. ib->ptr[6] = PACKET2(0);
  2006. ib->ptr[7] = PACKET2(0);
  2007. ib->ptr[8] = PACKET2(0);
  2008. ib->ptr[9] = PACKET2(0);
  2009. ib->ptr[10] = PACKET2(0);
  2010. ib->ptr[11] = PACKET2(0);
  2011. ib->ptr[12] = PACKET2(0);
  2012. ib->ptr[13] = PACKET2(0);
  2013. ib->ptr[14] = PACKET2(0);
  2014. ib->ptr[15] = PACKET2(0);
  2015. ib->length_dw = 16;
  2016. r = radeon_ib_schedule(rdev, ib);
  2017. if (r) {
  2018. radeon_scratch_free(rdev, scratch);
  2019. radeon_ib_free(rdev, &ib);
  2020. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  2021. return r;
  2022. }
  2023. r = radeon_fence_wait(ib->fence, false);
  2024. if (r) {
  2025. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  2026. return r;
  2027. }
  2028. for (i = 0; i < rdev->usec_timeout; i++) {
  2029. tmp = RREG32(scratch);
  2030. if (tmp == 0xDEADBEEF)
  2031. break;
  2032. DRM_UDELAY(1);
  2033. }
  2034. if (i < rdev->usec_timeout) {
  2035. DRM_INFO("ib test succeeded in %u usecs\n", i);
  2036. } else {
  2037. DRM_ERROR("radeon: ib test failed (sracth(0x%04X)=0x%08X)\n",
  2038. scratch, tmp);
  2039. r = -EINVAL;
  2040. }
  2041. radeon_scratch_free(rdev, scratch);
  2042. radeon_ib_free(rdev, &ib);
  2043. return r;
  2044. }
  2045. /*
  2046. * Interrupts
  2047. *
  2048. * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
  2049. * the same as the CP ring buffer, but in reverse. Rather than the CPU
  2050. * writing to the ring and the GPU consuming, the GPU writes to the ring
  2051. * and host consumes. As the host irq handler processes interrupts, it
  2052. * increments the rptr. When the rptr catches up with the wptr, all the
  2053. * current interrupts have been processed.
  2054. */
  2055. void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
  2056. {
  2057. u32 rb_bufsz;
  2058. /* Align ring size */
  2059. rb_bufsz = drm_order(ring_size / 4);
  2060. ring_size = (1 << rb_bufsz) * 4;
  2061. rdev->ih.ring_size = ring_size;
  2062. rdev->ih.ptr_mask = rdev->ih.ring_size - 1;
  2063. rdev->ih.rptr = 0;
  2064. }
  2065. static int r600_ih_ring_alloc(struct radeon_device *rdev)
  2066. {
  2067. int r;
  2068. /* Allocate ring buffer */
  2069. if (rdev->ih.ring_obj == NULL) {
  2070. r = radeon_bo_create(rdev, NULL, rdev->ih.ring_size,
  2071. true,
  2072. RADEON_GEM_DOMAIN_GTT,
  2073. &rdev->ih.ring_obj);
  2074. if (r) {
  2075. DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
  2076. return r;
  2077. }
  2078. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2079. if (unlikely(r != 0))
  2080. return r;
  2081. r = radeon_bo_pin(rdev->ih.ring_obj,
  2082. RADEON_GEM_DOMAIN_GTT,
  2083. &rdev->ih.gpu_addr);
  2084. if (r) {
  2085. radeon_bo_unreserve(rdev->ih.ring_obj);
  2086. DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
  2087. return r;
  2088. }
  2089. r = radeon_bo_kmap(rdev->ih.ring_obj,
  2090. (void **)&rdev->ih.ring);
  2091. radeon_bo_unreserve(rdev->ih.ring_obj);
  2092. if (r) {
  2093. DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
  2094. return r;
  2095. }
  2096. }
  2097. return 0;
  2098. }
  2099. static void r600_ih_ring_fini(struct radeon_device *rdev)
  2100. {
  2101. int r;
  2102. if (rdev->ih.ring_obj) {
  2103. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2104. if (likely(r == 0)) {
  2105. radeon_bo_kunmap(rdev->ih.ring_obj);
  2106. radeon_bo_unpin(rdev->ih.ring_obj);
  2107. radeon_bo_unreserve(rdev->ih.ring_obj);
  2108. }
  2109. radeon_bo_unref(&rdev->ih.ring_obj);
  2110. rdev->ih.ring = NULL;
  2111. rdev->ih.ring_obj = NULL;
  2112. }
  2113. }
  2114. static void r600_rlc_stop(struct radeon_device *rdev)
  2115. {
  2116. if (rdev->family >= CHIP_RV770) {
  2117. /* r7xx asics need to soft reset RLC before halting */
  2118. WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
  2119. RREG32(SRBM_SOFT_RESET);
  2120. udelay(15000);
  2121. WREG32(SRBM_SOFT_RESET, 0);
  2122. RREG32(SRBM_SOFT_RESET);
  2123. }
  2124. WREG32(RLC_CNTL, 0);
  2125. }
  2126. static void r600_rlc_start(struct radeon_device *rdev)
  2127. {
  2128. WREG32(RLC_CNTL, RLC_ENABLE);
  2129. }
  2130. static int r600_rlc_init(struct radeon_device *rdev)
  2131. {
  2132. u32 i;
  2133. const __be32 *fw_data;
  2134. if (!rdev->rlc_fw)
  2135. return -EINVAL;
  2136. r600_rlc_stop(rdev);
  2137. WREG32(RLC_HB_BASE, 0);
  2138. WREG32(RLC_HB_CNTL, 0);
  2139. WREG32(RLC_HB_RPTR, 0);
  2140. WREG32(RLC_HB_WPTR, 0);
  2141. WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
  2142. WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
  2143. WREG32(RLC_MC_CNTL, 0);
  2144. WREG32(RLC_UCODE_CNTL, 0);
  2145. fw_data = (const __be32 *)rdev->rlc_fw->data;
  2146. if (rdev->family >= CHIP_RV770) {
  2147. for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
  2148. WREG32(RLC_UCODE_ADDR, i);
  2149. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2150. }
  2151. } else {
  2152. for (i = 0; i < RLC_UCODE_SIZE; i++) {
  2153. WREG32(RLC_UCODE_ADDR, i);
  2154. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2155. }
  2156. }
  2157. WREG32(RLC_UCODE_ADDR, 0);
  2158. r600_rlc_start(rdev);
  2159. return 0;
  2160. }
  2161. static void r600_enable_interrupts(struct radeon_device *rdev)
  2162. {
  2163. u32 ih_cntl = RREG32(IH_CNTL);
  2164. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2165. ih_cntl |= ENABLE_INTR;
  2166. ih_rb_cntl |= IH_RB_ENABLE;
  2167. WREG32(IH_CNTL, ih_cntl);
  2168. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2169. rdev->ih.enabled = true;
  2170. }
  2171. static void r600_disable_interrupts(struct radeon_device *rdev)
  2172. {
  2173. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2174. u32 ih_cntl = RREG32(IH_CNTL);
  2175. ih_rb_cntl &= ~IH_RB_ENABLE;
  2176. ih_cntl &= ~ENABLE_INTR;
  2177. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2178. WREG32(IH_CNTL, ih_cntl);
  2179. /* set rptr, wptr to 0 */
  2180. WREG32(IH_RB_RPTR, 0);
  2181. WREG32(IH_RB_WPTR, 0);
  2182. rdev->ih.enabled = false;
  2183. rdev->ih.wptr = 0;
  2184. rdev->ih.rptr = 0;
  2185. }
  2186. static void r600_disable_interrupt_state(struct radeon_device *rdev)
  2187. {
  2188. u32 tmp;
  2189. WREG32(CP_INT_CNTL, 0);
  2190. WREG32(GRBM_INT_CNTL, 0);
  2191. WREG32(DxMODE_INT_MASK, 0);
  2192. if (ASIC_IS_DCE3(rdev)) {
  2193. WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
  2194. WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
  2195. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2196. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2197. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2198. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2199. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2200. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2201. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2202. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2203. if (ASIC_IS_DCE32(rdev)) {
  2204. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2205. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2206. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2207. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2208. }
  2209. } else {
  2210. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  2211. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  2212. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2213. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  2214. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2215. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  2216. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2217. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  2218. }
  2219. }
  2220. int r600_irq_init(struct radeon_device *rdev)
  2221. {
  2222. int ret = 0;
  2223. int rb_bufsz;
  2224. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  2225. /* allocate ring */
  2226. ret = r600_ih_ring_alloc(rdev);
  2227. if (ret)
  2228. return ret;
  2229. /* disable irqs */
  2230. r600_disable_interrupts(rdev);
  2231. /* init rlc */
  2232. ret = r600_rlc_init(rdev);
  2233. if (ret) {
  2234. r600_ih_ring_fini(rdev);
  2235. return ret;
  2236. }
  2237. /* setup interrupt control */
  2238. /* set dummy read address to ring address */
  2239. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  2240. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  2241. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  2242. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  2243. */
  2244. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  2245. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  2246. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  2247. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  2248. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  2249. rb_bufsz = drm_order(rdev->ih.ring_size / 4);
  2250. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  2251. IH_WPTR_OVERFLOW_CLEAR |
  2252. (rb_bufsz << 1));
  2253. /* WPTR writeback, not yet */
  2254. /*ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;*/
  2255. WREG32(IH_RB_WPTR_ADDR_LO, 0);
  2256. WREG32(IH_RB_WPTR_ADDR_HI, 0);
  2257. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2258. /* set rptr, wptr to 0 */
  2259. WREG32(IH_RB_RPTR, 0);
  2260. WREG32(IH_RB_WPTR, 0);
  2261. /* Default settings for IH_CNTL (disabled at first) */
  2262. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
  2263. /* RPTR_REARM only works if msi's are enabled */
  2264. if (rdev->msi_enabled)
  2265. ih_cntl |= RPTR_REARM;
  2266. #ifdef __BIG_ENDIAN
  2267. ih_cntl |= IH_MC_SWAP(IH_MC_SWAP_32BIT);
  2268. #endif
  2269. WREG32(IH_CNTL, ih_cntl);
  2270. /* force the active interrupt state to all disabled */
  2271. r600_disable_interrupt_state(rdev);
  2272. /* enable irqs */
  2273. r600_enable_interrupts(rdev);
  2274. return ret;
  2275. }
  2276. void r600_irq_suspend(struct radeon_device *rdev)
  2277. {
  2278. r600_disable_interrupts(rdev);
  2279. r600_rlc_stop(rdev);
  2280. }
  2281. void r600_irq_fini(struct radeon_device *rdev)
  2282. {
  2283. r600_irq_suspend(rdev);
  2284. r600_ih_ring_fini(rdev);
  2285. }
  2286. int r600_irq_set(struct radeon_device *rdev)
  2287. {
  2288. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  2289. u32 mode_int = 0;
  2290. u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
  2291. if (!rdev->irq.installed) {
  2292. WARN(1, "Can't enable IRQ/MSI because no handler is installed.\n");
  2293. return -EINVAL;
  2294. }
  2295. /* don't enable anything if the ih is disabled */
  2296. if (!rdev->ih.enabled) {
  2297. r600_disable_interrupts(rdev);
  2298. /* force the active interrupt state to all disabled */
  2299. r600_disable_interrupt_state(rdev);
  2300. return 0;
  2301. }
  2302. if (ASIC_IS_DCE3(rdev)) {
  2303. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2304. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2305. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2306. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2307. if (ASIC_IS_DCE32(rdev)) {
  2308. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2309. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2310. }
  2311. } else {
  2312. hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2313. hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2314. hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2315. }
  2316. if (rdev->irq.sw_int) {
  2317. DRM_DEBUG("r600_irq_set: sw int\n");
  2318. cp_int_cntl |= RB_INT_ENABLE;
  2319. }
  2320. if (rdev->irq.crtc_vblank_int[0]) {
  2321. DRM_DEBUG("r600_irq_set: vblank 0\n");
  2322. mode_int |= D1MODE_VBLANK_INT_MASK;
  2323. }
  2324. if (rdev->irq.crtc_vblank_int[1]) {
  2325. DRM_DEBUG("r600_irq_set: vblank 1\n");
  2326. mode_int |= D2MODE_VBLANK_INT_MASK;
  2327. }
  2328. if (rdev->irq.hpd[0]) {
  2329. DRM_DEBUG("r600_irq_set: hpd 1\n");
  2330. hpd1 |= DC_HPDx_INT_EN;
  2331. }
  2332. if (rdev->irq.hpd[1]) {
  2333. DRM_DEBUG("r600_irq_set: hpd 2\n");
  2334. hpd2 |= DC_HPDx_INT_EN;
  2335. }
  2336. if (rdev->irq.hpd[2]) {
  2337. DRM_DEBUG("r600_irq_set: hpd 3\n");
  2338. hpd3 |= DC_HPDx_INT_EN;
  2339. }
  2340. if (rdev->irq.hpd[3]) {
  2341. DRM_DEBUG("r600_irq_set: hpd 4\n");
  2342. hpd4 |= DC_HPDx_INT_EN;
  2343. }
  2344. if (rdev->irq.hpd[4]) {
  2345. DRM_DEBUG("r600_irq_set: hpd 5\n");
  2346. hpd5 |= DC_HPDx_INT_EN;
  2347. }
  2348. if (rdev->irq.hpd[5]) {
  2349. DRM_DEBUG("r600_irq_set: hpd 6\n");
  2350. hpd6 |= DC_HPDx_INT_EN;
  2351. }
  2352. WREG32(CP_INT_CNTL, cp_int_cntl);
  2353. WREG32(DxMODE_INT_MASK, mode_int);
  2354. if (ASIC_IS_DCE3(rdev)) {
  2355. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  2356. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  2357. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  2358. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  2359. if (ASIC_IS_DCE32(rdev)) {
  2360. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  2361. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  2362. }
  2363. } else {
  2364. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
  2365. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
  2366. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
  2367. }
  2368. return 0;
  2369. }
  2370. static inline void r600_irq_ack(struct radeon_device *rdev,
  2371. u32 *disp_int,
  2372. u32 *disp_int_cont,
  2373. u32 *disp_int_cont2)
  2374. {
  2375. u32 tmp;
  2376. if (ASIC_IS_DCE3(rdev)) {
  2377. *disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
  2378. *disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
  2379. *disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
  2380. } else {
  2381. *disp_int = RREG32(DISP_INTERRUPT_STATUS);
  2382. *disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  2383. *disp_int_cont2 = 0;
  2384. }
  2385. if (*disp_int & LB_D1_VBLANK_INTERRUPT)
  2386. WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  2387. if (*disp_int & LB_D1_VLINE_INTERRUPT)
  2388. WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  2389. if (*disp_int & LB_D2_VBLANK_INTERRUPT)
  2390. WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  2391. if (*disp_int & LB_D2_VLINE_INTERRUPT)
  2392. WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  2393. if (*disp_int & DC_HPD1_INTERRUPT) {
  2394. if (ASIC_IS_DCE3(rdev)) {
  2395. tmp = RREG32(DC_HPD1_INT_CONTROL);
  2396. tmp |= DC_HPDx_INT_ACK;
  2397. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2398. } else {
  2399. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  2400. tmp |= DC_HPDx_INT_ACK;
  2401. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  2402. }
  2403. }
  2404. if (*disp_int & DC_HPD2_INTERRUPT) {
  2405. if (ASIC_IS_DCE3(rdev)) {
  2406. tmp = RREG32(DC_HPD2_INT_CONTROL);
  2407. tmp |= DC_HPDx_INT_ACK;
  2408. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2409. } else {
  2410. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  2411. tmp |= DC_HPDx_INT_ACK;
  2412. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  2413. }
  2414. }
  2415. if (*disp_int_cont & DC_HPD3_INTERRUPT) {
  2416. if (ASIC_IS_DCE3(rdev)) {
  2417. tmp = RREG32(DC_HPD3_INT_CONTROL);
  2418. tmp |= DC_HPDx_INT_ACK;
  2419. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2420. } else {
  2421. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  2422. tmp |= DC_HPDx_INT_ACK;
  2423. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  2424. }
  2425. }
  2426. if (*disp_int_cont & DC_HPD4_INTERRUPT) {
  2427. tmp = RREG32(DC_HPD4_INT_CONTROL);
  2428. tmp |= DC_HPDx_INT_ACK;
  2429. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2430. }
  2431. if (ASIC_IS_DCE32(rdev)) {
  2432. if (*disp_int_cont2 & DC_HPD5_INTERRUPT) {
  2433. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2434. tmp |= DC_HPDx_INT_ACK;
  2435. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2436. }
  2437. if (*disp_int_cont2 & DC_HPD6_INTERRUPT) {
  2438. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2439. tmp |= DC_HPDx_INT_ACK;
  2440. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2441. }
  2442. }
  2443. }
  2444. void r600_irq_disable(struct radeon_device *rdev)
  2445. {
  2446. u32 disp_int, disp_int_cont, disp_int_cont2;
  2447. r600_disable_interrupts(rdev);
  2448. /* Wait and acknowledge irq */
  2449. mdelay(1);
  2450. r600_irq_ack(rdev, &disp_int, &disp_int_cont, &disp_int_cont2);
  2451. r600_disable_interrupt_state(rdev);
  2452. }
  2453. static inline u32 r600_get_ih_wptr(struct radeon_device *rdev)
  2454. {
  2455. u32 wptr, tmp;
  2456. /* XXX use writeback */
  2457. wptr = RREG32(IH_RB_WPTR);
  2458. if (wptr & RB_OVERFLOW) {
  2459. /* When a ring buffer overflow happen start parsing interrupt
  2460. * from the last not overwritten vector (wptr + 16). Hopefully
  2461. * this should allow us to catchup.
  2462. */
  2463. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  2464. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  2465. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  2466. tmp = RREG32(IH_RB_CNTL);
  2467. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  2468. WREG32(IH_RB_CNTL, tmp);
  2469. }
  2470. return (wptr & rdev->ih.ptr_mask);
  2471. }
  2472. /* r600 IV Ring
  2473. * Each IV ring entry is 128 bits:
  2474. * [7:0] - interrupt source id
  2475. * [31:8] - reserved
  2476. * [59:32] - interrupt source data
  2477. * [127:60] - reserved
  2478. *
  2479. * The basic interrupt vector entries
  2480. * are decoded as follows:
  2481. * src_id src_data description
  2482. * 1 0 D1 Vblank
  2483. * 1 1 D1 Vline
  2484. * 5 0 D2 Vblank
  2485. * 5 1 D2 Vline
  2486. * 19 0 FP Hot plug detection A
  2487. * 19 1 FP Hot plug detection B
  2488. * 19 2 DAC A auto-detection
  2489. * 19 3 DAC B auto-detection
  2490. * 176 - CP_INT RB
  2491. * 177 - CP_INT IB1
  2492. * 178 - CP_INT IB2
  2493. * 181 - EOP Interrupt
  2494. * 233 - GUI Idle
  2495. *
  2496. * Note, these are based on r600 and may need to be
  2497. * adjusted or added to on newer asics
  2498. */
  2499. int r600_irq_process(struct radeon_device *rdev)
  2500. {
  2501. u32 wptr = r600_get_ih_wptr(rdev);
  2502. u32 rptr = rdev->ih.rptr;
  2503. u32 src_id, src_data;
  2504. u32 ring_index, disp_int, disp_int_cont, disp_int_cont2;
  2505. unsigned long flags;
  2506. bool queue_hotplug = false;
  2507. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  2508. if (!rdev->ih.enabled)
  2509. return IRQ_NONE;
  2510. spin_lock_irqsave(&rdev->ih.lock, flags);
  2511. if (rptr == wptr) {
  2512. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2513. return IRQ_NONE;
  2514. }
  2515. if (rdev->shutdown) {
  2516. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2517. return IRQ_NONE;
  2518. }
  2519. restart_ih:
  2520. /* display interrupts */
  2521. r600_irq_ack(rdev, &disp_int, &disp_int_cont, &disp_int_cont2);
  2522. rdev->ih.wptr = wptr;
  2523. while (rptr != wptr) {
  2524. /* wptr/rptr are in bytes! */
  2525. ring_index = rptr / 4;
  2526. src_id = rdev->ih.ring[ring_index] & 0xff;
  2527. src_data = rdev->ih.ring[ring_index + 1] & 0xfffffff;
  2528. switch (src_id) {
  2529. case 1: /* D1 vblank/vline */
  2530. switch (src_data) {
  2531. case 0: /* D1 vblank */
  2532. if (disp_int & LB_D1_VBLANK_INTERRUPT) {
  2533. drm_handle_vblank(rdev->ddev, 0);
  2534. rdev->pm.vblank_sync = true;
  2535. wake_up(&rdev->irq.vblank_queue);
  2536. disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  2537. DRM_DEBUG("IH: D1 vblank\n");
  2538. }
  2539. break;
  2540. case 1: /* D1 vline */
  2541. if (disp_int & LB_D1_VLINE_INTERRUPT) {
  2542. disp_int &= ~LB_D1_VLINE_INTERRUPT;
  2543. DRM_DEBUG("IH: D1 vline\n");
  2544. }
  2545. break;
  2546. default:
  2547. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2548. break;
  2549. }
  2550. break;
  2551. case 5: /* D2 vblank/vline */
  2552. switch (src_data) {
  2553. case 0: /* D2 vblank */
  2554. if (disp_int & LB_D2_VBLANK_INTERRUPT) {
  2555. drm_handle_vblank(rdev->ddev, 1);
  2556. rdev->pm.vblank_sync = true;
  2557. wake_up(&rdev->irq.vblank_queue);
  2558. disp_int &= ~LB_D2_VBLANK_INTERRUPT;
  2559. DRM_DEBUG("IH: D2 vblank\n");
  2560. }
  2561. break;
  2562. case 1: /* D1 vline */
  2563. if (disp_int & LB_D2_VLINE_INTERRUPT) {
  2564. disp_int &= ~LB_D2_VLINE_INTERRUPT;
  2565. DRM_DEBUG("IH: D2 vline\n");
  2566. }
  2567. break;
  2568. default:
  2569. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2570. break;
  2571. }
  2572. break;
  2573. case 19: /* HPD/DAC hotplug */
  2574. switch (src_data) {
  2575. case 0:
  2576. if (disp_int & DC_HPD1_INTERRUPT) {
  2577. disp_int &= ~DC_HPD1_INTERRUPT;
  2578. queue_hotplug = true;
  2579. DRM_DEBUG("IH: HPD1\n");
  2580. }
  2581. break;
  2582. case 1:
  2583. if (disp_int & DC_HPD2_INTERRUPT) {
  2584. disp_int &= ~DC_HPD2_INTERRUPT;
  2585. queue_hotplug = true;
  2586. DRM_DEBUG("IH: HPD2\n");
  2587. }
  2588. break;
  2589. case 4:
  2590. if (disp_int_cont & DC_HPD3_INTERRUPT) {
  2591. disp_int_cont &= ~DC_HPD3_INTERRUPT;
  2592. queue_hotplug = true;
  2593. DRM_DEBUG("IH: HPD3\n");
  2594. }
  2595. break;
  2596. case 5:
  2597. if (disp_int_cont & DC_HPD4_INTERRUPT) {
  2598. disp_int_cont &= ~DC_HPD4_INTERRUPT;
  2599. queue_hotplug = true;
  2600. DRM_DEBUG("IH: HPD4\n");
  2601. }
  2602. break;
  2603. case 10:
  2604. if (disp_int_cont2 & DC_HPD5_INTERRUPT) {
  2605. disp_int_cont2 &= ~DC_HPD5_INTERRUPT;
  2606. queue_hotplug = true;
  2607. DRM_DEBUG("IH: HPD5\n");
  2608. }
  2609. break;
  2610. case 12:
  2611. if (disp_int_cont2 & DC_HPD6_INTERRUPT) {
  2612. disp_int_cont2 &= ~DC_HPD6_INTERRUPT;
  2613. queue_hotplug = true;
  2614. DRM_DEBUG("IH: HPD6\n");
  2615. }
  2616. break;
  2617. default:
  2618. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2619. break;
  2620. }
  2621. break;
  2622. case 176: /* CP_INT in ring buffer */
  2623. case 177: /* CP_INT in IB1 */
  2624. case 178: /* CP_INT in IB2 */
  2625. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  2626. radeon_fence_process(rdev);
  2627. break;
  2628. case 181: /* CP EOP event */
  2629. DRM_DEBUG("IH: CP EOP\n");
  2630. break;
  2631. default:
  2632. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2633. break;
  2634. }
  2635. /* wptr/rptr are in bytes! */
  2636. rptr += 16;
  2637. rptr &= rdev->ih.ptr_mask;
  2638. }
  2639. /* make sure wptr hasn't changed while processing */
  2640. wptr = r600_get_ih_wptr(rdev);
  2641. if (wptr != rdev->ih.wptr)
  2642. goto restart_ih;
  2643. if (queue_hotplug)
  2644. queue_work(rdev->wq, &rdev->hotplug_work);
  2645. rdev->ih.rptr = rptr;
  2646. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  2647. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2648. return IRQ_HANDLED;
  2649. }
  2650. /*
  2651. * Debugfs info
  2652. */
  2653. #if defined(CONFIG_DEBUG_FS)
  2654. static int r600_debugfs_cp_ring_info(struct seq_file *m, void *data)
  2655. {
  2656. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2657. struct drm_device *dev = node->minor->dev;
  2658. struct radeon_device *rdev = dev->dev_private;
  2659. unsigned count, i, j;
  2660. radeon_ring_free_size(rdev);
  2661. count = (rdev->cp.ring_size / 4) - rdev->cp.ring_free_dw;
  2662. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(CP_STAT));
  2663. seq_printf(m, "CP_RB_WPTR 0x%08x\n", RREG32(CP_RB_WPTR));
  2664. seq_printf(m, "CP_RB_RPTR 0x%08x\n", RREG32(CP_RB_RPTR));
  2665. seq_printf(m, "driver's copy of the CP_RB_WPTR 0x%08x\n", rdev->cp.wptr);
  2666. seq_printf(m, "driver's copy of the CP_RB_RPTR 0x%08x\n", rdev->cp.rptr);
  2667. seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
  2668. seq_printf(m, "%u dwords in ring\n", count);
  2669. i = rdev->cp.rptr;
  2670. for (j = 0; j <= count; j++) {
  2671. seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
  2672. i = (i + 1) & rdev->cp.ptr_mask;
  2673. }
  2674. return 0;
  2675. }
  2676. static int r600_debugfs_mc_info(struct seq_file *m, void *data)
  2677. {
  2678. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2679. struct drm_device *dev = node->minor->dev;
  2680. struct radeon_device *rdev = dev->dev_private;
  2681. DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
  2682. DREG32_SYS(m, rdev, VM_L2_STATUS);
  2683. return 0;
  2684. }
  2685. static struct drm_info_list r600_mc_info_list[] = {
  2686. {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
  2687. {"r600_ring_info", r600_debugfs_cp_ring_info, 0, NULL},
  2688. };
  2689. #endif
  2690. int r600_debugfs_mc_info_init(struct radeon_device *rdev)
  2691. {
  2692. #if defined(CONFIG_DEBUG_FS)
  2693. return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
  2694. #else
  2695. return 0;
  2696. #endif
  2697. }
  2698. /**
  2699. * r600_ioctl_wait_idle - flush host path cache on wait idle ioctl
  2700. * rdev: radeon device structure
  2701. * bo: buffer object struct which userspace is waiting for idle
  2702. *
  2703. * Some R6XX/R7XX doesn't seems to take into account HDP flush performed
  2704. * through ring buffer, this leads to corruption in rendering, see
  2705. * http://bugzilla.kernel.org/show_bug.cgi?id=15186 to avoid this we
  2706. * directly perform HDP flush by writing register through MMIO.
  2707. */
  2708. void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo)
  2709. {
  2710. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  2711. }