r300.c 38 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/slab.h>
  30. #include "drmP.h"
  31. #include "drm.h"
  32. #include "radeon_reg.h"
  33. #include "radeon.h"
  34. #include "radeon_asic.h"
  35. #include "radeon_drm.h"
  36. #include "r100_track.h"
  37. #include "r300d.h"
  38. #include "rv350d.h"
  39. #include "r300_reg_safe.h"
  40. /* This files gather functions specifics to: r300,r350,rv350,rv370,rv380
  41. *
  42. * GPU Errata:
  43. * - HOST_PATH_CNTL: r300 family seems to dislike write to HOST_PATH_CNTL
  44. * using MMIO to flush host path read cache, this lead to HARDLOCKUP.
  45. * However, scheduling such write to the ring seems harmless, i suspect
  46. * the CP read collide with the flush somehow, or maybe the MC, hard to
  47. * tell. (Jerome Glisse)
  48. */
  49. /*
  50. * rv370,rv380 PCIE GART
  51. */
  52. static int rv370_debugfs_pcie_gart_info_init(struct radeon_device *rdev);
  53. void rv370_pcie_gart_tlb_flush(struct radeon_device *rdev)
  54. {
  55. uint32_t tmp;
  56. int i;
  57. /* Workaround HW bug do flush 2 times */
  58. for (i = 0; i < 2; i++) {
  59. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  60. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp | RADEON_PCIE_TX_GART_INVALIDATE_TLB);
  61. (void)RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  62. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  63. }
  64. mb();
  65. }
  66. int rv370_pcie_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  67. {
  68. void __iomem *ptr = (void *)rdev->gart.table.vram.ptr;
  69. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  70. return -EINVAL;
  71. }
  72. addr = (lower_32_bits(addr) >> 8) |
  73. ((upper_32_bits(addr) & 0xff) << 24) |
  74. 0xc;
  75. /* on x86 we want this to be CPU endian, on powerpc
  76. * on powerpc without HW swappers, it'll get swapped on way
  77. * into VRAM - so no need for cpu_to_le32 on VRAM tables */
  78. writel(addr, ((void __iomem *)ptr) + (i * 4));
  79. return 0;
  80. }
  81. int rv370_pcie_gart_init(struct radeon_device *rdev)
  82. {
  83. int r;
  84. if (rdev->gart.table.vram.robj) {
  85. WARN(1, "RV370 PCIE GART already initialized.\n");
  86. return 0;
  87. }
  88. /* Initialize common gart structure */
  89. r = radeon_gart_init(rdev);
  90. if (r)
  91. return r;
  92. r = rv370_debugfs_pcie_gart_info_init(rdev);
  93. if (r)
  94. DRM_ERROR("Failed to register debugfs file for PCIE gart !\n");
  95. rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
  96. rdev->asic->gart_tlb_flush = &rv370_pcie_gart_tlb_flush;
  97. rdev->asic->gart_set_page = &rv370_pcie_gart_set_page;
  98. return radeon_gart_table_vram_alloc(rdev);
  99. }
  100. int rv370_pcie_gart_enable(struct radeon_device *rdev)
  101. {
  102. uint32_t table_addr;
  103. uint32_t tmp;
  104. int r;
  105. if (rdev->gart.table.vram.robj == NULL) {
  106. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  107. return -EINVAL;
  108. }
  109. r = radeon_gart_table_vram_pin(rdev);
  110. if (r)
  111. return r;
  112. radeon_gart_restore(rdev);
  113. /* discard memory request outside of configured range */
  114. tmp = RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  115. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  116. WREG32_PCIE(RADEON_PCIE_TX_GART_START_LO, rdev->mc.gtt_start);
  117. tmp = rdev->mc.gtt_end & ~RADEON_GPU_PAGE_MASK;
  118. WREG32_PCIE(RADEON_PCIE_TX_GART_END_LO, tmp);
  119. WREG32_PCIE(RADEON_PCIE_TX_GART_START_HI, 0);
  120. WREG32_PCIE(RADEON_PCIE_TX_GART_END_HI, 0);
  121. table_addr = rdev->gart.table_addr;
  122. WREG32_PCIE(RADEON_PCIE_TX_GART_BASE, table_addr);
  123. /* FIXME: setup default page */
  124. WREG32_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_LO, rdev->mc.vram_start);
  125. WREG32_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_HI, 0);
  126. /* Clear error */
  127. WREG32_PCIE(0x18, 0);
  128. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  129. tmp |= RADEON_PCIE_TX_GART_EN;
  130. tmp |= RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  131. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  132. rv370_pcie_gart_tlb_flush(rdev);
  133. DRM_INFO("PCIE GART of %uM enabled (table at 0x%08X).\n",
  134. (unsigned)(rdev->mc.gtt_size >> 20), table_addr);
  135. rdev->gart.ready = true;
  136. return 0;
  137. }
  138. void rv370_pcie_gart_disable(struct radeon_device *rdev)
  139. {
  140. u32 tmp;
  141. int r;
  142. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  143. tmp |= RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  144. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp & ~RADEON_PCIE_TX_GART_EN);
  145. if (rdev->gart.table.vram.robj) {
  146. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  147. if (likely(r == 0)) {
  148. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  149. radeon_bo_unpin(rdev->gart.table.vram.robj);
  150. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  151. }
  152. }
  153. }
  154. void rv370_pcie_gart_fini(struct radeon_device *rdev)
  155. {
  156. radeon_gart_fini(rdev);
  157. rv370_pcie_gart_disable(rdev);
  158. radeon_gart_table_vram_free(rdev);
  159. }
  160. void r300_fence_ring_emit(struct radeon_device *rdev,
  161. struct radeon_fence *fence)
  162. {
  163. /* Who ever call radeon_fence_emit should call ring_lock and ask
  164. * for enough space (today caller are ib schedule and buffer move) */
  165. /* Write SC register so SC & US assert idle */
  166. radeon_ring_write(rdev, PACKET0(R300_RE_SCISSORS_TL, 0));
  167. radeon_ring_write(rdev, 0);
  168. radeon_ring_write(rdev, PACKET0(R300_RE_SCISSORS_BR, 0));
  169. radeon_ring_write(rdev, 0);
  170. /* Flush 3D cache */
  171. radeon_ring_write(rdev, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  172. radeon_ring_write(rdev, R300_RB3D_DC_FLUSH);
  173. radeon_ring_write(rdev, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
  174. radeon_ring_write(rdev, R300_ZC_FLUSH);
  175. /* Wait until IDLE & CLEAN */
  176. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  177. radeon_ring_write(rdev, (RADEON_WAIT_3D_IDLECLEAN |
  178. RADEON_WAIT_2D_IDLECLEAN |
  179. RADEON_WAIT_DMA_GUI_IDLE));
  180. radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  181. radeon_ring_write(rdev, rdev->config.r300.hdp_cntl |
  182. RADEON_HDP_READ_BUFFER_INVALIDATE);
  183. radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  184. radeon_ring_write(rdev, rdev->config.r300.hdp_cntl);
  185. /* Emit fence sequence & fire IRQ */
  186. radeon_ring_write(rdev, PACKET0(rdev->fence_drv.scratch_reg, 0));
  187. radeon_ring_write(rdev, fence->seq);
  188. radeon_ring_write(rdev, PACKET0(RADEON_GEN_INT_STATUS, 0));
  189. radeon_ring_write(rdev, RADEON_SW_INT_FIRE);
  190. }
  191. void r300_ring_start(struct radeon_device *rdev)
  192. {
  193. unsigned gb_tile_config;
  194. int r;
  195. /* Sub pixel 1/12 so we can have 4K rendering according to doc */
  196. gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16);
  197. switch(rdev->num_gb_pipes) {
  198. case 2:
  199. gb_tile_config |= R300_PIPE_COUNT_R300;
  200. break;
  201. case 3:
  202. gb_tile_config |= R300_PIPE_COUNT_R420_3P;
  203. break;
  204. case 4:
  205. gb_tile_config |= R300_PIPE_COUNT_R420;
  206. break;
  207. case 1:
  208. default:
  209. gb_tile_config |= R300_PIPE_COUNT_RV350;
  210. break;
  211. }
  212. r = radeon_ring_lock(rdev, 64);
  213. if (r) {
  214. return;
  215. }
  216. radeon_ring_write(rdev, PACKET0(RADEON_ISYNC_CNTL, 0));
  217. radeon_ring_write(rdev,
  218. RADEON_ISYNC_ANY2D_IDLE3D |
  219. RADEON_ISYNC_ANY3D_IDLE2D |
  220. RADEON_ISYNC_WAIT_IDLEGUI |
  221. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  222. radeon_ring_write(rdev, PACKET0(R300_GB_TILE_CONFIG, 0));
  223. radeon_ring_write(rdev, gb_tile_config);
  224. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  225. radeon_ring_write(rdev,
  226. RADEON_WAIT_2D_IDLECLEAN |
  227. RADEON_WAIT_3D_IDLECLEAN);
  228. radeon_ring_write(rdev, PACKET0(R300_DST_PIPE_CONFIG, 0));
  229. radeon_ring_write(rdev, R300_PIPE_AUTO_CONFIG);
  230. radeon_ring_write(rdev, PACKET0(R300_GB_SELECT, 0));
  231. radeon_ring_write(rdev, 0);
  232. radeon_ring_write(rdev, PACKET0(R300_GB_ENABLE, 0));
  233. radeon_ring_write(rdev, 0);
  234. radeon_ring_write(rdev, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  235. radeon_ring_write(rdev, R300_RB3D_DC_FLUSH | R300_RB3D_DC_FREE);
  236. radeon_ring_write(rdev, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
  237. radeon_ring_write(rdev, R300_ZC_FLUSH | R300_ZC_FREE);
  238. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  239. radeon_ring_write(rdev,
  240. RADEON_WAIT_2D_IDLECLEAN |
  241. RADEON_WAIT_3D_IDLECLEAN);
  242. radeon_ring_write(rdev, PACKET0(R300_GB_AA_CONFIG, 0));
  243. radeon_ring_write(rdev, 0);
  244. radeon_ring_write(rdev, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  245. radeon_ring_write(rdev, R300_RB3D_DC_FLUSH | R300_RB3D_DC_FREE);
  246. radeon_ring_write(rdev, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
  247. radeon_ring_write(rdev, R300_ZC_FLUSH | R300_ZC_FREE);
  248. radeon_ring_write(rdev, PACKET0(R300_GB_MSPOS0, 0));
  249. radeon_ring_write(rdev,
  250. ((6 << R300_MS_X0_SHIFT) |
  251. (6 << R300_MS_Y0_SHIFT) |
  252. (6 << R300_MS_X1_SHIFT) |
  253. (6 << R300_MS_Y1_SHIFT) |
  254. (6 << R300_MS_X2_SHIFT) |
  255. (6 << R300_MS_Y2_SHIFT) |
  256. (6 << R300_MSBD0_Y_SHIFT) |
  257. (6 << R300_MSBD0_X_SHIFT)));
  258. radeon_ring_write(rdev, PACKET0(R300_GB_MSPOS1, 0));
  259. radeon_ring_write(rdev,
  260. ((6 << R300_MS_X3_SHIFT) |
  261. (6 << R300_MS_Y3_SHIFT) |
  262. (6 << R300_MS_X4_SHIFT) |
  263. (6 << R300_MS_Y4_SHIFT) |
  264. (6 << R300_MS_X5_SHIFT) |
  265. (6 << R300_MS_Y5_SHIFT) |
  266. (6 << R300_MSBD1_SHIFT)));
  267. radeon_ring_write(rdev, PACKET0(R300_GA_ENHANCE, 0));
  268. radeon_ring_write(rdev, R300_GA_DEADLOCK_CNTL | R300_GA_FASTSYNC_CNTL);
  269. radeon_ring_write(rdev, PACKET0(R300_GA_POLY_MODE, 0));
  270. radeon_ring_write(rdev,
  271. R300_FRONT_PTYPE_TRIANGE | R300_BACK_PTYPE_TRIANGE);
  272. radeon_ring_write(rdev, PACKET0(R300_GA_ROUND_MODE, 0));
  273. radeon_ring_write(rdev,
  274. R300_GEOMETRY_ROUND_NEAREST |
  275. R300_COLOR_ROUND_NEAREST);
  276. radeon_ring_unlock_commit(rdev);
  277. }
  278. void r300_errata(struct radeon_device *rdev)
  279. {
  280. rdev->pll_errata = 0;
  281. if (rdev->family == CHIP_R300 &&
  282. (RREG32(RADEON_CONFIG_CNTL) & RADEON_CFG_ATI_REV_ID_MASK) == RADEON_CFG_ATI_REV_A11) {
  283. rdev->pll_errata |= CHIP_ERRATA_R300_CG;
  284. }
  285. }
  286. int r300_mc_wait_for_idle(struct radeon_device *rdev)
  287. {
  288. unsigned i;
  289. uint32_t tmp;
  290. for (i = 0; i < rdev->usec_timeout; i++) {
  291. /* read MC_STATUS */
  292. tmp = RREG32(RADEON_MC_STATUS);
  293. if (tmp & R300_MC_IDLE) {
  294. return 0;
  295. }
  296. DRM_UDELAY(1);
  297. }
  298. return -1;
  299. }
  300. void r300_gpu_init(struct radeon_device *rdev)
  301. {
  302. uint32_t gb_tile_config, tmp;
  303. r100_hdp_reset(rdev);
  304. if ((rdev->family == CHIP_R300 && rdev->pdev->device != 0x4144) ||
  305. (rdev->family == CHIP_R350 && rdev->pdev->device != 0x4148)) {
  306. /* r300,r350 */
  307. rdev->num_gb_pipes = 2;
  308. } else {
  309. /* rv350,rv370,rv380,r300 AD, r350 AH */
  310. rdev->num_gb_pipes = 1;
  311. }
  312. rdev->num_z_pipes = 1;
  313. gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16);
  314. switch (rdev->num_gb_pipes) {
  315. case 2:
  316. gb_tile_config |= R300_PIPE_COUNT_R300;
  317. break;
  318. case 3:
  319. gb_tile_config |= R300_PIPE_COUNT_R420_3P;
  320. break;
  321. case 4:
  322. gb_tile_config |= R300_PIPE_COUNT_R420;
  323. break;
  324. default:
  325. case 1:
  326. gb_tile_config |= R300_PIPE_COUNT_RV350;
  327. break;
  328. }
  329. WREG32(R300_GB_TILE_CONFIG, gb_tile_config);
  330. if (r100_gui_wait_for_idle(rdev)) {
  331. printk(KERN_WARNING "Failed to wait GUI idle while "
  332. "programming pipes. Bad things might happen.\n");
  333. }
  334. tmp = RREG32(R300_DST_PIPE_CONFIG);
  335. WREG32(R300_DST_PIPE_CONFIG, tmp | R300_PIPE_AUTO_CONFIG);
  336. WREG32(R300_RB2D_DSTCACHE_MODE,
  337. R300_DC_AUTOFLUSH_ENABLE |
  338. R300_DC_DC_DISABLE_IGNORE_PE);
  339. if (r100_gui_wait_for_idle(rdev)) {
  340. printk(KERN_WARNING "Failed to wait GUI idle while "
  341. "programming pipes. Bad things might happen.\n");
  342. }
  343. if (r300_mc_wait_for_idle(rdev)) {
  344. printk(KERN_WARNING "Failed to wait MC idle while "
  345. "programming pipes. Bad things might happen.\n");
  346. }
  347. DRM_INFO("radeon: %d quad pipes, %d Z pipes initialized.\n",
  348. rdev->num_gb_pipes, rdev->num_z_pipes);
  349. }
  350. int r300_ga_reset(struct radeon_device *rdev)
  351. {
  352. uint32_t tmp;
  353. bool reinit_cp;
  354. int i;
  355. reinit_cp = rdev->cp.ready;
  356. rdev->cp.ready = false;
  357. for (i = 0; i < rdev->usec_timeout; i++) {
  358. WREG32(RADEON_CP_CSQ_MODE, 0);
  359. WREG32(RADEON_CP_CSQ_CNTL, 0);
  360. WREG32(RADEON_RBBM_SOFT_RESET, 0x32005);
  361. (void)RREG32(RADEON_RBBM_SOFT_RESET);
  362. udelay(200);
  363. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  364. /* Wait to prevent race in RBBM_STATUS */
  365. mdelay(1);
  366. tmp = RREG32(RADEON_RBBM_STATUS);
  367. if (tmp & ((1 << 20) | (1 << 26))) {
  368. DRM_ERROR("VAP & CP still busy (RBBM_STATUS=0x%08X)", tmp);
  369. /* GA still busy soft reset it */
  370. WREG32(0x429C, 0x200);
  371. WREG32(R300_VAP_PVS_STATE_FLUSH_REG, 0);
  372. WREG32(R300_RE_SCISSORS_TL, 0);
  373. WREG32(R300_RE_SCISSORS_BR, 0);
  374. WREG32(0x24AC, 0);
  375. }
  376. /* Wait to prevent race in RBBM_STATUS */
  377. mdelay(1);
  378. tmp = RREG32(RADEON_RBBM_STATUS);
  379. if (!(tmp & ((1 << 20) | (1 << 26)))) {
  380. break;
  381. }
  382. }
  383. for (i = 0; i < rdev->usec_timeout; i++) {
  384. tmp = RREG32(RADEON_RBBM_STATUS);
  385. if (!(tmp & ((1 << 20) | (1 << 26)))) {
  386. DRM_INFO("GA reset succeed (RBBM_STATUS=0x%08X)\n",
  387. tmp);
  388. if (reinit_cp) {
  389. return r100_cp_init(rdev, rdev->cp.ring_size);
  390. }
  391. return 0;
  392. }
  393. DRM_UDELAY(1);
  394. }
  395. tmp = RREG32(RADEON_RBBM_STATUS);
  396. DRM_ERROR("Failed to reset GA ! (RBBM_STATUS=0x%08X)\n", tmp);
  397. return -1;
  398. }
  399. int r300_gpu_reset(struct radeon_device *rdev)
  400. {
  401. uint32_t status;
  402. /* reset order likely matter */
  403. status = RREG32(RADEON_RBBM_STATUS);
  404. /* reset HDP */
  405. r100_hdp_reset(rdev);
  406. /* reset rb2d */
  407. if (status & ((1 << 17) | (1 << 18) | (1 << 27))) {
  408. r100_rb2d_reset(rdev);
  409. }
  410. /* reset GA */
  411. if (status & ((1 << 20) | (1 << 26))) {
  412. r300_ga_reset(rdev);
  413. }
  414. /* reset CP */
  415. status = RREG32(RADEON_RBBM_STATUS);
  416. if (status & (1 << 16)) {
  417. r100_cp_reset(rdev);
  418. }
  419. /* Check if GPU is idle */
  420. status = RREG32(RADEON_RBBM_STATUS);
  421. if (status & RADEON_RBBM_ACTIVE) {
  422. DRM_ERROR("Failed to reset GPU (RBBM_STATUS=0x%08X)\n", status);
  423. return -1;
  424. }
  425. DRM_INFO("GPU reset succeed (RBBM_STATUS=0x%08X)\n", status);
  426. return 0;
  427. }
  428. /*
  429. * r300,r350,rv350,rv380 VRAM info
  430. */
  431. void r300_mc_init(struct radeon_device *rdev)
  432. {
  433. u64 base;
  434. u32 tmp;
  435. /* DDR for all card after R300 & IGP */
  436. rdev->mc.vram_is_ddr = true;
  437. tmp = RREG32(RADEON_MEM_CNTL);
  438. tmp &= R300_MEM_NUM_CHANNELS_MASK;
  439. switch (tmp) {
  440. case 0: rdev->mc.vram_width = 64; break;
  441. case 1: rdev->mc.vram_width = 128; break;
  442. case 2: rdev->mc.vram_width = 256; break;
  443. default: rdev->mc.vram_width = 128; break;
  444. }
  445. r100_vram_init_sizes(rdev);
  446. base = rdev->mc.aper_base;
  447. if (rdev->flags & RADEON_IS_IGP)
  448. base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
  449. radeon_vram_location(rdev, &rdev->mc, base);
  450. if (!(rdev->flags & RADEON_IS_AGP))
  451. radeon_gtt_location(rdev, &rdev->mc);
  452. radeon_update_bandwidth_info(rdev);
  453. }
  454. void rv370_set_pcie_lanes(struct radeon_device *rdev, int lanes)
  455. {
  456. uint32_t link_width_cntl, mask;
  457. if (rdev->flags & RADEON_IS_IGP)
  458. return;
  459. if (!(rdev->flags & RADEON_IS_PCIE))
  460. return;
  461. /* FIXME wait for idle */
  462. switch (lanes) {
  463. case 0:
  464. mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
  465. break;
  466. case 1:
  467. mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
  468. break;
  469. case 2:
  470. mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
  471. break;
  472. case 4:
  473. mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
  474. break;
  475. case 8:
  476. mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
  477. break;
  478. case 12:
  479. mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
  480. break;
  481. case 16:
  482. default:
  483. mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
  484. break;
  485. }
  486. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  487. if ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) ==
  488. (mask << RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT))
  489. return;
  490. link_width_cntl &= ~(RADEON_PCIE_LC_LINK_WIDTH_MASK |
  491. RADEON_PCIE_LC_RECONFIG_NOW |
  492. RADEON_PCIE_LC_RECONFIG_LATER |
  493. RADEON_PCIE_LC_SHORT_RECONFIG_EN);
  494. link_width_cntl |= mask;
  495. WREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  496. WREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL, (link_width_cntl |
  497. RADEON_PCIE_LC_RECONFIG_NOW));
  498. /* wait for lane set to complete */
  499. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  500. while (link_width_cntl == 0xffffffff)
  501. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  502. }
  503. int rv370_get_pcie_lanes(struct radeon_device *rdev)
  504. {
  505. u32 link_width_cntl;
  506. if (rdev->flags & RADEON_IS_IGP)
  507. return 0;
  508. if (!(rdev->flags & RADEON_IS_PCIE))
  509. return 0;
  510. /* FIXME wait for idle */
  511. if (rdev->family < CHIP_R600)
  512. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  513. else
  514. link_width_cntl = RREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  515. switch ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) >> RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT) {
  516. case RADEON_PCIE_LC_LINK_WIDTH_X0:
  517. return 0;
  518. case RADEON_PCIE_LC_LINK_WIDTH_X1:
  519. return 1;
  520. case RADEON_PCIE_LC_LINK_WIDTH_X2:
  521. return 2;
  522. case RADEON_PCIE_LC_LINK_WIDTH_X4:
  523. return 4;
  524. case RADEON_PCIE_LC_LINK_WIDTH_X8:
  525. return 8;
  526. case RADEON_PCIE_LC_LINK_WIDTH_X16:
  527. default:
  528. return 16;
  529. }
  530. }
  531. #if defined(CONFIG_DEBUG_FS)
  532. static int rv370_debugfs_pcie_gart_info(struct seq_file *m, void *data)
  533. {
  534. struct drm_info_node *node = (struct drm_info_node *) m->private;
  535. struct drm_device *dev = node->minor->dev;
  536. struct radeon_device *rdev = dev->dev_private;
  537. uint32_t tmp;
  538. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  539. seq_printf(m, "PCIE_TX_GART_CNTL 0x%08x\n", tmp);
  540. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_BASE);
  541. seq_printf(m, "PCIE_TX_GART_BASE 0x%08x\n", tmp);
  542. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_START_LO);
  543. seq_printf(m, "PCIE_TX_GART_START_LO 0x%08x\n", tmp);
  544. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_START_HI);
  545. seq_printf(m, "PCIE_TX_GART_START_HI 0x%08x\n", tmp);
  546. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_END_LO);
  547. seq_printf(m, "PCIE_TX_GART_END_LO 0x%08x\n", tmp);
  548. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_END_HI);
  549. seq_printf(m, "PCIE_TX_GART_END_HI 0x%08x\n", tmp);
  550. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_ERROR);
  551. seq_printf(m, "PCIE_TX_GART_ERROR 0x%08x\n", tmp);
  552. return 0;
  553. }
  554. static struct drm_info_list rv370_pcie_gart_info_list[] = {
  555. {"rv370_pcie_gart_info", rv370_debugfs_pcie_gart_info, 0, NULL},
  556. };
  557. #endif
  558. static int rv370_debugfs_pcie_gart_info_init(struct radeon_device *rdev)
  559. {
  560. #if defined(CONFIG_DEBUG_FS)
  561. return radeon_debugfs_add_files(rdev, rv370_pcie_gart_info_list, 1);
  562. #else
  563. return 0;
  564. #endif
  565. }
  566. static int r300_packet0_check(struct radeon_cs_parser *p,
  567. struct radeon_cs_packet *pkt,
  568. unsigned idx, unsigned reg)
  569. {
  570. struct radeon_cs_reloc *reloc;
  571. struct r100_cs_track *track;
  572. volatile uint32_t *ib;
  573. uint32_t tmp, tile_flags = 0;
  574. unsigned i;
  575. int r;
  576. u32 idx_value;
  577. ib = p->ib->ptr;
  578. track = (struct r100_cs_track *)p->track;
  579. idx_value = radeon_get_ib_value(p, idx);
  580. switch(reg) {
  581. case AVIVO_D1MODE_VLINE_START_END:
  582. case RADEON_CRTC_GUI_TRIG_VLINE:
  583. r = r100_cs_packet_parse_vline(p);
  584. if (r) {
  585. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  586. idx, reg);
  587. r100_cs_dump_packet(p, pkt);
  588. return r;
  589. }
  590. break;
  591. case RADEON_DST_PITCH_OFFSET:
  592. case RADEON_SRC_PITCH_OFFSET:
  593. r = r100_reloc_pitch_offset(p, pkt, idx, reg);
  594. if (r)
  595. return r;
  596. break;
  597. case R300_RB3D_COLOROFFSET0:
  598. case R300_RB3D_COLOROFFSET1:
  599. case R300_RB3D_COLOROFFSET2:
  600. case R300_RB3D_COLOROFFSET3:
  601. i = (reg - R300_RB3D_COLOROFFSET0) >> 2;
  602. r = r100_cs_packet_next_reloc(p, &reloc);
  603. if (r) {
  604. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  605. idx, reg);
  606. r100_cs_dump_packet(p, pkt);
  607. return r;
  608. }
  609. track->cb[i].robj = reloc->robj;
  610. track->cb[i].offset = idx_value;
  611. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  612. break;
  613. case R300_ZB_DEPTHOFFSET:
  614. r = r100_cs_packet_next_reloc(p, &reloc);
  615. if (r) {
  616. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  617. idx, reg);
  618. r100_cs_dump_packet(p, pkt);
  619. return r;
  620. }
  621. track->zb.robj = reloc->robj;
  622. track->zb.offset = idx_value;
  623. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  624. break;
  625. case R300_TX_OFFSET_0:
  626. case R300_TX_OFFSET_0+4:
  627. case R300_TX_OFFSET_0+8:
  628. case R300_TX_OFFSET_0+12:
  629. case R300_TX_OFFSET_0+16:
  630. case R300_TX_OFFSET_0+20:
  631. case R300_TX_OFFSET_0+24:
  632. case R300_TX_OFFSET_0+28:
  633. case R300_TX_OFFSET_0+32:
  634. case R300_TX_OFFSET_0+36:
  635. case R300_TX_OFFSET_0+40:
  636. case R300_TX_OFFSET_0+44:
  637. case R300_TX_OFFSET_0+48:
  638. case R300_TX_OFFSET_0+52:
  639. case R300_TX_OFFSET_0+56:
  640. case R300_TX_OFFSET_0+60:
  641. i = (reg - R300_TX_OFFSET_0) >> 2;
  642. r = r100_cs_packet_next_reloc(p, &reloc);
  643. if (r) {
  644. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  645. idx, reg);
  646. r100_cs_dump_packet(p, pkt);
  647. return r;
  648. }
  649. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  650. tile_flags |= R300_TXO_MACRO_TILE;
  651. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  652. tile_flags |= R300_TXO_MICRO_TILE;
  653. else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO_SQUARE)
  654. tile_flags |= R300_TXO_MICRO_TILE_SQUARE;
  655. tmp = idx_value + ((u32)reloc->lobj.gpu_offset);
  656. tmp |= tile_flags;
  657. ib[idx] = tmp;
  658. track->textures[i].robj = reloc->robj;
  659. break;
  660. /* Tracked registers */
  661. case 0x2084:
  662. /* VAP_VF_CNTL */
  663. track->vap_vf_cntl = idx_value;
  664. break;
  665. case 0x20B4:
  666. /* VAP_VTX_SIZE */
  667. track->vtx_size = idx_value & 0x7F;
  668. break;
  669. case 0x2134:
  670. /* VAP_VF_MAX_VTX_INDX */
  671. track->max_indx = idx_value & 0x00FFFFFFUL;
  672. break;
  673. case 0x2088:
  674. /* VAP_ALT_NUM_VERTICES - only valid on r500 */
  675. if (p->rdev->family < CHIP_RV515)
  676. goto fail;
  677. track->vap_alt_nverts = idx_value & 0xFFFFFF;
  678. break;
  679. case 0x43E4:
  680. /* SC_SCISSOR1 */
  681. track->maxy = ((idx_value >> 13) & 0x1FFF) + 1;
  682. if (p->rdev->family < CHIP_RV515) {
  683. track->maxy -= 1440;
  684. }
  685. break;
  686. case 0x4E00:
  687. /* RB3D_CCTL */
  688. track->num_cb = ((idx_value >> 5) & 0x3) + 1;
  689. break;
  690. case 0x4E38:
  691. case 0x4E3C:
  692. case 0x4E40:
  693. case 0x4E44:
  694. /* RB3D_COLORPITCH0 */
  695. /* RB3D_COLORPITCH1 */
  696. /* RB3D_COLORPITCH2 */
  697. /* RB3D_COLORPITCH3 */
  698. r = r100_cs_packet_next_reloc(p, &reloc);
  699. if (r) {
  700. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  701. idx, reg);
  702. r100_cs_dump_packet(p, pkt);
  703. return r;
  704. }
  705. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  706. tile_flags |= R300_COLOR_TILE_ENABLE;
  707. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  708. tile_flags |= R300_COLOR_MICROTILE_ENABLE;
  709. else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO_SQUARE)
  710. tile_flags |= R300_COLOR_MICROTILE_SQUARE_ENABLE;
  711. tmp = idx_value & ~(0x7 << 16);
  712. tmp |= tile_flags;
  713. ib[idx] = tmp;
  714. i = (reg - 0x4E38) >> 2;
  715. track->cb[i].pitch = idx_value & 0x3FFE;
  716. switch (((idx_value >> 21) & 0xF)) {
  717. case 9:
  718. case 11:
  719. case 12:
  720. track->cb[i].cpp = 1;
  721. break;
  722. case 3:
  723. case 4:
  724. case 13:
  725. case 15:
  726. track->cb[i].cpp = 2;
  727. break;
  728. case 6:
  729. track->cb[i].cpp = 4;
  730. break;
  731. case 10:
  732. track->cb[i].cpp = 8;
  733. break;
  734. case 7:
  735. track->cb[i].cpp = 16;
  736. break;
  737. default:
  738. DRM_ERROR("Invalid color buffer format (%d) !\n",
  739. ((idx_value >> 21) & 0xF));
  740. return -EINVAL;
  741. }
  742. break;
  743. case 0x4F00:
  744. /* ZB_CNTL */
  745. if (idx_value & 2) {
  746. track->z_enabled = true;
  747. } else {
  748. track->z_enabled = false;
  749. }
  750. break;
  751. case 0x4F10:
  752. /* ZB_FORMAT */
  753. switch ((idx_value & 0xF)) {
  754. case 0:
  755. case 1:
  756. track->zb.cpp = 2;
  757. break;
  758. case 2:
  759. track->zb.cpp = 4;
  760. break;
  761. default:
  762. DRM_ERROR("Invalid z buffer format (%d) !\n",
  763. (idx_value & 0xF));
  764. return -EINVAL;
  765. }
  766. break;
  767. case 0x4F24:
  768. /* ZB_DEPTHPITCH */
  769. r = r100_cs_packet_next_reloc(p, &reloc);
  770. if (r) {
  771. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  772. idx, reg);
  773. r100_cs_dump_packet(p, pkt);
  774. return r;
  775. }
  776. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  777. tile_flags |= R300_DEPTHMACROTILE_ENABLE;
  778. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  779. tile_flags |= R300_DEPTHMICROTILE_TILED;
  780. else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO_SQUARE)
  781. tile_flags |= R300_DEPTHMICROTILE_TILED_SQUARE;
  782. tmp = idx_value & ~(0x7 << 16);
  783. tmp |= tile_flags;
  784. ib[idx] = tmp;
  785. track->zb.pitch = idx_value & 0x3FFC;
  786. break;
  787. case 0x4104:
  788. for (i = 0; i < 16; i++) {
  789. bool enabled;
  790. enabled = !!(idx_value & (1 << i));
  791. track->textures[i].enabled = enabled;
  792. }
  793. break;
  794. case 0x44C0:
  795. case 0x44C4:
  796. case 0x44C8:
  797. case 0x44CC:
  798. case 0x44D0:
  799. case 0x44D4:
  800. case 0x44D8:
  801. case 0x44DC:
  802. case 0x44E0:
  803. case 0x44E4:
  804. case 0x44E8:
  805. case 0x44EC:
  806. case 0x44F0:
  807. case 0x44F4:
  808. case 0x44F8:
  809. case 0x44FC:
  810. /* TX_FORMAT1_[0-15] */
  811. i = (reg - 0x44C0) >> 2;
  812. tmp = (idx_value >> 25) & 0x3;
  813. track->textures[i].tex_coord_type = tmp;
  814. switch ((idx_value & 0x1F)) {
  815. case R300_TX_FORMAT_X8:
  816. case R300_TX_FORMAT_Y4X4:
  817. case R300_TX_FORMAT_Z3Y3X2:
  818. track->textures[i].cpp = 1;
  819. break;
  820. case R300_TX_FORMAT_X16:
  821. case R300_TX_FORMAT_Y8X8:
  822. case R300_TX_FORMAT_Z5Y6X5:
  823. case R300_TX_FORMAT_Z6Y5X5:
  824. case R300_TX_FORMAT_W4Z4Y4X4:
  825. case R300_TX_FORMAT_W1Z5Y5X5:
  826. case R300_TX_FORMAT_D3DMFT_CxV8U8:
  827. case R300_TX_FORMAT_B8G8_B8G8:
  828. case R300_TX_FORMAT_G8R8_G8B8:
  829. track->textures[i].cpp = 2;
  830. break;
  831. case R300_TX_FORMAT_Y16X16:
  832. case R300_TX_FORMAT_Z11Y11X10:
  833. case R300_TX_FORMAT_Z10Y11X11:
  834. case R300_TX_FORMAT_W8Z8Y8X8:
  835. case R300_TX_FORMAT_W2Z10Y10X10:
  836. case 0x17:
  837. case R300_TX_FORMAT_FL_I32:
  838. case 0x1e:
  839. track->textures[i].cpp = 4;
  840. break;
  841. case R300_TX_FORMAT_W16Z16Y16X16:
  842. case R300_TX_FORMAT_FL_R16G16B16A16:
  843. case R300_TX_FORMAT_FL_I32A32:
  844. track->textures[i].cpp = 8;
  845. break;
  846. case R300_TX_FORMAT_FL_R32G32B32A32:
  847. track->textures[i].cpp = 16;
  848. break;
  849. case R300_TX_FORMAT_DXT1:
  850. track->textures[i].cpp = 1;
  851. track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
  852. break;
  853. case R300_TX_FORMAT_ATI2N:
  854. if (p->rdev->family < CHIP_R420) {
  855. DRM_ERROR("Invalid texture format %u\n",
  856. (idx_value & 0x1F));
  857. return -EINVAL;
  858. }
  859. /* The same rules apply as for DXT3/5. */
  860. /* Pass through. */
  861. case R300_TX_FORMAT_DXT3:
  862. case R300_TX_FORMAT_DXT5:
  863. track->textures[i].cpp = 1;
  864. track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
  865. break;
  866. default:
  867. DRM_ERROR("Invalid texture format %u\n",
  868. (idx_value & 0x1F));
  869. return -EINVAL;
  870. break;
  871. }
  872. break;
  873. case 0x4400:
  874. case 0x4404:
  875. case 0x4408:
  876. case 0x440C:
  877. case 0x4410:
  878. case 0x4414:
  879. case 0x4418:
  880. case 0x441C:
  881. case 0x4420:
  882. case 0x4424:
  883. case 0x4428:
  884. case 0x442C:
  885. case 0x4430:
  886. case 0x4434:
  887. case 0x4438:
  888. case 0x443C:
  889. /* TX_FILTER0_[0-15] */
  890. i = (reg - 0x4400) >> 2;
  891. tmp = idx_value & 0x7;
  892. if (tmp == 2 || tmp == 4 || tmp == 6) {
  893. track->textures[i].roundup_w = false;
  894. }
  895. tmp = (idx_value >> 3) & 0x7;
  896. if (tmp == 2 || tmp == 4 || tmp == 6) {
  897. track->textures[i].roundup_h = false;
  898. }
  899. break;
  900. case 0x4500:
  901. case 0x4504:
  902. case 0x4508:
  903. case 0x450C:
  904. case 0x4510:
  905. case 0x4514:
  906. case 0x4518:
  907. case 0x451C:
  908. case 0x4520:
  909. case 0x4524:
  910. case 0x4528:
  911. case 0x452C:
  912. case 0x4530:
  913. case 0x4534:
  914. case 0x4538:
  915. case 0x453C:
  916. /* TX_FORMAT2_[0-15] */
  917. i = (reg - 0x4500) >> 2;
  918. tmp = idx_value & 0x3FFF;
  919. track->textures[i].pitch = tmp + 1;
  920. if (p->rdev->family >= CHIP_RV515) {
  921. tmp = ((idx_value >> 15) & 1) << 11;
  922. track->textures[i].width_11 = tmp;
  923. tmp = ((idx_value >> 16) & 1) << 11;
  924. track->textures[i].height_11 = tmp;
  925. /* ATI1N */
  926. if (idx_value & (1 << 14)) {
  927. /* The same rules apply as for DXT1. */
  928. track->textures[i].compress_format =
  929. R100_TRACK_COMP_DXT1;
  930. }
  931. } else if (idx_value & (1 << 14)) {
  932. DRM_ERROR("Forbidden bit TXFORMAT_MSB\n");
  933. return -EINVAL;
  934. }
  935. break;
  936. case 0x4480:
  937. case 0x4484:
  938. case 0x4488:
  939. case 0x448C:
  940. case 0x4490:
  941. case 0x4494:
  942. case 0x4498:
  943. case 0x449C:
  944. case 0x44A0:
  945. case 0x44A4:
  946. case 0x44A8:
  947. case 0x44AC:
  948. case 0x44B0:
  949. case 0x44B4:
  950. case 0x44B8:
  951. case 0x44BC:
  952. /* TX_FORMAT0_[0-15] */
  953. i = (reg - 0x4480) >> 2;
  954. tmp = idx_value & 0x7FF;
  955. track->textures[i].width = tmp + 1;
  956. tmp = (idx_value >> 11) & 0x7FF;
  957. track->textures[i].height = tmp + 1;
  958. tmp = (idx_value >> 26) & 0xF;
  959. track->textures[i].num_levels = tmp;
  960. tmp = idx_value & (1 << 31);
  961. track->textures[i].use_pitch = !!tmp;
  962. tmp = (idx_value >> 22) & 0xF;
  963. track->textures[i].txdepth = tmp;
  964. break;
  965. case R300_ZB_ZPASS_ADDR:
  966. r = r100_cs_packet_next_reloc(p, &reloc);
  967. if (r) {
  968. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  969. idx, reg);
  970. r100_cs_dump_packet(p, pkt);
  971. return r;
  972. }
  973. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  974. break;
  975. case 0x4e0c:
  976. /* RB3D_COLOR_CHANNEL_MASK */
  977. track->color_channel_mask = idx_value;
  978. break;
  979. case 0x4d1c:
  980. /* ZB_BW_CNTL */
  981. track->fastfill = !!(idx_value & (1 << 2));
  982. break;
  983. case 0x4e04:
  984. /* RB3D_BLENDCNTL */
  985. track->blend_read_enable = !!(idx_value & (1 << 2));
  986. break;
  987. case 0x4be8:
  988. /* valid register only on RV530 */
  989. if (p->rdev->family == CHIP_RV530)
  990. break;
  991. /* fallthrough do not move */
  992. default:
  993. goto fail;
  994. }
  995. return 0;
  996. fail:
  997. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  998. reg, idx);
  999. return -EINVAL;
  1000. }
  1001. static int r300_packet3_check(struct radeon_cs_parser *p,
  1002. struct radeon_cs_packet *pkt)
  1003. {
  1004. struct radeon_cs_reloc *reloc;
  1005. struct r100_cs_track *track;
  1006. volatile uint32_t *ib;
  1007. unsigned idx;
  1008. int r;
  1009. ib = p->ib->ptr;
  1010. idx = pkt->idx + 1;
  1011. track = (struct r100_cs_track *)p->track;
  1012. switch(pkt->opcode) {
  1013. case PACKET3_3D_LOAD_VBPNTR:
  1014. r = r100_packet3_load_vbpntr(p, pkt, idx);
  1015. if (r)
  1016. return r;
  1017. break;
  1018. case PACKET3_INDX_BUFFER:
  1019. r = r100_cs_packet_next_reloc(p, &reloc);
  1020. if (r) {
  1021. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1022. r100_cs_dump_packet(p, pkt);
  1023. return r;
  1024. }
  1025. ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset);
  1026. r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
  1027. if (r) {
  1028. return r;
  1029. }
  1030. break;
  1031. /* Draw packet */
  1032. case PACKET3_3D_DRAW_IMMD:
  1033. /* Number of dwords is vtx_size * (num_vertices - 1)
  1034. * PRIM_WALK must be equal to 3 vertex data in embedded
  1035. * in cmd stream */
  1036. if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
  1037. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1038. return -EINVAL;
  1039. }
  1040. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1041. track->immd_dwords = pkt->count - 1;
  1042. r = r100_cs_track_check(p->rdev, track);
  1043. if (r) {
  1044. return r;
  1045. }
  1046. break;
  1047. case PACKET3_3D_DRAW_IMMD_2:
  1048. /* Number of dwords is vtx_size * (num_vertices - 1)
  1049. * PRIM_WALK must be equal to 3 vertex data in embedded
  1050. * in cmd stream */
  1051. if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
  1052. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1053. return -EINVAL;
  1054. }
  1055. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1056. track->immd_dwords = pkt->count;
  1057. r = r100_cs_track_check(p->rdev, track);
  1058. if (r) {
  1059. return r;
  1060. }
  1061. break;
  1062. case PACKET3_3D_DRAW_VBUF:
  1063. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1064. r = r100_cs_track_check(p->rdev, track);
  1065. if (r) {
  1066. return r;
  1067. }
  1068. break;
  1069. case PACKET3_3D_DRAW_VBUF_2:
  1070. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1071. r = r100_cs_track_check(p->rdev, track);
  1072. if (r) {
  1073. return r;
  1074. }
  1075. break;
  1076. case PACKET3_3D_DRAW_INDX:
  1077. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1078. r = r100_cs_track_check(p->rdev, track);
  1079. if (r) {
  1080. return r;
  1081. }
  1082. break;
  1083. case PACKET3_3D_DRAW_INDX_2:
  1084. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1085. r = r100_cs_track_check(p->rdev, track);
  1086. if (r) {
  1087. return r;
  1088. }
  1089. break;
  1090. case PACKET3_NOP:
  1091. break;
  1092. default:
  1093. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1094. return -EINVAL;
  1095. }
  1096. return 0;
  1097. }
  1098. int r300_cs_parse(struct radeon_cs_parser *p)
  1099. {
  1100. struct radeon_cs_packet pkt;
  1101. struct r100_cs_track *track;
  1102. int r;
  1103. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1104. r100_cs_track_clear(p->rdev, track);
  1105. p->track = track;
  1106. do {
  1107. r = r100_cs_packet_parse(p, &pkt, p->idx);
  1108. if (r) {
  1109. return r;
  1110. }
  1111. p->idx += pkt.count + 2;
  1112. switch (pkt.type) {
  1113. case PACKET_TYPE0:
  1114. r = r100_cs_parse_packet0(p, &pkt,
  1115. p->rdev->config.r300.reg_safe_bm,
  1116. p->rdev->config.r300.reg_safe_bm_size,
  1117. &r300_packet0_check);
  1118. break;
  1119. case PACKET_TYPE2:
  1120. break;
  1121. case PACKET_TYPE3:
  1122. r = r300_packet3_check(p, &pkt);
  1123. break;
  1124. default:
  1125. DRM_ERROR("Unknown packet type %d !\n", pkt.type);
  1126. return -EINVAL;
  1127. }
  1128. if (r) {
  1129. return r;
  1130. }
  1131. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  1132. return 0;
  1133. }
  1134. void r300_set_reg_safe(struct radeon_device *rdev)
  1135. {
  1136. rdev->config.r300.reg_safe_bm = r300_reg_safe_bm;
  1137. rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(r300_reg_safe_bm);
  1138. }
  1139. void r300_mc_program(struct radeon_device *rdev)
  1140. {
  1141. struct r100_mc_save save;
  1142. int r;
  1143. r = r100_debugfs_mc_info_init(rdev);
  1144. if (r) {
  1145. dev_err(rdev->dev, "Failed to create r100_mc debugfs file.\n");
  1146. }
  1147. /* Stops all mc clients */
  1148. r100_mc_stop(rdev, &save);
  1149. if (rdev->flags & RADEON_IS_AGP) {
  1150. WREG32(R_00014C_MC_AGP_LOCATION,
  1151. S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
  1152. S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
  1153. WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
  1154. WREG32(R_00015C_AGP_BASE_2,
  1155. upper_32_bits(rdev->mc.agp_base) & 0xff);
  1156. } else {
  1157. WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
  1158. WREG32(R_000170_AGP_BASE, 0);
  1159. WREG32(R_00015C_AGP_BASE_2, 0);
  1160. }
  1161. /* Wait for mc idle */
  1162. if (r300_mc_wait_for_idle(rdev))
  1163. DRM_INFO("Failed to wait MC idle before programming MC.\n");
  1164. /* Program MC, should be a 32bits limited address space */
  1165. WREG32(R_000148_MC_FB_LOCATION,
  1166. S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
  1167. S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
  1168. r100_mc_resume(rdev, &save);
  1169. }
  1170. void r300_clock_startup(struct radeon_device *rdev)
  1171. {
  1172. u32 tmp;
  1173. if (radeon_dynclks != -1 && radeon_dynclks)
  1174. radeon_legacy_set_clock_gating(rdev, 1);
  1175. /* We need to force on some of the block */
  1176. tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
  1177. tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
  1178. if ((rdev->family == CHIP_RV350) || (rdev->family == CHIP_RV380))
  1179. tmp |= S_00000D_FORCE_VAP(1);
  1180. WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
  1181. }
  1182. static int r300_startup(struct radeon_device *rdev)
  1183. {
  1184. int r;
  1185. /* set common regs */
  1186. r100_set_common_regs(rdev);
  1187. /* program mc */
  1188. r300_mc_program(rdev);
  1189. /* Resume clock */
  1190. r300_clock_startup(rdev);
  1191. /* Initialize GPU configuration (# pipes, ...) */
  1192. r300_gpu_init(rdev);
  1193. /* Initialize GART (initialize after TTM so we can allocate
  1194. * memory through TTM but finalize after TTM) */
  1195. if (rdev->flags & RADEON_IS_PCIE) {
  1196. r = rv370_pcie_gart_enable(rdev);
  1197. if (r)
  1198. return r;
  1199. }
  1200. if (rdev->family == CHIP_R300 ||
  1201. rdev->family == CHIP_R350 ||
  1202. rdev->family == CHIP_RV350)
  1203. r100_enable_bm(rdev);
  1204. if (rdev->flags & RADEON_IS_PCI) {
  1205. r = r100_pci_gart_enable(rdev);
  1206. if (r)
  1207. return r;
  1208. }
  1209. /* Enable IRQ */
  1210. r100_irq_set(rdev);
  1211. rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  1212. /* 1M ring buffer */
  1213. r = r100_cp_init(rdev, 1024 * 1024);
  1214. if (r) {
  1215. dev_err(rdev->dev, "failled initializing CP (%d).\n", r);
  1216. return r;
  1217. }
  1218. r = r100_wb_init(rdev);
  1219. if (r)
  1220. dev_err(rdev->dev, "failled initializing WB (%d).\n", r);
  1221. r = r100_ib_init(rdev);
  1222. if (r) {
  1223. dev_err(rdev->dev, "failled initializing IB (%d).\n", r);
  1224. return r;
  1225. }
  1226. return 0;
  1227. }
  1228. int r300_resume(struct radeon_device *rdev)
  1229. {
  1230. /* Make sur GART are not working */
  1231. if (rdev->flags & RADEON_IS_PCIE)
  1232. rv370_pcie_gart_disable(rdev);
  1233. if (rdev->flags & RADEON_IS_PCI)
  1234. r100_pci_gart_disable(rdev);
  1235. /* Resume clock before doing reset */
  1236. r300_clock_startup(rdev);
  1237. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  1238. if (radeon_gpu_reset(rdev)) {
  1239. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  1240. RREG32(R_000E40_RBBM_STATUS),
  1241. RREG32(R_0007C0_CP_STAT));
  1242. }
  1243. /* post */
  1244. radeon_combios_asic_init(rdev->ddev);
  1245. /* Resume clock after posting */
  1246. r300_clock_startup(rdev);
  1247. /* Initialize surface registers */
  1248. radeon_surface_init(rdev);
  1249. return r300_startup(rdev);
  1250. }
  1251. int r300_suspend(struct radeon_device *rdev)
  1252. {
  1253. r100_cp_disable(rdev);
  1254. r100_wb_disable(rdev);
  1255. r100_irq_disable(rdev);
  1256. if (rdev->flags & RADEON_IS_PCIE)
  1257. rv370_pcie_gart_disable(rdev);
  1258. if (rdev->flags & RADEON_IS_PCI)
  1259. r100_pci_gart_disable(rdev);
  1260. return 0;
  1261. }
  1262. void r300_fini(struct radeon_device *rdev)
  1263. {
  1264. radeon_pm_fini(rdev);
  1265. r100_cp_fini(rdev);
  1266. r100_wb_fini(rdev);
  1267. r100_ib_fini(rdev);
  1268. radeon_gem_fini(rdev);
  1269. if (rdev->flags & RADEON_IS_PCIE)
  1270. rv370_pcie_gart_fini(rdev);
  1271. if (rdev->flags & RADEON_IS_PCI)
  1272. r100_pci_gart_fini(rdev);
  1273. radeon_agp_fini(rdev);
  1274. radeon_irq_kms_fini(rdev);
  1275. radeon_fence_driver_fini(rdev);
  1276. radeon_bo_fini(rdev);
  1277. radeon_atombios_fini(rdev);
  1278. kfree(rdev->bios);
  1279. rdev->bios = NULL;
  1280. }
  1281. int r300_init(struct radeon_device *rdev)
  1282. {
  1283. int r;
  1284. /* Disable VGA */
  1285. r100_vga_render_disable(rdev);
  1286. /* Initialize scratch registers */
  1287. radeon_scratch_init(rdev);
  1288. /* Initialize surface registers */
  1289. radeon_surface_init(rdev);
  1290. /* TODO: disable VGA need to use VGA request */
  1291. /* BIOS*/
  1292. if (!radeon_get_bios(rdev)) {
  1293. if (ASIC_IS_AVIVO(rdev))
  1294. return -EINVAL;
  1295. }
  1296. if (rdev->is_atom_bios) {
  1297. dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
  1298. return -EINVAL;
  1299. } else {
  1300. r = radeon_combios_init(rdev);
  1301. if (r)
  1302. return r;
  1303. }
  1304. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  1305. if (radeon_gpu_reset(rdev)) {
  1306. dev_warn(rdev->dev,
  1307. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  1308. RREG32(R_000E40_RBBM_STATUS),
  1309. RREG32(R_0007C0_CP_STAT));
  1310. }
  1311. /* check if cards are posted or not */
  1312. if (radeon_boot_test_post_card(rdev) == false)
  1313. return -EINVAL;
  1314. /* Set asic errata */
  1315. r300_errata(rdev);
  1316. /* Initialize clocks */
  1317. radeon_get_clock_info(rdev->ddev);
  1318. /* Initialize power management */
  1319. radeon_pm_init(rdev);
  1320. /* initialize AGP */
  1321. if (rdev->flags & RADEON_IS_AGP) {
  1322. r = radeon_agp_init(rdev);
  1323. if (r) {
  1324. radeon_agp_disable(rdev);
  1325. }
  1326. }
  1327. /* initialize memory controller */
  1328. r300_mc_init(rdev);
  1329. /* Fence driver */
  1330. r = radeon_fence_driver_init(rdev);
  1331. if (r)
  1332. return r;
  1333. r = radeon_irq_kms_init(rdev);
  1334. if (r)
  1335. return r;
  1336. /* Memory manager */
  1337. r = radeon_bo_init(rdev);
  1338. if (r)
  1339. return r;
  1340. if (rdev->flags & RADEON_IS_PCIE) {
  1341. r = rv370_pcie_gart_init(rdev);
  1342. if (r)
  1343. return r;
  1344. }
  1345. if (rdev->flags & RADEON_IS_PCI) {
  1346. r = r100_pci_gart_init(rdev);
  1347. if (r)
  1348. return r;
  1349. }
  1350. r300_set_reg_safe(rdev);
  1351. rdev->accel_working = true;
  1352. r = r300_startup(rdev);
  1353. if (r) {
  1354. /* Somethings want wront with the accel init stop accel */
  1355. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  1356. r100_cp_fini(rdev);
  1357. r100_wb_fini(rdev);
  1358. r100_ib_fini(rdev);
  1359. radeon_irq_kms_fini(rdev);
  1360. if (rdev->flags & RADEON_IS_PCIE)
  1361. rv370_pcie_gart_fini(rdev);
  1362. if (rdev->flags & RADEON_IS_PCI)
  1363. r100_pci_gart_fini(rdev);
  1364. radeon_agp_fini(rdev);
  1365. rdev->accel_working = false;
  1366. }
  1367. return 0;
  1368. }