r100.c 98 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/slab.h>
  30. #include "drmP.h"
  31. #include "drm.h"
  32. #include "radeon_drm.h"
  33. #include "radeon_reg.h"
  34. #include "radeon.h"
  35. #include "radeon_asic.h"
  36. #include "r100d.h"
  37. #include "rs100d.h"
  38. #include "rv200d.h"
  39. #include "rv250d.h"
  40. #include <linux/firmware.h>
  41. #include <linux/platform_device.h>
  42. #include "r100_reg_safe.h"
  43. #include "rn50_reg_safe.h"
  44. /* Firmware Names */
  45. #define FIRMWARE_R100 "radeon/R100_cp.bin"
  46. #define FIRMWARE_R200 "radeon/R200_cp.bin"
  47. #define FIRMWARE_R300 "radeon/R300_cp.bin"
  48. #define FIRMWARE_R420 "radeon/R420_cp.bin"
  49. #define FIRMWARE_RS690 "radeon/RS690_cp.bin"
  50. #define FIRMWARE_RS600 "radeon/RS600_cp.bin"
  51. #define FIRMWARE_R520 "radeon/R520_cp.bin"
  52. MODULE_FIRMWARE(FIRMWARE_R100);
  53. MODULE_FIRMWARE(FIRMWARE_R200);
  54. MODULE_FIRMWARE(FIRMWARE_R300);
  55. MODULE_FIRMWARE(FIRMWARE_R420);
  56. MODULE_FIRMWARE(FIRMWARE_RS690);
  57. MODULE_FIRMWARE(FIRMWARE_RS600);
  58. MODULE_FIRMWARE(FIRMWARE_R520);
  59. #include "r100_track.h"
  60. /* This files gather functions specifics to:
  61. * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
  62. */
  63. /* hpd for digital panel detect/disconnect */
  64. bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  65. {
  66. bool connected = false;
  67. switch (hpd) {
  68. case RADEON_HPD_1:
  69. if (RREG32(RADEON_FP_GEN_CNTL) & RADEON_FP_DETECT_SENSE)
  70. connected = true;
  71. break;
  72. case RADEON_HPD_2:
  73. if (RREG32(RADEON_FP2_GEN_CNTL) & RADEON_FP2_DETECT_SENSE)
  74. connected = true;
  75. break;
  76. default:
  77. break;
  78. }
  79. return connected;
  80. }
  81. void r100_hpd_set_polarity(struct radeon_device *rdev,
  82. enum radeon_hpd_id hpd)
  83. {
  84. u32 tmp;
  85. bool connected = r100_hpd_sense(rdev, hpd);
  86. switch (hpd) {
  87. case RADEON_HPD_1:
  88. tmp = RREG32(RADEON_FP_GEN_CNTL);
  89. if (connected)
  90. tmp &= ~RADEON_FP_DETECT_INT_POL;
  91. else
  92. tmp |= RADEON_FP_DETECT_INT_POL;
  93. WREG32(RADEON_FP_GEN_CNTL, tmp);
  94. break;
  95. case RADEON_HPD_2:
  96. tmp = RREG32(RADEON_FP2_GEN_CNTL);
  97. if (connected)
  98. tmp &= ~RADEON_FP2_DETECT_INT_POL;
  99. else
  100. tmp |= RADEON_FP2_DETECT_INT_POL;
  101. WREG32(RADEON_FP2_GEN_CNTL, tmp);
  102. break;
  103. default:
  104. break;
  105. }
  106. }
  107. void r100_hpd_init(struct radeon_device *rdev)
  108. {
  109. struct drm_device *dev = rdev->ddev;
  110. struct drm_connector *connector;
  111. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  112. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  113. switch (radeon_connector->hpd.hpd) {
  114. case RADEON_HPD_1:
  115. rdev->irq.hpd[0] = true;
  116. break;
  117. case RADEON_HPD_2:
  118. rdev->irq.hpd[1] = true;
  119. break;
  120. default:
  121. break;
  122. }
  123. }
  124. if (rdev->irq.installed)
  125. r100_irq_set(rdev);
  126. }
  127. void r100_hpd_fini(struct radeon_device *rdev)
  128. {
  129. struct drm_device *dev = rdev->ddev;
  130. struct drm_connector *connector;
  131. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  132. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  133. switch (radeon_connector->hpd.hpd) {
  134. case RADEON_HPD_1:
  135. rdev->irq.hpd[0] = false;
  136. break;
  137. case RADEON_HPD_2:
  138. rdev->irq.hpd[1] = false;
  139. break;
  140. default:
  141. break;
  142. }
  143. }
  144. }
  145. /*
  146. * PCI GART
  147. */
  148. void r100_pci_gart_tlb_flush(struct radeon_device *rdev)
  149. {
  150. /* TODO: can we do somethings here ? */
  151. /* It seems hw only cache one entry so we should discard this
  152. * entry otherwise if first GPU GART read hit this entry it
  153. * could end up in wrong address. */
  154. }
  155. int r100_pci_gart_init(struct radeon_device *rdev)
  156. {
  157. int r;
  158. if (rdev->gart.table.ram.ptr) {
  159. WARN(1, "R100 PCI GART already initialized.\n");
  160. return 0;
  161. }
  162. /* Initialize common gart structure */
  163. r = radeon_gart_init(rdev);
  164. if (r)
  165. return r;
  166. rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
  167. rdev->asic->gart_tlb_flush = &r100_pci_gart_tlb_flush;
  168. rdev->asic->gart_set_page = &r100_pci_gart_set_page;
  169. return radeon_gart_table_ram_alloc(rdev);
  170. }
  171. /* required on r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
  172. void r100_enable_bm(struct radeon_device *rdev)
  173. {
  174. uint32_t tmp;
  175. /* Enable bus mastering */
  176. tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
  177. WREG32(RADEON_BUS_CNTL, tmp);
  178. }
  179. int r100_pci_gart_enable(struct radeon_device *rdev)
  180. {
  181. uint32_t tmp;
  182. radeon_gart_restore(rdev);
  183. /* discard memory request outside of configured range */
  184. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  185. WREG32(RADEON_AIC_CNTL, tmp);
  186. /* set address range for PCI address translate */
  187. WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_start);
  188. WREG32(RADEON_AIC_HI_ADDR, rdev->mc.gtt_end);
  189. /* set PCI GART page-table base address */
  190. WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr);
  191. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN;
  192. WREG32(RADEON_AIC_CNTL, tmp);
  193. r100_pci_gart_tlb_flush(rdev);
  194. rdev->gart.ready = true;
  195. return 0;
  196. }
  197. void r100_pci_gart_disable(struct radeon_device *rdev)
  198. {
  199. uint32_t tmp;
  200. /* discard memory request outside of configured range */
  201. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  202. WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN);
  203. WREG32(RADEON_AIC_LO_ADDR, 0);
  204. WREG32(RADEON_AIC_HI_ADDR, 0);
  205. }
  206. int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  207. {
  208. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  209. return -EINVAL;
  210. }
  211. rdev->gart.table.ram.ptr[i] = cpu_to_le32(lower_32_bits(addr));
  212. return 0;
  213. }
  214. void r100_pci_gart_fini(struct radeon_device *rdev)
  215. {
  216. radeon_gart_fini(rdev);
  217. r100_pci_gart_disable(rdev);
  218. radeon_gart_table_ram_free(rdev);
  219. }
  220. int r100_irq_set(struct radeon_device *rdev)
  221. {
  222. uint32_t tmp = 0;
  223. if (!rdev->irq.installed) {
  224. WARN(1, "Can't enable IRQ/MSI because no handler is installed.\n");
  225. WREG32(R_000040_GEN_INT_CNTL, 0);
  226. return -EINVAL;
  227. }
  228. if (rdev->irq.sw_int) {
  229. tmp |= RADEON_SW_INT_ENABLE;
  230. }
  231. if (rdev->irq.crtc_vblank_int[0]) {
  232. tmp |= RADEON_CRTC_VBLANK_MASK;
  233. }
  234. if (rdev->irq.crtc_vblank_int[1]) {
  235. tmp |= RADEON_CRTC2_VBLANK_MASK;
  236. }
  237. if (rdev->irq.hpd[0]) {
  238. tmp |= RADEON_FP_DETECT_MASK;
  239. }
  240. if (rdev->irq.hpd[1]) {
  241. tmp |= RADEON_FP2_DETECT_MASK;
  242. }
  243. WREG32(RADEON_GEN_INT_CNTL, tmp);
  244. return 0;
  245. }
  246. void r100_irq_disable(struct radeon_device *rdev)
  247. {
  248. u32 tmp;
  249. WREG32(R_000040_GEN_INT_CNTL, 0);
  250. /* Wait and acknowledge irq */
  251. mdelay(1);
  252. tmp = RREG32(R_000044_GEN_INT_STATUS);
  253. WREG32(R_000044_GEN_INT_STATUS, tmp);
  254. }
  255. static inline uint32_t r100_irq_ack(struct radeon_device *rdev)
  256. {
  257. uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS);
  258. uint32_t irq_mask = RADEON_SW_INT_TEST |
  259. RADEON_CRTC_VBLANK_STAT | RADEON_CRTC2_VBLANK_STAT |
  260. RADEON_FP_DETECT_STAT | RADEON_FP2_DETECT_STAT;
  261. if (irqs) {
  262. WREG32(RADEON_GEN_INT_STATUS, irqs);
  263. }
  264. return irqs & irq_mask;
  265. }
  266. int r100_irq_process(struct radeon_device *rdev)
  267. {
  268. uint32_t status, msi_rearm;
  269. bool queue_hotplug = false;
  270. status = r100_irq_ack(rdev);
  271. if (!status) {
  272. return IRQ_NONE;
  273. }
  274. if (rdev->shutdown) {
  275. return IRQ_NONE;
  276. }
  277. while (status) {
  278. /* SW interrupt */
  279. if (status & RADEON_SW_INT_TEST) {
  280. radeon_fence_process(rdev);
  281. }
  282. /* Vertical blank interrupts */
  283. if (status & RADEON_CRTC_VBLANK_STAT) {
  284. drm_handle_vblank(rdev->ddev, 0);
  285. rdev->pm.vblank_sync = true;
  286. wake_up(&rdev->irq.vblank_queue);
  287. }
  288. if (status & RADEON_CRTC2_VBLANK_STAT) {
  289. drm_handle_vblank(rdev->ddev, 1);
  290. rdev->pm.vblank_sync = true;
  291. wake_up(&rdev->irq.vblank_queue);
  292. }
  293. if (status & RADEON_FP_DETECT_STAT) {
  294. queue_hotplug = true;
  295. DRM_DEBUG("HPD1\n");
  296. }
  297. if (status & RADEON_FP2_DETECT_STAT) {
  298. queue_hotplug = true;
  299. DRM_DEBUG("HPD2\n");
  300. }
  301. status = r100_irq_ack(rdev);
  302. }
  303. if (queue_hotplug)
  304. queue_work(rdev->wq, &rdev->hotplug_work);
  305. if (rdev->msi_enabled) {
  306. switch (rdev->family) {
  307. case CHIP_RS400:
  308. case CHIP_RS480:
  309. msi_rearm = RREG32(RADEON_AIC_CNTL) & ~RS400_MSI_REARM;
  310. WREG32(RADEON_AIC_CNTL, msi_rearm);
  311. WREG32(RADEON_AIC_CNTL, msi_rearm | RS400_MSI_REARM);
  312. break;
  313. default:
  314. msi_rearm = RREG32(RADEON_MSI_REARM_EN) & ~RV370_MSI_REARM_EN;
  315. WREG32(RADEON_MSI_REARM_EN, msi_rearm);
  316. WREG32(RADEON_MSI_REARM_EN, msi_rearm | RV370_MSI_REARM_EN);
  317. break;
  318. }
  319. }
  320. return IRQ_HANDLED;
  321. }
  322. u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc)
  323. {
  324. if (crtc == 0)
  325. return RREG32(RADEON_CRTC_CRNT_FRAME);
  326. else
  327. return RREG32(RADEON_CRTC2_CRNT_FRAME);
  328. }
  329. /* Who ever call radeon_fence_emit should call ring_lock and ask
  330. * for enough space (today caller are ib schedule and buffer move) */
  331. void r100_fence_ring_emit(struct radeon_device *rdev,
  332. struct radeon_fence *fence)
  333. {
  334. /* We have to make sure that caches are flushed before
  335. * CPU might read something from VRAM. */
  336. radeon_ring_write(rdev, PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0));
  337. radeon_ring_write(rdev, RADEON_RB3D_DC_FLUSH_ALL);
  338. radeon_ring_write(rdev, PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0));
  339. radeon_ring_write(rdev, RADEON_RB3D_ZC_FLUSH_ALL);
  340. /* Wait until IDLE & CLEAN */
  341. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  342. radeon_ring_write(rdev, RADEON_WAIT_2D_IDLECLEAN | RADEON_WAIT_3D_IDLECLEAN);
  343. radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  344. radeon_ring_write(rdev, rdev->config.r100.hdp_cntl |
  345. RADEON_HDP_READ_BUFFER_INVALIDATE);
  346. radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  347. radeon_ring_write(rdev, rdev->config.r100.hdp_cntl);
  348. /* Emit fence sequence & fire IRQ */
  349. radeon_ring_write(rdev, PACKET0(rdev->fence_drv.scratch_reg, 0));
  350. radeon_ring_write(rdev, fence->seq);
  351. radeon_ring_write(rdev, PACKET0(RADEON_GEN_INT_STATUS, 0));
  352. radeon_ring_write(rdev, RADEON_SW_INT_FIRE);
  353. }
  354. int r100_wb_init(struct radeon_device *rdev)
  355. {
  356. int r;
  357. if (rdev->wb.wb_obj == NULL) {
  358. r = radeon_bo_create(rdev, NULL, RADEON_GPU_PAGE_SIZE, true,
  359. RADEON_GEM_DOMAIN_GTT,
  360. &rdev->wb.wb_obj);
  361. if (r) {
  362. dev_err(rdev->dev, "(%d) create WB buffer failed\n", r);
  363. return r;
  364. }
  365. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  366. if (unlikely(r != 0))
  367. return r;
  368. r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
  369. &rdev->wb.gpu_addr);
  370. if (r) {
  371. dev_err(rdev->dev, "(%d) pin WB buffer failed\n", r);
  372. radeon_bo_unreserve(rdev->wb.wb_obj);
  373. return r;
  374. }
  375. r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
  376. radeon_bo_unreserve(rdev->wb.wb_obj);
  377. if (r) {
  378. dev_err(rdev->dev, "(%d) map WB buffer failed\n", r);
  379. return r;
  380. }
  381. }
  382. WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr);
  383. WREG32(R_00070C_CP_RB_RPTR_ADDR,
  384. S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + 1024) >> 2));
  385. WREG32(R_000770_SCRATCH_UMSK, 0xff);
  386. return 0;
  387. }
  388. void r100_wb_disable(struct radeon_device *rdev)
  389. {
  390. WREG32(R_000770_SCRATCH_UMSK, 0);
  391. }
  392. void r100_wb_fini(struct radeon_device *rdev)
  393. {
  394. int r;
  395. r100_wb_disable(rdev);
  396. if (rdev->wb.wb_obj) {
  397. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  398. if (unlikely(r != 0)) {
  399. dev_err(rdev->dev, "(%d) can't finish WB\n", r);
  400. return;
  401. }
  402. radeon_bo_kunmap(rdev->wb.wb_obj);
  403. radeon_bo_unpin(rdev->wb.wb_obj);
  404. radeon_bo_unreserve(rdev->wb.wb_obj);
  405. radeon_bo_unref(&rdev->wb.wb_obj);
  406. rdev->wb.wb = NULL;
  407. rdev->wb.wb_obj = NULL;
  408. }
  409. }
  410. int r100_copy_blit(struct radeon_device *rdev,
  411. uint64_t src_offset,
  412. uint64_t dst_offset,
  413. unsigned num_pages,
  414. struct radeon_fence *fence)
  415. {
  416. uint32_t cur_pages;
  417. uint32_t stride_bytes = PAGE_SIZE;
  418. uint32_t pitch;
  419. uint32_t stride_pixels;
  420. unsigned ndw;
  421. int num_loops;
  422. int r = 0;
  423. /* radeon limited to 16k stride */
  424. stride_bytes &= 0x3fff;
  425. /* radeon pitch is /64 */
  426. pitch = stride_bytes / 64;
  427. stride_pixels = stride_bytes / 4;
  428. num_loops = DIV_ROUND_UP(num_pages, 8191);
  429. /* Ask for enough room for blit + flush + fence */
  430. ndw = 64 + (10 * num_loops);
  431. r = radeon_ring_lock(rdev, ndw);
  432. if (r) {
  433. DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw);
  434. return -EINVAL;
  435. }
  436. while (num_pages > 0) {
  437. cur_pages = num_pages;
  438. if (cur_pages > 8191) {
  439. cur_pages = 8191;
  440. }
  441. num_pages -= cur_pages;
  442. /* pages are in Y direction - height
  443. page width in X direction - width */
  444. radeon_ring_write(rdev, PACKET3(PACKET3_BITBLT_MULTI, 8));
  445. radeon_ring_write(rdev,
  446. RADEON_GMC_SRC_PITCH_OFFSET_CNTL |
  447. RADEON_GMC_DST_PITCH_OFFSET_CNTL |
  448. RADEON_GMC_SRC_CLIPPING |
  449. RADEON_GMC_DST_CLIPPING |
  450. RADEON_GMC_BRUSH_NONE |
  451. (RADEON_COLOR_FORMAT_ARGB8888 << 8) |
  452. RADEON_GMC_SRC_DATATYPE_COLOR |
  453. RADEON_ROP3_S |
  454. RADEON_DP_SRC_SOURCE_MEMORY |
  455. RADEON_GMC_CLR_CMP_CNTL_DIS |
  456. RADEON_GMC_WR_MSK_DIS);
  457. radeon_ring_write(rdev, (pitch << 22) | (src_offset >> 10));
  458. radeon_ring_write(rdev, (pitch << 22) | (dst_offset >> 10));
  459. radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
  460. radeon_ring_write(rdev, 0);
  461. radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
  462. radeon_ring_write(rdev, num_pages);
  463. radeon_ring_write(rdev, num_pages);
  464. radeon_ring_write(rdev, cur_pages | (stride_pixels << 16));
  465. }
  466. radeon_ring_write(rdev, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0));
  467. radeon_ring_write(rdev, RADEON_RB2D_DC_FLUSH_ALL);
  468. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  469. radeon_ring_write(rdev,
  470. RADEON_WAIT_2D_IDLECLEAN |
  471. RADEON_WAIT_HOST_IDLECLEAN |
  472. RADEON_WAIT_DMA_GUI_IDLE);
  473. if (fence) {
  474. r = radeon_fence_emit(rdev, fence);
  475. }
  476. radeon_ring_unlock_commit(rdev);
  477. return r;
  478. }
  479. static int r100_cp_wait_for_idle(struct radeon_device *rdev)
  480. {
  481. unsigned i;
  482. u32 tmp;
  483. for (i = 0; i < rdev->usec_timeout; i++) {
  484. tmp = RREG32(R_000E40_RBBM_STATUS);
  485. if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) {
  486. return 0;
  487. }
  488. udelay(1);
  489. }
  490. return -1;
  491. }
  492. void r100_ring_start(struct radeon_device *rdev)
  493. {
  494. int r;
  495. r = radeon_ring_lock(rdev, 2);
  496. if (r) {
  497. return;
  498. }
  499. radeon_ring_write(rdev, PACKET0(RADEON_ISYNC_CNTL, 0));
  500. radeon_ring_write(rdev,
  501. RADEON_ISYNC_ANY2D_IDLE3D |
  502. RADEON_ISYNC_ANY3D_IDLE2D |
  503. RADEON_ISYNC_WAIT_IDLEGUI |
  504. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  505. radeon_ring_unlock_commit(rdev);
  506. }
  507. /* Load the microcode for the CP */
  508. static int r100_cp_init_microcode(struct radeon_device *rdev)
  509. {
  510. struct platform_device *pdev;
  511. const char *fw_name = NULL;
  512. int err;
  513. DRM_DEBUG("\n");
  514. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  515. err = IS_ERR(pdev);
  516. if (err) {
  517. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  518. return -EINVAL;
  519. }
  520. if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) ||
  521. (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) ||
  522. (rdev->family == CHIP_RS200)) {
  523. DRM_INFO("Loading R100 Microcode\n");
  524. fw_name = FIRMWARE_R100;
  525. } else if ((rdev->family == CHIP_R200) ||
  526. (rdev->family == CHIP_RV250) ||
  527. (rdev->family == CHIP_RV280) ||
  528. (rdev->family == CHIP_RS300)) {
  529. DRM_INFO("Loading R200 Microcode\n");
  530. fw_name = FIRMWARE_R200;
  531. } else if ((rdev->family == CHIP_R300) ||
  532. (rdev->family == CHIP_R350) ||
  533. (rdev->family == CHIP_RV350) ||
  534. (rdev->family == CHIP_RV380) ||
  535. (rdev->family == CHIP_RS400) ||
  536. (rdev->family == CHIP_RS480)) {
  537. DRM_INFO("Loading R300 Microcode\n");
  538. fw_name = FIRMWARE_R300;
  539. } else if ((rdev->family == CHIP_R420) ||
  540. (rdev->family == CHIP_R423) ||
  541. (rdev->family == CHIP_RV410)) {
  542. DRM_INFO("Loading R400 Microcode\n");
  543. fw_name = FIRMWARE_R420;
  544. } else if ((rdev->family == CHIP_RS690) ||
  545. (rdev->family == CHIP_RS740)) {
  546. DRM_INFO("Loading RS690/RS740 Microcode\n");
  547. fw_name = FIRMWARE_RS690;
  548. } else if (rdev->family == CHIP_RS600) {
  549. DRM_INFO("Loading RS600 Microcode\n");
  550. fw_name = FIRMWARE_RS600;
  551. } else if ((rdev->family == CHIP_RV515) ||
  552. (rdev->family == CHIP_R520) ||
  553. (rdev->family == CHIP_RV530) ||
  554. (rdev->family == CHIP_R580) ||
  555. (rdev->family == CHIP_RV560) ||
  556. (rdev->family == CHIP_RV570)) {
  557. DRM_INFO("Loading R500 Microcode\n");
  558. fw_name = FIRMWARE_R520;
  559. }
  560. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  561. platform_device_unregister(pdev);
  562. if (err) {
  563. printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n",
  564. fw_name);
  565. } else if (rdev->me_fw->size % 8) {
  566. printk(KERN_ERR
  567. "radeon_cp: Bogus length %zu in firmware \"%s\"\n",
  568. rdev->me_fw->size, fw_name);
  569. err = -EINVAL;
  570. release_firmware(rdev->me_fw);
  571. rdev->me_fw = NULL;
  572. }
  573. return err;
  574. }
  575. static void r100_cp_load_microcode(struct radeon_device *rdev)
  576. {
  577. const __be32 *fw_data;
  578. int i, size;
  579. if (r100_gui_wait_for_idle(rdev)) {
  580. printk(KERN_WARNING "Failed to wait GUI idle while "
  581. "programming pipes. Bad things might happen.\n");
  582. }
  583. if (rdev->me_fw) {
  584. size = rdev->me_fw->size / 4;
  585. fw_data = (const __be32 *)&rdev->me_fw->data[0];
  586. WREG32(RADEON_CP_ME_RAM_ADDR, 0);
  587. for (i = 0; i < size; i += 2) {
  588. WREG32(RADEON_CP_ME_RAM_DATAH,
  589. be32_to_cpup(&fw_data[i]));
  590. WREG32(RADEON_CP_ME_RAM_DATAL,
  591. be32_to_cpup(&fw_data[i + 1]));
  592. }
  593. }
  594. }
  595. int r100_cp_init(struct radeon_device *rdev, unsigned ring_size)
  596. {
  597. unsigned rb_bufsz;
  598. unsigned rb_blksz;
  599. unsigned max_fetch;
  600. unsigned pre_write_timer;
  601. unsigned pre_write_limit;
  602. unsigned indirect2_start;
  603. unsigned indirect1_start;
  604. uint32_t tmp;
  605. int r;
  606. if (r100_debugfs_cp_init(rdev)) {
  607. DRM_ERROR("Failed to register debugfs file for CP !\n");
  608. }
  609. /* Reset CP */
  610. tmp = RREG32(RADEON_CP_CSQ_STAT);
  611. if ((tmp & (1 << 31))) {
  612. DRM_INFO("radeon: cp busy (0x%08X) resetting\n", tmp);
  613. WREG32(RADEON_CP_CSQ_MODE, 0);
  614. WREG32(RADEON_CP_CSQ_CNTL, 0);
  615. WREG32(RADEON_RBBM_SOFT_RESET, RADEON_SOFT_RESET_CP);
  616. tmp = RREG32(RADEON_RBBM_SOFT_RESET);
  617. mdelay(2);
  618. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  619. tmp = RREG32(RADEON_RBBM_SOFT_RESET);
  620. mdelay(2);
  621. tmp = RREG32(RADEON_CP_CSQ_STAT);
  622. if ((tmp & (1 << 31))) {
  623. DRM_INFO("radeon: cp reset failed (0x%08X)\n", tmp);
  624. }
  625. } else {
  626. DRM_INFO("radeon: cp idle (0x%08X)\n", tmp);
  627. }
  628. if (!rdev->me_fw) {
  629. r = r100_cp_init_microcode(rdev);
  630. if (r) {
  631. DRM_ERROR("Failed to load firmware!\n");
  632. return r;
  633. }
  634. }
  635. /* Align ring size */
  636. rb_bufsz = drm_order(ring_size / 8);
  637. ring_size = (1 << (rb_bufsz + 1)) * 4;
  638. r100_cp_load_microcode(rdev);
  639. r = radeon_ring_init(rdev, ring_size);
  640. if (r) {
  641. return r;
  642. }
  643. /* Each time the cp read 1024 bytes (16 dword/quadword) update
  644. * the rptr copy in system ram */
  645. rb_blksz = 9;
  646. /* cp will read 128bytes at a time (4 dwords) */
  647. max_fetch = 1;
  648. rdev->cp.align_mask = 16 - 1;
  649. /* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */
  650. pre_write_timer = 64;
  651. /* Force CP_RB_WPTR write if written more than one time before the
  652. * delay expire
  653. */
  654. pre_write_limit = 0;
  655. /* Setup the cp cache like this (cache size is 96 dwords) :
  656. * RING 0 to 15
  657. * INDIRECT1 16 to 79
  658. * INDIRECT2 80 to 95
  659. * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  660. * indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords))
  661. * indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  662. * Idea being that most of the gpu cmd will be through indirect1 buffer
  663. * so it gets the bigger cache.
  664. */
  665. indirect2_start = 80;
  666. indirect1_start = 16;
  667. /* cp setup */
  668. WREG32(0x718, pre_write_timer | (pre_write_limit << 28));
  669. tmp = (REG_SET(RADEON_RB_BUFSZ, rb_bufsz) |
  670. REG_SET(RADEON_RB_BLKSZ, rb_blksz) |
  671. REG_SET(RADEON_MAX_FETCH, max_fetch) |
  672. RADEON_RB_NO_UPDATE);
  673. #ifdef __BIG_ENDIAN
  674. tmp |= RADEON_BUF_SWAP_32BIT;
  675. #endif
  676. WREG32(RADEON_CP_RB_CNTL, tmp);
  677. /* Set ring address */
  678. DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)rdev->cp.gpu_addr);
  679. WREG32(RADEON_CP_RB_BASE, rdev->cp.gpu_addr);
  680. /* Force read & write ptr to 0 */
  681. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  682. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  683. WREG32(RADEON_CP_RB_WPTR, 0);
  684. WREG32(RADEON_CP_RB_CNTL, tmp);
  685. udelay(10);
  686. rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR);
  687. rdev->cp.wptr = RREG32(RADEON_CP_RB_WPTR);
  688. /* protect against crazy HW on resume */
  689. rdev->cp.wptr &= rdev->cp.ptr_mask;
  690. /* Set cp mode to bus mastering & enable cp*/
  691. WREG32(RADEON_CP_CSQ_MODE,
  692. REG_SET(RADEON_INDIRECT2_START, indirect2_start) |
  693. REG_SET(RADEON_INDIRECT1_START, indirect1_start));
  694. WREG32(0x718, 0);
  695. WREG32(0x744, 0x00004D4D);
  696. WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM);
  697. radeon_ring_start(rdev);
  698. r = radeon_ring_test(rdev);
  699. if (r) {
  700. DRM_ERROR("radeon: cp isn't working (%d).\n", r);
  701. return r;
  702. }
  703. rdev->cp.ready = true;
  704. return 0;
  705. }
  706. void r100_cp_fini(struct radeon_device *rdev)
  707. {
  708. if (r100_cp_wait_for_idle(rdev)) {
  709. DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n");
  710. }
  711. /* Disable ring */
  712. r100_cp_disable(rdev);
  713. radeon_ring_fini(rdev);
  714. DRM_INFO("radeon: cp finalized\n");
  715. }
  716. void r100_cp_disable(struct radeon_device *rdev)
  717. {
  718. /* Disable ring */
  719. rdev->cp.ready = false;
  720. WREG32(RADEON_CP_CSQ_MODE, 0);
  721. WREG32(RADEON_CP_CSQ_CNTL, 0);
  722. if (r100_gui_wait_for_idle(rdev)) {
  723. printk(KERN_WARNING "Failed to wait GUI idle while "
  724. "programming pipes. Bad things might happen.\n");
  725. }
  726. }
  727. int r100_cp_reset(struct radeon_device *rdev)
  728. {
  729. uint32_t tmp;
  730. bool reinit_cp;
  731. int i;
  732. reinit_cp = rdev->cp.ready;
  733. rdev->cp.ready = false;
  734. WREG32(RADEON_CP_CSQ_MODE, 0);
  735. WREG32(RADEON_CP_CSQ_CNTL, 0);
  736. WREG32(RADEON_RBBM_SOFT_RESET, RADEON_SOFT_RESET_CP);
  737. (void)RREG32(RADEON_RBBM_SOFT_RESET);
  738. udelay(200);
  739. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  740. /* Wait to prevent race in RBBM_STATUS */
  741. mdelay(1);
  742. for (i = 0; i < rdev->usec_timeout; i++) {
  743. tmp = RREG32(RADEON_RBBM_STATUS);
  744. if (!(tmp & (1 << 16))) {
  745. DRM_INFO("CP reset succeed (RBBM_STATUS=0x%08X)\n",
  746. tmp);
  747. if (reinit_cp) {
  748. return r100_cp_init(rdev, rdev->cp.ring_size);
  749. }
  750. return 0;
  751. }
  752. DRM_UDELAY(1);
  753. }
  754. tmp = RREG32(RADEON_RBBM_STATUS);
  755. DRM_ERROR("Failed to reset CP (RBBM_STATUS=0x%08X)!\n", tmp);
  756. return -1;
  757. }
  758. void r100_cp_commit(struct radeon_device *rdev)
  759. {
  760. WREG32(RADEON_CP_RB_WPTR, rdev->cp.wptr);
  761. (void)RREG32(RADEON_CP_RB_WPTR);
  762. }
  763. /*
  764. * CS functions
  765. */
  766. int r100_cs_parse_packet0(struct radeon_cs_parser *p,
  767. struct radeon_cs_packet *pkt,
  768. const unsigned *auth, unsigned n,
  769. radeon_packet0_check_t check)
  770. {
  771. unsigned reg;
  772. unsigned i, j, m;
  773. unsigned idx;
  774. int r;
  775. idx = pkt->idx + 1;
  776. reg = pkt->reg;
  777. /* Check that register fall into register range
  778. * determined by the number of entry (n) in the
  779. * safe register bitmap.
  780. */
  781. if (pkt->one_reg_wr) {
  782. if ((reg >> 7) > n) {
  783. return -EINVAL;
  784. }
  785. } else {
  786. if (((reg + (pkt->count << 2)) >> 7) > n) {
  787. return -EINVAL;
  788. }
  789. }
  790. for (i = 0; i <= pkt->count; i++, idx++) {
  791. j = (reg >> 7);
  792. m = 1 << ((reg >> 2) & 31);
  793. if (auth[j] & m) {
  794. r = check(p, pkt, idx, reg);
  795. if (r) {
  796. return r;
  797. }
  798. }
  799. if (pkt->one_reg_wr) {
  800. if (!(auth[j] & m)) {
  801. break;
  802. }
  803. } else {
  804. reg += 4;
  805. }
  806. }
  807. return 0;
  808. }
  809. void r100_cs_dump_packet(struct radeon_cs_parser *p,
  810. struct radeon_cs_packet *pkt)
  811. {
  812. volatile uint32_t *ib;
  813. unsigned i;
  814. unsigned idx;
  815. ib = p->ib->ptr;
  816. idx = pkt->idx;
  817. for (i = 0; i <= (pkt->count + 1); i++, idx++) {
  818. DRM_INFO("ib[%d]=0x%08X\n", idx, ib[idx]);
  819. }
  820. }
  821. /**
  822. * r100_cs_packet_parse() - parse cp packet and point ib index to next packet
  823. * @parser: parser structure holding parsing context.
  824. * @pkt: where to store packet informations
  825. *
  826. * Assume that chunk_ib_index is properly set. Will return -EINVAL
  827. * if packet is bigger than remaining ib size. or if packets is unknown.
  828. **/
  829. int r100_cs_packet_parse(struct radeon_cs_parser *p,
  830. struct radeon_cs_packet *pkt,
  831. unsigned idx)
  832. {
  833. struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
  834. uint32_t header;
  835. if (idx >= ib_chunk->length_dw) {
  836. DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
  837. idx, ib_chunk->length_dw);
  838. return -EINVAL;
  839. }
  840. header = radeon_get_ib_value(p, idx);
  841. pkt->idx = idx;
  842. pkt->type = CP_PACKET_GET_TYPE(header);
  843. pkt->count = CP_PACKET_GET_COUNT(header);
  844. switch (pkt->type) {
  845. case PACKET_TYPE0:
  846. pkt->reg = CP_PACKET0_GET_REG(header);
  847. pkt->one_reg_wr = CP_PACKET0_GET_ONE_REG_WR(header);
  848. break;
  849. case PACKET_TYPE3:
  850. pkt->opcode = CP_PACKET3_GET_OPCODE(header);
  851. break;
  852. case PACKET_TYPE2:
  853. pkt->count = -1;
  854. break;
  855. default:
  856. DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
  857. return -EINVAL;
  858. }
  859. if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
  860. DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
  861. pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
  862. return -EINVAL;
  863. }
  864. return 0;
  865. }
  866. /**
  867. * r100_cs_packet_next_vline() - parse userspace VLINE packet
  868. * @parser: parser structure holding parsing context.
  869. *
  870. * Userspace sends a special sequence for VLINE waits.
  871. * PACKET0 - VLINE_START_END + value
  872. * PACKET0 - WAIT_UNTIL +_value
  873. * RELOC (P3) - crtc_id in reloc.
  874. *
  875. * This function parses this and relocates the VLINE START END
  876. * and WAIT UNTIL packets to the correct crtc.
  877. * It also detects a switched off crtc and nulls out the
  878. * wait in that case.
  879. */
  880. int r100_cs_packet_parse_vline(struct radeon_cs_parser *p)
  881. {
  882. struct drm_mode_object *obj;
  883. struct drm_crtc *crtc;
  884. struct radeon_crtc *radeon_crtc;
  885. struct radeon_cs_packet p3reloc, waitreloc;
  886. int crtc_id;
  887. int r;
  888. uint32_t header, h_idx, reg;
  889. volatile uint32_t *ib;
  890. ib = p->ib->ptr;
  891. /* parse the wait until */
  892. r = r100_cs_packet_parse(p, &waitreloc, p->idx);
  893. if (r)
  894. return r;
  895. /* check its a wait until and only 1 count */
  896. if (waitreloc.reg != RADEON_WAIT_UNTIL ||
  897. waitreloc.count != 0) {
  898. DRM_ERROR("vline wait had illegal wait until segment\n");
  899. r = -EINVAL;
  900. return r;
  901. }
  902. if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) {
  903. DRM_ERROR("vline wait had illegal wait until\n");
  904. r = -EINVAL;
  905. return r;
  906. }
  907. /* jump over the NOP */
  908. r = r100_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2);
  909. if (r)
  910. return r;
  911. h_idx = p->idx - 2;
  912. p->idx += waitreloc.count + 2;
  913. p->idx += p3reloc.count + 2;
  914. header = radeon_get_ib_value(p, h_idx);
  915. crtc_id = radeon_get_ib_value(p, h_idx + 5);
  916. reg = CP_PACKET0_GET_REG(header);
  917. mutex_lock(&p->rdev->ddev->mode_config.mutex);
  918. obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
  919. if (!obj) {
  920. DRM_ERROR("cannot find crtc %d\n", crtc_id);
  921. r = -EINVAL;
  922. goto out;
  923. }
  924. crtc = obj_to_crtc(obj);
  925. radeon_crtc = to_radeon_crtc(crtc);
  926. crtc_id = radeon_crtc->crtc_id;
  927. if (!crtc->enabled) {
  928. /* if the CRTC isn't enabled - we need to nop out the wait until */
  929. ib[h_idx + 2] = PACKET2(0);
  930. ib[h_idx + 3] = PACKET2(0);
  931. } else if (crtc_id == 1) {
  932. switch (reg) {
  933. case AVIVO_D1MODE_VLINE_START_END:
  934. header &= ~R300_CP_PACKET0_REG_MASK;
  935. header |= AVIVO_D2MODE_VLINE_START_END >> 2;
  936. break;
  937. case RADEON_CRTC_GUI_TRIG_VLINE:
  938. header &= ~R300_CP_PACKET0_REG_MASK;
  939. header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2;
  940. break;
  941. default:
  942. DRM_ERROR("unknown crtc reloc\n");
  943. r = -EINVAL;
  944. goto out;
  945. }
  946. ib[h_idx] = header;
  947. ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1;
  948. }
  949. out:
  950. mutex_unlock(&p->rdev->ddev->mode_config.mutex);
  951. return r;
  952. }
  953. /**
  954. * r100_cs_packet_next_reloc() - parse next packet which should be reloc packet3
  955. * @parser: parser structure holding parsing context.
  956. * @data: pointer to relocation data
  957. * @offset_start: starting offset
  958. * @offset_mask: offset mask (to align start offset on)
  959. * @reloc: reloc informations
  960. *
  961. * Check next packet is relocation packet3, do bo validation and compute
  962. * GPU offset using the provided start.
  963. **/
  964. int r100_cs_packet_next_reloc(struct radeon_cs_parser *p,
  965. struct radeon_cs_reloc **cs_reloc)
  966. {
  967. struct radeon_cs_chunk *relocs_chunk;
  968. struct radeon_cs_packet p3reloc;
  969. unsigned idx;
  970. int r;
  971. if (p->chunk_relocs_idx == -1) {
  972. DRM_ERROR("No relocation chunk !\n");
  973. return -EINVAL;
  974. }
  975. *cs_reloc = NULL;
  976. relocs_chunk = &p->chunks[p->chunk_relocs_idx];
  977. r = r100_cs_packet_parse(p, &p3reloc, p->idx);
  978. if (r) {
  979. return r;
  980. }
  981. p->idx += p3reloc.count + 2;
  982. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  983. DRM_ERROR("No packet3 for relocation for packet at %d.\n",
  984. p3reloc.idx);
  985. r100_cs_dump_packet(p, &p3reloc);
  986. return -EINVAL;
  987. }
  988. idx = radeon_get_ib_value(p, p3reloc.idx + 1);
  989. if (idx >= relocs_chunk->length_dw) {
  990. DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
  991. idx, relocs_chunk->length_dw);
  992. r100_cs_dump_packet(p, &p3reloc);
  993. return -EINVAL;
  994. }
  995. /* FIXME: we assume reloc size is 4 dwords */
  996. *cs_reloc = p->relocs_ptr[(idx / 4)];
  997. return 0;
  998. }
  999. static int r100_get_vtx_size(uint32_t vtx_fmt)
  1000. {
  1001. int vtx_size;
  1002. vtx_size = 2;
  1003. /* ordered according to bits in spec */
  1004. if (vtx_fmt & RADEON_SE_VTX_FMT_W0)
  1005. vtx_size++;
  1006. if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR)
  1007. vtx_size += 3;
  1008. if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA)
  1009. vtx_size++;
  1010. if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR)
  1011. vtx_size++;
  1012. if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC)
  1013. vtx_size += 3;
  1014. if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG)
  1015. vtx_size++;
  1016. if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC)
  1017. vtx_size++;
  1018. if (vtx_fmt & RADEON_SE_VTX_FMT_ST0)
  1019. vtx_size += 2;
  1020. if (vtx_fmt & RADEON_SE_VTX_FMT_ST1)
  1021. vtx_size += 2;
  1022. if (vtx_fmt & RADEON_SE_VTX_FMT_Q1)
  1023. vtx_size++;
  1024. if (vtx_fmt & RADEON_SE_VTX_FMT_ST2)
  1025. vtx_size += 2;
  1026. if (vtx_fmt & RADEON_SE_VTX_FMT_Q2)
  1027. vtx_size++;
  1028. if (vtx_fmt & RADEON_SE_VTX_FMT_ST3)
  1029. vtx_size += 2;
  1030. if (vtx_fmt & RADEON_SE_VTX_FMT_Q3)
  1031. vtx_size++;
  1032. if (vtx_fmt & RADEON_SE_VTX_FMT_Q0)
  1033. vtx_size++;
  1034. /* blend weight */
  1035. if (vtx_fmt & (0x7 << 15))
  1036. vtx_size += (vtx_fmt >> 15) & 0x7;
  1037. if (vtx_fmt & RADEON_SE_VTX_FMT_N0)
  1038. vtx_size += 3;
  1039. if (vtx_fmt & RADEON_SE_VTX_FMT_XY1)
  1040. vtx_size += 2;
  1041. if (vtx_fmt & RADEON_SE_VTX_FMT_Z1)
  1042. vtx_size++;
  1043. if (vtx_fmt & RADEON_SE_VTX_FMT_W1)
  1044. vtx_size++;
  1045. if (vtx_fmt & RADEON_SE_VTX_FMT_N1)
  1046. vtx_size++;
  1047. if (vtx_fmt & RADEON_SE_VTX_FMT_Z)
  1048. vtx_size++;
  1049. return vtx_size;
  1050. }
  1051. static int r100_packet0_check(struct radeon_cs_parser *p,
  1052. struct radeon_cs_packet *pkt,
  1053. unsigned idx, unsigned reg)
  1054. {
  1055. struct radeon_cs_reloc *reloc;
  1056. struct r100_cs_track *track;
  1057. volatile uint32_t *ib;
  1058. uint32_t tmp;
  1059. int r;
  1060. int i, face;
  1061. u32 tile_flags = 0;
  1062. u32 idx_value;
  1063. ib = p->ib->ptr;
  1064. track = (struct r100_cs_track *)p->track;
  1065. idx_value = radeon_get_ib_value(p, idx);
  1066. switch (reg) {
  1067. case RADEON_CRTC_GUI_TRIG_VLINE:
  1068. r = r100_cs_packet_parse_vline(p);
  1069. if (r) {
  1070. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1071. idx, reg);
  1072. r100_cs_dump_packet(p, pkt);
  1073. return r;
  1074. }
  1075. break;
  1076. /* FIXME: only allow PACKET3 blit? easier to check for out of
  1077. * range access */
  1078. case RADEON_DST_PITCH_OFFSET:
  1079. case RADEON_SRC_PITCH_OFFSET:
  1080. r = r100_reloc_pitch_offset(p, pkt, idx, reg);
  1081. if (r)
  1082. return r;
  1083. break;
  1084. case RADEON_RB3D_DEPTHOFFSET:
  1085. r = r100_cs_packet_next_reloc(p, &reloc);
  1086. if (r) {
  1087. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1088. idx, reg);
  1089. r100_cs_dump_packet(p, pkt);
  1090. return r;
  1091. }
  1092. track->zb.robj = reloc->robj;
  1093. track->zb.offset = idx_value;
  1094. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1095. break;
  1096. case RADEON_RB3D_COLOROFFSET:
  1097. r = r100_cs_packet_next_reloc(p, &reloc);
  1098. if (r) {
  1099. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1100. idx, reg);
  1101. r100_cs_dump_packet(p, pkt);
  1102. return r;
  1103. }
  1104. track->cb[0].robj = reloc->robj;
  1105. track->cb[0].offset = idx_value;
  1106. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1107. break;
  1108. case RADEON_PP_TXOFFSET_0:
  1109. case RADEON_PP_TXOFFSET_1:
  1110. case RADEON_PP_TXOFFSET_2:
  1111. i = (reg - RADEON_PP_TXOFFSET_0) / 24;
  1112. r = r100_cs_packet_next_reloc(p, &reloc);
  1113. if (r) {
  1114. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1115. idx, reg);
  1116. r100_cs_dump_packet(p, pkt);
  1117. return r;
  1118. }
  1119. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1120. track->textures[i].robj = reloc->robj;
  1121. break;
  1122. case RADEON_PP_CUBIC_OFFSET_T0_0:
  1123. case RADEON_PP_CUBIC_OFFSET_T0_1:
  1124. case RADEON_PP_CUBIC_OFFSET_T0_2:
  1125. case RADEON_PP_CUBIC_OFFSET_T0_3:
  1126. case RADEON_PP_CUBIC_OFFSET_T0_4:
  1127. i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4;
  1128. r = r100_cs_packet_next_reloc(p, &reloc);
  1129. if (r) {
  1130. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1131. idx, reg);
  1132. r100_cs_dump_packet(p, pkt);
  1133. return r;
  1134. }
  1135. track->textures[0].cube_info[i].offset = idx_value;
  1136. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1137. track->textures[0].cube_info[i].robj = reloc->robj;
  1138. break;
  1139. case RADEON_PP_CUBIC_OFFSET_T1_0:
  1140. case RADEON_PP_CUBIC_OFFSET_T1_1:
  1141. case RADEON_PP_CUBIC_OFFSET_T1_2:
  1142. case RADEON_PP_CUBIC_OFFSET_T1_3:
  1143. case RADEON_PP_CUBIC_OFFSET_T1_4:
  1144. i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4;
  1145. r = r100_cs_packet_next_reloc(p, &reloc);
  1146. if (r) {
  1147. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1148. idx, reg);
  1149. r100_cs_dump_packet(p, pkt);
  1150. return r;
  1151. }
  1152. track->textures[1].cube_info[i].offset = idx_value;
  1153. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1154. track->textures[1].cube_info[i].robj = reloc->robj;
  1155. break;
  1156. case RADEON_PP_CUBIC_OFFSET_T2_0:
  1157. case RADEON_PP_CUBIC_OFFSET_T2_1:
  1158. case RADEON_PP_CUBIC_OFFSET_T2_2:
  1159. case RADEON_PP_CUBIC_OFFSET_T2_3:
  1160. case RADEON_PP_CUBIC_OFFSET_T2_4:
  1161. i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4;
  1162. r = r100_cs_packet_next_reloc(p, &reloc);
  1163. if (r) {
  1164. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1165. idx, reg);
  1166. r100_cs_dump_packet(p, pkt);
  1167. return r;
  1168. }
  1169. track->textures[2].cube_info[i].offset = idx_value;
  1170. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1171. track->textures[2].cube_info[i].robj = reloc->robj;
  1172. break;
  1173. case RADEON_RE_WIDTH_HEIGHT:
  1174. track->maxy = ((idx_value >> 16) & 0x7FF);
  1175. break;
  1176. case RADEON_RB3D_COLORPITCH:
  1177. r = r100_cs_packet_next_reloc(p, &reloc);
  1178. if (r) {
  1179. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1180. idx, reg);
  1181. r100_cs_dump_packet(p, pkt);
  1182. return r;
  1183. }
  1184. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  1185. tile_flags |= RADEON_COLOR_TILE_ENABLE;
  1186. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  1187. tile_flags |= RADEON_COLOR_MICROTILE_ENABLE;
  1188. tmp = idx_value & ~(0x7 << 16);
  1189. tmp |= tile_flags;
  1190. ib[idx] = tmp;
  1191. track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK;
  1192. break;
  1193. case RADEON_RB3D_DEPTHPITCH:
  1194. track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK;
  1195. break;
  1196. case RADEON_RB3D_CNTL:
  1197. switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) {
  1198. case 7:
  1199. case 8:
  1200. case 9:
  1201. case 11:
  1202. case 12:
  1203. track->cb[0].cpp = 1;
  1204. break;
  1205. case 3:
  1206. case 4:
  1207. case 15:
  1208. track->cb[0].cpp = 2;
  1209. break;
  1210. case 6:
  1211. track->cb[0].cpp = 4;
  1212. break;
  1213. default:
  1214. DRM_ERROR("Invalid color buffer format (%d) !\n",
  1215. ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f));
  1216. return -EINVAL;
  1217. }
  1218. track->z_enabled = !!(idx_value & RADEON_Z_ENABLE);
  1219. break;
  1220. case RADEON_RB3D_ZSTENCILCNTL:
  1221. switch (idx_value & 0xf) {
  1222. case 0:
  1223. track->zb.cpp = 2;
  1224. break;
  1225. case 2:
  1226. case 3:
  1227. case 4:
  1228. case 5:
  1229. case 9:
  1230. case 11:
  1231. track->zb.cpp = 4;
  1232. break;
  1233. default:
  1234. break;
  1235. }
  1236. break;
  1237. case RADEON_RB3D_ZPASS_ADDR:
  1238. r = r100_cs_packet_next_reloc(p, &reloc);
  1239. if (r) {
  1240. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1241. idx, reg);
  1242. r100_cs_dump_packet(p, pkt);
  1243. return r;
  1244. }
  1245. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1246. break;
  1247. case RADEON_PP_CNTL:
  1248. {
  1249. uint32_t temp = idx_value >> 4;
  1250. for (i = 0; i < track->num_texture; i++)
  1251. track->textures[i].enabled = !!(temp & (1 << i));
  1252. }
  1253. break;
  1254. case RADEON_SE_VF_CNTL:
  1255. track->vap_vf_cntl = idx_value;
  1256. break;
  1257. case RADEON_SE_VTX_FMT:
  1258. track->vtx_size = r100_get_vtx_size(idx_value);
  1259. break;
  1260. case RADEON_PP_TEX_SIZE_0:
  1261. case RADEON_PP_TEX_SIZE_1:
  1262. case RADEON_PP_TEX_SIZE_2:
  1263. i = (reg - RADEON_PP_TEX_SIZE_0) / 8;
  1264. track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1;
  1265. track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1;
  1266. break;
  1267. case RADEON_PP_TEX_PITCH_0:
  1268. case RADEON_PP_TEX_PITCH_1:
  1269. case RADEON_PP_TEX_PITCH_2:
  1270. i = (reg - RADEON_PP_TEX_PITCH_0) / 8;
  1271. track->textures[i].pitch = idx_value + 32;
  1272. break;
  1273. case RADEON_PP_TXFILTER_0:
  1274. case RADEON_PP_TXFILTER_1:
  1275. case RADEON_PP_TXFILTER_2:
  1276. i = (reg - RADEON_PP_TXFILTER_0) / 24;
  1277. track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK)
  1278. >> RADEON_MAX_MIP_LEVEL_SHIFT);
  1279. tmp = (idx_value >> 23) & 0x7;
  1280. if (tmp == 2 || tmp == 6)
  1281. track->textures[i].roundup_w = false;
  1282. tmp = (idx_value >> 27) & 0x7;
  1283. if (tmp == 2 || tmp == 6)
  1284. track->textures[i].roundup_h = false;
  1285. break;
  1286. case RADEON_PP_TXFORMAT_0:
  1287. case RADEON_PP_TXFORMAT_1:
  1288. case RADEON_PP_TXFORMAT_2:
  1289. i = (reg - RADEON_PP_TXFORMAT_0) / 24;
  1290. if (idx_value & RADEON_TXFORMAT_NON_POWER2) {
  1291. track->textures[i].use_pitch = 1;
  1292. } else {
  1293. track->textures[i].use_pitch = 0;
  1294. track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK);
  1295. track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK);
  1296. }
  1297. if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE)
  1298. track->textures[i].tex_coord_type = 2;
  1299. switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) {
  1300. case RADEON_TXFORMAT_I8:
  1301. case RADEON_TXFORMAT_RGB332:
  1302. case RADEON_TXFORMAT_Y8:
  1303. track->textures[i].cpp = 1;
  1304. break;
  1305. case RADEON_TXFORMAT_AI88:
  1306. case RADEON_TXFORMAT_ARGB1555:
  1307. case RADEON_TXFORMAT_RGB565:
  1308. case RADEON_TXFORMAT_ARGB4444:
  1309. case RADEON_TXFORMAT_VYUY422:
  1310. case RADEON_TXFORMAT_YVYU422:
  1311. case RADEON_TXFORMAT_SHADOW16:
  1312. case RADEON_TXFORMAT_LDUDV655:
  1313. case RADEON_TXFORMAT_DUDV88:
  1314. track->textures[i].cpp = 2;
  1315. break;
  1316. case RADEON_TXFORMAT_ARGB8888:
  1317. case RADEON_TXFORMAT_RGBA8888:
  1318. case RADEON_TXFORMAT_SHADOW32:
  1319. case RADEON_TXFORMAT_LDUDUV8888:
  1320. track->textures[i].cpp = 4;
  1321. break;
  1322. case RADEON_TXFORMAT_DXT1:
  1323. track->textures[i].cpp = 1;
  1324. track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
  1325. break;
  1326. case RADEON_TXFORMAT_DXT23:
  1327. case RADEON_TXFORMAT_DXT45:
  1328. track->textures[i].cpp = 1;
  1329. track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
  1330. break;
  1331. }
  1332. track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf);
  1333. track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf);
  1334. break;
  1335. case RADEON_PP_CUBIC_FACES_0:
  1336. case RADEON_PP_CUBIC_FACES_1:
  1337. case RADEON_PP_CUBIC_FACES_2:
  1338. tmp = idx_value;
  1339. i = (reg - RADEON_PP_CUBIC_FACES_0) / 4;
  1340. for (face = 0; face < 4; face++) {
  1341. track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf);
  1342. track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf);
  1343. }
  1344. break;
  1345. default:
  1346. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  1347. reg, idx);
  1348. return -EINVAL;
  1349. }
  1350. return 0;
  1351. }
  1352. int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
  1353. struct radeon_cs_packet *pkt,
  1354. struct radeon_bo *robj)
  1355. {
  1356. unsigned idx;
  1357. u32 value;
  1358. idx = pkt->idx + 1;
  1359. value = radeon_get_ib_value(p, idx + 2);
  1360. if ((value + 1) > radeon_bo_size(robj)) {
  1361. DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER "
  1362. "(need %u have %lu) !\n",
  1363. value + 1,
  1364. radeon_bo_size(robj));
  1365. return -EINVAL;
  1366. }
  1367. return 0;
  1368. }
  1369. static int r100_packet3_check(struct radeon_cs_parser *p,
  1370. struct radeon_cs_packet *pkt)
  1371. {
  1372. struct radeon_cs_reloc *reloc;
  1373. struct r100_cs_track *track;
  1374. unsigned idx;
  1375. volatile uint32_t *ib;
  1376. int r;
  1377. ib = p->ib->ptr;
  1378. idx = pkt->idx + 1;
  1379. track = (struct r100_cs_track *)p->track;
  1380. switch (pkt->opcode) {
  1381. case PACKET3_3D_LOAD_VBPNTR:
  1382. r = r100_packet3_load_vbpntr(p, pkt, idx);
  1383. if (r)
  1384. return r;
  1385. break;
  1386. case PACKET3_INDX_BUFFER:
  1387. r = r100_cs_packet_next_reloc(p, &reloc);
  1388. if (r) {
  1389. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1390. r100_cs_dump_packet(p, pkt);
  1391. return r;
  1392. }
  1393. ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->lobj.gpu_offset);
  1394. r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
  1395. if (r) {
  1396. return r;
  1397. }
  1398. break;
  1399. case 0x23:
  1400. /* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */
  1401. r = r100_cs_packet_next_reloc(p, &reloc);
  1402. if (r) {
  1403. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1404. r100_cs_dump_packet(p, pkt);
  1405. return r;
  1406. }
  1407. ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->lobj.gpu_offset);
  1408. track->num_arrays = 1;
  1409. track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2));
  1410. track->arrays[0].robj = reloc->robj;
  1411. track->arrays[0].esize = track->vtx_size;
  1412. track->max_indx = radeon_get_ib_value(p, idx+1);
  1413. track->vap_vf_cntl = radeon_get_ib_value(p, idx+3);
  1414. track->immd_dwords = pkt->count - 1;
  1415. r = r100_cs_track_check(p->rdev, track);
  1416. if (r)
  1417. return r;
  1418. break;
  1419. case PACKET3_3D_DRAW_IMMD:
  1420. if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
  1421. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1422. return -EINVAL;
  1423. }
  1424. track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 0));
  1425. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1426. track->immd_dwords = pkt->count - 1;
  1427. r = r100_cs_track_check(p->rdev, track);
  1428. if (r)
  1429. return r;
  1430. break;
  1431. /* triggers drawing using in-packet vertex data */
  1432. case PACKET3_3D_DRAW_IMMD_2:
  1433. if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
  1434. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1435. return -EINVAL;
  1436. }
  1437. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1438. track->immd_dwords = pkt->count;
  1439. r = r100_cs_track_check(p->rdev, track);
  1440. if (r)
  1441. return r;
  1442. break;
  1443. /* triggers drawing using in-packet vertex data */
  1444. case PACKET3_3D_DRAW_VBUF_2:
  1445. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1446. r = r100_cs_track_check(p->rdev, track);
  1447. if (r)
  1448. return r;
  1449. break;
  1450. /* triggers drawing of vertex buffers setup elsewhere */
  1451. case PACKET3_3D_DRAW_INDX_2:
  1452. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1453. r = r100_cs_track_check(p->rdev, track);
  1454. if (r)
  1455. return r;
  1456. break;
  1457. /* triggers drawing using indices to vertex buffer */
  1458. case PACKET3_3D_DRAW_VBUF:
  1459. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1460. r = r100_cs_track_check(p->rdev, track);
  1461. if (r)
  1462. return r;
  1463. break;
  1464. /* triggers drawing of vertex buffers setup elsewhere */
  1465. case PACKET3_3D_DRAW_INDX:
  1466. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1467. r = r100_cs_track_check(p->rdev, track);
  1468. if (r)
  1469. return r;
  1470. break;
  1471. /* triggers drawing using indices to vertex buffer */
  1472. case PACKET3_NOP:
  1473. break;
  1474. default:
  1475. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1476. return -EINVAL;
  1477. }
  1478. return 0;
  1479. }
  1480. int r100_cs_parse(struct radeon_cs_parser *p)
  1481. {
  1482. struct radeon_cs_packet pkt;
  1483. struct r100_cs_track *track;
  1484. int r;
  1485. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1486. r100_cs_track_clear(p->rdev, track);
  1487. p->track = track;
  1488. do {
  1489. r = r100_cs_packet_parse(p, &pkt, p->idx);
  1490. if (r) {
  1491. return r;
  1492. }
  1493. p->idx += pkt.count + 2;
  1494. switch (pkt.type) {
  1495. case PACKET_TYPE0:
  1496. if (p->rdev->family >= CHIP_R200)
  1497. r = r100_cs_parse_packet0(p, &pkt,
  1498. p->rdev->config.r100.reg_safe_bm,
  1499. p->rdev->config.r100.reg_safe_bm_size,
  1500. &r200_packet0_check);
  1501. else
  1502. r = r100_cs_parse_packet0(p, &pkt,
  1503. p->rdev->config.r100.reg_safe_bm,
  1504. p->rdev->config.r100.reg_safe_bm_size,
  1505. &r100_packet0_check);
  1506. break;
  1507. case PACKET_TYPE2:
  1508. break;
  1509. case PACKET_TYPE3:
  1510. r = r100_packet3_check(p, &pkt);
  1511. break;
  1512. default:
  1513. DRM_ERROR("Unknown packet type %d !\n",
  1514. pkt.type);
  1515. return -EINVAL;
  1516. }
  1517. if (r) {
  1518. return r;
  1519. }
  1520. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  1521. return 0;
  1522. }
  1523. /*
  1524. * Global GPU functions
  1525. */
  1526. void r100_errata(struct radeon_device *rdev)
  1527. {
  1528. rdev->pll_errata = 0;
  1529. if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) {
  1530. rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS;
  1531. }
  1532. if (rdev->family == CHIP_RV100 ||
  1533. rdev->family == CHIP_RS100 ||
  1534. rdev->family == CHIP_RS200) {
  1535. rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY;
  1536. }
  1537. }
  1538. /* Wait for vertical sync on primary CRTC */
  1539. void r100_gpu_wait_for_vsync(struct radeon_device *rdev)
  1540. {
  1541. uint32_t crtc_gen_cntl, tmp;
  1542. int i;
  1543. crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL);
  1544. if ((crtc_gen_cntl & RADEON_CRTC_DISP_REQ_EN_B) ||
  1545. !(crtc_gen_cntl & RADEON_CRTC_EN)) {
  1546. return;
  1547. }
  1548. /* Clear the CRTC_VBLANK_SAVE bit */
  1549. WREG32(RADEON_CRTC_STATUS, RADEON_CRTC_VBLANK_SAVE_CLEAR);
  1550. for (i = 0; i < rdev->usec_timeout; i++) {
  1551. tmp = RREG32(RADEON_CRTC_STATUS);
  1552. if (tmp & RADEON_CRTC_VBLANK_SAVE) {
  1553. return;
  1554. }
  1555. DRM_UDELAY(1);
  1556. }
  1557. }
  1558. /* Wait for vertical sync on secondary CRTC */
  1559. void r100_gpu_wait_for_vsync2(struct radeon_device *rdev)
  1560. {
  1561. uint32_t crtc2_gen_cntl, tmp;
  1562. int i;
  1563. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  1564. if ((crtc2_gen_cntl & RADEON_CRTC2_DISP_REQ_EN_B) ||
  1565. !(crtc2_gen_cntl & RADEON_CRTC2_EN))
  1566. return;
  1567. /* Clear the CRTC_VBLANK_SAVE bit */
  1568. WREG32(RADEON_CRTC2_STATUS, RADEON_CRTC2_VBLANK_SAVE_CLEAR);
  1569. for (i = 0; i < rdev->usec_timeout; i++) {
  1570. tmp = RREG32(RADEON_CRTC2_STATUS);
  1571. if (tmp & RADEON_CRTC2_VBLANK_SAVE) {
  1572. return;
  1573. }
  1574. DRM_UDELAY(1);
  1575. }
  1576. }
  1577. int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n)
  1578. {
  1579. unsigned i;
  1580. uint32_t tmp;
  1581. for (i = 0; i < rdev->usec_timeout; i++) {
  1582. tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK;
  1583. if (tmp >= n) {
  1584. return 0;
  1585. }
  1586. DRM_UDELAY(1);
  1587. }
  1588. return -1;
  1589. }
  1590. int r100_gui_wait_for_idle(struct radeon_device *rdev)
  1591. {
  1592. unsigned i;
  1593. uint32_t tmp;
  1594. if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) {
  1595. printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !"
  1596. " Bad things might happen.\n");
  1597. }
  1598. for (i = 0; i < rdev->usec_timeout; i++) {
  1599. tmp = RREG32(RADEON_RBBM_STATUS);
  1600. if (!(tmp & RADEON_RBBM_ACTIVE)) {
  1601. return 0;
  1602. }
  1603. DRM_UDELAY(1);
  1604. }
  1605. return -1;
  1606. }
  1607. int r100_mc_wait_for_idle(struct radeon_device *rdev)
  1608. {
  1609. unsigned i;
  1610. uint32_t tmp;
  1611. for (i = 0; i < rdev->usec_timeout; i++) {
  1612. /* read MC_STATUS */
  1613. tmp = RREG32(RADEON_MC_STATUS);
  1614. if (tmp & RADEON_MC_IDLE) {
  1615. return 0;
  1616. }
  1617. DRM_UDELAY(1);
  1618. }
  1619. return -1;
  1620. }
  1621. void r100_gpu_init(struct radeon_device *rdev)
  1622. {
  1623. /* TODO: anythings to do here ? pipes ? */
  1624. r100_hdp_reset(rdev);
  1625. }
  1626. void r100_hdp_reset(struct radeon_device *rdev)
  1627. {
  1628. uint32_t tmp;
  1629. tmp = RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL;
  1630. tmp |= (7 << 28);
  1631. WREG32(RADEON_HOST_PATH_CNTL, tmp | RADEON_HDP_SOFT_RESET | RADEON_HDP_READ_BUFFER_INVALIDATE);
  1632. (void)RREG32(RADEON_HOST_PATH_CNTL);
  1633. udelay(200);
  1634. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  1635. WREG32(RADEON_HOST_PATH_CNTL, tmp);
  1636. (void)RREG32(RADEON_HOST_PATH_CNTL);
  1637. }
  1638. int r100_rb2d_reset(struct radeon_device *rdev)
  1639. {
  1640. uint32_t tmp;
  1641. int i;
  1642. WREG32(RADEON_RBBM_SOFT_RESET, RADEON_SOFT_RESET_E2);
  1643. (void)RREG32(RADEON_RBBM_SOFT_RESET);
  1644. udelay(200);
  1645. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  1646. /* Wait to prevent race in RBBM_STATUS */
  1647. mdelay(1);
  1648. for (i = 0; i < rdev->usec_timeout; i++) {
  1649. tmp = RREG32(RADEON_RBBM_STATUS);
  1650. if (!(tmp & (1 << 26))) {
  1651. DRM_INFO("RB2D reset succeed (RBBM_STATUS=0x%08X)\n",
  1652. tmp);
  1653. return 0;
  1654. }
  1655. DRM_UDELAY(1);
  1656. }
  1657. tmp = RREG32(RADEON_RBBM_STATUS);
  1658. DRM_ERROR("Failed to reset RB2D (RBBM_STATUS=0x%08X)!\n", tmp);
  1659. return -1;
  1660. }
  1661. int r100_gpu_reset(struct radeon_device *rdev)
  1662. {
  1663. uint32_t status;
  1664. /* reset order likely matter */
  1665. status = RREG32(RADEON_RBBM_STATUS);
  1666. /* reset HDP */
  1667. r100_hdp_reset(rdev);
  1668. /* reset rb2d */
  1669. if (status & ((1 << 17) | (1 << 18) | (1 << 27))) {
  1670. r100_rb2d_reset(rdev);
  1671. }
  1672. /* TODO: reset 3D engine */
  1673. /* reset CP */
  1674. status = RREG32(RADEON_RBBM_STATUS);
  1675. if (status & (1 << 16)) {
  1676. r100_cp_reset(rdev);
  1677. }
  1678. /* Check if GPU is idle */
  1679. status = RREG32(RADEON_RBBM_STATUS);
  1680. if (status & RADEON_RBBM_ACTIVE) {
  1681. DRM_ERROR("Failed to reset GPU (RBBM_STATUS=0x%08X)\n", status);
  1682. return -1;
  1683. }
  1684. DRM_INFO("GPU reset succeed (RBBM_STATUS=0x%08X)\n", status);
  1685. return 0;
  1686. }
  1687. void r100_set_common_regs(struct radeon_device *rdev)
  1688. {
  1689. struct drm_device *dev = rdev->ddev;
  1690. bool force_dac2 = false;
  1691. u32 tmp;
  1692. /* set these so they don't interfere with anything */
  1693. WREG32(RADEON_OV0_SCALE_CNTL, 0);
  1694. WREG32(RADEON_SUBPIC_CNTL, 0);
  1695. WREG32(RADEON_VIPH_CONTROL, 0);
  1696. WREG32(RADEON_I2C_CNTL_1, 0);
  1697. WREG32(RADEON_DVI_I2C_CNTL_1, 0);
  1698. WREG32(RADEON_CAP0_TRIG_CNTL, 0);
  1699. WREG32(RADEON_CAP1_TRIG_CNTL, 0);
  1700. /* always set up dac2 on rn50 and some rv100 as lots
  1701. * of servers seem to wire it up to a VGA port but
  1702. * don't report it in the bios connector
  1703. * table.
  1704. */
  1705. switch (dev->pdev->device) {
  1706. /* RN50 */
  1707. case 0x515e:
  1708. case 0x5969:
  1709. force_dac2 = true;
  1710. break;
  1711. /* RV100*/
  1712. case 0x5159:
  1713. case 0x515a:
  1714. /* DELL triple head servers */
  1715. if ((dev->pdev->subsystem_vendor == 0x1028 /* DELL */) &&
  1716. ((dev->pdev->subsystem_device == 0x016c) ||
  1717. (dev->pdev->subsystem_device == 0x016d) ||
  1718. (dev->pdev->subsystem_device == 0x016e) ||
  1719. (dev->pdev->subsystem_device == 0x016f) ||
  1720. (dev->pdev->subsystem_device == 0x0170) ||
  1721. (dev->pdev->subsystem_device == 0x017d) ||
  1722. (dev->pdev->subsystem_device == 0x017e) ||
  1723. (dev->pdev->subsystem_device == 0x0183) ||
  1724. (dev->pdev->subsystem_device == 0x018a) ||
  1725. (dev->pdev->subsystem_device == 0x019a)))
  1726. force_dac2 = true;
  1727. break;
  1728. }
  1729. if (force_dac2) {
  1730. u32 disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG);
  1731. u32 tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  1732. u32 dac2_cntl = RREG32(RADEON_DAC_CNTL2);
  1733. /* For CRT on DAC2, don't turn it on if BIOS didn't
  1734. enable it, even it's detected.
  1735. */
  1736. /* force it to crtc0 */
  1737. dac2_cntl &= ~RADEON_DAC2_DAC_CLK_SEL;
  1738. dac2_cntl |= RADEON_DAC2_DAC2_CLK_SEL;
  1739. disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
  1740. /* set up the TV DAC */
  1741. tv_dac_cntl &= ~(RADEON_TV_DAC_PEDESTAL |
  1742. RADEON_TV_DAC_STD_MASK |
  1743. RADEON_TV_DAC_RDACPD |
  1744. RADEON_TV_DAC_GDACPD |
  1745. RADEON_TV_DAC_BDACPD |
  1746. RADEON_TV_DAC_BGADJ_MASK |
  1747. RADEON_TV_DAC_DACADJ_MASK);
  1748. tv_dac_cntl |= (RADEON_TV_DAC_NBLANK |
  1749. RADEON_TV_DAC_NHOLD |
  1750. RADEON_TV_DAC_STD_PS2 |
  1751. (0x58 << 16));
  1752. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  1753. WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
  1754. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  1755. }
  1756. /* switch PM block to ACPI mode */
  1757. tmp = RREG32_PLL(RADEON_PLL_PWRMGT_CNTL);
  1758. tmp &= ~RADEON_PM_MODE_SEL;
  1759. WREG32_PLL(RADEON_PLL_PWRMGT_CNTL, tmp);
  1760. }
  1761. /*
  1762. * VRAM info
  1763. */
  1764. static void r100_vram_get_type(struct radeon_device *rdev)
  1765. {
  1766. uint32_t tmp;
  1767. rdev->mc.vram_is_ddr = false;
  1768. if (rdev->flags & RADEON_IS_IGP)
  1769. rdev->mc.vram_is_ddr = true;
  1770. else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR)
  1771. rdev->mc.vram_is_ddr = true;
  1772. if ((rdev->family == CHIP_RV100) ||
  1773. (rdev->family == CHIP_RS100) ||
  1774. (rdev->family == CHIP_RS200)) {
  1775. tmp = RREG32(RADEON_MEM_CNTL);
  1776. if (tmp & RV100_HALF_MODE) {
  1777. rdev->mc.vram_width = 32;
  1778. } else {
  1779. rdev->mc.vram_width = 64;
  1780. }
  1781. if (rdev->flags & RADEON_SINGLE_CRTC) {
  1782. rdev->mc.vram_width /= 4;
  1783. rdev->mc.vram_is_ddr = true;
  1784. }
  1785. } else if (rdev->family <= CHIP_RV280) {
  1786. tmp = RREG32(RADEON_MEM_CNTL);
  1787. if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) {
  1788. rdev->mc.vram_width = 128;
  1789. } else {
  1790. rdev->mc.vram_width = 64;
  1791. }
  1792. } else {
  1793. /* newer IGPs */
  1794. rdev->mc.vram_width = 128;
  1795. }
  1796. }
  1797. static u32 r100_get_accessible_vram(struct radeon_device *rdev)
  1798. {
  1799. u32 aper_size;
  1800. u8 byte;
  1801. aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  1802. /* Set HDP_APER_CNTL only on cards that are known not to be broken,
  1803. * that is has the 2nd generation multifunction PCI interface
  1804. */
  1805. if (rdev->family == CHIP_RV280 ||
  1806. rdev->family >= CHIP_RV350) {
  1807. WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL,
  1808. ~RADEON_HDP_APER_CNTL);
  1809. DRM_INFO("Generation 2 PCI interface, using max accessible memory\n");
  1810. return aper_size * 2;
  1811. }
  1812. /* Older cards have all sorts of funny issues to deal with. First
  1813. * check if it's a multifunction card by reading the PCI config
  1814. * header type... Limit those to one aperture size
  1815. */
  1816. pci_read_config_byte(rdev->pdev, 0xe, &byte);
  1817. if (byte & 0x80) {
  1818. DRM_INFO("Generation 1 PCI interface in multifunction mode\n");
  1819. DRM_INFO("Limiting VRAM to one aperture\n");
  1820. return aper_size;
  1821. }
  1822. /* Single function older card. We read HDP_APER_CNTL to see how the BIOS
  1823. * have set it up. We don't write this as it's broken on some ASICs but
  1824. * we expect the BIOS to have done the right thing (might be too optimistic...)
  1825. */
  1826. if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL)
  1827. return aper_size * 2;
  1828. return aper_size;
  1829. }
  1830. void r100_vram_init_sizes(struct radeon_device *rdev)
  1831. {
  1832. u64 config_aper_size;
  1833. /* work out accessible VRAM */
  1834. rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
  1835. rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
  1836. rdev->mc.visible_vram_size = r100_get_accessible_vram(rdev);
  1837. /* FIXME we don't use the second aperture yet when we could use it */
  1838. if (rdev->mc.visible_vram_size > rdev->mc.aper_size)
  1839. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  1840. config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  1841. if (rdev->flags & RADEON_IS_IGP) {
  1842. uint32_t tom;
  1843. /* read NB_TOM to get the amount of ram stolen for the GPU */
  1844. tom = RREG32(RADEON_NB_TOM);
  1845. rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16);
  1846. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  1847. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  1848. } else {
  1849. rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
  1850. /* Some production boards of m6 will report 0
  1851. * if it's 8 MB
  1852. */
  1853. if (rdev->mc.real_vram_size == 0) {
  1854. rdev->mc.real_vram_size = 8192 * 1024;
  1855. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  1856. }
  1857. /* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM -
  1858. * Novell bug 204882 + along with lots of ubuntu ones
  1859. */
  1860. if (config_aper_size > rdev->mc.real_vram_size)
  1861. rdev->mc.mc_vram_size = config_aper_size;
  1862. else
  1863. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  1864. }
  1865. /* FIXME remove this once we support unmappable VRAM */
  1866. if (rdev->mc.mc_vram_size > rdev->mc.aper_size) {
  1867. rdev->mc.mc_vram_size = rdev->mc.aper_size;
  1868. rdev->mc.real_vram_size = rdev->mc.aper_size;
  1869. }
  1870. }
  1871. void r100_vga_set_state(struct radeon_device *rdev, bool state)
  1872. {
  1873. uint32_t temp;
  1874. temp = RREG32(RADEON_CONFIG_CNTL);
  1875. if (state == false) {
  1876. temp &= ~(1<<8);
  1877. temp |= (1<<9);
  1878. } else {
  1879. temp &= ~(1<<9);
  1880. }
  1881. WREG32(RADEON_CONFIG_CNTL, temp);
  1882. }
  1883. void r100_mc_init(struct radeon_device *rdev)
  1884. {
  1885. u64 base;
  1886. r100_vram_get_type(rdev);
  1887. r100_vram_init_sizes(rdev);
  1888. base = rdev->mc.aper_base;
  1889. if (rdev->flags & RADEON_IS_IGP)
  1890. base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
  1891. radeon_vram_location(rdev, &rdev->mc, base);
  1892. if (!(rdev->flags & RADEON_IS_AGP))
  1893. radeon_gtt_location(rdev, &rdev->mc);
  1894. radeon_update_bandwidth_info(rdev);
  1895. }
  1896. /*
  1897. * Indirect registers accessor
  1898. */
  1899. void r100_pll_errata_after_index(struct radeon_device *rdev)
  1900. {
  1901. if (!(rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS)) {
  1902. return;
  1903. }
  1904. (void)RREG32(RADEON_CLOCK_CNTL_DATA);
  1905. (void)RREG32(RADEON_CRTC_GEN_CNTL);
  1906. }
  1907. static void r100_pll_errata_after_data(struct radeon_device *rdev)
  1908. {
  1909. /* This workarounds is necessary on RV100, RS100 and RS200 chips
  1910. * or the chip could hang on a subsequent access
  1911. */
  1912. if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) {
  1913. udelay(5000);
  1914. }
  1915. /* This function is required to workaround a hardware bug in some (all?)
  1916. * revisions of the R300. This workaround should be called after every
  1917. * CLOCK_CNTL_INDEX register access. If not, register reads afterward
  1918. * may not be correct.
  1919. */
  1920. if (rdev->pll_errata & CHIP_ERRATA_R300_CG) {
  1921. uint32_t save, tmp;
  1922. save = RREG32(RADEON_CLOCK_CNTL_INDEX);
  1923. tmp = save & ~(0x3f | RADEON_PLL_WR_EN);
  1924. WREG32(RADEON_CLOCK_CNTL_INDEX, tmp);
  1925. tmp = RREG32(RADEON_CLOCK_CNTL_DATA);
  1926. WREG32(RADEON_CLOCK_CNTL_INDEX, save);
  1927. }
  1928. }
  1929. uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg)
  1930. {
  1931. uint32_t data;
  1932. WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f);
  1933. r100_pll_errata_after_index(rdev);
  1934. data = RREG32(RADEON_CLOCK_CNTL_DATA);
  1935. r100_pll_errata_after_data(rdev);
  1936. return data;
  1937. }
  1938. void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  1939. {
  1940. WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN));
  1941. r100_pll_errata_after_index(rdev);
  1942. WREG32(RADEON_CLOCK_CNTL_DATA, v);
  1943. r100_pll_errata_after_data(rdev);
  1944. }
  1945. void r100_set_safe_registers(struct radeon_device *rdev)
  1946. {
  1947. if (ASIC_IS_RN50(rdev)) {
  1948. rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm;
  1949. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm);
  1950. } else if (rdev->family < CHIP_R200) {
  1951. rdev->config.r100.reg_safe_bm = r100_reg_safe_bm;
  1952. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm);
  1953. } else {
  1954. r200_set_safe_registers(rdev);
  1955. }
  1956. }
  1957. /*
  1958. * Debugfs info
  1959. */
  1960. #if defined(CONFIG_DEBUG_FS)
  1961. static int r100_debugfs_rbbm_info(struct seq_file *m, void *data)
  1962. {
  1963. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1964. struct drm_device *dev = node->minor->dev;
  1965. struct radeon_device *rdev = dev->dev_private;
  1966. uint32_t reg, value;
  1967. unsigned i;
  1968. seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS));
  1969. seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C));
  1970. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  1971. for (i = 0; i < 64; i++) {
  1972. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100);
  1973. reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2;
  1974. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i);
  1975. value = RREG32(RADEON_RBBM_CMDFIFO_DATA);
  1976. seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value);
  1977. }
  1978. return 0;
  1979. }
  1980. static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data)
  1981. {
  1982. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1983. struct drm_device *dev = node->minor->dev;
  1984. struct radeon_device *rdev = dev->dev_private;
  1985. uint32_t rdp, wdp;
  1986. unsigned count, i, j;
  1987. radeon_ring_free_size(rdev);
  1988. rdp = RREG32(RADEON_CP_RB_RPTR);
  1989. wdp = RREG32(RADEON_CP_RB_WPTR);
  1990. count = (rdp + rdev->cp.ring_size - wdp) & rdev->cp.ptr_mask;
  1991. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  1992. seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp);
  1993. seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp);
  1994. seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
  1995. seq_printf(m, "%u dwords in ring\n", count);
  1996. for (j = 0; j <= count; j++) {
  1997. i = (rdp + j) & rdev->cp.ptr_mask;
  1998. seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
  1999. }
  2000. return 0;
  2001. }
  2002. static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data)
  2003. {
  2004. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2005. struct drm_device *dev = node->minor->dev;
  2006. struct radeon_device *rdev = dev->dev_private;
  2007. uint32_t csq_stat, csq2_stat, tmp;
  2008. unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr;
  2009. unsigned i;
  2010. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2011. seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE));
  2012. csq_stat = RREG32(RADEON_CP_CSQ_STAT);
  2013. csq2_stat = RREG32(RADEON_CP_CSQ2_STAT);
  2014. r_rptr = (csq_stat >> 0) & 0x3ff;
  2015. r_wptr = (csq_stat >> 10) & 0x3ff;
  2016. ib1_rptr = (csq_stat >> 20) & 0x3ff;
  2017. ib1_wptr = (csq2_stat >> 0) & 0x3ff;
  2018. ib2_rptr = (csq2_stat >> 10) & 0x3ff;
  2019. ib2_wptr = (csq2_stat >> 20) & 0x3ff;
  2020. seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat);
  2021. seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat);
  2022. seq_printf(m, "Ring rptr %u\n", r_rptr);
  2023. seq_printf(m, "Ring wptr %u\n", r_wptr);
  2024. seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr);
  2025. seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr);
  2026. seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr);
  2027. seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr);
  2028. /* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms
  2029. * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */
  2030. seq_printf(m, "Ring fifo:\n");
  2031. for (i = 0; i < 256; i++) {
  2032. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2033. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2034. seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp);
  2035. }
  2036. seq_printf(m, "Indirect1 fifo:\n");
  2037. for (i = 256; i <= 512; i++) {
  2038. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2039. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2040. seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp);
  2041. }
  2042. seq_printf(m, "Indirect2 fifo:\n");
  2043. for (i = 640; i < ib1_wptr; i++) {
  2044. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2045. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2046. seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp);
  2047. }
  2048. return 0;
  2049. }
  2050. static int r100_debugfs_mc_info(struct seq_file *m, void *data)
  2051. {
  2052. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2053. struct drm_device *dev = node->minor->dev;
  2054. struct radeon_device *rdev = dev->dev_private;
  2055. uint32_t tmp;
  2056. tmp = RREG32(RADEON_CONFIG_MEMSIZE);
  2057. seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp);
  2058. tmp = RREG32(RADEON_MC_FB_LOCATION);
  2059. seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp);
  2060. tmp = RREG32(RADEON_BUS_CNTL);
  2061. seq_printf(m, "BUS_CNTL 0x%08x\n", tmp);
  2062. tmp = RREG32(RADEON_MC_AGP_LOCATION);
  2063. seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp);
  2064. tmp = RREG32(RADEON_AGP_BASE);
  2065. seq_printf(m, "AGP_BASE 0x%08x\n", tmp);
  2066. tmp = RREG32(RADEON_HOST_PATH_CNTL);
  2067. seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp);
  2068. tmp = RREG32(0x01D0);
  2069. seq_printf(m, "AIC_CTRL 0x%08x\n", tmp);
  2070. tmp = RREG32(RADEON_AIC_LO_ADDR);
  2071. seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp);
  2072. tmp = RREG32(RADEON_AIC_HI_ADDR);
  2073. seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp);
  2074. tmp = RREG32(0x01E4);
  2075. seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp);
  2076. return 0;
  2077. }
  2078. static struct drm_info_list r100_debugfs_rbbm_list[] = {
  2079. {"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL},
  2080. };
  2081. static struct drm_info_list r100_debugfs_cp_list[] = {
  2082. {"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL},
  2083. {"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL},
  2084. };
  2085. static struct drm_info_list r100_debugfs_mc_info_list[] = {
  2086. {"r100_mc_info", r100_debugfs_mc_info, 0, NULL},
  2087. };
  2088. #endif
  2089. int r100_debugfs_rbbm_init(struct radeon_device *rdev)
  2090. {
  2091. #if defined(CONFIG_DEBUG_FS)
  2092. return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1);
  2093. #else
  2094. return 0;
  2095. #endif
  2096. }
  2097. int r100_debugfs_cp_init(struct radeon_device *rdev)
  2098. {
  2099. #if defined(CONFIG_DEBUG_FS)
  2100. return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2);
  2101. #else
  2102. return 0;
  2103. #endif
  2104. }
  2105. int r100_debugfs_mc_info_init(struct radeon_device *rdev)
  2106. {
  2107. #if defined(CONFIG_DEBUG_FS)
  2108. return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1);
  2109. #else
  2110. return 0;
  2111. #endif
  2112. }
  2113. int r100_set_surface_reg(struct radeon_device *rdev, int reg,
  2114. uint32_t tiling_flags, uint32_t pitch,
  2115. uint32_t offset, uint32_t obj_size)
  2116. {
  2117. int surf_index = reg * 16;
  2118. int flags = 0;
  2119. /* r100/r200 divide by 16 */
  2120. if (rdev->family < CHIP_R300)
  2121. flags = pitch / 16;
  2122. else
  2123. flags = pitch / 8;
  2124. if (rdev->family <= CHIP_RS200) {
  2125. if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2126. == (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2127. flags |= RADEON_SURF_TILE_COLOR_BOTH;
  2128. if (tiling_flags & RADEON_TILING_MACRO)
  2129. flags |= RADEON_SURF_TILE_COLOR_MACRO;
  2130. } else if (rdev->family <= CHIP_RV280) {
  2131. if (tiling_flags & (RADEON_TILING_MACRO))
  2132. flags |= R200_SURF_TILE_COLOR_MACRO;
  2133. if (tiling_flags & RADEON_TILING_MICRO)
  2134. flags |= R200_SURF_TILE_COLOR_MICRO;
  2135. } else {
  2136. if (tiling_flags & RADEON_TILING_MACRO)
  2137. flags |= R300_SURF_TILE_MACRO;
  2138. if (tiling_flags & RADEON_TILING_MICRO)
  2139. flags |= R300_SURF_TILE_MICRO;
  2140. }
  2141. if (tiling_flags & RADEON_TILING_SWAP_16BIT)
  2142. flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP;
  2143. if (tiling_flags & RADEON_TILING_SWAP_32BIT)
  2144. flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP;
  2145. DRM_DEBUG("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1);
  2146. WREG32(RADEON_SURFACE0_INFO + surf_index, flags);
  2147. WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset);
  2148. WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1);
  2149. return 0;
  2150. }
  2151. void r100_clear_surface_reg(struct radeon_device *rdev, int reg)
  2152. {
  2153. int surf_index = reg * 16;
  2154. WREG32(RADEON_SURFACE0_INFO + surf_index, 0);
  2155. }
  2156. void r100_bandwidth_update(struct radeon_device *rdev)
  2157. {
  2158. fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff;
  2159. fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff;
  2160. fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff;
  2161. uint32_t temp, data, mem_trcd, mem_trp, mem_tras;
  2162. fixed20_12 memtcas_ff[8] = {
  2163. fixed_init(1),
  2164. fixed_init(2),
  2165. fixed_init(3),
  2166. fixed_init(0),
  2167. fixed_init_half(1),
  2168. fixed_init_half(2),
  2169. fixed_init(0),
  2170. };
  2171. fixed20_12 memtcas_rs480_ff[8] = {
  2172. fixed_init(0),
  2173. fixed_init(1),
  2174. fixed_init(2),
  2175. fixed_init(3),
  2176. fixed_init(0),
  2177. fixed_init_half(1),
  2178. fixed_init_half(2),
  2179. fixed_init_half(3),
  2180. };
  2181. fixed20_12 memtcas2_ff[8] = {
  2182. fixed_init(0),
  2183. fixed_init(1),
  2184. fixed_init(2),
  2185. fixed_init(3),
  2186. fixed_init(4),
  2187. fixed_init(5),
  2188. fixed_init(6),
  2189. fixed_init(7),
  2190. };
  2191. fixed20_12 memtrbs[8] = {
  2192. fixed_init(1),
  2193. fixed_init_half(1),
  2194. fixed_init(2),
  2195. fixed_init_half(2),
  2196. fixed_init(3),
  2197. fixed_init_half(3),
  2198. fixed_init(4),
  2199. fixed_init_half(4)
  2200. };
  2201. fixed20_12 memtrbs_r4xx[8] = {
  2202. fixed_init(4),
  2203. fixed_init(5),
  2204. fixed_init(6),
  2205. fixed_init(7),
  2206. fixed_init(8),
  2207. fixed_init(9),
  2208. fixed_init(10),
  2209. fixed_init(11)
  2210. };
  2211. fixed20_12 min_mem_eff;
  2212. fixed20_12 mc_latency_sclk, mc_latency_mclk, k1;
  2213. fixed20_12 cur_latency_mclk, cur_latency_sclk;
  2214. fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate,
  2215. disp_drain_rate2, read_return_rate;
  2216. fixed20_12 time_disp1_drop_priority;
  2217. int c;
  2218. int cur_size = 16; /* in octawords */
  2219. int critical_point = 0, critical_point2;
  2220. /* uint32_t read_return_rate, time_disp1_drop_priority; */
  2221. int stop_req, max_stop_req;
  2222. struct drm_display_mode *mode1 = NULL;
  2223. struct drm_display_mode *mode2 = NULL;
  2224. uint32_t pixel_bytes1 = 0;
  2225. uint32_t pixel_bytes2 = 0;
  2226. radeon_update_display_priority(rdev);
  2227. if (rdev->mode_info.crtcs[0]->base.enabled) {
  2228. mode1 = &rdev->mode_info.crtcs[0]->base.mode;
  2229. pixel_bytes1 = rdev->mode_info.crtcs[0]->base.fb->bits_per_pixel / 8;
  2230. }
  2231. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  2232. if (rdev->mode_info.crtcs[1]->base.enabled) {
  2233. mode2 = &rdev->mode_info.crtcs[1]->base.mode;
  2234. pixel_bytes2 = rdev->mode_info.crtcs[1]->base.fb->bits_per_pixel / 8;
  2235. }
  2236. }
  2237. min_mem_eff.full = rfixed_const_8(0);
  2238. /* get modes */
  2239. if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) {
  2240. uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER);
  2241. mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2242. mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2243. /* check crtc enables */
  2244. if (mode2)
  2245. mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2246. if (mode1)
  2247. mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2248. WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer);
  2249. }
  2250. /*
  2251. * determine is there is enough bw for current mode
  2252. */
  2253. sclk_ff = rdev->pm.sclk;
  2254. mclk_ff = rdev->pm.mclk;
  2255. temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1);
  2256. temp_ff.full = rfixed_const(temp);
  2257. mem_bw.full = rfixed_mul(mclk_ff, temp_ff);
  2258. pix_clk.full = 0;
  2259. pix_clk2.full = 0;
  2260. peak_disp_bw.full = 0;
  2261. if (mode1) {
  2262. temp_ff.full = rfixed_const(1000);
  2263. pix_clk.full = rfixed_const(mode1->clock); /* convert to fixed point */
  2264. pix_clk.full = rfixed_div(pix_clk, temp_ff);
  2265. temp_ff.full = rfixed_const(pixel_bytes1);
  2266. peak_disp_bw.full += rfixed_mul(pix_clk, temp_ff);
  2267. }
  2268. if (mode2) {
  2269. temp_ff.full = rfixed_const(1000);
  2270. pix_clk2.full = rfixed_const(mode2->clock); /* convert to fixed point */
  2271. pix_clk2.full = rfixed_div(pix_clk2, temp_ff);
  2272. temp_ff.full = rfixed_const(pixel_bytes2);
  2273. peak_disp_bw.full += rfixed_mul(pix_clk2, temp_ff);
  2274. }
  2275. mem_bw.full = rfixed_mul(mem_bw, min_mem_eff);
  2276. if (peak_disp_bw.full >= mem_bw.full) {
  2277. DRM_ERROR("You may not have enough display bandwidth for current mode\n"
  2278. "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n");
  2279. }
  2280. /* Get values from the EXT_MEM_CNTL register...converting its contents. */
  2281. temp = RREG32(RADEON_MEM_TIMING_CNTL);
  2282. if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */
  2283. mem_trcd = ((temp >> 2) & 0x3) + 1;
  2284. mem_trp = ((temp & 0x3)) + 1;
  2285. mem_tras = ((temp & 0x70) >> 4) + 1;
  2286. } else if (rdev->family == CHIP_R300 ||
  2287. rdev->family == CHIP_R350) { /* r300, r350 */
  2288. mem_trcd = (temp & 0x7) + 1;
  2289. mem_trp = ((temp >> 8) & 0x7) + 1;
  2290. mem_tras = ((temp >> 11) & 0xf) + 4;
  2291. } else if (rdev->family == CHIP_RV350 ||
  2292. rdev->family <= CHIP_RV380) {
  2293. /* rv3x0 */
  2294. mem_trcd = (temp & 0x7) + 3;
  2295. mem_trp = ((temp >> 8) & 0x7) + 3;
  2296. mem_tras = ((temp >> 11) & 0xf) + 6;
  2297. } else if (rdev->family == CHIP_R420 ||
  2298. rdev->family == CHIP_R423 ||
  2299. rdev->family == CHIP_RV410) {
  2300. /* r4xx */
  2301. mem_trcd = (temp & 0xf) + 3;
  2302. if (mem_trcd > 15)
  2303. mem_trcd = 15;
  2304. mem_trp = ((temp >> 8) & 0xf) + 3;
  2305. if (mem_trp > 15)
  2306. mem_trp = 15;
  2307. mem_tras = ((temp >> 12) & 0x1f) + 6;
  2308. if (mem_tras > 31)
  2309. mem_tras = 31;
  2310. } else { /* RV200, R200 */
  2311. mem_trcd = (temp & 0x7) + 1;
  2312. mem_trp = ((temp >> 8) & 0x7) + 1;
  2313. mem_tras = ((temp >> 12) & 0xf) + 4;
  2314. }
  2315. /* convert to FF */
  2316. trcd_ff.full = rfixed_const(mem_trcd);
  2317. trp_ff.full = rfixed_const(mem_trp);
  2318. tras_ff.full = rfixed_const(mem_tras);
  2319. /* Get values from the MEM_SDRAM_MODE_REG register...converting its */
  2320. temp = RREG32(RADEON_MEM_SDRAM_MODE_REG);
  2321. data = (temp & (7 << 20)) >> 20;
  2322. if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) {
  2323. if (rdev->family == CHIP_RS480) /* don't think rs400 */
  2324. tcas_ff = memtcas_rs480_ff[data];
  2325. else
  2326. tcas_ff = memtcas_ff[data];
  2327. } else
  2328. tcas_ff = memtcas2_ff[data];
  2329. if (rdev->family == CHIP_RS400 ||
  2330. rdev->family == CHIP_RS480) {
  2331. /* extra cas latency stored in bits 23-25 0-4 clocks */
  2332. data = (temp >> 23) & 0x7;
  2333. if (data < 5)
  2334. tcas_ff.full += rfixed_const(data);
  2335. }
  2336. if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) {
  2337. /* on the R300, Tcas is included in Trbs.
  2338. */
  2339. temp = RREG32(RADEON_MEM_CNTL);
  2340. data = (R300_MEM_NUM_CHANNELS_MASK & temp);
  2341. if (data == 1) {
  2342. if (R300_MEM_USE_CD_CH_ONLY & temp) {
  2343. temp = RREG32(R300_MC_IND_INDEX);
  2344. temp &= ~R300_MC_IND_ADDR_MASK;
  2345. temp |= R300_MC_READ_CNTL_CD_mcind;
  2346. WREG32(R300_MC_IND_INDEX, temp);
  2347. temp = RREG32(R300_MC_IND_DATA);
  2348. data = (R300_MEM_RBS_POSITION_C_MASK & temp);
  2349. } else {
  2350. temp = RREG32(R300_MC_READ_CNTL_AB);
  2351. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  2352. }
  2353. } else {
  2354. temp = RREG32(R300_MC_READ_CNTL_AB);
  2355. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  2356. }
  2357. if (rdev->family == CHIP_RV410 ||
  2358. rdev->family == CHIP_R420 ||
  2359. rdev->family == CHIP_R423)
  2360. trbs_ff = memtrbs_r4xx[data];
  2361. else
  2362. trbs_ff = memtrbs[data];
  2363. tcas_ff.full += trbs_ff.full;
  2364. }
  2365. sclk_eff_ff.full = sclk_ff.full;
  2366. if (rdev->flags & RADEON_IS_AGP) {
  2367. fixed20_12 agpmode_ff;
  2368. agpmode_ff.full = rfixed_const(radeon_agpmode);
  2369. temp_ff.full = rfixed_const_666(16);
  2370. sclk_eff_ff.full -= rfixed_mul(agpmode_ff, temp_ff);
  2371. }
  2372. /* TODO PCIE lanes may affect this - agpmode == 16?? */
  2373. if (ASIC_IS_R300(rdev)) {
  2374. sclk_delay_ff.full = rfixed_const(250);
  2375. } else {
  2376. if ((rdev->family == CHIP_RV100) ||
  2377. rdev->flags & RADEON_IS_IGP) {
  2378. if (rdev->mc.vram_is_ddr)
  2379. sclk_delay_ff.full = rfixed_const(41);
  2380. else
  2381. sclk_delay_ff.full = rfixed_const(33);
  2382. } else {
  2383. if (rdev->mc.vram_width == 128)
  2384. sclk_delay_ff.full = rfixed_const(57);
  2385. else
  2386. sclk_delay_ff.full = rfixed_const(41);
  2387. }
  2388. }
  2389. mc_latency_sclk.full = rfixed_div(sclk_delay_ff, sclk_eff_ff);
  2390. if (rdev->mc.vram_is_ddr) {
  2391. if (rdev->mc.vram_width == 32) {
  2392. k1.full = rfixed_const(40);
  2393. c = 3;
  2394. } else {
  2395. k1.full = rfixed_const(20);
  2396. c = 1;
  2397. }
  2398. } else {
  2399. k1.full = rfixed_const(40);
  2400. c = 3;
  2401. }
  2402. temp_ff.full = rfixed_const(2);
  2403. mc_latency_mclk.full = rfixed_mul(trcd_ff, temp_ff);
  2404. temp_ff.full = rfixed_const(c);
  2405. mc_latency_mclk.full += rfixed_mul(tcas_ff, temp_ff);
  2406. temp_ff.full = rfixed_const(4);
  2407. mc_latency_mclk.full += rfixed_mul(tras_ff, temp_ff);
  2408. mc_latency_mclk.full += rfixed_mul(trp_ff, temp_ff);
  2409. mc_latency_mclk.full += k1.full;
  2410. mc_latency_mclk.full = rfixed_div(mc_latency_mclk, mclk_ff);
  2411. mc_latency_mclk.full += rfixed_div(temp_ff, sclk_eff_ff);
  2412. /*
  2413. HW cursor time assuming worst case of full size colour cursor.
  2414. */
  2415. temp_ff.full = rfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1))));
  2416. temp_ff.full += trcd_ff.full;
  2417. if (temp_ff.full < tras_ff.full)
  2418. temp_ff.full = tras_ff.full;
  2419. cur_latency_mclk.full = rfixed_div(temp_ff, mclk_ff);
  2420. temp_ff.full = rfixed_const(cur_size);
  2421. cur_latency_sclk.full = rfixed_div(temp_ff, sclk_eff_ff);
  2422. /*
  2423. Find the total latency for the display data.
  2424. */
  2425. disp_latency_overhead.full = rfixed_const(8);
  2426. disp_latency_overhead.full = rfixed_div(disp_latency_overhead, sclk_ff);
  2427. mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full;
  2428. mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full;
  2429. if (mc_latency_mclk.full > mc_latency_sclk.full)
  2430. disp_latency.full = mc_latency_mclk.full;
  2431. else
  2432. disp_latency.full = mc_latency_sclk.full;
  2433. /* setup Max GRPH_STOP_REQ default value */
  2434. if (ASIC_IS_RV100(rdev))
  2435. max_stop_req = 0x5c;
  2436. else
  2437. max_stop_req = 0x7c;
  2438. if (mode1) {
  2439. /* CRTC1
  2440. Set GRPH_BUFFER_CNTL register using h/w defined optimal values.
  2441. GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ]
  2442. */
  2443. stop_req = mode1->hdisplay * pixel_bytes1 / 16;
  2444. if (stop_req > max_stop_req)
  2445. stop_req = max_stop_req;
  2446. /*
  2447. Find the drain rate of the display buffer.
  2448. */
  2449. temp_ff.full = rfixed_const((16/pixel_bytes1));
  2450. disp_drain_rate.full = rfixed_div(pix_clk, temp_ff);
  2451. /*
  2452. Find the critical point of the display buffer.
  2453. */
  2454. crit_point_ff.full = rfixed_mul(disp_drain_rate, disp_latency);
  2455. crit_point_ff.full += rfixed_const_half(0);
  2456. critical_point = rfixed_trunc(crit_point_ff);
  2457. if (rdev->disp_priority == 2) {
  2458. critical_point = 0;
  2459. }
  2460. /*
  2461. The critical point should never be above max_stop_req-4. Setting
  2462. GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time.
  2463. */
  2464. if (max_stop_req - critical_point < 4)
  2465. critical_point = 0;
  2466. if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) {
  2467. /* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/
  2468. critical_point = 0x10;
  2469. }
  2470. temp = RREG32(RADEON_GRPH_BUFFER_CNTL);
  2471. temp &= ~(RADEON_GRPH_STOP_REQ_MASK);
  2472. temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  2473. temp &= ~(RADEON_GRPH_START_REQ_MASK);
  2474. if ((rdev->family == CHIP_R350) &&
  2475. (stop_req > 0x15)) {
  2476. stop_req -= 0x10;
  2477. }
  2478. temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  2479. temp |= RADEON_GRPH_BUFFER_SIZE;
  2480. temp &= ~(RADEON_GRPH_CRITICAL_CNTL |
  2481. RADEON_GRPH_CRITICAL_AT_SOF |
  2482. RADEON_GRPH_STOP_CNTL);
  2483. /*
  2484. Write the result into the register.
  2485. */
  2486. WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  2487. (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  2488. #if 0
  2489. if ((rdev->family == CHIP_RS400) ||
  2490. (rdev->family == CHIP_RS480)) {
  2491. /* attempt to program RS400 disp regs correctly ??? */
  2492. temp = RREG32(RS400_DISP1_REG_CNTL);
  2493. temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK |
  2494. RS400_DISP1_STOP_REQ_LEVEL_MASK);
  2495. WREG32(RS400_DISP1_REQ_CNTL1, (temp |
  2496. (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  2497. (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  2498. temp = RREG32(RS400_DMIF_MEM_CNTL1);
  2499. temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK |
  2500. RS400_DISP1_CRITICAL_POINT_STOP_MASK);
  2501. WREG32(RS400_DMIF_MEM_CNTL1, (temp |
  2502. (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) |
  2503. (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT)));
  2504. }
  2505. #endif
  2506. DRM_DEBUG("GRPH_BUFFER_CNTL from to %x\n",
  2507. /* (unsigned int)info->SavedReg->grph_buffer_cntl, */
  2508. (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL));
  2509. }
  2510. if (mode2) {
  2511. u32 grph2_cntl;
  2512. stop_req = mode2->hdisplay * pixel_bytes2 / 16;
  2513. if (stop_req > max_stop_req)
  2514. stop_req = max_stop_req;
  2515. /*
  2516. Find the drain rate of the display buffer.
  2517. */
  2518. temp_ff.full = rfixed_const((16/pixel_bytes2));
  2519. disp_drain_rate2.full = rfixed_div(pix_clk2, temp_ff);
  2520. grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL);
  2521. grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK);
  2522. grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  2523. grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK);
  2524. if ((rdev->family == CHIP_R350) &&
  2525. (stop_req > 0x15)) {
  2526. stop_req -= 0x10;
  2527. }
  2528. grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  2529. grph2_cntl |= RADEON_GRPH_BUFFER_SIZE;
  2530. grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL |
  2531. RADEON_GRPH_CRITICAL_AT_SOF |
  2532. RADEON_GRPH_STOP_CNTL);
  2533. if ((rdev->family == CHIP_RS100) ||
  2534. (rdev->family == CHIP_RS200))
  2535. critical_point2 = 0;
  2536. else {
  2537. temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128;
  2538. temp_ff.full = rfixed_const(temp);
  2539. temp_ff.full = rfixed_mul(mclk_ff, temp_ff);
  2540. if (sclk_ff.full < temp_ff.full)
  2541. temp_ff.full = sclk_ff.full;
  2542. read_return_rate.full = temp_ff.full;
  2543. if (mode1) {
  2544. temp_ff.full = read_return_rate.full - disp_drain_rate.full;
  2545. time_disp1_drop_priority.full = rfixed_div(crit_point_ff, temp_ff);
  2546. } else {
  2547. time_disp1_drop_priority.full = 0;
  2548. }
  2549. crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full;
  2550. crit_point_ff.full = rfixed_mul(crit_point_ff, disp_drain_rate2);
  2551. crit_point_ff.full += rfixed_const_half(0);
  2552. critical_point2 = rfixed_trunc(crit_point_ff);
  2553. if (rdev->disp_priority == 2) {
  2554. critical_point2 = 0;
  2555. }
  2556. if (max_stop_req - critical_point2 < 4)
  2557. critical_point2 = 0;
  2558. }
  2559. if (critical_point2 == 0 && rdev->family == CHIP_R300) {
  2560. /* some R300 cards have problem with this set to 0 */
  2561. critical_point2 = 0x10;
  2562. }
  2563. WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  2564. (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  2565. if ((rdev->family == CHIP_RS400) ||
  2566. (rdev->family == CHIP_RS480)) {
  2567. #if 0
  2568. /* attempt to program RS400 disp2 regs correctly ??? */
  2569. temp = RREG32(RS400_DISP2_REQ_CNTL1);
  2570. temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK |
  2571. RS400_DISP2_STOP_REQ_LEVEL_MASK);
  2572. WREG32(RS400_DISP2_REQ_CNTL1, (temp |
  2573. (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  2574. (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  2575. temp = RREG32(RS400_DISP2_REQ_CNTL2);
  2576. temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK |
  2577. RS400_DISP2_CRITICAL_POINT_STOP_MASK);
  2578. WREG32(RS400_DISP2_REQ_CNTL2, (temp |
  2579. (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) |
  2580. (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT)));
  2581. #endif
  2582. WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC);
  2583. WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000);
  2584. WREG32(RS400_DMIF_MEM_CNTL1, 0x29CA71DC);
  2585. WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC);
  2586. }
  2587. DRM_DEBUG("GRPH2_BUFFER_CNTL from to %x\n",
  2588. (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL));
  2589. }
  2590. }
  2591. static inline void r100_cs_track_texture_print(struct r100_cs_track_texture *t)
  2592. {
  2593. DRM_ERROR("pitch %d\n", t->pitch);
  2594. DRM_ERROR("use_pitch %d\n", t->use_pitch);
  2595. DRM_ERROR("width %d\n", t->width);
  2596. DRM_ERROR("width_11 %d\n", t->width_11);
  2597. DRM_ERROR("height %d\n", t->height);
  2598. DRM_ERROR("height_11 %d\n", t->height_11);
  2599. DRM_ERROR("num levels %d\n", t->num_levels);
  2600. DRM_ERROR("depth %d\n", t->txdepth);
  2601. DRM_ERROR("bpp %d\n", t->cpp);
  2602. DRM_ERROR("coordinate type %d\n", t->tex_coord_type);
  2603. DRM_ERROR("width round to power of 2 %d\n", t->roundup_w);
  2604. DRM_ERROR("height round to power of 2 %d\n", t->roundup_h);
  2605. DRM_ERROR("compress format %d\n", t->compress_format);
  2606. }
  2607. static int r100_cs_track_cube(struct radeon_device *rdev,
  2608. struct r100_cs_track *track, unsigned idx)
  2609. {
  2610. unsigned face, w, h;
  2611. struct radeon_bo *cube_robj;
  2612. unsigned long size;
  2613. for (face = 0; face < 5; face++) {
  2614. cube_robj = track->textures[idx].cube_info[face].robj;
  2615. w = track->textures[idx].cube_info[face].width;
  2616. h = track->textures[idx].cube_info[face].height;
  2617. size = w * h;
  2618. size *= track->textures[idx].cpp;
  2619. size += track->textures[idx].cube_info[face].offset;
  2620. if (size > radeon_bo_size(cube_robj)) {
  2621. DRM_ERROR("Cube texture offset greater than object size %lu %lu\n",
  2622. size, radeon_bo_size(cube_robj));
  2623. r100_cs_track_texture_print(&track->textures[idx]);
  2624. return -1;
  2625. }
  2626. }
  2627. return 0;
  2628. }
  2629. static int r100_track_compress_size(int compress_format, int w, int h)
  2630. {
  2631. int block_width, block_height, block_bytes;
  2632. int wblocks, hblocks;
  2633. int min_wblocks;
  2634. int sz;
  2635. block_width = 4;
  2636. block_height = 4;
  2637. switch (compress_format) {
  2638. case R100_TRACK_COMP_DXT1:
  2639. block_bytes = 8;
  2640. min_wblocks = 4;
  2641. break;
  2642. default:
  2643. case R100_TRACK_COMP_DXT35:
  2644. block_bytes = 16;
  2645. min_wblocks = 2;
  2646. break;
  2647. }
  2648. hblocks = (h + block_height - 1) / block_height;
  2649. wblocks = (w + block_width - 1) / block_width;
  2650. if (wblocks < min_wblocks)
  2651. wblocks = min_wblocks;
  2652. sz = wblocks * hblocks * block_bytes;
  2653. return sz;
  2654. }
  2655. static int r100_cs_track_texture_check(struct radeon_device *rdev,
  2656. struct r100_cs_track *track)
  2657. {
  2658. struct radeon_bo *robj;
  2659. unsigned long size;
  2660. unsigned u, i, w, h, d;
  2661. int ret;
  2662. for (u = 0; u < track->num_texture; u++) {
  2663. if (!track->textures[u].enabled)
  2664. continue;
  2665. robj = track->textures[u].robj;
  2666. if (robj == NULL) {
  2667. DRM_ERROR("No texture bound to unit %u\n", u);
  2668. return -EINVAL;
  2669. }
  2670. size = 0;
  2671. for (i = 0; i <= track->textures[u].num_levels; i++) {
  2672. if (track->textures[u].use_pitch) {
  2673. if (rdev->family < CHIP_R300)
  2674. w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i);
  2675. else
  2676. w = track->textures[u].pitch / (1 << i);
  2677. } else {
  2678. w = track->textures[u].width;
  2679. if (rdev->family >= CHIP_RV515)
  2680. w |= track->textures[u].width_11;
  2681. w = w / (1 << i);
  2682. if (track->textures[u].roundup_w)
  2683. w = roundup_pow_of_two(w);
  2684. }
  2685. h = track->textures[u].height;
  2686. if (rdev->family >= CHIP_RV515)
  2687. h |= track->textures[u].height_11;
  2688. h = h / (1 << i);
  2689. if (track->textures[u].roundup_h)
  2690. h = roundup_pow_of_two(h);
  2691. if (track->textures[u].tex_coord_type == 1) {
  2692. d = (1 << track->textures[u].txdepth) / (1 << i);
  2693. if (!d)
  2694. d = 1;
  2695. } else {
  2696. d = 1;
  2697. }
  2698. if (track->textures[u].compress_format) {
  2699. size += r100_track_compress_size(track->textures[u].compress_format, w, h) * d;
  2700. /* compressed textures are block based */
  2701. } else
  2702. size += w * h * d;
  2703. }
  2704. size *= track->textures[u].cpp;
  2705. switch (track->textures[u].tex_coord_type) {
  2706. case 0:
  2707. case 1:
  2708. break;
  2709. case 2:
  2710. if (track->separate_cube) {
  2711. ret = r100_cs_track_cube(rdev, track, u);
  2712. if (ret)
  2713. return ret;
  2714. } else
  2715. size *= 6;
  2716. break;
  2717. default:
  2718. DRM_ERROR("Invalid texture coordinate type %u for unit "
  2719. "%u\n", track->textures[u].tex_coord_type, u);
  2720. return -EINVAL;
  2721. }
  2722. if (size > radeon_bo_size(robj)) {
  2723. DRM_ERROR("Texture of unit %u needs %lu bytes but is "
  2724. "%lu\n", u, size, radeon_bo_size(robj));
  2725. r100_cs_track_texture_print(&track->textures[u]);
  2726. return -EINVAL;
  2727. }
  2728. }
  2729. return 0;
  2730. }
  2731. int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track)
  2732. {
  2733. unsigned i;
  2734. unsigned long size;
  2735. unsigned prim_walk;
  2736. unsigned nverts;
  2737. for (i = 0; i < track->num_cb; i++) {
  2738. if (track->cb[i].robj == NULL) {
  2739. if (!(track->fastfill || track->color_channel_mask ||
  2740. track->blend_read_enable)) {
  2741. continue;
  2742. }
  2743. DRM_ERROR("[drm] No buffer for color buffer %d !\n", i);
  2744. return -EINVAL;
  2745. }
  2746. size = track->cb[i].pitch * track->cb[i].cpp * track->maxy;
  2747. size += track->cb[i].offset;
  2748. if (size > radeon_bo_size(track->cb[i].robj)) {
  2749. DRM_ERROR("[drm] Buffer too small for color buffer %d "
  2750. "(need %lu have %lu) !\n", i, size,
  2751. radeon_bo_size(track->cb[i].robj));
  2752. DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n",
  2753. i, track->cb[i].pitch, track->cb[i].cpp,
  2754. track->cb[i].offset, track->maxy);
  2755. return -EINVAL;
  2756. }
  2757. }
  2758. if (track->z_enabled) {
  2759. if (track->zb.robj == NULL) {
  2760. DRM_ERROR("[drm] No buffer for z buffer !\n");
  2761. return -EINVAL;
  2762. }
  2763. size = track->zb.pitch * track->zb.cpp * track->maxy;
  2764. size += track->zb.offset;
  2765. if (size > radeon_bo_size(track->zb.robj)) {
  2766. DRM_ERROR("[drm] Buffer too small for z buffer "
  2767. "(need %lu have %lu) !\n", size,
  2768. radeon_bo_size(track->zb.robj));
  2769. DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n",
  2770. track->zb.pitch, track->zb.cpp,
  2771. track->zb.offset, track->maxy);
  2772. return -EINVAL;
  2773. }
  2774. }
  2775. prim_walk = (track->vap_vf_cntl >> 4) & 0x3;
  2776. if (track->vap_vf_cntl & (1 << 14)) {
  2777. nverts = track->vap_alt_nverts;
  2778. } else {
  2779. nverts = (track->vap_vf_cntl >> 16) & 0xFFFF;
  2780. }
  2781. switch (prim_walk) {
  2782. case 1:
  2783. for (i = 0; i < track->num_arrays; i++) {
  2784. size = track->arrays[i].esize * track->max_indx * 4;
  2785. if (track->arrays[i].robj == NULL) {
  2786. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  2787. "bound\n", prim_walk, i);
  2788. return -EINVAL;
  2789. }
  2790. if (size > radeon_bo_size(track->arrays[i].robj)) {
  2791. dev_err(rdev->dev, "(PW %u) Vertex array %u "
  2792. "need %lu dwords have %lu dwords\n",
  2793. prim_walk, i, size >> 2,
  2794. radeon_bo_size(track->arrays[i].robj)
  2795. >> 2);
  2796. DRM_ERROR("Max indices %u\n", track->max_indx);
  2797. return -EINVAL;
  2798. }
  2799. }
  2800. break;
  2801. case 2:
  2802. for (i = 0; i < track->num_arrays; i++) {
  2803. size = track->arrays[i].esize * (nverts - 1) * 4;
  2804. if (track->arrays[i].robj == NULL) {
  2805. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  2806. "bound\n", prim_walk, i);
  2807. return -EINVAL;
  2808. }
  2809. if (size > radeon_bo_size(track->arrays[i].robj)) {
  2810. dev_err(rdev->dev, "(PW %u) Vertex array %u "
  2811. "need %lu dwords have %lu dwords\n",
  2812. prim_walk, i, size >> 2,
  2813. radeon_bo_size(track->arrays[i].robj)
  2814. >> 2);
  2815. return -EINVAL;
  2816. }
  2817. }
  2818. break;
  2819. case 3:
  2820. size = track->vtx_size * nverts;
  2821. if (size != track->immd_dwords) {
  2822. DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n",
  2823. track->immd_dwords, size);
  2824. DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n",
  2825. nverts, track->vtx_size);
  2826. return -EINVAL;
  2827. }
  2828. break;
  2829. default:
  2830. DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n",
  2831. prim_walk);
  2832. return -EINVAL;
  2833. }
  2834. return r100_cs_track_texture_check(rdev, track);
  2835. }
  2836. void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track)
  2837. {
  2838. unsigned i, face;
  2839. if (rdev->family < CHIP_R300) {
  2840. track->num_cb = 1;
  2841. if (rdev->family <= CHIP_RS200)
  2842. track->num_texture = 3;
  2843. else
  2844. track->num_texture = 6;
  2845. track->maxy = 2048;
  2846. track->separate_cube = 1;
  2847. } else {
  2848. track->num_cb = 4;
  2849. track->num_texture = 16;
  2850. track->maxy = 4096;
  2851. track->separate_cube = 0;
  2852. }
  2853. for (i = 0; i < track->num_cb; i++) {
  2854. track->cb[i].robj = NULL;
  2855. track->cb[i].pitch = 8192;
  2856. track->cb[i].cpp = 16;
  2857. track->cb[i].offset = 0;
  2858. }
  2859. track->z_enabled = true;
  2860. track->zb.robj = NULL;
  2861. track->zb.pitch = 8192;
  2862. track->zb.cpp = 4;
  2863. track->zb.offset = 0;
  2864. track->vtx_size = 0x7F;
  2865. track->immd_dwords = 0xFFFFFFFFUL;
  2866. track->num_arrays = 11;
  2867. track->max_indx = 0x00FFFFFFUL;
  2868. for (i = 0; i < track->num_arrays; i++) {
  2869. track->arrays[i].robj = NULL;
  2870. track->arrays[i].esize = 0x7F;
  2871. }
  2872. for (i = 0; i < track->num_texture; i++) {
  2873. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  2874. track->textures[i].pitch = 16536;
  2875. track->textures[i].width = 16536;
  2876. track->textures[i].height = 16536;
  2877. track->textures[i].width_11 = 1 << 11;
  2878. track->textures[i].height_11 = 1 << 11;
  2879. track->textures[i].num_levels = 12;
  2880. if (rdev->family <= CHIP_RS200) {
  2881. track->textures[i].tex_coord_type = 0;
  2882. track->textures[i].txdepth = 0;
  2883. } else {
  2884. track->textures[i].txdepth = 16;
  2885. track->textures[i].tex_coord_type = 1;
  2886. }
  2887. track->textures[i].cpp = 64;
  2888. track->textures[i].robj = NULL;
  2889. /* CS IB emission code makes sure texture unit are disabled */
  2890. track->textures[i].enabled = false;
  2891. track->textures[i].roundup_w = true;
  2892. track->textures[i].roundup_h = true;
  2893. if (track->separate_cube)
  2894. for (face = 0; face < 5; face++) {
  2895. track->textures[i].cube_info[face].robj = NULL;
  2896. track->textures[i].cube_info[face].width = 16536;
  2897. track->textures[i].cube_info[face].height = 16536;
  2898. track->textures[i].cube_info[face].offset = 0;
  2899. }
  2900. }
  2901. }
  2902. int r100_ring_test(struct radeon_device *rdev)
  2903. {
  2904. uint32_t scratch;
  2905. uint32_t tmp = 0;
  2906. unsigned i;
  2907. int r;
  2908. r = radeon_scratch_get(rdev, &scratch);
  2909. if (r) {
  2910. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  2911. return r;
  2912. }
  2913. WREG32(scratch, 0xCAFEDEAD);
  2914. r = radeon_ring_lock(rdev, 2);
  2915. if (r) {
  2916. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  2917. radeon_scratch_free(rdev, scratch);
  2918. return r;
  2919. }
  2920. radeon_ring_write(rdev, PACKET0(scratch, 0));
  2921. radeon_ring_write(rdev, 0xDEADBEEF);
  2922. radeon_ring_unlock_commit(rdev);
  2923. for (i = 0; i < rdev->usec_timeout; i++) {
  2924. tmp = RREG32(scratch);
  2925. if (tmp == 0xDEADBEEF) {
  2926. break;
  2927. }
  2928. DRM_UDELAY(1);
  2929. }
  2930. if (i < rdev->usec_timeout) {
  2931. DRM_INFO("ring test succeeded in %d usecs\n", i);
  2932. } else {
  2933. DRM_ERROR("radeon: ring test failed (sracth(0x%04X)=0x%08X)\n",
  2934. scratch, tmp);
  2935. r = -EINVAL;
  2936. }
  2937. radeon_scratch_free(rdev, scratch);
  2938. return r;
  2939. }
  2940. void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  2941. {
  2942. radeon_ring_write(rdev, PACKET0(RADEON_CP_IB_BASE, 1));
  2943. radeon_ring_write(rdev, ib->gpu_addr);
  2944. radeon_ring_write(rdev, ib->length_dw);
  2945. }
  2946. int r100_ib_test(struct radeon_device *rdev)
  2947. {
  2948. struct radeon_ib *ib;
  2949. uint32_t scratch;
  2950. uint32_t tmp = 0;
  2951. unsigned i;
  2952. int r;
  2953. r = radeon_scratch_get(rdev, &scratch);
  2954. if (r) {
  2955. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  2956. return r;
  2957. }
  2958. WREG32(scratch, 0xCAFEDEAD);
  2959. r = radeon_ib_get(rdev, &ib);
  2960. if (r) {
  2961. return r;
  2962. }
  2963. ib->ptr[0] = PACKET0(scratch, 0);
  2964. ib->ptr[1] = 0xDEADBEEF;
  2965. ib->ptr[2] = PACKET2(0);
  2966. ib->ptr[3] = PACKET2(0);
  2967. ib->ptr[4] = PACKET2(0);
  2968. ib->ptr[5] = PACKET2(0);
  2969. ib->ptr[6] = PACKET2(0);
  2970. ib->ptr[7] = PACKET2(0);
  2971. ib->length_dw = 8;
  2972. r = radeon_ib_schedule(rdev, ib);
  2973. if (r) {
  2974. radeon_scratch_free(rdev, scratch);
  2975. radeon_ib_free(rdev, &ib);
  2976. return r;
  2977. }
  2978. r = radeon_fence_wait(ib->fence, false);
  2979. if (r) {
  2980. return r;
  2981. }
  2982. for (i = 0; i < rdev->usec_timeout; i++) {
  2983. tmp = RREG32(scratch);
  2984. if (tmp == 0xDEADBEEF) {
  2985. break;
  2986. }
  2987. DRM_UDELAY(1);
  2988. }
  2989. if (i < rdev->usec_timeout) {
  2990. DRM_INFO("ib test succeeded in %u usecs\n", i);
  2991. } else {
  2992. DRM_ERROR("radeon: ib test failed (sracth(0x%04X)=0x%08X)\n",
  2993. scratch, tmp);
  2994. r = -EINVAL;
  2995. }
  2996. radeon_scratch_free(rdev, scratch);
  2997. radeon_ib_free(rdev, &ib);
  2998. return r;
  2999. }
  3000. void r100_ib_fini(struct radeon_device *rdev)
  3001. {
  3002. radeon_ib_pool_fini(rdev);
  3003. }
  3004. int r100_ib_init(struct radeon_device *rdev)
  3005. {
  3006. int r;
  3007. r = radeon_ib_pool_init(rdev);
  3008. if (r) {
  3009. dev_err(rdev->dev, "failled initializing IB pool (%d).\n", r);
  3010. r100_ib_fini(rdev);
  3011. return r;
  3012. }
  3013. r = r100_ib_test(rdev);
  3014. if (r) {
  3015. dev_err(rdev->dev, "failled testing IB (%d).\n", r);
  3016. r100_ib_fini(rdev);
  3017. return r;
  3018. }
  3019. return 0;
  3020. }
  3021. void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save)
  3022. {
  3023. /* Shutdown CP we shouldn't need to do that but better be safe than
  3024. * sorry
  3025. */
  3026. rdev->cp.ready = false;
  3027. WREG32(R_000740_CP_CSQ_CNTL, 0);
  3028. /* Save few CRTC registers */
  3029. save->GENMO_WT = RREG8(R_0003C2_GENMO_WT);
  3030. save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL);
  3031. save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL);
  3032. save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET);
  3033. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3034. save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL);
  3035. save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET);
  3036. }
  3037. /* Disable VGA aperture access */
  3038. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT);
  3039. /* Disable cursor, overlay, crtc */
  3040. WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1));
  3041. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL |
  3042. S_000054_CRTC_DISPLAY_DIS(1));
  3043. WREG32(R_000050_CRTC_GEN_CNTL,
  3044. (C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) |
  3045. S_000050_CRTC_DISP_REQ_EN_B(1));
  3046. WREG32(R_000420_OV0_SCALE_CNTL,
  3047. C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL));
  3048. WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET);
  3049. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3050. WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET |
  3051. S_000360_CUR2_LOCK(1));
  3052. WREG32(R_0003F8_CRTC2_GEN_CNTL,
  3053. (C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) |
  3054. S_0003F8_CRTC2_DISPLAY_DIS(1) |
  3055. S_0003F8_CRTC2_DISP_REQ_EN_B(1));
  3056. WREG32(R_000360_CUR2_OFFSET,
  3057. C_000360_CUR2_LOCK & save->CUR2_OFFSET);
  3058. }
  3059. }
  3060. void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save)
  3061. {
  3062. /* Update base address for crtc */
  3063. WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
  3064. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3065. WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
  3066. }
  3067. /* Restore CRTC registers */
  3068. WREG8(R_0003C2_GENMO_WT, save->GENMO_WT);
  3069. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL);
  3070. WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL);
  3071. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3072. WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL);
  3073. }
  3074. }
  3075. void r100_vga_render_disable(struct radeon_device *rdev)
  3076. {
  3077. u32 tmp;
  3078. tmp = RREG8(R_0003C2_GENMO_WT);
  3079. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp);
  3080. }
  3081. static void r100_debugfs(struct radeon_device *rdev)
  3082. {
  3083. int r;
  3084. r = r100_debugfs_mc_info_init(rdev);
  3085. if (r)
  3086. dev_warn(rdev->dev, "Failed to create r100_mc debugfs file.\n");
  3087. }
  3088. static void r100_mc_program(struct radeon_device *rdev)
  3089. {
  3090. struct r100_mc_save save;
  3091. /* Stops all mc clients */
  3092. r100_mc_stop(rdev, &save);
  3093. if (rdev->flags & RADEON_IS_AGP) {
  3094. WREG32(R_00014C_MC_AGP_LOCATION,
  3095. S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
  3096. S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
  3097. WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
  3098. if (rdev->family > CHIP_RV200)
  3099. WREG32(R_00015C_AGP_BASE_2,
  3100. upper_32_bits(rdev->mc.agp_base) & 0xff);
  3101. } else {
  3102. WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
  3103. WREG32(R_000170_AGP_BASE, 0);
  3104. if (rdev->family > CHIP_RV200)
  3105. WREG32(R_00015C_AGP_BASE_2, 0);
  3106. }
  3107. /* Wait for mc idle */
  3108. if (r100_mc_wait_for_idle(rdev))
  3109. dev_warn(rdev->dev, "Wait for MC idle timeout.\n");
  3110. /* Program MC, should be a 32bits limited address space */
  3111. WREG32(R_000148_MC_FB_LOCATION,
  3112. S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
  3113. S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
  3114. r100_mc_resume(rdev, &save);
  3115. }
  3116. void r100_clock_startup(struct radeon_device *rdev)
  3117. {
  3118. u32 tmp;
  3119. if (radeon_dynclks != -1 && radeon_dynclks)
  3120. radeon_legacy_set_clock_gating(rdev, 1);
  3121. /* We need to force on some of the block */
  3122. tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
  3123. tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
  3124. if ((rdev->family == CHIP_RV250) || (rdev->family == CHIP_RV280))
  3125. tmp |= S_00000D_FORCE_DISP1(1) | S_00000D_FORCE_DISP2(1);
  3126. WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
  3127. }
  3128. static int r100_startup(struct radeon_device *rdev)
  3129. {
  3130. int r;
  3131. /* set common regs */
  3132. r100_set_common_regs(rdev);
  3133. /* program mc */
  3134. r100_mc_program(rdev);
  3135. /* Resume clock */
  3136. r100_clock_startup(rdev);
  3137. /* Initialize GPU configuration (# pipes, ...) */
  3138. r100_gpu_init(rdev);
  3139. /* Initialize GART (initialize after TTM so we can allocate
  3140. * memory through TTM but finalize after TTM) */
  3141. r100_enable_bm(rdev);
  3142. if (rdev->flags & RADEON_IS_PCI) {
  3143. r = r100_pci_gart_enable(rdev);
  3144. if (r)
  3145. return r;
  3146. }
  3147. /* Enable IRQ */
  3148. r100_irq_set(rdev);
  3149. rdev->config.r100.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  3150. /* 1M ring buffer */
  3151. r = r100_cp_init(rdev, 1024 * 1024);
  3152. if (r) {
  3153. dev_err(rdev->dev, "failled initializing CP (%d).\n", r);
  3154. return r;
  3155. }
  3156. r = r100_wb_init(rdev);
  3157. if (r)
  3158. dev_err(rdev->dev, "failled initializing WB (%d).\n", r);
  3159. r = r100_ib_init(rdev);
  3160. if (r) {
  3161. dev_err(rdev->dev, "failled initializing IB (%d).\n", r);
  3162. return r;
  3163. }
  3164. return 0;
  3165. }
  3166. int r100_resume(struct radeon_device *rdev)
  3167. {
  3168. /* Make sur GART are not working */
  3169. if (rdev->flags & RADEON_IS_PCI)
  3170. r100_pci_gart_disable(rdev);
  3171. /* Resume clock before doing reset */
  3172. r100_clock_startup(rdev);
  3173. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  3174. if (radeon_gpu_reset(rdev)) {
  3175. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  3176. RREG32(R_000E40_RBBM_STATUS),
  3177. RREG32(R_0007C0_CP_STAT));
  3178. }
  3179. /* post */
  3180. radeon_combios_asic_init(rdev->ddev);
  3181. /* Resume clock after posting */
  3182. r100_clock_startup(rdev);
  3183. /* Initialize surface registers */
  3184. radeon_surface_init(rdev);
  3185. return r100_startup(rdev);
  3186. }
  3187. int r100_suspend(struct radeon_device *rdev)
  3188. {
  3189. r100_cp_disable(rdev);
  3190. r100_wb_disable(rdev);
  3191. r100_irq_disable(rdev);
  3192. if (rdev->flags & RADEON_IS_PCI)
  3193. r100_pci_gart_disable(rdev);
  3194. return 0;
  3195. }
  3196. void r100_fini(struct radeon_device *rdev)
  3197. {
  3198. radeon_pm_fini(rdev);
  3199. r100_cp_fini(rdev);
  3200. r100_wb_fini(rdev);
  3201. r100_ib_fini(rdev);
  3202. radeon_gem_fini(rdev);
  3203. if (rdev->flags & RADEON_IS_PCI)
  3204. r100_pci_gart_fini(rdev);
  3205. radeon_agp_fini(rdev);
  3206. radeon_irq_kms_fini(rdev);
  3207. radeon_fence_driver_fini(rdev);
  3208. radeon_bo_fini(rdev);
  3209. radeon_atombios_fini(rdev);
  3210. kfree(rdev->bios);
  3211. rdev->bios = NULL;
  3212. }
  3213. int r100_init(struct radeon_device *rdev)
  3214. {
  3215. int r;
  3216. /* Register debugfs file specific to this group of asics */
  3217. r100_debugfs(rdev);
  3218. /* Disable VGA */
  3219. r100_vga_render_disable(rdev);
  3220. /* Initialize scratch registers */
  3221. radeon_scratch_init(rdev);
  3222. /* Initialize surface registers */
  3223. radeon_surface_init(rdev);
  3224. /* TODO: disable VGA need to use VGA request */
  3225. /* BIOS*/
  3226. if (!radeon_get_bios(rdev)) {
  3227. if (ASIC_IS_AVIVO(rdev))
  3228. return -EINVAL;
  3229. }
  3230. if (rdev->is_atom_bios) {
  3231. dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
  3232. return -EINVAL;
  3233. } else {
  3234. r = radeon_combios_init(rdev);
  3235. if (r)
  3236. return r;
  3237. }
  3238. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  3239. if (radeon_gpu_reset(rdev)) {
  3240. dev_warn(rdev->dev,
  3241. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  3242. RREG32(R_000E40_RBBM_STATUS),
  3243. RREG32(R_0007C0_CP_STAT));
  3244. }
  3245. /* check if cards are posted or not */
  3246. if (radeon_boot_test_post_card(rdev) == false)
  3247. return -EINVAL;
  3248. /* Set asic errata */
  3249. r100_errata(rdev);
  3250. /* Initialize clocks */
  3251. radeon_get_clock_info(rdev->ddev);
  3252. /* Initialize power management */
  3253. radeon_pm_init(rdev);
  3254. /* initialize AGP */
  3255. if (rdev->flags & RADEON_IS_AGP) {
  3256. r = radeon_agp_init(rdev);
  3257. if (r) {
  3258. radeon_agp_disable(rdev);
  3259. }
  3260. }
  3261. /* initialize VRAM */
  3262. r100_mc_init(rdev);
  3263. /* Fence driver */
  3264. r = radeon_fence_driver_init(rdev);
  3265. if (r)
  3266. return r;
  3267. r = radeon_irq_kms_init(rdev);
  3268. if (r)
  3269. return r;
  3270. /* Memory manager */
  3271. r = radeon_bo_init(rdev);
  3272. if (r)
  3273. return r;
  3274. if (rdev->flags & RADEON_IS_PCI) {
  3275. r = r100_pci_gart_init(rdev);
  3276. if (r)
  3277. return r;
  3278. }
  3279. r100_set_safe_registers(rdev);
  3280. rdev->accel_working = true;
  3281. r = r100_startup(rdev);
  3282. if (r) {
  3283. /* Somethings want wront with the accel init stop accel */
  3284. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  3285. r100_cp_fini(rdev);
  3286. r100_wb_fini(rdev);
  3287. r100_ib_fini(rdev);
  3288. radeon_irq_kms_fini(rdev);
  3289. if (rdev->flags & RADEON_IS_PCI)
  3290. r100_pci_gart_fini(rdev);
  3291. rdev->accel_working = false;
  3292. }
  3293. return 0;
  3294. }