atombios_crtc.c 37 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include <drm/drmP.h>
  27. #include <drm/drm_crtc_helper.h>
  28. #include <drm/radeon_drm.h>
  29. #include "radeon_fixed.h"
  30. #include "radeon.h"
  31. #include "atom.h"
  32. #include "atom-bits.h"
  33. static void atombios_overscan_setup(struct drm_crtc *crtc,
  34. struct drm_display_mode *mode,
  35. struct drm_display_mode *adjusted_mode)
  36. {
  37. struct drm_device *dev = crtc->dev;
  38. struct radeon_device *rdev = dev->dev_private;
  39. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  40. SET_CRTC_OVERSCAN_PS_ALLOCATION args;
  41. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_OverScan);
  42. int a1, a2;
  43. memset(&args, 0, sizeof(args));
  44. args.usOverscanRight = 0;
  45. args.usOverscanLeft = 0;
  46. args.usOverscanBottom = 0;
  47. args.usOverscanTop = 0;
  48. args.ucCRTC = radeon_crtc->crtc_id;
  49. switch (radeon_crtc->rmx_type) {
  50. case RMX_CENTER:
  51. args.usOverscanTop = (adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2;
  52. args.usOverscanBottom = (adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2;
  53. args.usOverscanLeft = (adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2;
  54. args.usOverscanRight = (adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2;
  55. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  56. break;
  57. case RMX_ASPECT:
  58. a1 = mode->crtc_vdisplay * adjusted_mode->crtc_hdisplay;
  59. a2 = adjusted_mode->crtc_vdisplay * mode->crtc_hdisplay;
  60. if (a1 > a2) {
  61. args.usOverscanLeft = (adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2;
  62. args.usOverscanRight = (adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2;
  63. } else if (a2 > a1) {
  64. args.usOverscanLeft = (adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2;
  65. args.usOverscanRight = (adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2;
  66. }
  67. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  68. break;
  69. case RMX_FULL:
  70. default:
  71. args.usOverscanRight = 0;
  72. args.usOverscanLeft = 0;
  73. args.usOverscanBottom = 0;
  74. args.usOverscanTop = 0;
  75. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  76. break;
  77. }
  78. }
  79. static void atombios_scaler_setup(struct drm_crtc *crtc)
  80. {
  81. struct drm_device *dev = crtc->dev;
  82. struct radeon_device *rdev = dev->dev_private;
  83. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  84. ENABLE_SCALER_PS_ALLOCATION args;
  85. int index = GetIndexIntoMasterTable(COMMAND, EnableScaler);
  86. /* fixme - fill in enc_priv for atom dac */
  87. enum radeon_tv_std tv_std = TV_STD_NTSC;
  88. bool is_tv = false, is_cv = false;
  89. struct drm_encoder *encoder;
  90. if (!ASIC_IS_AVIVO(rdev) && radeon_crtc->crtc_id)
  91. return;
  92. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  93. /* find tv std */
  94. if (encoder->crtc == crtc) {
  95. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  96. if (radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT) {
  97. struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
  98. tv_std = tv_dac->tv_std;
  99. is_tv = true;
  100. }
  101. }
  102. }
  103. memset(&args, 0, sizeof(args));
  104. args.ucScaler = radeon_crtc->crtc_id;
  105. if (is_tv) {
  106. switch (tv_std) {
  107. case TV_STD_NTSC:
  108. default:
  109. args.ucTVStandard = ATOM_TV_NTSC;
  110. break;
  111. case TV_STD_PAL:
  112. args.ucTVStandard = ATOM_TV_PAL;
  113. break;
  114. case TV_STD_PAL_M:
  115. args.ucTVStandard = ATOM_TV_PALM;
  116. break;
  117. case TV_STD_PAL_60:
  118. args.ucTVStandard = ATOM_TV_PAL60;
  119. break;
  120. case TV_STD_NTSC_J:
  121. args.ucTVStandard = ATOM_TV_NTSCJ;
  122. break;
  123. case TV_STD_SCART_PAL:
  124. args.ucTVStandard = ATOM_TV_PAL; /* ??? */
  125. break;
  126. case TV_STD_SECAM:
  127. args.ucTVStandard = ATOM_TV_SECAM;
  128. break;
  129. case TV_STD_PAL_CN:
  130. args.ucTVStandard = ATOM_TV_PALCN;
  131. break;
  132. }
  133. args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
  134. } else if (is_cv) {
  135. args.ucTVStandard = ATOM_TV_CV;
  136. args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
  137. } else {
  138. switch (radeon_crtc->rmx_type) {
  139. case RMX_FULL:
  140. args.ucEnable = ATOM_SCALER_EXPANSION;
  141. break;
  142. case RMX_CENTER:
  143. args.ucEnable = ATOM_SCALER_CENTER;
  144. break;
  145. case RMX_ASPECT:
  146. args.ucEnable = ATOM_SCALER_EXPANSION;
  147. break;
  148. default:
  149. if (ASIC_IS_AVIVO(rdev))
  150. args.ucEnable = ATOM_SCALER_DISABLE;
  151. else
  152. args.ucEnable = ATOM_SCALER_CENTER;
  153. break;
  154. }
  155. }
  156. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  157. if ((is_tv || is_cv)
  158. && rdev->family >= CHIP_RV515 && rdev->family <= CHIP_R580) {
  159. atom_rv515_force_tv_scaler(rdev, radeon_crtc);
  160. }
  161. }
  162. static void atombios_lock_crtc(struct drm_crtc *crtc, int lock)
  163. {
  164. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  165. struct drm_device *dev = crtc->dev;
  166. struct radeon_device *rdev = dev->dev_private;
  167. int index =
  168. GetIndexIntoMasterTable(COMMAND, UpdateCRTC_DoubleBufferRegisters);
  169. ENABLE_CRTC_PS_ALLOCATION args;
  170. memset(&args, 0, sizeof(args));
  171. args.ucCRTC = radeon_crtc->crtc_id;
  172. args.ucEnable = lock;
  173. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  174. }
  175. static void atombios_enable_crtc(struct drm_crtc *crtc, int state)
  176. {
  177. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  178. struct drm_device *dev = crtc->dev;
  179. struct radeon_device *rdev = dev->dev_private;
  180. int index = GetIndexIntoMasterTable(COMMAND, EnableCRTC);
  181. ENABLE_CRTC_PS_ALLOCATION args;
  182. memset(&args, 0, sizeof(args));
  183. args.ucCRTC = radeon_crtc->crtc_id;
  184. args.ucEnable = state;
  185. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  186. }
  187. static void atombios_enable_crtc_memreq(struct drm_crtc *crtc, int state)
  188. {
  189. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  190. struct drm_device *dev = crtc->dev;
  191. struct radeon_device *rdev = dev->dev_private;
  192. int index = GetIndexIntoMasterTable(COMMAND, EnableCRTCMemReq);
  193. ENABLE_CRTC_PS_ALLOCATION args;
  194. memset(&args, 0, sizeof(args));
  195. args.ucCRTC = radeon_crtc->crtc_id;
  196. args.ucEnable = state;
  197. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  198. }
  199. static void atombios_blank_crtc(struct drm_crtc *crtc, int state)
  200. {
  201. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  202. struct drm_device *dev = crtc->dev;
  203. struct radeon_device *rdev = dev->dev_private;
  204. int index = GetIndexIntoMasterTable(COMMAND, BlankCRTC);
  205. BLANK_CRTC_PS_ALLOCATION args;
  206. memset(&args, 0, sizeof(args));
  207. args.ucCRTC = radeon_crtc->crtc_id;
  208. args.ucBlanking = state;
  209. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  210. }
  211. void atombios_crtc_dpms(struct drm_crtc *crtc, int mode)
  212. {
  213. struct drm_device *dev = crtc->dev;
  214. struct radeon_device *rdev = dev->dev_private;
  215. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  216. switch (mode) {
  217. case DRM_MODE_DPMS_ON:
  218. atombios_enable_crtc(crtc, ATOM_ENABLE);
  219. if (ASIC_IS_DCE3(rdev))
  220. atombios_enable_crtc_memreq(crtc, ATOM_ENABLE);
  221. atombios_blank_crtc(crtc, ATOM_DISABLE);
  222. /* XXX re-enable when interrupt support is added */
  223. if (!ASIC_IS_DCE4(rdev))
  224. drm_vblank_post_modeset(dev, radeon_crtc->crtc_id);
  225. radeon_crtc_load_lut(crtc);
  226. break;
  227. case DRM_MODE_DPMS_STANDBY:
  228. case DRM_MODE_DPMS_SUSPEND:
  229. case DRM_MODE_DPMS_OFF:
  230. /* XXX re-enable when interrupt support is added */
  231. if (!ASIC_IS_DCE4(rdev))
  232. drm_vblank_pre_modeset(dev, radeon_crtc->crtc_id);
  233. atombios_blank_crtc(crtc, ATOM_ENABLE);
  234. if (ASIC_IS_DCE3(rdev))
  235. atombios_enable_crtc_memreq(crtc, ATOM_DISABLE);
  236. atombios_enable_crtc(crtc, ATOM_DISABLE);
  237. break;
  238. }
  239. }
  240. static void
  241. atombios_set_crtc_dtd_timing(struct drm_crtc *crtc,
  242. struct drm_display_mode *mode)
  243. {
  244. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  245. struct drm_device *dev = crtc->dev;
  246. struct radeon_device *rdev = dev->dev_private;
  247. SET_CRTC_USING_DTD_TIMING_PARAMETERS args;
  248. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_UsingDTDTiming);
  249. u16 misc = 0;
  250. memset(&args, 0, sizeof(args));
  251. args.usH_Size = cpu_to_le16(mode->crtc_hdisplay);
  252. args.usH_Blanking_Time =
  253. cpu_to_le16(mode->crtc_hblank_end - mode->crtc_hdisplay);
  254. args.usV_Size = cpu_to_le16(mode->crtc_vdisplay);
  255. args.usV_Blanking_Time =
  256. cpu_to_le16(mode->crtc_vblank_end - mode->crtc_vdisplay);
  257. args.usH_SyncOffset =
  258. cpu_to_le16(mode->crtc_hsync_start - mode->crtc_hdisplay);
  259. args.usH_SyncWidth =
  260. cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
  261. args.usV_SyncOffset =
  262. cpu_to_le16(mode->crtc_vsync_start - mode->crtc_vdisplay);
  263. args.usV_SyncWidth =
  264. cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
  265. /*args.ucH_Border = mode->hborder;*/
  266. /*args.ucV_Border = mode->vborder;*/
  267. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  268. misc |= ATOM_VSYNC_POLARITY;
  269. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  270. misc |= ATOM_HSYNC_POLARITY;
  271. if (mode->flags & DRM_MODE_FLAG_CSYNC)
  272. misc |= ATOM_COMPOSITESYNC;
  273. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  274. misc |= ATOM_INTERLACE;
  275. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  276. misc |= ATOM_DOUBLE_CLOCK_MODE;
  277. args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
  278. args.ucCRTC = radeon_crtc->crtc_id;
  279. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  280. }
  281. static void atombios_crtc_set_timing(struct drm_crtc *crtc,
  282. struct drm_display_mode *mode)
  283. {
  284. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  285. struct drm_device *dev = crtc->dev;
  286. struct radeon_device *rdev = dev->dev_private;
  287. SET_CRTC_TIMING_PARAMETERS_PS_ALLOCATION args;
  288. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_Timing);
  289. u16 misc = 0;
  290. memset(&args, 0, sizeof(args));
  291. args.usH_Total = cpu_to_le16(mode->crtc_htotal);
  292. args.usH_Disp = cpu_to_le16(mode->crtc_hdisplay);
  293. args.usH_SyncStart = cpu_to_le16(mode->crtc_hsync_start);
  294. args.usH_SyncWidth =
  295. cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
  296. args.usV_Total = cpu_to_le16(mode->crtc_vtotal);
  297. args.usV_Disp = cpu_to_le16(mode->crtc_vdisplay);
  298. args.usV_SyncStart = cpu_to_le16(mode->crtc_vsync_start);
  299. args.usV_SyncWidth =
  300. cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
  301. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  302. misc |= ATOM_VSYNC_POLARITY;
  303. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  304. misc |= ATOM_HSYNC_POLARITY;
  305. if (mode->flags & DRM_MODE_FLAG_CSYNC)
  306. misc |= ATOM_COMPOSITESYNC;
  307. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  308. misc |= ATOM_INTERLACE;
  309. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  310. misc |= ATOM_DOUBLE_CLOCK_MODE;
  311. args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
  312. args.ucCRTC = radeon_crtc->crtc_id;
  313. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  314. }
  315. static void atombios_disable_ss(struct drm_crtc *crtc)
  316. {
  317. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  318. struct drm_device *dev = crtc->dev;
  319. struct radeon_device *rdev = dev->dev_private;
  320. u32 ss_cntl;
  321. if (ASIC_IS_DCE4(rdev)) {
  322. switch (radeon_crtc->pll_id) {
  323. case ATOM_PPLL1:
  324. ss_cntl = RREG32(EVERGREEN_P1PLL_SS_CNTL);
  325. ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
  326. WREG32(EVERGREEN_P1PLL_SS_CNTL, ss_cntl);
  327. break;
  328. case ATOM_PPLL2:
  329. ss_cntl = RREG32(EVERGREEN_P2PLL_SS_CNTL);
  330. ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
  331. WREG32(EVERGREEN_P2PLL_SS_CNTL, ss_cntl);
  332. break;
  333. case ATOM_DCPLL:
  334. case ATOM_PPLL_INVALID:
  335. return;
  336. }
  337. } else if (ASIC_IS_AVIVO(rdev)) {
  338. switch (radeon_crtc->pll_id) {
  339. case ATOM_PPLL1:
  340. ss_cntl = RREG32(AVIVO_P1PLL_INT_SS_CNTL);
  341. ss_cntl &= ~1;
  342. WREG32(AVIVO_P1PLL_INT_SS_CNTL, ss_cntl);
  343. break;
  344. case ATOM_PPLL2:
  345. ss_cntl = RREG32(AVIVO_P2PLL_INT_SS_CNTL);
  346. ss_cntl &= ~1;
  347. WREG32(AVIVO_P2PLL_INT_SS_CNTL, ss_cntl);
  348. break;
  349. case ATOM_DCPLL:
  350. case ATOM_PPLL_INVALID:
  351. return;
  352. }
  353. }
  354. }
  355. union atom_enable_ss {
  356. ENABLE_LVDS_SS_PARAMETERS legacy;
  357. ENABLE_SPREAD_SPECTRUM_ON_PPLL_PS_ALLOCATION v1;
  358. };
  359. static void atombios_enable_ss(struct drm_crtc *crtc)
  360. {
  361. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  362. struct drm_device *dev = crtc->dev;
  363. struct radeon_device *rdev = dev->dev_private;
  364. struct drm_encoder *encoder = NULL;
  365. struct radeon_encoder *radeon_encoder = NULL;
  366. struct radeon_encoder_atom_dig *dig = NULL;
  367. int index = GetIndexIntoMasterTable(COMMAND, EnableSpreadSpectrumOnPPLL);
  368. union atom_enable_ss args;
  369. uint16_t percentage = 0;
  370. uint8_t type = 0, step = 0, delay = 0, range = 0;
  371. /* XXX add ss support for DCE4 */
  372. if (ASIC_IS_DCE4(rdev))
  373. return;
  374. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  375. if (encoder->crtc == crtc) {
  376. radeon_encoder = to_radeon_encoder(encoder);
  377. /* only enable spread spectrum on LVDS */
  378. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  379. dig = radeon_encoder->enc_priv;
  380. if (dig && dig->ss) {
  381. percentage = dig->ss->percentage;
  382. type = dig->ss->type;
  383. step = dig->ss->step;
  384. delay = dig->ss->delay;
  385. range = dig->ss->range;
  386. } else
  387. return;
  388. } else
  389. return;
  390. break;
  391. }
  392. }
  393. if (!radeon_encoder)
  394. return;
  395. memset(&args, 0, sizeof(args));
  396. if (ASIC_IS_AVIVO(rdev)) {
  397. args.v1.usSpreadSpectrumPercentage = cpu_to_le16(percentage);
  398. args.v1.ucSpreadSpectrumType = type;
  399. args.v1.ucSpreadSpectrumStep = step;
  400. args.v1.ucSpreadSpectrumDelay = delay;
  401. args.v1.ucSpreadSpectrumRange = range;
  402. args.v1.ucPpll = radeon_crtc->crtc_id ? ATOM_PPLL2 : ATOM_PPLL1;
  403. args.v1.ucEnable = ATOM_ENABLE;
  404. } else {
  405. args.legacy.usSpreadSpectrumPercentage = cpu_to_le16(percentage);
  406. args.legacy.ucSpreadSpectrumType = type;
  407. args.legacy.ucSpreadSpectrumStepSize_Delay = (step & 3) << 2;
  408. args.legacy.ucSpreadSpectrumStepSize_Delay |= (delay & 7) << 4;
  409. args.legacy.ucEnable = ATOM_ENABLE;
  410. }
  411. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  412. }
  413. union adjust_pixel_clock {
  414. ADJUST_DISPLAY_PLL_PS_ALLOCATION v1;
  415. ADJUST_DISPLAY_PLL_PS_ALLOCATION_V3 v3;
  416. };
  417. static u32 atombios_adjust_pll(struct drm_crtc *crtc,
  418. struct drm_display_mode *mode,
  419. struct radeon_pll *pll)
  420. {
  421. struct drm_device *dev = crtc->dev;
  422. struct radeon_device *rdev = dev->dev_private;
  423. struct drm_encoder *encoder = NULL;
  424. struct radeon_encoder *radeon_encoder = NULL;
  425. u32 adjusted_clock = mode->clock;
  426. int encoder_mode = 0;
  427. /* reset the pll flags */
  428. pll->flags = 0;
  429. /* select the PLL algo */
  430. if (ASIC_IS_AVIVO(rdev)) {
  431. if (radeon_new_pll == 0)
  432. pll->algo = PLL_ALGO_LEGACY;
  433. else
  434. pll->algo = PLL_ALGO_NEW;
  435. } else {
  436. if (radeon_new_pll == 1)
  437. pll->algo = PLL_ALGO_NEW;
  438. else
  439. pll->algo = PLL_ALGO_LEGACY;
  440. }
  441. if (ASIC_IS_AVIVO(rdev)) {
  442. if ((rdev->family == CHIP_RS600) ||
  443. (rdev->family == CHIP_RS690) ||
  444. (rdev->family == CHIP_RS740))
  445. pll->flags |= (RADEON_PLL_USE_FRAC_FB_DIV |
  446. RADEON_PLL_PREFER_CLOSEST_LOWER);
  447. if (ASIC_IS_DCE32(rdev) && mode->clock > 200000) /* range limits??? */
  448. pll->flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
  449. else
  450. pll->flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
  451. } else {
  452. pll->flags |= RADEON_PLL_LEGACY;
  453. if (mode->clock > 200000) /* range limits??? */
  454. pll->flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
  455. else
  456. pll->flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
  457. }
  458. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  459. if (encoder->crtc == crtc) {
  460. radeon_encoder = to_radeon_encoder(encoder);
  461. encoder_mode = atombios_get_encoder_mode(encoder);
  462. if (ASIC_IS_AVIVO(rdev)) {
  463. /* DVO wants 2x pixel clock if the DVO chip is in 12 bit mode */
  464. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1)
  465. adjusted_clock = mode->clock * 2;
  466. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)) {
  467. pll->algo = PLL_ALGO_LEGACY;
  468. pll->flags |= RADEON_PLL_PREFER_CLOSEST_LOWER;
  469. }
  470. } else {
  471. if (encoder->encoder_type != DRM_MODE_ENCODER_DAC)
  472. pll->flags |= RADEON_PLL_NO_ODD_POST_DIV;
  473. if (encoder->encoder_type == DRM_MODE_ENCODER_LVDS)
  474. pll->flags |= RADEON_PLL_USE_REF_DIV;
  475. }
  476. break;
  477. }
  478. }
  479. /* DCE3+ has an AdjustDisplayPll that will adjust the pixel clock
  480. * accordingly based on the encoder/transmitter to work around
  481. * special hw requirements.
  482. */
  483. if (ASIC_IS_DCE3(rdev)) {
  484. union adjust_pixel_clock args;
  485. u8 frev, crev;
  486. int index;
  487. index = GetIndexIntoMasterTable(COMMAND, AdjustDisplayPll);
  488. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  489. &crev))
  490. return adjusted_clock;
  491. memset(&args, 0, sizeof(args));
  492. switch (frev) {
  493. case 1:
  494. switch (crev) {
  495. case 1:
  496. case 2:
  497. args.v1.usPixelClock = cpu_to_le16(mode->clock / 10);
  498. args.v1.ucTransmitterID = radeon_encoder->encoder_id;
  499. args.v1.ucEncodeMode = encoder_mode;
  500. atom_execute_table(rdev->mode_info.atom_context,
  501. index, (uint32_t *)&args);
  502. adjusted_clock = le16_to_cpu(args.v1.usPixelClock) * 10;
  503. break;
  504. case 3:
  505. args.v3.sInput.usPixelClock = cpu_to_le16(mode->clock / 10);
  506. args.v3.sInput.ucTransmitterID = radeon_encoder->encoder_id;
  507. args.v3.sInput.ucEncodeMode = encoder_mode;
  508. args.v3.sInput.ucDispPllConfig = 0;
  509. if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  510. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  511. if (encoder_mode == ATOM_ENCODER_MODE_DP)
  512. args.v3.sInput.ucDispPllConfig |=
  513. DISPPLL_CONFIG_COHERENT_MODE;
  514. else {
  515. if (dig->coherent_mode)
  516. args.v3.sInput.ucDispPllConfig |=
  517. DISPPLL_CONFIG_COHERENT_MODE;
  518. if (mode->clock > 165000)
  519. args.v3.sInput.ucDispPllConfig |=
  520. DISPPLL_CONFIG_DUAL_LINK;
  521. }
  522. } else if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  523. /* may want to enable SS on DP/eDP eventually */
  524. /*args.v3.sInput.ucDispPllConfig |=
  525. DISPPLL_CONFIG_SS_ENABLE;*/
  526. if (encoder_mode == ATOM_ENCODER_MODE_DP)
  527. args.v3.sInput.ucDispPllConfig |=
  528. DISPPLL_CONFIG_COHERENT_MODE;
  529. else {
  530. if (mode->clock > 165000)
  531. args.v3.sInput.ucDispPllConfig |=
  532. DISPPLL_CONFIG_DUAL_LINK;
  533. }
  534. }
  535. atom_execute_table(rdev->mode_info.atom_context,
  536. index, (uint32_t *)&args);
  537. adjusted_clock = le32_to_cpu(args.v3.sOutput.ulDispPllFreq) * 10;
  538. if (args.v3.sOutput.ucRefDiv) {
  539. pll->flags |= RADEON_PLL_USE_REF_DIV;
  540. pll->reference_div = args.v3.sOutput.ucRefDiv;
  541. }
  542. if (args.v3.sOutput.ucPostDiv) {
  543. pll->flags |= RADEON_PLL_USE_POST_DIV;
  544. pll->post_div = args.v3.sOutput.ucPostDiv;
  545. }
  546. break;
  547. default:
  548. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  549. return adjusted_clock;
  550. }
  551. break;
  552. default:
  553. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  554. return adjusted_clock;
  555. }
  556. }
  557. return adjusted_clock;
  558. }
  559. union set_pixel_clock {
  560. SET_PIXEL_CLOCK_PS_ALLOCATION base;
  561. PIXEL_CLOCK_PARAMETERS v1;
  562. PIXEL_CLOCK_PARAMETERS_V2 v2;
  563. PIXEL_CLOCK_PARAMETERS_V3 v3;
  564. PIXEL_CLOCK_PARAMETERS_V5 v5;
  565. };
  566. static void atombios_crtc_set_dcpll(struct drm_crtc *crtc)
  567. {
  568. struct drm_device *dev = crtc->dev;
  569. struct radeon_device *rdev = dev->dev_private;
  570. u8 frev, crev;
  571. int index;
  572. union set_pixel_clock args;
  573. memset(&args, 0, sizeof(args));
  574. index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
  575. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  576. &crev))
  577. return;
  578. switch (frev) {
  579. case 1:
  580. switch (crev) {
  581. case 5:
  582. /* if the default dcpll clock is specified,
  583. * SetPixelClock provides the dividers
  584. */
  585. args.v5.ucCRTC = ATOM_CRTC_INVALID;
  586. args.v5.usPixelClock = rdev->clock.default_dispclk;
  587. args.v5.ucPpll = ATOM_DCPLL;
  588. break;
  589. default:
  590. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  591. return;
  592. }
  593. break;
  594. default:
  595. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  596. return;
  597. }
  598. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  599. }
  600. static void atombios_crtc_set_pll(struct drm_crtc *crtc, struct drm_display_mode *mode)
  601. {
  602. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  603. struct drm_device *dev = crtc->dev;
  604. struct radeon_device *rdev = dev->dev_private;
  605. struct drm_encoder *encoder = NULL;
  606. struct radeon_encoder *radeon_encoder = NULL;
  607. u8 frev, crev;
  608. int index;
  609. union set_pixel_clock args;
  610. u32 pll_clock = mode->clock;
  611. u32 ref_div = 0, fb_div = 0, frac_fb_div = 0, post_div = 0;
  612. struct radeon_pll *pll;
  613. u32 adjusted_clock;
  614. int encoder_mode = 0;
  615. memset(&args, 0, sizeof(args));
  616. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  617. if (encoder->crtc == crtc) {
  618. radeon_encoder = to_radeon_encoder(encoder);
  619. encoder_mode = atombios_get_encoder_mode(encoder);
  620. break;
  621. }
  622. }
  623. if (!radeon_encoder)
  624. return;
  625. switch (radeon_crtc->pll_id) {
  626. case ATOM_PPLL1:
  627. pll = &rdev->clock.p1pll;
  628. break;
  629. case ATOM_PPLL2:
  630. pll = &rdev->clock.p2pll;
  631. break;
  632. case ATOM_DCPLL:
  633. case ATOM_PPLL_INVALID:
  634. pll = &rdev->clock.dcpll;
  635. break;
  636. }
  637. /* adjust pixel clock as needed */
  638. adjusted_clock = atombios_adjust_pll(crtc, mode, pll);
  639. radeon_compute_pll(pll, adjusted_clock, &pll_clock, &fb_div, &frac_fb_div,
  640. &ref_div, &post_div);
  641. index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
  642. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  643. &crev))
  644. return;
  645. switch (frev) {
  646. case 1:
  647. switch (crev) {
  648. case 1:
  649. args.v1.usPixelClock = cpu_to_le16(mode->clock / 10);
  650. args.v1.usRefDiv = cpu_to_le16(ref_div);
  651. args.v1.usFbDiv = cpu_to_le16(fb_div);
  652. args.v1.ucFracFbDiv = frac_fb_div;
  653. args.v1.ucPostDiv = post_div;
  654. args.v1.ucPpll = radeon_crtc->pll_id;
  655. args.v1.ucCRTC = radeon_crtc->crtc_id;
  656. args.v1.ucRefDivSrc = 1;
  657. break;
  658. case 2:
  659. args.v2.usPixelClock = cpu_to_le16(mode->clock / 10);
  660. args.v2.usRefDiv = cpu_to_le16(ref_div);
  661. args.v2.usFbDiv = cpu_to_le16(fb_div);
  662. args.v2.ucFracFbDiv = frac_fb_div;
  663. args.v2.ucPostDiv = post_div;
  664. args.v2.ucPpll = radeon_crtc->pll_id;
  665. args.v2.ucCRTC = radeon_crtc->crtc_id;
  666. args.v2.ucRefDivSrc = 1;
  667. break;
  668. case 3:
  669. args.v3.usPixelClock = cpu_to_le16(mode->clock / 10);
  670. args.v3.usRefDiv = cpu_to_le16(ref_div);
  671. args.v3.usFbDiv = cpu_to_le16(fb_div);
  672. args.v3.ucFracFbDiv = frac_fb_div;
  673. args.v3.ucPostDiv = post_div;
  674. args.v3.ucPpll = radeon_crtc->pll_id;
  675. args.v3.ucMiscInfo = (radeon_crtc->pll_id << 2);
  676. args.v3.ucTransmitterId = radeon_encoder->encoder_id;
  677. args.v3.ucEncoderMode = encoder_mode;
  678. break;
  679. case 5:
  680. args.v5.ucCRTC = radeon_crtc->crtc_id;
  681. args.v5.usPixelClock = cpu_to_le16(mode->clock / 10);
  682. args.v5.ucRefDiv = ref_div;
  683. args.v5.usFbDiv = cpu_to_le16(fb_div);
  684. args.v5.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
  685. args.v5.ucPostDiv = post_div;
  686. args.v5.ucMiscInfo = 0; /* HDMI depth, etc. */
  687. args.v5.ucTransmitterID = radeon_encoder->encoder_id;
  688. args.v5.ucEncoderMode = encoder_mode;
  689. args.v5.ucPpll = radeon_crtc->pll_id;
  690. break;
  691. default:
  692. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  693. return;
  694. }
  695. break;
  696. default:
  697. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  698. return;
  699. }
  700. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  701. }
  702. static int evergreen_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  703. struct drm_framebuffer *old_fb)
  704. {
  705. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  706. struct drm_device *dev = crtc->dev;
  707. struct radeon_device *rdev = dev->dev_private;
  708. struct radeon_framebuffer *radeon_fb;
  709. struct drm_gem_object *obj;
  710. struct radeon_bo *rbo;
  711. uint64_t fb_location;
  712. uint32_t fb_format, fb_pitch_pixels, tiling_flags;
  713. int r;
  714. /* no fb bound */
  715. if (!crtc->fb) {
  716. DRM_DEBUG("No FB bound\n");
  717. return 0;
  718. }
  719. radeon_fb = to_radeon_framebuffer(crtc->fb);
  720. /* Pin framebuffer & get tilling informations */
  721. obj = radeon_fb->obj;
  722. rbo = obj->driver_private;
  723. r = radeon_bo_reserve(rbo, false);
  724. if (unlikely(r != 0))
  725. return r;
  726. r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
  727. if (unlikely(r != 0)) {
  728. radeon_bo_unreserve(rbo);
  729. return -EINVAL;
  730. }
  731. radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
  732. radeon_bo_unreserve(rbo);
  733. switch (crtc->fb->bits_per_pixel) {
  734. case 8:
  735. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_8BPP) |
  736. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_INDEXED));
  737. break;
  738. case 15:
  739. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
  740. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB1555));
  741. break;
  742. case 16:
  743. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
  744. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB565));
  745. break;
  746. case 24:
  747. case 32:
  748. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_32BPP) |
  749. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB8888));
  750. break;
  751. default:
  752. DRM_ERROR("Unsupported screen depth %d\n",
  753. crtc->fb->bits_per_pixel);
  754. return -EINVAL;
  755. }
  756. switch (radeon_crtc->crtc_id) {
  757. case 0:
  758. WREG32(AVIVO_D1VGA_CONTROL, 0);
  759. break;
  760. case 1:
  761. WREG32(AVIVO_D2VGA_CONTROL, 0);
  762. break;
  763. case 2:
  764. WREG32(EVERGREEN_D3VGA_CONTROL, 0);
  765. break;
  766. case 3:
  767. WREG32(EVERGREEN_D4VGA_CONTROL, 0);
  768. break;
  769. case 4:
  770. WREG32(EVERGREEN_D5VGA_CONTROL, 0);
  771. break;
  772. case 5:
  773. WREG32(EVERGREEN_D6VGA_CONTROL, 0);
  774. break;
  775. default:
  776. break;
  777. }
  778. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  779. upper_32_bits(fb_location));
  780. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  781. upper_32_bits(fb_location));
  782. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  783. (u32)fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
  784. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  785. (u32) fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
  786. WREG32(EVERGREEN_GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
  787. WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
  788. WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
  789. WREG32(EVERGREEN_GRPH_X_START + radeon_crtc->crtc_offset, 0);
  790. WREG32(EVERGREEN_GRPH_Y_START + radeon_crtc->crtc_offset, 0);
  791. WREG32(EVERGREEN_GRPH_X_END + radeon_crtc->crtc_offset, crtc->fb->width);
  792. WREG32(EVERGREEN_GRPH_Y_END + radeon_crtc->crtc_offset, crtc->fb->height);
  793. fb_pitch_pixels = crtc->fb->pitch / (crtc->fb->bits_per_pixel / 8);
  794. WREG32(EVERGREEN_GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
  795. WREG32(EVERGREEN_GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
  796. WREG32(EVERGREEN_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
  797. crtc->mode.vdisplay);
  798. x &= ~3;
  799. y &= ~1;
  800. WREG32(EVERGREEN_VIEWPORT_START + radeon_crtc->crtc_offset,
  801. (x << 16) | y);
  802. WREG32(EVERGREEN_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
  803. (crtc->mode.hdisplay << 16) | crtc->mode.vdisplay);
  804. if (crtc->mode.flags & DRM_MODE_FLAG_INTERLACE)
  805. WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset,
  806. EVERGREEN_INTERLEAVE_EN);
  807. else
  808. WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  809. if (old_fb && old_fb != crtc->fb) {
  810. radeon_fb = to_radeon_framebuffer(old_fb);
  811. rbo = radeon_fb->obj->driver_private;
  812. r = radeon_bo_reserve(rbo, false);
  813. if (unlikely(r != 0))
  814. return r;
  815. radeon_bo_unpin(rbo);
  816. radeon_bo_unreserve(rbo);
  817. }
  818. /* Bytes per pixel may have changed */
  819. radeon_bandwidth_update(rdev);
  820. return 0;
  821. }
  822. static int avivo_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  823. struct drm_framebuffer *old_fb)
  824. {
  825. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  826. struct drm_device *dev = crtc->dev;
  827. struct radeon_device *rdev = dev->dev_private;
  828. struct radeon_framebuffer *radeon_fb;
  829. struct drm_gem_object *obj;
  830. struct radeon_bo *rbo;
  831. uint64_t fb_location;
  832. uint32_t fb_format, fb_pitch_pixels, tiling_flags;
  833. int r;
  834. /* no fb bound */
  835. if (!crtc->fb) {
  836. DRM_DEBUG("No FB bound\n");
  837. return 0;
  838. }
  839. radeon_fb = to_radeon_framebuffer(crtc->fb);
  840. /* Pin framebuffer & get tilling informations */
  841. obj = radeon_fb->obj;
  842. rbo = obj->driver_private;
  843. r = radeon_bo_reserve(rbo, false);
  844. if (unlikely(r != 0))
  845. return r;
  846. r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
  847. if (unlikely(r != 0)) {
  848. radeon_bo_unreserve(rbo);
  849. return -EINVAL;
  850. }
  851. radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
  852. radeon_bo_unreserve(rbo);
  853. switch (crtc->fb->bits_per_pixel) {
  854. case 8:
  855. fb_format =
  856. AVIVO_D1GRPH_CONTROL_DEPTH_8BPP |
  857. AVIVO_D1GRPH_CONTROL_8BPP_INDEXED;
  858. break;
  859. case 15:
  860. fb_format =
  861. AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
  862. AVIVO_D1GRPH_CONTROL_16BPP_ARGB1555;
  863. break;
  864. case 16:
  865. fb_format =
  866. AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
  867. AVIVO_D1GRPH_CONTROL_16BPP_RGB565;
  868. break;
  869. case 24:
  870. case 32:
  871. fb_format =
  872. AVIVO_D1GRPH_CONTROL_DEPTH_32BPP |
  873. AVIVO_D1GRPH_CONTROL_32BPP_ARGB8888;
  874. break;
  875. default:
  876. DRM_ERROR("Unsupported screen depth %d\n",
  877. crtc->fb->bits_per_pixel);
  878. return -EINVAL;
  879. }
  880. if (tiling_flags & RADEON_TILING_MACRO)
  881. fb_format |= AVIVO_D1GRPH_MACRO_ADDRESS_MODE;
  882. if (tiling_flags & RADEON_TILING_MICRO)
  883. fb_format |= AVIVO_D1GRPH_TILED;
  884. if (radeon_crtc->crtc_id == 0)
  885. WREG32(AVIVO_D1VGA_CONTROL, 0);
  886. else
  887. WREG32(AVIVO_D2VGA_CONTROL, 0);
  888. if (rdev->family >= CHIP_RV770) {
  889. if (radeon_crtc->crtc_id) {
  890. WREG32(R700_D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, 0);
  891. WREG32(R700_D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, 0);
  892. } else {
  893. WREG32(R700_D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, 0);
  894. WREG32(R700_D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, 0);
  895. }
  896. }
  897. WREG32(AVIVO_D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  898. (u32) fb_location);
  899. WREG32(AVIVO_D1GRPH_SECONDARY_SURFACE_ADDRESS +
  900. radeon_crtc->crtc_offset, (u32) fb_location);
  901. WREG32(AVIVO_D1GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
  902. WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
  903. WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
  904. WREG32(AVIVO_D1GRPH_X_START + radeon_crtc->crtc_offset, 0);
  905. WREG32(AVIVO_D1GRPH_Y_START + radeon_crtc->crtc_offset, 0);
  906. WREG32(AVIVO_D1GRPH_X_END + radeon_crtc->crtc_offset, crtc->fb->width);
  907. WREG32(AVIVO_D1GRPH_Y_END + radeon_crtc->crtc_offset, crtc->fb->height);
  908. fb_pitch_pixels = crtc->fb->pitch / (crtc->fb->bits_per_pixel / 8);
  909. WREG32(AVIVO_D1GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
  910. WREG32(AVIVO_D1GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
  911. WREG32(AVIVO_D1MODE_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
  912. crtc->mode.vdisplay);
  913. x &= ~3;
  914. y &= ~1;
  915. WREG32(AVIVO_D1MODE_VIEWPORT_START + radeon_crtc->crtc_offset,
  916. (x << 16) | y);
  917. WREG32(AVIVO_D1MODE_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
  918. (crtc->mode.hdisplay << 16) | crtc->mode.vdisplay);
  919. if (crtc->mode.flags & DRM_MODE_FLAG_INTERLACE)
  920. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset,
  921. AVIVO_D1MODE_INTERLEAVE_EN);
  922. else
  923. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  924. if (old_fb && old_fb != crtc->fb) {
  925. radeon_fb = to_radeon_framebuffer(old_fb);
  926. rbo = radeon_fb->obj->driver_private;
  927. r = radeon_bo_reserve(rbo, false);
  928. if (unlikely(r != 0))
  929. return r;
  930. radeon_bo_unpin(rbo);
  931. radeon_bo_unreserve(rbo);
  932. }
  933. /* Bytes per pixel may have changed */
  934. radeon_bandwidth_update(rdev);
  935. return 0;
  936. }
  937. int atombios_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  938. struct drm_framebuffer *old_fb)
  939. {
  940. struct drm_device *dev = crtc->dev;
  941. struct radeon_device *rdev = dev->dev_private;
  942. if (ASIC_IS_DCE4(rdev))
  943. return evergreen_crtc_set_base(crtc, x, y, old_fb);
  944. else if (ASIC_IS_AVIVO(rdev))
  945. return avivo_crtc_set_base(crtc, x, y, old_fb);
  946. else
  947. return radeon_crtc_set_base(crtc, x, y, old_fb);
  948. }
  949. /* properly set additional regs when using atombios */
  950. static void radeon_legacy_atom_fixup(struct drm_crtc *crtc)
  951. {
  952. struct drm_device *dev = crtc->dev;
  953. struct radeon_device *rdev = dev->dev_private;
  954. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  955. u32 disp_merge_cntl;
  956. switch (radeon_crtc->crtc_id) {
  957. case 0:
  958. disp_merge_cntl = RREG32(RADEON_DISP_MERGE_CNTL);
  959. disp_merge_cntl &= ~RADEON_DISP_RGB_OFFSET_EN;
  960. WREG32(RADEON_DISP_MERGE_CNTL, disp_merge_cntl);
  961. break;
  962. case 1:
  963. disp_merge_cntl = RREG32(RADEON_DISP2_MERGE_CNTL);
  964. disp_merge_cntl &= ~RADEON_DISP2_RGB_OFFSET_EN;
  965. WREG32(RADEON_DISP2_MERGE_CNTL, disp_merge_cntl);
  966. WREG32(RADEON_FP_H2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_H_SYNC_STRT_WID));
  967. WREG32(RADEON_FP_V2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_V_SYNC_STRT_WID));
  968. break;
  969. }
  970. }
  971. static int radeon_atom_pick_pll(struct drm_crtc *crtc)
  972. {
  973. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  974. struct drm_device *dev = crtc->dev;
  975. struct radeon_device *rdev = dev->dev_private;
  976. struct drm_encoder *test_encoder;
  977. struct drm_crtc *test_crtc;
  978. uint32_t pll_in_use = 0;
  979. if (ASIC_IS_DCE4(rdev)) {
  980. /* if crtc is driving DP and we have an ext clock, use that */
  981. list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
  982. if (test_encoder->crtc && (test_encoder->crtc == crtc)) {
  983. if (atombios_get_encoder_mode(test_encoder) == ATOM_ENCODER_MODE_DP) {
  984. if (rdev->clock.dp_extclk)
  985. return ATOM_PPLL_INVALID;
  986. }
  987. }
  988. }
  989. /* otherwise, pick one of the plls */
  990. list_for_each_entry(test_crtc, &dev->mode_config.crtc_list, head) {
  991. struct radeon_crtc *radeon_test_crtc;
  992. if (crtc == test_crtc)
  993. continue;
  994. radeon_test_crtc = to_radeon_crtc(test_crtc);
  995. if ((radeon_test_crtc->pll_id >= ATOM_PPLL1) &&
  996. (radeon_test_crtc->pll_id <= ATOM_PPLL2))
  997. pll_in_use |= (1 << radeon_test_crtc->pll_id);
  998. }
  999. if (!(pll_in_use & 1))
  1000. return ATOM_PPLL1;
  1001. return ATOM_PPLL2;
  1002. } else
  1003. return radeon_crtc->crtc_id;
  1004. }
  1005. int atombios_crtc_mode_set(struct drm_crtc *crtc,
  1006. struct drm_display_mode *mode,
  1007. struct drm_display_mode *adjusted_mode,
  1008. int x, int y, struct drm_framebuffer *old_fb)
  1009. {
  1010. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1011. struct drm_device *dev = crtc->dev;
  1012. struct radeon_device *rdev = dev->dev_private;
  1013. /* TODO color tiling */
  1014. atombios_disable_ss(crtc);
  1015. /* always set DCPLL */
  1016. if (ASIC_IS_DCE4(rdev))
  1017. atombios_crtc_set_dcpll(crtc);
  1018. atombios_crtc_set_pll(crtc, adjusted_mode);
  1019. atombios_enable_ss(crtc);
  1020. if (ASIC_IS_DCE4(rdev))
  1021. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1022. else if (ASIC_IS_AVIVO(rdev))
  1023. atombios_crtc_set_timing(crtc, adjusted_mode);
  1024. else {
  1025. atombios_crtc_set_timing(crtc, adjusted_mode);
  1026. if (radeon_crtc->crtc_id == 0)
  1027. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1028. radeon_legacy_atom_fixup(crtc);
  1029. }
  1030. atombios_crtc_set_base(crtc, x, y, old_fb);
  1031. atombios_overscan_setup(crtc, mode, adjusted_mode);
  1032. atombios_scaler_setup(crtc);
  1033. return 0;
  1034. }
  1035. static bool atombios_crtc_mode_fixup(struct drm_crtc *crtc,
  1036. struct drm_display_mode *mode,
  1037. struct drm_display_mode *adjusted_mode)
  1038. {
  1039. if (!radeon_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
  1040. return false;
  1041. return true;
  1042. }
  1043. static void atombios_crtc_prepare(struct drm_crtc *crtc)
  1044. {
  1045. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1046. /* pick pll */
  1047. radeon_crtc->pll_id = radeon_atom_pick_pll(crtc);
  1048. atombios_lock_crtc(crtc, ATOM_ENABLE);
  1049. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  1050. }
  1051. static void atombios_crtc_commit(struct drm_crtc *crtc)
  1052. {
  1053. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
  1054. atombios_lock_crtc(crtc, ATOM_DISABLE);
  1055. }
  1056. static const struct drm_crtc_helper_funcs atombios_helper_funcs = {
  1057. .dpms = atombios_crtc_dpms,
  1058. .mode_fixup = atombios_crtc_mode_fixup,
  1059. .mode_set = atombios_crtc_mode_set,
  1060. .mode_set_base = atombios_crtc_set_base,
  1061. .prepare = atombios_crtc_prepare,
  1062. .commit = atombios_crtc_commit,
  1063. .load_lut = radeon_crtc_load_lut,
  1064. };
  1065. void radeon_atombios_init_crtc(struct drm_device *dev,
  1066. struct radeon_crtc *radeon_crtc)
  1067. {
  1068. struct radeon_device *rdev = dev->dev_private;
  1069. if (ASIC_IS_DCE4(rdev)) {
  1070. switch (radeon_crtc->crtc_id) {
  1071. case 0:
  1072. default:
  1073. radeon_crtc->crtc_offset = EVERGREEN_CRTC0_REGISTER_OFFSET;
  1074. break;
  1075. case 1:
  1076. radeon_crtc->crtc_offset = EVERGREEN_CRTC1_REGISTER_OFFSET;
  1077. break;
  1078. case 2:
  1079. radeon_crtc->crtc_offset = EVERGREEN_CRTC2_REGISTER_OFFSET;
  1080. break;
  1081. case 3:
  1082. radeon_crtc->crtc_offset = EVERGREEN_CRTC3_REGISTER_OFFSET;
  1083. break;
  1084. case 4:
  1085. radeon_crtc->crtc_offset = EVERGREEN_CRTC4_REGISTER_OFFSET;
  1086. break;
  1087. case 5:
  1088. radeon_crtc->crtc_offset = EVERGREEN_CRTC5_REGISTER_OFFSET;
  1089. break;
  1090. }
  1091. } else {
  1092. if (radeon_crtc->crtc_id == 1)
  1093. radeon_crtc->crtc_offset =
  1094. AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL;
  1095. else
  1096. radeon_crtc->crtc_offset = 0;
  1097. }
  1098. radeon_crtc->pll_id = -1;
  1099. drm_crtc_helper_add(&radeon_crtc->base, &atombios_helper_funcs);
  1100. }