nouveau_sgdma.c 8.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341
  1. #include "drmP.h"
  2. #include "nouveau_drv.h"
  3. #include <linux/pagemap.h>
  4. #include <linux/slab.h>
  5. #define NV_CTXDMA_PAGE_SHIFT 12
  6. #define NV_CTXDMA_PAGE_SIZE (1 << NV_CTXDMA_PAGE_SHIFT)
  7. #define NV_CTXDMA_PAGE_MASK (NV_CTXDMA_PAGE_SIZE - 1)
  8. struct nouveau_sgdma_be {
  9. struct ttm_backend backend;
  10. struct drm_device *dev;
  11. dma_addr_t *pages;
  12. unsigned nr_pages;
  13. unsigned pte_start;
  14. bool bound;
  15. };
  16. static int
  17. nouveau_sgdma_populate(struct ttm_backend *be, unsigned long num_pages,
  18. struct page **pages, struct page *dummy_read_page)
  19. {
  20. struct nouveau_sgdma_be *nvbe = (struct nouveau_sgdma_be *)be;
  21. struct drm_device *dev = nvbe->dev;
  22. NV_DEBUG(nvbe->dev, "num_pages = %ld\n", num_pages);
  23. if (nvbe->pages)
  24. return -EINVAL;
  25. nvbe->pages = kmalloc(sizeof(dma_addr_t) * num_pages, GFP_KERNEL);
  26. if (!nvbe->pages)
  27. return -ENOMEM;
  28. nvbe->nr_pages = 0;
  29. while (num_pages--) {
  30. nvbe->pages[nvbe->nr_pages] =
  31. pci_map_page(dev->pdev, pages[nvbe->nr_pages], 0,
  32. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  33. if (pci_dma_mapping_error(dev->pdev,
  34. nvbe->pages[nvbe->nr_pages])) {
  35. be->func->clear(be);
  36. return -EFAULT;
  37. }
  38. nvbe->nr_pages++;
  39. }
  40. return 0;
  41. }
  42. static void
  43. nouveau_sgdma_clear(struct ttm_backend *be)
  44. {
  45. struct nouveau_sgdma_be *nvbe = (struct nouveau_sgdma_be *)be;
  46. struct drm_device *dev;
  47. if (nvbe && nvbe->pages) {
  48. dev = nvbe->dev;
  49. NV_DEBUG(dev, "\n");
  50. if (nvbe->bound)
  51. be->func->unbind(be);
  52. while (nvbe->nr_pages--) {
  53. pci_unmap_page(dev->pdev, nvbe->pages[nvbe->nr_pages],
  54. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  55. }
  56. kfree(nvbe->pages);
  57. nvbe->pages = NULL;
  58. nvbe->nr_pages = 0;
  59. }
  60. }
  61. static inline unsigned
  62. nouveau_sgdma_pte(struct drm_device *dev, uint64_t offset)
  63. {
  64. struct drm_nouveau_private *dev_priv = dev->dev_private;
  65. unsigned pte = (offset >> NV_CTXDMA_PAGE_SHIFT);
  66. if (dev_priv->card_type < NV_50)
  67. return pte + 2;
  68. return pte << 1;
  69. }
  70. static int
  71. nouveau_sgdma_bind(struct ttm_backend *be, struct ttm_mem_reg *mem)
  72. {
  73. struct nouveau_sgdma_be *nvbe = (struct nouveau_sgdma_be *)be;
  74. struct drm_device *dev = nvbe->dev;
  75. struct drm_nouveau_private *dev_priv = dev->dev_private;
  76. struct nouveau_gpuobj *gpuobj = dev_priv->gart_info.sg_ctxdma;
  77. unsigned i, j, pte;
  78. NV_DEBUG(dev, "pg=0x%lx\n", mem->mm_node->start);
  79. dev_priv->engine.instmem.prepare_access(nvbe->dev, true);
  80. pte = nouveau_sgdma_pte(nvbe->dev, mem->mm_node->start << PAGE_SHIFT);
  81. nvbe->pte_start = pte;
  82. for (i = 0; i < nvbe->nr_pages; i++) {
  83. dma_addr_t dma_offset = nvbe->pages[i];
  84. uint32_t offset_l = lower_32_bits(dma_offset);
  85. uint32_t offset_h = upper_32_bits(dma_offset);
  86. for (j = 0; j < PAGE_SIZE / NV_CTXDMA_PAGE_SIZE; j++) {
  87. if (dev_priv->card_type < NV_50)
  88. nv_wo32(dev, gpuobj, pte++, offset_l | 3);
  89. else {
  90. nv_wo32(dev, gpuobj, pte++, offset_l | 0x21);
  91. nv_wo32(dev, gpuobj, pte++, offset_h & 0xff);
  92. }
  93. dma_offset += NV_CTXDMA_PAGE_SIZE;
  94. }
  95. }
  96. dev_priv->engine.instmem.finish_access(nvbe->dev);
  97. if (dev_priv->card_type == NV_50) {
  98. nv_wr32(dev, 0x100c80, 0x00050001);
  99. if (!nv_wait(0x100c80, 0x00000001, 0x00000000)) {
  100. NV_ERROR(dev, "timeout: (0x100c80 & 1) == 0 (2)\n");
  101. NV_ERROR(dev, "0x100c80 = 0x%08x\n",
  102. nv_rd32(dev, 0x100c80));
  103. return -EBUSY;
  104. }
  105. nv_wr32(dev, 0x100c80, 0x00000001);
  106. if (!nv_wait(0x100c80, 0x00000001, 0x00000000)) {
  107. NV_ERROR(dev, "timeout: (0x100c80 & 1) == 0 (2)\n");
  108. NV_ERROR(dev, "0x100c80 = 0x%08x\n",
  109. nv_rd32(dev, 0x100c80));
  110. return -EBUSY;
  111. }
  112. }
  113. nvbe->bound = true;
  114. return 0;
  115. }
  116. static int
  117. nouveau_sgdma_unbind(struct ttm_backend *be)
  118. {
  119. struct nouveau_sgdma_be *nvbe = (struct nouveau_sgdma_be *)be;
  120. struct drm_device *dev = nvbe->dev;
  121. struct drm_nouveau_private *dev_priv = dev->dev_private;
  122. struct nouveau_gpuobj *gpuobj = dev_priv->gart_info.sg_ctxdma;
  123. unsigned i, j, pte;
  124. NV_DEBUG(dev, "\n");
  125. if (!nvbe->bound)
  126. return 0;
  127. dev_priv->engine.instmem.prepare_access(nvbe->dev, true);
  128. pte = nvbe->pte_start;
  129. for (i = 0; i < nvbe->nr_pages; i++) {
  130. dma_addr_t dma_offset = dev_priv->gart_info.sg_dummy_bus;
  131. for (j = 0; j < PAGE_SIZE / NV_CTXDMA_PAGE_SIZE; j++) {
  132. if (dev_priv->card_type < NV_50)
  133. nv_wo32(dev, gpuobj, pte++, dma_offset | 3);
  134. else {
  135. nv_wo32(dev, gpuobj, pte++, dma_offset | 0x21);
  136. nv_wo32(dev, gpuobj, pte++, 0x00000000);
  137. }
  138. dma_offset += NV_CTXDMA_PAGE_SIZE;
  139. }
  140. }
  141. dev_priv->engine.instmem.finish_access(nvbe->dev);
  142. if (dev_priv->card_type == NV_50) {
  143. nv_wr32(dev, 0x100c80, 0x00050001);
  144. if (!nv_wait(0x100c80, 0x00000001, 0x00000000)) {
  145. NV_ERROR(dev, "timeout: (0x100c80 & 1) == 0 (2)\n");
  146. NV_ERROR(dev, "0x100c80 = 0x%08x\n",
  147. nv_rd32(dev, 0x100c80));
  148. return -EBUSY;
  149. }
  150. nv_wr32(dev, 0x100c80, 0x00000001);
  151. if (!nv_wait(0x100c80, 0x00000001, 0x00000000)) {
  152. NV_ERROR(dev, "timeout: (0x100c80 & 1) == 0 (2)\n");
  153. NV_ERROR(dev, "0x100c80 = 0x%08x\n",
  154. nv_rd32(dev, 0x100c80));
  155. return -EBUSY;
  156. }
  157. }
  158. nvbe->bound = false;
  159. return 0;
  160. }
  161. static void
  162. nouveau_sgdma_destroy(struct ttm_backend *be)
  163. {
  164. struct nouveau_sgdma_be *nvbe = (struct nouveau_sgdma_be *)be;
  165. if (be) {
  166. NV_DEBUG(nvbe->dev, "\n");
  167. if (nvbe) {
  168. if (nvbe->pages)
  169. be->func->clear(be);
  170. kfree(nvbe);
  171. }
  172. }
  173. }
  174. static struct ttm_backend_func nouveau_sgdma_backend = {
  175. .populate = nouveau_sgdma_populate,
  176. .clear = nouveau_sgdma_clear,
  177. .bind = nouveau_sgdma_bind,
  178. .unbind = nouveau_sgdma_unbind,
  179. .destroy = nouveau_sgdma_destroy
  180. };
  181. struct ttm_backend *
  182. nouveau_sgdma_init_ttm(struct drm_device *dev)
  183. {
  184. struct drm_nouveau_private *dev_priv = dev->dev_private;
  185. struct nouveau_sgdma_be *nvbe;
  186. if (!dev_priv->gart_info.sg_ctxdma)
  187. return NULL;
  188. nvbe = kzalloc(sizeof(*nvbe), GFP_KERNEL);
  189. if (!nvbe)
  190. return NULL;
  191. nvbe->dev = dev;
  192. nvbe->backend.func = &nouveau_sgdma_backend;
  193. return &nvbe->backend;
  194. }
  195. int
  196. nouveau_sgdma_init(struct drm_device *dev)
  197. {
  198. struct drm_nouveau_private *dev_priv = dev->dev_private;
  199. struct nouveau_gpuobj *gpuobj = NULL;
  200. uint32_t aper_size, obj_size;
  201. int i, ret;
  202. if (dev_priv->card_type < NV_50) {
  203. aper_size = (64 * 1024 * 1024);
  204. obj_size = (aper_size >> NV_CTXDMA_PAGE_SHIFT) * 4;
  205. obj_size += 8; /* ctxdma header */
  206. } else {
  207. /* 1 entire VM page table */
  208. aper_size = (512 * 1024 * 1024);
  209. obj_size = (aper_size >> NV_CTXDMA_PAGE_SHIFT) * 8;
  210. }
  211. ret = nouveau_gpuobj_new(dev, NULL, obj_size, 16,
  212. NVOBJ_FLAG_ALLOW_NO_REFS |
  213. NVOBJ_FLAG_ZERO_ALLOC |
  214. NVOBJ_FLAG_ZERO_FREE, &gpuobj);
  215. if (ret) {
  216. NV_ERROR(dev, "Error creating sgdma object: %d\n", ret);
  217. return ret;
  218. }
  219. dev_priv->gart_info.sg_dummy_page =
  220. alloc_page(GFP_KERNEL|__GFP_DMA32);
  221. set_bit(PG_locked, &dev_priv->gart_info.sg_dummy_page->flags);
  222. dev_priv->gart_info.sg_dummy_bus =
  223. pci_map_page(dev->pdev, dev_priv->gart_info.sg_dummy_page, 0,
  224. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  225. dev_priv->engine.instmem.prepare_access(dev, true);
  226. if (dev_priv->card_type < NV_50) {
  227. /* Maybe use NV_DMA_TARGET_AGP for PCIE? NVIDIA do this, and
  228. * confirmed to work on c51. Perhaps means NV_DMA_TARGET_PCIE
  229. * on those cards? */
  230. nv_wo32(dev, gpuobj, 0, NV_CLASS_DMA_IN_MEMORY |
  231. (1 << 12) /* PT present */ |
  232. (0 << 13) /* PT *not* linear */ |
  233. (NV_DMA_ACCESS_RW << 14) |
  234. (NV_DMA_TARGET_PCI << 16));
  235. nv_wo32(dev, gpuobj, 1, aper_size - 1);
  236. for (i = 2; i < 2 + (aper_size >> 12); i++) {
  237. nv_wo32(dev, gpuobj, i,
  238. dev_priv->gart_info.sg_dummy_bus | 3);
  239. }
  240. } else {
  241. for (i = 0; i < obj_size; i += 8) {
  242. nv_wo32(dev, gpuobj, (i+0)/4,
  243. dev_priv->gart_info.sg_dummy_bus | 0x21);
  244. nv_wo32(dev, gpuobj, (i+4)/4, 0);
  245. }
  246. }
  247. dev_priv->engine.instmem.finish_access(dev);
  248. dev_priv->gart_info.type = NOUVEAU_GART_SGDMA;
  249. dev_priv->gart_info.aper_base = 0;
  250. dev_priv->gart_info.aper_size = aper_size;
  251. dev_priv->gart_info.sg_ctxdma = gpuobj;
  252. return 0;
  253. }
  254. void
  255. nouveau_sgdma_takedown(struct drm_device *dev)
  256. {
  257. struct drm_nouveau_private *dev_priv = dev->dev_private;
  258. if (dev_priv->gart_info.sg_dummy_page) {
  259. pci_unmap_page(dev->pdev, dev_priv->gart_info.sg_dummy_bus,
  260. NV_CTXDMA_PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  261. unlock_page(dev_priv->gart_info.sg_dummy_page);
  262. __free_page(dev_priv->gart_info.sg_dummy_page);
  263. dev_priv->gart_info.sg_dummy_page = NULL;
  264. dev_priv->gart_info.sg_dummy_bus = 0;
  265. }
  266. nouveau_gpuobj_del(dev, &dev_priv->gart_info.sg_ctxdma);
  267. }
  268. int
  269. nouveau_sgdma_get_page(struct drm_device *dev, uint32_t offset, uint32_t *page)
  270. {
  271. struct drm_nouveau_private *dev_priv = dev->dev_private;
  272. struct nouveau_gpuobj *gpuobj = dev_priv->gart_info.sg_ctxdma;
  273. struct nouveau_instmem_engine *instmem = &dev_priv->engine.instmem;
  274. int pte;
  275. pte = (offset >> NV_CTXDMA_PAGE_SHIFT);
  276. if (dev_priv->card_type < NV_50) {
  277. instmem->prepare_access(dev, false);
  278. *page = nv_ro32(dev, gpuobj, (pte + 2)) & ~NV_CTXDMA_PAGE_MASK;
  279. instmem->finish_access(dev);
  280. return 0;
  281. }
  282. NV_ERROR(dev, "Unimplemented on NV50\n");
  283. return -EINVAL;
  284. }