intel_sdvo.c 87 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910
  1. /*
  2. * Copyright 2006 Dave Airlie <airlied@linux.ie>
  3. * Copyright © 2006-2007 Intel Corporation
  4. * Jesse Barnes <jesse.barnes@intel.com>
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  21. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  22. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  23. * DEALINGS IN THE SOFTWARE.
  24. *
  25. * Authors:
  26. * Eric Anholt <eric@anholt.net>
  27. */
  28. #include <linux/i2c.h>
  29. #include <linux/slab.h>
  30. #include <linux/delay.h>
  31. #include "drmP.h"
  32. #include "drm.h"
  33. #include "drm_crtc.h"
  34. #include "intel_drv.h"
  35. #include "drm_edid.h"
  36. #include "i915_drm.h"
  37. #include "i915_drv.h"
  38. #include "intel_sdvo_regs.h"
  39. #include <linux/dmi.h>
  40. static char *tv_format_names[] = {
  41. "NTSC_M" , "NTSC_J" , "NTSC_443",
  42. "PAL_B" , "PAL_D" , "PAL_G" ,
  43. "PAL_H" , "PAL_I" , "PAL_M" ,
  44. "PAL_N" , "PAL_NC" , "PAL_60" ,
  45. "SECAM_B" , "SECAM_D" , "SECAM_G" ,
  46. "SECAM_K" , "SECAM_K1", "SECAM_L" ,
  47. "SECAM_60"
  48. };
  49. #define TV_FORMAT_NUM (sizeof(tv_format_names) / sizeof(*tv_format_names))
  50. struct intel_sdvo_priv {
  51. u8 slave_addr;
  52. /* Register for the SDVO device: SDVOB or SDVOC */
  53. int sdvo_reg;
  54. /* Active outputs controlled by this SDVO output */
  55. uint16_t controlled_output;
  56. /*
  57. * Capabilities of the SDVO device returned by
  58. * i830_sdvo_get_capabilities()
  59. */
  60. struct intel_sdvo_caps caps;
  61. /* Pixel clock limitations reported by the SDVO device, in kHz */
  62. int pixel_clock_min, pixel_clock_max;
  63. /*
  64. * For multiple function SDVO device,
  65. * this is for current attached outputs.
  66. */
  67. uint16_t attached_output;
  68. /**
  69. * This is set if we're going to treat the device as TV-out.
  70. *
  71. * While we have these nice friendly flags for output types that ought
  72. * to decide this for us, the S-Video output on our HDMI+S-Video card
  73. * shows up as RGB1 (VGA).
  74. */
  75. bool is_tv;
  76. /* This is for current tv format name */
  77. char *tv_format_name;
  78. /* This contains all current supported TV format */
  79. char *tv_format_supported[TV_FORMAT_NUM];
  80. int format_supported_num;
  81. struct drm_property *tv_format_property;
  82. struct drm_property *tv_format_name_property[TV_FORMAT_NUM];
  83. /**
  84. * This is set if we treat the device as HDMI, instead of DVI.
  85. */
  86. bool is_hdmi;
  87. /**
  88. * This is set if we detect output of sdvo device as LVDS.
  89. */
  90. bool is_lvds;
  91. /**
  92. * This is sdvo flags for input timing.
  93. */
  94. uint8_t sdvo_flags;
  95. /**
  96. * This is sdvo fixed pannel mode pointer
  97. */
  98. struct drm_display_mode *sdvo_lvds_fixed_mode;
  99. /**
  100. * Returned SDTV resolutions allowed for the current format, if the
  101. * device reported it.
  102. */
  103. struct intel_sdvo_sdtv_resolution_reply sdtv_resolutions;
  104. /*
  105. * supported encoding mode, used to determine whether HDMI is
  106. * supported
  107. */
  108. struct intel_sdvo_encode encode;
  109. /* DDC bus used by this SDVO encoder */
  110. uint8_t ddc_bus;
  111. /* Mac mini hack -- use the same DDC as the analog connector */
  112. struct i2c_adapter *analog_ddc_bus;
  113. int save_sdvo_mult;
  114. u16 save_active_outputs;
  115. struct intel_sdvo_dtd save_input_dtd_1, save_input_dtd_2;
  116. struct intel_sdvo_dtd save_output_dtd[16];
  117. u32 save_SDVOX;
  118. /* add the property for the SDVO-TV */
  119. struct drm_property *left_property;
  120. struct drm_property *right_property;
  121. struct drm_property *top_property;
  122. struct drm_property *bottom_property;
  123. struct drm_property *hpos_property;
  124. struct drm_property *vpos_property;
  125. /* add the property for the SDVO-TV/LVDS */
  126. struct drm_property *brightness_property;
  127. struct drm_property *contrast_property;
  128. struct drm_property *saturation_property;
  129. struct drm_property *hue_property;
  130. /* Add variable to record current setting for the above property */
  131. u32 left_margin, right_margin, top_margin, bottom_margin;
  132. /* this is to get the range of margin.*/
  133. u32 max_hscan, max_vscan;
  134. u32 max_hpos, cur_hpos;
  135. u32 max_vpos, cur_vpos;
  136. u32 cur_brightness, max_brightness;
  137. u32 cur_contrast, max_contrast;
  138. u32 cur_saturation, max_saturation;
  139. u32 cur_hue, max_hue;
  140. };
  141. static bool
  142. intel_sdvo_output_setup(struct intel_encoder *intel_encoder, uint16_t flags);
  143. /**
  144. * Writes the SDVOB or SDVOC with the given value, but always writes both
  145. * SDVOB and SDVOC to work around apparent hardware issues (according to
  146. * comments in the BIOS).
  147. */
  148. static void intel_sdvo_write_sdvox(struct intel_encoder *intel_encoder, u32 val)
  149. {
  150. struct drm_device *dev = intel_encoder->base.dev;
  151. struct drm_i915_private *dev_priv = dev->dev_private;
  152. struct intel_sdvo_priv *sdvo_priv = intel_encoder->dev_priv;
  153. u32 bval = val, cval = val;
  154. int i;
  155. if (sdvo_priv->sdvo_reg == SDVOB) {
  156. cval = I915_READ(SDVOC);
  157. } else {
  158. bval = I915_READ(SDVOB);
  159. }
  160. /*
  161. * Write the registers twice for luck. Sometimes,
  162. * writing them only once doesn't appear to 'stick'.
  163. * The BIOS does this too. Yay, magic
  164. */
  165. for (i = 0; i < 2; i++)
  166. {
  167. I915_WRITE(SDVOB, bval);
  168. I915_READ(SDVOB);
  169. I915_WRITE(SDVOC, cval);
  170. I915_READ(SDVOC);
  171. }
  172. }
  173. static bool intel_sdvo_read_byte(struct intel_encoder *intel_encoder, u8 addr,
  174. u8 *ch)
  175. {
  176. struct intel_sdvo_priv *sdvo_priv = intel_encoder->dev_priv;
  177. u8 out_buf[2];
  178. u8 buf[2];
  179. int ret;
  180. struct i2c_msg msgs[] = {
  181. {
  182. .addr = sdvo_priv->slave_addr >> 1,
  183. .flags = 0,
  184. .len = 1,
  185. .buf = out_buf,
  186. },
  187. {
  188. .addr = sdvo_priv->slave_addr >> 1,
  189. .flags = I2C_M_RD,
  190. .len = 1,
  191. .buf = buf,
  192. }
  193. };
  194. out_buf[0] = addr;
  195. out_buf[1] = 0;
  196. if ((ret = i2c_transfer(intel_encoder->i2c_bus, msgs, 2)) == 2)
  197. {
  198. *ch = buf[0];
  199. return true;
  200. }
  201. DRM_DEBUG_KMS("i2c transfer returned %d\n", ret);
  202. return false;
  203. }
  204. static bool intel_sdvo_write_byte(struct intel_encoder *intel_encoder, int addr,
  205. u8 ch)
  206. {
  207. struct intel_sdvo_priv *sdvo_priv = intel_encoder->dev_priv;
  208. u8 out_buf[2];
  209. struct i2c_msg msgs[] = {
  210. {
  211. .addr = sdvo_priv->slave_addr >> 1,
  212. .flags = 0,
  213. .len = 2,
  214. .buf = out_buf,
  215. }
  216. };
  217. out_buf[0] = addr;
  218. out_buf[1] = ch;
  219. if (i2c_transfer(intel_encoder->i2c_bus, msgs, 1) == 1)
  220. {
  221. return true;
  222. }
  223. return false;
  224. }
  225. #define SDVO_CMD_NAME_ENTRY(cmd) {cmd, #cmd}
  226. /** Mapping of command numbers to names, for debug output */
  227. static const struct _sdvo_cmd_name {
  228. u8 cmd;
  229. char *name;
  230. } sdvo_cmd_names[] = {
  231. SDVO_CMD_NAME_ENTRY(SDVO_CMD_RESET),
  232. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_DEVICE_CAPS),
  233. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FIRMWARE_REV),
  234. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TRAINED_INPUTS),
  235. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ACTIVE_OUTPUTS),
  236. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ACTIVE_OUTPUTS),
  237. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_IN_OUT_MAP),
  238. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_IN_OUT_MAP),
  239. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ATTACHED_DISPLAYS),
  240. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HOT_PLUG_SUPPORT),
  241. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ACTIVE_HOT_PLUG),
  242. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ACTIVE_HOT_PLUG),
  243. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INTERRUPT_EVENT_SOURCE),
  244. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TARGET_INPUT),
  245. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TARGET_OUTPUT),
  246. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_TIMINGS_PART1),
  247. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_TIMINGS_PART2),
  248. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART1),
  249. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART2),
  250. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART1),
  251. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OUTPUT_TIMINGS_PART1),
  252. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OUTPUT_TIMINGS_PART2),
  253. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_TIMINGS_PART1),
  254. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_TIMINGS_PART2),
  255. SDVO_CMD_NAME_ENTRY(SDVO_CMD_CREATE_PREFERRED_INPUT_TIMING),
  256. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART1),
  257. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART2),
  258. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_PIXEL_CLOCK_RANGE),
  259. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_PIXEL_CLOCK_RANGE),
  260. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_CLOCK_RATE_MULTS),
  261. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_CLOCK_RATE_MULT),
  262. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CLOCK_RATE_MULT),
  263. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_TV_FORMATS),
  264. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_FORMAT),
  265. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_FORMAT),
  266. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_POWER_STATES),
  267. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_POWER_STATE),
  268. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ENCODER_POWER_STATE),
  269. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_DISPLAY_POWER_STATE),
  270. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CONTROL_BUS_SWITCH),
  271. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SDTV_RESOLUTION_SUPPORT),
  272. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SCALED_HDTV_RESOLUTION_SUPPORT),
  273. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_ENHANCEMENTS),
  274. /* Add the op code for SDVO enhancements */
  275. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_POSITION_H),
  276. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_POSITION_H),
  277. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_POSITION_H),
  278. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_POSITION_V),
  279. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_POSITION_V),
  280. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_POSITION_V),
  281. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_SATURATION),
  282. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SATURATION),
  283. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_SATURATION),
  284. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_HUE),
  285. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HUE),
  286. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HUE),
  287. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_CONTRAST),
  288. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_CONTRAST),
  289. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CONTRAST),
  290. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_BRIGHTNESS),
  291. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_BRIGHTNESS),
  292. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_BRIGHTNESS),
  293. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_OVERSCAN_H),
  294. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OVERSCAN_H),
  295. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OVERSCAN_H),
  296. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_OVERSCAN_V),
  297. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OVERSCAN_V),
  298. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OVERSCAN_V),
  299. /* HDMI op code */
  300. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPP_ENCODE),
  301. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ENCODE),
  302. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ENCODE),
  303. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_PIXEL_REPLI),
  304. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PIXEL_REPLI),
  305. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_COLORIMETRY_CAP),
  306. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_COLORIMETRY),
  307. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_COLORIMETRY),
  308. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_AUDIO_ENCRYPT_PREFER),
  309. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_AUDIO_STAT),
  310. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_AUDIO_STAT),
  311. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_INDEX),
  312. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_INDEX),
  313. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_INFO),
  314. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_AV_SPLIT),
  315. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_AV_SPLIT),
  316. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_TXRATE),
  317. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_TXRATE),
  318. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_DATA),
  319. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_DATA),
  320. };
  321. #define SDVO_NAME(dev_priv) ((dev_priv)->sdvo_reg == SDVOB ? "SDVOB" : "SDVOC")
  322. #define SDVO_PRIV(encoder) ((struct intel_sdvo_priv *) (encoder)->dev_priv)
  323. static void intel_sdvo_debug_write(struct intel_encoder *intel_encoder, u8 cmd,
  324. void *args, int args_len)
  325. {
  326. struct intel_sdvo_priv *sdvo_priv = intel_encoder->dev_priv;
  327. int i;
  328. DRM_DEBUG_KMS("%s: W: %02X ",
  329. SDVO_NAME(sdvo_priv), cmd);
  330. for (i = 0; i < args_len; i++)
  331. DRM_LOG_KMS("%02X ", ((u8 *)args)[i]);
  332. for (; i < 8; i++)
  333. DRM_LOG_KMS(" ");
  334. for (i = 0; i < sizeof(sdvo_cmd_names) / sizeof(sdvo_cmd_names[0]); i++) {
  335. if (cmd == sdvo_cmd_names[i].cmd) {
  336. DRM_LOG_KMS("(%s)", sdvo_cmd_names[i].name);
  337. break;
  338. }
  339. }
  340. if (i == sizeof(sdvo_cmd_names)/ sizeof(sdvo_cmd_names[0]))
  341. DRM_LOG_KMS("(%02X)", cmd);
  342. DRM_LOG_KMS("\n");
  343. }
  344. static void intel_sdvo_write_cmd(struct intel_encoder *intel_encoder, u8 cmd,
  345. void *args, int args_len)
  346. {
  347. int i;
  348. intel_sdvo_debug_write(intel_encoder, cmd, args, args_len);
  349. for (i = 0; i < args_len; i++) {
  350. intel_sdvo_write_byte(intel_encoder, SDVO_I2C_ARG_0 - i,
  351. ((u8*)args)[i]);
  352. }
  353. intel_sdvo_write_byte(intel_encoder, SDVO_I2C_OPCODE, cmd);
  354. }
  355. static const char *cmd_status_names[] = {
  356. "Power on",
  357. "Success",
  358. "Not supported",
  359. "Invalid arg",
  360. "Pending",
  361. "Target not specified",
  362. "Scaling not supported"
  363. };
  364. static void intel_sdvo_debug_response(struct intel_encoder *intel_encoder,
  365. void *response, int response_len,
  366. u8 status)
  367. {
  368. struct intel_sdvo_priv *sdvo_priv = intel_encoder->dev_priv;
  369. int i;
  370. DRM_DEBUG_KMS("%s: R: ", SDVO_NAME(sdvo_priv));
  371. for (i = 0; i < response_len; i++)
  372. DRM_LOG_KMS("%02X ", ((u8 *)response)[i]);
  373. for (; i < 8; i++)
  374. DRM_LOG_KMS(" ");
  375. if (status <= SDVO_CMD_STATUS_SCALING_NOT_SUPP)
  376. DRM_LOG_KMS("(%s)", cmd_status_names[status]);
  377. else
  378. DRM_LOG_KMS("(??? %d)", status);
  379. DRM_LOG_KMS("\n");
  380. }
  381. static u8 intel_sdvo_read_response(struct intel_encoder *intel_encoder,
  382. void *response, int response_len)
  383. {
  384. int i;
  385. u8 status;
  386. u8 retry = 50;
  387. while (retry--) {
  388. /* Read the command response */
  389. for (i = 0; i < response_len; i++) {
  390. intel_sdvo_read_byte(intel_encoder,
  391. SDVO_I2C_RETURN_0 + i,
  392. &((u8 *)response)[i]);
  393. }
  394. /* read the return status */
  395. intel_sdvo_read_byte(intel_encoder, SDVO_I2C_CMD_STATUS,
  396. &status);
  397. intel_sdvo_debug_response(intel_encoder, response, response_len,
  398. status);
  399. if (status != SDVO_CMD_STATUS_PENDING)
  400. return status;
  401. mdelay(50);
  402. }
  403. return status;
  404. }
  405. static int intel_sdvo_get_pixel_multiplier(struct drm_display_mode *mode)
  406. {
  407. if (mode->clock >= 100000)
  408. return 1;
  409. else if (mode->clock >= 50000)
  410. return 2;
  411. else
  412. return 4;
  413. }
  414. /**
  415. * Try to read the response after issuie the DDC switch command. But it
  416. * is noted that we must do the action of reading response and issuing DDC
  417. * switch command in one I2C transaction. Otherwise when we try to start
  418. * another I2C transaction after issuing the DDC bus switch, it will be
  419. * switched to the internal SDVO register.
  420. */
  421. static void intel_sdvo_set_control_bus_switch(struct intel_encoder *intel_encoder,
  422. u8 target)
  423. {
  424. struct intel_sdvo_priv *sdvo_priv = intel_encoder->dev_priv;
  425. u8 out_buf[2], cmd_buf[2], ret_value[2], ret;
  426. struct i2c_msg msgs[] = {
  427. {
  428. .addr = sdvo_priv->slave_addr >> 1,
  429. .flags = 0,
  430. .len = 2,
  431. .buf = out_buf,
  432. },
  433. /* the following two are to read the response */
  434. {
  435. .addr = sdvo_priv->slave_addr >> 1,
  436. .flags = 0,
  437. .len = 1,
  438. .buf = cmd_buf,
  439. },
  440. {
  441. .addr = sdvo_priv->slave_addr >> 1,
  442. .flags = I2C_M_RD,
  443. .len = 1,
  444. .buf = ret_value,
  445. },
  446. };
  447. intel_sdvo_debug_write(intel_encoder, SDVO_CMD_SET_CONTROL_BUS_SWITCH,
  448. &target, 1);
  449. /* write the DDC switch command argument */
  450. intel_sdvo_write_byte(intel_encoder, SDVO_I2C_ARG_0, target);
  451. out_buf[0] = SDVO_I2C_OPCODE;
  452. out_buf[1] = SDVO_CMD_SET_CONTROL_BUS_SWITCH;
  453. cmd_buf[0] = SDVO_I2C_CMD_STATUS;
  454. cmd_buf[1] = 0;
  455. ret_value[0] = 0;
  456. ret_value[1] = 0;
  457. ret = i2c_transfer(intel_encoder->i2c_bus, msgs, 3);
  458. if (ret != 3) {
  459. /* failure in I2C transfer */
  460. DRM_DEBUG_KMS("I2c transfer returned %d\n", ret);
  461. return;
  462. }
  463. if (ret_value[0] != SDVO_CMD_STATUS_SUCCESS) {
  464. DRM_DEBUG_KMS("DDC switch command returns response %d\n",
  465. ret_value[0]);
  466. return;
  467. }
  468. return;
  469. }
  470. static bool intel_sdvo_set_target_input(struct intel_encoder *intel_encoder, bool target_0, bool target_1)
  471. {
  472. struct intel_sdvo_set_target_input_args targets = {0};
  473. u8 status;
  474. if (target_0 && target_1)
  475. return SDVO_CMD_STATUS_NOTSUPP;
  476. if (target_1)
  477. targets.target_1 = 1;
  478. intel_sdvo_write_cmd(intel_encoder, SDVO_CMD_SET_TARGET_INPUT, &targets,
  479. sizeof(targets));
  480. status = intel_sdvo_read_response(intel_encoder, NULL, 0);
  481. return (status == SDVO_CMD_STATUS_SUCCESS);
  482. }
  483. /**
  484. * Return whether each input is trained.
  485. *
  486. * This function is making an assumption about the layout of the response,
  487. * which should be checked against the docs.
  488. */
  489. static bool intel_sdvo_get_trained_inputs(struct intel_encoder *intel_encoder, bool *input_1, bool *input_2)
  490. {
  491. struct intel_sdvo_get_trained_inputs_response response;
  492. u8 status;
  493. intel_sdvo_write_cmd(intel_encoder, SDVO_CMD_GET_TRAINED_INPUTS, NULL, 0);
  494. status = intel_sdvo_read_response(intel_encoder, &response, sizeof(response));
  495. if (status != SDVO_CMD_STATUS_SUCCESS)
  496. return false;
  497. *input_1 = response.input0_trained;
  498. *input_2 = response.input1_trained;
  499. return true;
  500. }
  501. static bool intel_sdvo_get_active_outputs(struct intel_encoder *intel_encoder,
  502. u16 *outputs)
  503. {
  504. u8 status;
  505. intel_sdvo_write_cmd(intel_encoder, SDVO_CMD_GET_ACTIVE_OUTPUTS, NULL, 0);
  506. status = intel_sdvo_read_response(intel_encoder, outputs, sizeof(*outputs));
  507. return (status == SDVO_CMD_STATUS_SUCCESS);
  508. }
  509. static bool intel_sdvo_set_active_outputs(struct intel_encoder *intel_encoder,
  510. u16 outputs)
  511. {
  512. u8 status;
  513. intel_sdvo_write_cmd(intel_encoder, SDVO_CMD_SET_ACTIVE_OUTPUTS, &outputs,
  514. sizeof(outputs));
  515. status = intel_sdvo_read_response(intel_encoder, NULL, 0);
  516. return (status == SDVO_CMD_STATUS_SUCCESS);
  517. }
  518. static bool intel_sdvo_set_encoder_power_state(struct intel_encoder *intel_encoder,
  519. int mode)
  520. {
  521. u8 status, state = SDVO_ENCODER_STATE_ON;
  522. switch (mode) {
  523. case DRM_MODE_DPMS_ON:
  524. state = SDVO_ENCODER_STATE_ON;
  525. break;
  526. case DRM_MODE_DPMS_STANDBY:
  527. state = SDVO_ENCODER_STATE_STANDBY;
  528. break;
  529. case DRM_MODE_DPMS_SUSPEND:
  530. state = SDVO_ENCODER_STATE_SUSPEND;
  531. break;
  532. case DRM_MODE_DPMS_OFF:
  533. state = SDVO_ENCODER_STATE_OFF;
  534. break;
  535. }
  536. intel_sdvo_write_cmd(intel_encoder, SDVO_CMD_SET_ENCODER_POWER_STATE, &state,
  537. sizeof(state));
  538. status = intel_sdvo_read_response(intel_encoder, NULL, 0);
  539. return (status == SDVO_CMD_STATUS_SUCCESS);
  540. }
  541. static bool intel_sdvo_get_input_pixel_clock_range(struct intel_encoder *intel_encoder,
  542. int *clock_min,
  543. int *clock_max)
  544. {
  545. struct intel_sdvo_pixel_clock_range clocks;
  546. u8 status;
  547. intel_sdvo_write_cmd(intel_encoder, SDVO_CMD_GET_INPUT_PIXEL_CLOCK_RANGE,
  548. NULL, 0);
  549. status = intel_sdvo_read_response(intel_encoder, &clocks, sizeof(clocks));
  550. if (status != SDVO_CMD_STATUS_SUCCESS)
  551. return false;
  552. /* Convert the values from units of 10 kHz to kHz. */
  553. *clock_min = clocks.min * 10;
  554. *clock_max = clocks.max * 10;
  555. return true;
  556. }
  557. static bool intel_sdvo_set_target_output(struct intel_encoder *intel_encoder,
  558. u16 outputs)
  559. {
  560. u8 status;
  561. intel_sdvo_write_cmd(intel_encoder, SDVO_CMD_SET_TARGET_OUTPUT, &outputs,
  562. sizeof(outputs));
  563. status = intel_sdvo_read_response(intel_encoder, NULL, 0);
  564. return (status == SDVO_CMD_STATUS_SUCCESS);
  565. }
  566. static bool intel_sdvo_get_timing(struct intel_encoder *intel_encoder, u8 cmd,
  567. struct intel_sdvo_dtd *dtd)
  568. {
  569. u8 status;
  570. intel_sdvo_write_cmd(intel_encoder, cmd, NULL, 0);
  571. status = intel_sdvo_read_response(intel_encoder, &dtd->part1,
  572. sizeof(dtd->part1));
  573. if (status != SDVO_CMD_STATUS_SUCCESS)
  574. return false;
  575. intel_sdvo_write_cmd(intel_encoder, cmd + 1, NULL, 0);
  576. status = intel_sdvo_read_response(intel_encoder, &dtd->part2,
  577. sizeof(dtd->part2));
  578. if (status != SDVO_CMD_STATUS_SUCCESS)
  579. return false;
  580. return true;
  581. }
  582. static bool intel_sdvo_get_input_timing(struct intel_encoder *intel_encoder,
  583. struct intel_sdvo_dtd *dtd)
  584. {
  585. return intel_sdvo_get_timing(intel_encoder,
  586. SDVO_CMD_GET_INPUT_TIMINGS_PART1, dtd);
  587. }
  588. static bool intel_sdvo_get_output_timing(struct intel_encoder *intel_encoder,
  589. struct intel_sdvo_dtd *dtd)
  590. {
  591. return intel_sdvo_get_timing(intel_encoder,
  592. SDVO_CMD_GET_OUTPUT_TIMINGS_PART1, dtd);
  593. }
  594. static bool intel_sdvo_set_timing(struct intel_encoder *intel_encoder, u8 cmd,
  595. struct intel_sdvo_dtd *dtd)
  596. {
  597. u8 status;
  598. intel_sdvo_write_cmd(intel_encoder, cmd, &dtd->part1, sizeof(dtd->part1));
  599. status = intel_sdvo_read_response(intel_encoder, NULL, 0);
  600. if (status != SDVO_CMD_STATUS_SUCCESS)
  601. return false;
  602. intel_sdvo_write_cmd(intel_encoder, cmd + 1, &dtd->part2, sizeof(dtd->part2));
  603. status = intel_sdvo_read_response(intel_encoder, NULL, 0);
  604. if (status != SDVO_CMD_STATUS_SUCCESS)
  605. return false;
  606. return true;
  607. }
  608. static bool intel_sdvo_set_input_timing(struct intel_encoder *intel_encoder,
  609. struct intel_sdvo_dtd *dtd)
  610. {
  611. return intel_sdvo_set_timing(intel_encoder,
  612. SDVO_CMD_SET_INPUT_TIMINGS_PART1, dtd);
  613. }
  614. static bool intel_sdvo_set_output_timing(struct intel_encoder *intel_encoder,
  615. struct intel_sdvo_dtd *dtd)
  616. {
  617. return intel_sdvo_set_timing(intel_encoder,
  618. SDVO_CMD_SET_OUTPUT_TIMINGS_PART1, dtd);
  619. }
  620. static bool
  621. intel_sdvo_create_preferred_input_timing(struct intel_encoder *intel_encoder,
  622. uint16_t clock,
  623. uint16_t width,
  624. uint16_t height)
  625. {
  626. struct intel_sdvo_preferred_input_timing_args args;
  627. struct intel_sdvo_priv *sdvo_priv = intel_encoder->dev_priv;
  628. uint8_t status;
  629. memset(&args, 0, sizeof(args));
  630. args.clock = clock;
  631. args.width = width;
  632. args.height = height;
  633. args.interlace = 0;
  634. if (sdvo_priv->is_lvds &&
  635. (sdvo_priv->sdvo_lvds_fixed_mode->hdisplay != width ||
  636. sdvo_priv->sdvo_lvds_fixed_mode->vdisplay != height))
  637. args.scaled = 1;
  638. intel_sdvo_write_cmd(intel_encoder,
  639. SDVO_CMD_CREATE_PREFERRED_INPUT_TIMING,
  640. &args, sizeof(args));
  641. status = intel_sdvo_read_response(intel_encoder, NULL, 0);
  642. if (status != SDVO_CMD_STATUS_SUCCESS)
  643. return false;
  644. return true;
  645. }
  646. static bool intel_sdvo_get_preferred_input_timing(struct intel_encoder *intel_encoder,
  647. struct intel_sdvo_dtd *dtd)
  648. {
  649. bool status;
  650. intel_sdvo_write_cmd(intel_encoder, SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART1,
  651. NULL, 0);
  652. status = intel_sdvo_read_response(intel_encoder, &dtd->part1,
  653. sizeof(dtd->part1));
  654. if (status != SDVO_CMD_STATUS_SUCCESS)
  655. return false;
  656. intel_sdvo_write_cmd(intel_encoder, SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART2,
  657. NULL, 0);
  658. status = intel_sdvo_read_response(intel_encoder, &dtd->part2,
  659. sizeof(dtd->part2));
  660. if (status != SDVO_CMD_STATUS_SUCCESS)
  661. return false;
  662. return false;
  663. }
  664. static int intel_sdvo_get_clock_rate_mult(struct intel_encoder *intel_encoder)
  665. {
  666. u8 response, status;
  667. intel_sdvo_write_cmd(intel_encoder, SDVO_CMD_GET_CLOCK_RATE_MULT, NULL, 0);
  668. status = intel_sdvo_read_response(intel_encoder, &response, 1);
  669. if (status != SDVO_CMD_STATUS_SUCCESS) {
  670. DRM_DEBUG_KMS("Couldn't get SDVO clock rate multiplier\n");
  671. return SDVO_CLOCK_RATE_MULT_1X;
  672. } else {
  673. DRM_DEBUG_KMS("Current clock rate multiplier: %d\n", response);
  674. }
  675. return response;
  676. }
  677. static bool intel_sdvo_set_clock_rate_mult(struct intel_encoder *intel_encoder, u8 val)
  678. {
  679. u8 status;
  680. intel_sdvo_write_cmd(intel_encoder, SDVO_CMD_SET_CLOCK_RATE_MULT, &val, 1);
  681. status = intel_sdvo_read_response(intel_encoder, NULL, 0);
  682. if (status != SDVO_CMD_STATUS_SUCCESS)
  683. return false;
  684. return true;
  685. }
  686. static void intel_sdvo_get_dtd_from_mode(struct intel_sdvo_dtd *dtd,
  687. struct drm_display_mode *mode)
  688. {
  689. uint16_t width, height;
  690. uint16_t h_blank_len, h_sync_len, v_blank_len, v_sync_len;
  691. uint16_t h_sync_offset, v_sync_offset;
  692. width = mode->crtc_hdisplay;
  693. height = mode->crtc_vdisplay;
  694. /* do some mode translations */
  695. h_blank_len = mode->crtc_hblank_end - mode->crtc_hblank_start;
  696. h_sync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
  697. v_blank_len = mode->crtc_vblank_end - mode->crtc_vblank_start;
  698. v_sync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
  699. h_sync_offset = mode->crtc_hsync_start - mode->crtc_hblank_start;
  700. v_sync_offset = mode->crtc_vsync_start - mode->crtc_vblank_start;
  701. dtd->part1.clock = mode->clock / 10;
  702. dtd->part1.h_active = width & 0xff;
  703. dtd->part1.h_blank = h_blank_len & 0xff;
  704. dtd->part1.h_high = (((width >> 8) & 0xf) << 4) |
  705. ((h_blank_len >> 8) & 0xf);
  706. dtd->part1.v_active = height & 0xff;
  707. dtd->part1.v_blank = v_blank_len & 0xff;
  708. dtd->part1.v_high = (((height >> 8) & 0xf) << 4) |
  709. ((v_blank_len >> 8) & 0xf);
  710. dtd->part2.h_sync_off = h_sync_offset & 0xff;
  711. dtd->part2.h_sync_width = h_sync_len & 0xff;
  712. dtd->part2.v_sync_off_width = (v_sync_offset & 0xf) << 4 |
  713. (v_sync_len & 0xf);
  714. dtd->part2.sync_off_width_high = ((h_sync_offset & 0x300) >> 2) |
  715. ((h_sync_len & 0x300) >> 4) | ((v_sync_offset & 0x30) >> 2) |
  716. ((v_sync_len & 0x30) >> 4);
  717. dtd->part2.dtd_flags = 0x18;
  718. if (mode->flags & DRM_MODE_FLAG_PHSYNC)
  719. dtd->part2.dtd_flags |= 0x2;
  720. if (mode->flags & DRM_MODE_FLAG_PVSYNC)
  721. dtd->part2.dtd_flags |= 0x4;
  722. dtd->part2.sdvo_flags = 0;
  723. dtd->part2.v_sync_off_high = v_sync_offset & 0xc0;
  724. dtd->part2.reserved = 0;
  725. }
  726. static void intel_sdvo_get_mode_from_dtd(struct drm_display_mode * mode,
  727. struct intel_sdvo_dtd *dtd)
  728. {
  729. mode->hdisplay = dtd->part1.h_active;
  730. mode->hdisplay += ((dtd->part1.h_high >> 4) & 0x0f) << 8;
  731. mode->hsync_start = mode->hdisplay + dtd->part2.h_sync_off;
  732. mode->hsync_start += (dtd->part2.sync_off_width_high & 0xc0) << 2;
  733. mode->hsync_end = mode->hsync_start + dtd->part2.h_sync_width;
  734. mode->hsync_end += (dtd->part2.sync_off_width_high & 0x30) << 4;
  735. mode->htotal = mode->hdisplay + dtd->part1.h_blank;
  736. mode->htotal += (dtd->part1.h_high & 0xf) << 8;
  737. mode->vdisplay = dtd->part1.v_active;
  738. mode->vdisplay += ((dtd->part1.v_high >> 4) & 0x0f) << 8;
  739. mode->vsync_start = mode->vdisplay;
  740. mode->vsync_start += (dtd->part2.v_sync_off_width >> 4) & 0xf;
  741. mode->vsync_start += (dtd->part2.sync_off_width_high & 0x0c) << 2;
  742. mode->vsync_start += dtd->part2.v_sync_off_high & 0xc0;
  743. mode->vsync_end = mode->vsync_start +
  744. (dtd->part2.v_sync_off_width & 0xf);
  745. mode->vsync_end += (dtd->part2.sync_off_width_high & 0x3) << 4;
  746. mode->vtotal = mode->vdisplay + dtd->part1.v_blank;
  747. mode->vtotal += (dtd->part1.v_high & 0xf) << 8;
  748. mode->clock = dtd->part1.clock * 10;
  749. mode->flags &= ~(DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC);
  750. if (dtd->part2.dtd_flags & 0x2)
  751. mode->flags |= DRM_MODE_FLAG_PHSYNC;
  752. if (dtd->part2.dtd_flags & 0x4)
  753. mode->flags |= DRM_MODE_FLAG_PVSYNC;
  754. }
  755. static bool intel_sdvo_get_supp_encode(struct intel_encoder *intel_encoder,
  756. struct intel_sdvo_encode *encode)
  757. {
  758. uint8_t status;
  759. intel_sdvo_write_cmd(intel_encoder, SDVO_CMD_GET_SUPP_ENCODE, NULL, 0);
  760. status = intel_sdvo_read_response(intel_encoder, encode, sizeof(*encode));
  761. if (status != SDVO_CMD_STATUS_SUCCESS) { /* non-support means DVI */
  762. memset(encode, 0, sizeof(*encode));
  763. return false;
  764. }
  765. return true;
  766. }
  767. static bool intel_sdvo_set_encode(struct intel_encoder *intel_encoder,
  768. uint8_t mode)
  769. {
  770. uint8_t status;
  771. intel_sdvo_write_cmd(intel_encoder, SDVO_CMD_SET_ENCODE, &mode, 1);
  772. status = intel_sdvo_read_response(intel_encoder, NULL, 0);
  773. return (status == SDVO_CMD_STATUS_SUCCESS);
  774. }
  775. static bool intel_sdvo_set_colorimetry(struct intel_encoder *intel_encoder,
  776. uint8_t mode)
  777. {
  778. uint8_t status;
  779. intel_sdvo_write_cmd(intel_encoder, SDVO_CMD_SET_COLORIMETRY, &mode, 1);
  780. status = intel_sdvo_read_response(intel_encoder, NULL, 0);
  781. return (status == SDVO_CMD_STATUS_SUCCESS);
  782. }
  783. #if 0
  784. static void intel_sdvo_dump_hdmi_buf(struct intel_encoder *intel_encoder)
  785. {
  786. int i, j;
  787. uint8_t set_buf_index[2];
  788. uint8_t av_split;
  789. uint8_t buf_size;
  790. uint8_t buf[48];
  791. uint8_t *pos;
  792. intel_sdvo_write_cmd(encoder, SDVO_CMD_GET_HBUF_AV_SPLIT, NULL, 0);
  793. intel_sdvo_read_response(encoder, &av_split, 1);
  794. for (i = 0; i <= av_split; i++) {
  795. set_buf_index[0] = i; set_buf_index[1] = 0;
  796. intel_sdvo_write_cmd(encoder, SDVO_CMD_SET_HBUF_INDEX,
  797. set_buf_index, 2);
  798. intel_sdvo_write_cmd(encoder, SDVO_CMD_GET_HBUF_INFO, NULL, 0);
  799. intel_sdvo_read_response(encoder, &buf_size, 1);
  800. pos = buf;
  801. for (j = 0; j <= buf_size; j += 8) {
  802. intel_sdvo_write_cmd(encoder, SDVO_CMD_GET_HBUF_DATA,
  803. NULL, 0);
  804. intel_sdvo_read_response(encoder, pos, 8);
  805. pos += 8;
  806. }
  807. }
  808. }
  809. #endif
  810. static void intel_sdvo_set_hdmi_buf(struct intel_encoder *intel_encoder,
  811. int index,
  812. uint8_t *data, int8_t size, uint8_t tx_rate)
  813. {
  814. uint8_t set_buf_index[2];
  815. set_buf_index[0] = index;
  816. set_buf_index[1] = 0;
  817. intel_sdvo_write_cmd(intel_encoder, SDVO_CMD_SET_HBUF_INDEX,
  818. set_buf_index, 2);
  819. for (; size > 0; size -= 8) {
  820. intel_sdvo_write_cmd(intel_encoder, SDVO_CMD_SET_HBUF_DATA, data, 8);
  821. data += 8;
  822. }
  823. intel_sdvo_write_cmd(intel_encoder, SDVO_CMD_SET_HBUF_TXRATE, &tx_rate, 1);
  824. }
  825. static uint8_t intel_sdvo_calc_hbuf_csum(uint8_t *data, uint8_t size)
  826. {
  827. uint8_t csum = 0;
  828. int i;
  829. for (i = 0; i < size; i++)
  830. csum += data[i];
  831. return 0x100 - csum;
  832. }
  833. #define DIP_TYPE_AVI 0x82
  834. #define DIP_VERSION_AVI 0x2
  835. #define DIP_LEN_AVI 13
  836. struct dip_infoframe {
  837. uint8_t type;
  838. uint8_t version;
  839. uint8_t len;
  840. uint8_t checksum;
  841. union {
  842. struct {
  843. /* Packet Byte #1 */
  844. uint8_t S:2;
  845. uint8_t B:2;
  846. uint8_t A:1;
  847. uint8_t Y:2;
  848. uint8_t rsvd1:1;
  849. /* Packet Byte #2 */
  850. uint8_t R:4;
  851. uint8_t M:2;
  852. uint8_t C:2;
  853. /* Packet Byte #3 */
  854. uint8_t SC:2;
  855. uint8_t Q:2;
  856. uint8_t EC:3;
  857. uint8_t ITC:1;
  858. /* Packet Byte #4 */
  859. uint8_t VIC:7;
  860. uint8_t rsvd2:1;
  861. /* Packet Byte #5 */
  862. uint8_t PR:4;
  863. uint8_t rsvd3:4;
  864. /* Packet Byte #6~13 */
  865. uint16_t top_bar_end;
  866. uint16_t bottom_bar_start;
  867. uint16_t left_bar_end;
  868. uint16_t right_bar_start;
  869. } avi;
  870. struct {
  871. /* Packet Byte #1 */
  872. uint8_t channel_count:3;
  873. uint8_t rsvd1:1;
  874. uint8_t coding_type:4;
  875. /* Packet Byte #2 */
  876. uint8_t sample_size:2; /* SS0, SS1 */
  877. uint8_t sample_frequency:3;
  878. uint8_t rsvd2:3;
  879. /* Packet Byte #3 */
  880. uint8_t coding_type_private:5;
  881. uint8_t rsvd3:3;
  882. /* Packet Byte #4 */
  883. uint8_t channel_allocation;
  884. /* Packet Byte #5 */
  885. uint8_t rsvd4:3;
  886. uint8_t level_shift:4;
  887. uint8_t downmix_inhibit:1;
  888. } audio;
  889. uint8_t payload[28];
  890. } __attribute__ ((packed)) u;
  891. } __attribute__((packed));
  892. static void intel_sdvo_set_avi_infoframe(struct intel_encoder *intel_encoder,
  893. struct drm_display_mode * mode)
  894. {
  895. struct dip_infoframe avi_if = {
  896. .type = DIP_TYPE_AVI,
  897. .version = DIP_VERSION_AVI,
  898. .len = DIP_LEN_AVI,
  899. };
  900. avi_if.checksum = intel_sdvo_calc_hbuf_csum((uint8_t *)&avi_if,
  901. 4 + avi_if.len);
  902. intel_sdvo_set_hdmi_buf(intel_encoder, 1, (uint8_t *)&avi_if,
  903. 4 + avi_if.len,
  904. SDVO_HBUF_TX_VSYNC);
  905. }
  906. static void intel_sdvo_set_tv_format(struct intel_encoder *intel_encoder)
  907. {
  908. struct intel_sdvo_tv_format format;
  909. struct intel_sdvo_priv *sdvo_priv = intel_encoder->dev_priv;
  910. uint32_t format_map, i;
  911. uint8_t status;
  912. for (i = 0; i < TV_FORMAT_NUM; i++)
  913. if (tv_format_names[i] == sdvo_priv->tv_format_name)
  914. break;
  915. format_map = 1 << i;
  916. memset(&format, 0, sizeof(format));
  917. memcpy(&format, &format_map, sizeof(format_map) > sizeof(format) ?
  918. sizeof(format) : sizeof(format_map));
  919. intel_sdvo_write_cmd(intel_encoder, SDVO_CMD_SET_TV_FORMAT, &format_map,
  920. sizeof(format));
  921. status = intel_sdvo_read_response(intel_encoder, NULL, 0);
  922. if (status != SDVO_CMD_STATUS_SUCCESS)
  923. DRM_DEBUG_KMS("%s: Failed to set TV format\n",
  924. SDVO_NAME(sdvo_priv));
  925. }
  926. static bool intel_sdvo_mode_fixup(struct drm_encoder *encoder,
  927. struct drm_display_mode *mode,
  928. struct drm_display_mode *adjusted_mode)
  929. {
  930. struct intel_encoder *intel_encoder = enc_to_intel_encoder(encoder);
  931. struct intel_sdvo_priv *dev_priv = intel_encoder->dev_priv;
  932. if (dev_priv->is_tv) {
  933. struct intel_sdvo_dtd output_dtd;
  934. bool success;
  935. /* We need to construct preferred input timings based on our
  936. * output timings. To do that, we have to set the output
  937. * timings, even though this isn't really the right place in
  938. * the sequence to do it. Oh well.
  939. */
  940. /* Set output timings */
  941. intel_sdvo_get_dtd_from_mode(&output_dtd, mode);
  942. intel_sdvo_set_target_output(intel_encoder,
  943. dev_priv->controlled_output);
  944. intel_sdvo_set_output_timing(intel_encoder, &output_dtd);
  945. /* Set the input timing to the screen. Assume always input 0. */
  946. intel_sdvo_set_target_input(intel_encoder, true, false);
  947. success = intel_sdvo_create_preferred_input_timing(intel_encoder,
  948. mode->clock / 10,
  949. mode->hdisplay,
  950. mode->vdisplay);
  951. if (success) {
  952. struct intel_sdvo_dtd input_dtd;
  953. intel_sdvo_get_preferred_input_timing(intel_encoder,
  954. &input_dtd);
  955. intel_sdvo_get_mode_from_dtd(adjusted_mode, &input_dtd);
  956. dev_priv->sdvo_flags = input_dtd.part2.sdvo_flags;
  957. drm_mode_set_crtcinfo(adjusted_mode, 0);
  958. mode->clock = adjusted_mode->clock;
  959. adjusted_mode->clock *=
  960. intel_sdvo_get_pixel_multiplier(mode);
  961. } else {
  962. return false;
  963. }
  964. } else if (dev_priv->is_lvds) {
  965. struct intel_sdvo_dtd output_dtd;
  966. bool success;
  967. drm_mode_set_crtcinfo(dev_priv->sdvo_lvds_fixed_mode, 0);
  968. /* Set output timings */
  969. intel_sdvo_get_dtd_from_mode(&output_dtd,
  970. dev_priv->sdvo_lvds_fixed_mode);
  971. intel_sdvo_set_target_output(intel_encoder,
  972. dev_priv->controlled_output);
  973. intel_sdvo_set_output_timing(intel_encoder, &output_dtd);
  974. /* Set the input timing to the screen. Assume always input 0. */
  975. intel_sdvo_set_target_input(intel_encoder, true, false);
  976. success = intel_sdvo_create_preferred_input_timing(
  977. intel_encoder,
  978. mode->clock / 10,
  979. mode->hdisplay,
  980. mode->vdisplay);
  981. if (success) {
  982. struct intel_sdvo_dtd input_dtd;
  983. intel_sdvo_get_preferred_input_timing(intel_encoder,
  984. &input_dtd);
  985. intel_sdvo_get_mode_from_dtd(adjusted_mode, &input_dtd);
  986. dev_priv->sdvo_flags = input_dtd.part2.sdvo_flags;
  987. drm_mode_set_crtcinfo(adjusted_mode, 0);
  988. mode->clock = adjusted_mode->clock;
  989. adjusted_mode->clock *=
  990. intel_sdvo_get_pixel_multiplier(mode);
  991. } else {
  992. return false;
  993. }
  994. } else {
  995. /* Make the CRTC code factor in the SDVO pixel multiplier. The
  996. * SDVO device will be told of the multiplier during mode_set.
  997. */
  998. adjusted_mode->clock *= intel_sdvo_get_pixel_multiplier(mode);
  999. }
  1000. return true;
  1001. }
  1002. static void intel_sdvo_mode_set(struct drm_encoder *encoder,
  1003. struct drm_display_mode *mode,
  1004. struct drm_display_mode *adjusted_mode)
  1005. {
  1006. struct drm_device *dev = encoder->dev;
  1007. struct drm_i915_private *dev_priv = dev->dev_private;
  1008. struct drm_crtc *crtc = encoder->crtc;
  1009. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1010. struct intel_encoder *intel_encoder = enc_to_intel_encoder(encoder);
  1011. struct intel_sdvo_priv *sdvo_priv = intel_encoder->dev_priv;
  1012. u32 sdvox = 0;
  1013. int sdvo_pixel_multiply;
  1014. struct intel_sdvo_in_out_map in_out;
  1015. struct intel_sdvo_dtd input_dtd;
  1016. u8 status;
  1017. if (!mode)
  1018. return;
  1019. /* First, set the input mapping for the first input to our controlled
  1020. * output. This is only correct if we're a single-input device, in
  1021. * which case the first input is the output from the appropriate SDVO
  1022. * channel on the motherboard. In a two-input device, the first input
  1023. * will be SDVOB and the second SDVOC.
  1024. */
  1025. in_out.in0 = sdvo_priv->controlled_output;
  1026. in_out.in1 = 0;
  1027. intel_sdvo_write_cmd(intel_encoder, SDVO_CMD_SET_IN_OUT_MAP,
  1028. &in_out, sizeof(in_out));
  1029. status = intel_sdvo_read_response(intel_encoder, NULL, 0);
  1030. if (sdvo_priv->is_hdmi) {
  1031. intel_sdvo_set_avi_infoframe(intel_encoder, mode);
  1032. sdvox |= SDVO_AUDIO_ENABLE;
  1033. }
  1034. /* We have tried to get input timing in mode_fixup, and filled into
  1035. adjusted_mode */
  1036. if (sdvo_priv->is_tv || sdvo_priv->is_lvds) {
  1037. intel_sdvo_get_dtd_from_mode(&input_dtd, adjusted_mode);
  1038. input_dtd.part2.sdvo_flags = sdvo_priv->sdvo_flags;
  1039. } else
  1040. intel_sdvo_get_dtd_from_mode(&input_dtd, mode);
  1041. /* If it's a TV, we already set the output timing in mode_fixup.
  1042. * Otherwise, the output timing is equal to the input timing.
  1043. */
  1044. if (!sdvo_priv->is_tv && !sdvo_priv->is_lvds) {
  1045. /* Set the output timing to the screen */
  1046. intel_sdvo_set_target_output(intel_encoder,
  1047. sdvo_priv->controlled_output);
  1048. intel_sdvo_set_output_timing(intel_encoder, &input_dtd);
  1049. }
  1050. /* Set the input timing to the screen. Assume always input 0. */
  1051. intel_sdvo_set_target_input(intel_encoder, true, false);
  1052. if (sdvo_priv->is_tv)
  1053. intel_sdvo_set_tv_format(intel_encoder);
  1054. /* We would like to use intel_sdvo_create_preferred_input_timing() to
  1055. * provide the device with a timing it can support, if it supports that
  1056. * feature. However, presumably we would need to adjust the CRTC to
  1057. * output the preferred timing, and we don't support that currently.
  1058. */
  1059. #if 0
  1060. success = intel_sdvo_create_preferred_input_timing(encoder, clock,
  1061. width, height);
  1062. if (success) {
  1063. struct intel_sdvo_dtd *input_dtd;
  1064. intel_sdvo_get_preferred_input_timing(encoder, &input_dtd);
  1065. intel_sdvo_set_input_timing(encoder, &input_dtd);
  1066. }
  1067. #else
  1068. intel_sdvo_set_input_timing(intel_encoder, &input_dtd);
  1069. #endif
  1070. switch (intel_sdvo_get_pixel_multiplier(mode)) {
  1071. case 1:
  1072. intel_sdvo_set_clock_rate_mult(intel_encoder,
  1073. SDVO_CLOCK_RATE_MULT_1X);
  1074. break;
  1075. case 2:
  1076. intel_sdvo_set_clock_rate_mult(intel_encoder,
  1077. SDVO_CLOCK_RATE_MULT_2X);
  1078. break;
  1079. case 4:
  1080. intel_sdvo_set_clock_rate_mult(intel_encoder,
  1081. SDVO_CLOCK_RATE_MULT_4X);
  1082. break;
  1083. }
  1084. /* Set the SDVO control regs. */
  1085. if (IS_I965G(dev)) {
  1086. sdvox |= SDVO_BORDER_ENABLE |
  1087. SDVO_VSYNC_ACTIVE_HIGH |
  1088. SDVO_HSYNC_ACTIVE_HIGH;
  1089. } else {
  1090. sdvox |= I915_READ(sdvo_priv->sdvo_reg);
  1091. switch (sdvo_priv->sdvo_reg) {
  1092. case SDVOB:
  1093. sdvox &= SDVOB_PRESERVE_MASK;
  1094. break;
  1095. case SDVOC:
  1096. sdvox &= SDVOC_PRESERVE_MASK;
  1097. break;
  1098. }
  1099. sdvox |= (9 << 19) | SDVO_BORDER_ENABLE;
  1100. }
  1101. if (intel_crtc->pipe == 1)
  1102. sdvox |= SDVO_PIPE_B_SELECT;
  1103. sdvo_pixel_multiply = intel_sdvo_get_pixel_multiplier(mode);
  1104. if (IS_I965G(dev)) {
  1105. /* done in crtc_mode_set as the dpll_md reg must be written early */
  1106. } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
  1107. /* done in crtc_mode_set as it lives inside the dpll register */
  1108. } else {
  1109. sdvox |= (sdvo_pixel_multiply - 1) << SDVO_PORT_MULTIPLY_SHIFT;
  1110. }
  1111. if (sdvo_priv->sdvo_flags & SDVO_NEED_TO_STALL)
  1112. sdvox |= SDVO_STALL_SELECT;
  1113. intel_sdvo_write_sdvox(intel_encoder, sdvox);
  1114. }
  1115. static void intel_sdvo_dpms(struct drm_encoder *encoder, int mode)
  1116. {
  1117. struct drm_device *dev = encoder->dev;
  1118. struct drm_i915_private *dev_priv = dev->dev_private;
  1119. struct intel_encoder *intel_encoder = enc_to_intel_encoder(encoder);
  1120. struct intel_sdvo_priv *sdvo_priv = intel_encoder->dev_priv;
  1121. u32 temp;
  1122. if (mode != DRM_MODE_DPMS_ON) {
  1123. intel_sdvo_set_active_outputs(intel_encoder, 0);
  1124. if (0)
  1125. intel_sdvo_set_encoder_power_state(intel_encoder, mode);
  1126. if (mode == DRM_MODE_DPMS_OFF) {
  1127. temp = I915_READ(sdvo_priv->sdvo_reg);
  1128. if ((temp & SDVO_ENABLE) != 0) {
  1129. intel_sdvo_write_sdvox(intel_encoder, temp & ~SDVO_ENABLE);
  1130. }
  1131. }
  1132. } else {
  1133. bool input1, input2;
  1134. int i;
  1135. u8 status;
  1136. temp = I915_READ(sdvo_priv->sdvo_reg);
  1137. if ((temp & SDVO_ENABLE) == 0)
  1138. intel_sdvo_write_sdvox(intel_encoder, temp | SDVO_ENABLE);
  1139. for (i = 0; i < 2; i++)
  1140. intel_wait_for_vblank(dev);
  1141. status = intel_sdvo_get_trained_inputs(intel_encoder, &input1,
  1142. &input2);
  1143. /* Warn if the device reported failure to sync.
  1144. * A lot of SDVO devices fail to notify of sync, but it's
  1145. * a given it the status is a success, we succeeded.
  1146. */
  1147. if (status == SDVO_CMD_STATUS_SUCCESS && !input1) {
  1148. DRM_DEBUG_KMS("First %s output reported failure to "
  1149. "sync\n", SDVO_NAME(sdvo_priv));
  1150. }
  1151. if (0)
  1152. intel_sdvo_set_encoder_power_state(intel_encoder, mode);
  1153. intel_sdvo_set_active_outputs(intel_encoder, sdvo_priv->controlled_output);
  1154. }
  1155. return;
  1156. }
  1157. static void intel_sdvo_save(struct drm_connector *connector)
  1158. {
  1159. struct drm_device *dev = connector->dev;
  1160. struct drm_i915_private *dev_priv = dev->dev_private;
  1161. struct intel_encoder *intel_encoder = to_intel_encoder(connector);
  1162. struct intel_sdvo_priv *sdvo_priv = intel_encoder->dev_priv;
  1163. int o;
  1164. sdvo_priv->save_sdvo_mult = intel_sdvo_get_clock_rate_mult(intel_encoder);
  1165. intel_sdvo_get_active_outputs(intel_encoder, &sdvo_priv->save_active_outputs);
  1166. if (sdvo_priv->caps.sdvo_inputs_mask & 0x1) {
  1167. intel_sdvo_set_target_input(intel_encoder, true, false);
  1168. intel_sdvo_get_input_timing(intel_encoder,
  1169. &sdvo_priv->save_input_dtd_1);
  1170. }
  1171. if (sdvo_priv->caps.sdvo_inputs_mask & 0x2) {
  1172. intel_sdvo_set_target_input(intel_encoder, false, true);
  1173. intel_sdvo_get_input_timing(intel_encoder,
  1174. &sdvo_priv->save_input_dtd_2);
  1175. }
  1176. for (o = SDVO_OUTPUT_FIRST; o <= SDVO_OUTPUT_LAST; o++)
  1177. {
  1178. u16 this_output = (1 << o);
  1179. if (sdvo_priv->caps.output_flags & this_output)
  1180. {
  1181. intel_sdvo_set_target_output(intel_encoder, this_output);
  1182. intel_sdvo_get_output_timing(intel_encoder,
  1183. &sdvo_priv->save_output_dtd[o]);
  1184. }
  1185. }
  1186. if (sdvo_priv->is_tv) {
  1187. /* XXX: Save TV format/enhancements. */
  1188. }
  1189. sdvo_priv->save_SDVOX = I915_READ(sdvo_priv->sdvo_reg);
  1190. }
  1191. static void intel_sdvo_restore(struct drm_connector *connector)
  1192. {
  1193. struct drm_device *dev = connector->dev;
  1194. struct intel_encoder *intel_encoder = to_intel_encoder(connector);
  1195. struct intel_sdvo_priv *sdvo_priv = intel_encoder->dev_priv;
  1196. int o;
  1197. int i;
  1198. bool input1, input2;
  1199. u8 status;
  1200. intel_sdvo_set_active_outputs(intel_encoder, 0);
  1201. for (o = SDVO_OUTPUT_FIRST; o <= SDVO_OUTPUT_LAST; o++)
  1202. {
  1203. u16 this_output = (1 << o);
  1204. if (sdvo_priv->caps.output_flags & this_output) {
  1205. intel_sdvo_set_target_output(intel_encoder, this_output);
  1206. intel_sdvo_set_output_timing(intel_encoder, &sdvo_priv->save_output_dtd[o]);
  1207. }
  1208. }
  1209. if (sdvo_priv->caps.sdvo_inputs_mask & 0x1) {
  1210. intel_sdvo_set_target_input(intel_encoder, true, false);
  1211. intel_sdvo_set_input_timing(intel_encoder, &sdvo_priv->save_input_dtd_1);
  1212. }
  1213. if (sdvo_priv->caps.sdvo_inputs_mask & 0x2) {
  1214. intel_sdvo_set_target_input(intel_encoder, false, true);
  1215. intel_sdvo_set_input_timing(intel_encoder, &sdvo_priv->save_input_dtd_2);
  1216. }
  1217. intel_sdvo_set_clock_rate_mult(intel_encoder, sdvo_priv->save_sdvo_mult);
  1218. if (sdvo_priv->is_tv) {
  1219. /* XXX: Restore TV format/enhancements. */
  1220. }
  1221. intel_sdvo_write_sdvox(intel_encoder, sdvo_priv->save_SDVOX);
  1222. if (sdvo_priv->save_SDVOX & SDVO_ENABLE)
  1223. {
  1224. for (i = 0; i < 2; i++)
  1225. intel_wait_for_vblank(dev);
  1226. status = intel_sdvo_get_trained_inputs(intel_encoder, &input1, &input2);
  1227. if (status == SDVO_CMD_STATUS_SUCCESS && !input1)
  1228. DRM_DEBUG_KMS("First %s output reported failure to "
  1229. "sync\n", SDVO_NAME(sdvo_priv));
  1230. }
  1231. intel_sdvo_set_active_outputs(intel_encoder, sdvo_priv->save_active_outputs);
  1232. }
  1233. static int intel_sdvo_mode_valid(struct drm_connector *connector,
  1234. struct drm_display_mode *mode)
  1235. {
  1236. struct intel_encoder *intel_encoder = to_intel_encoder(connector);
  1237. struct intel_sdvo_priv *sdvo_priv = intel_encoder->dev_priv;
  1238. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  1239. return MODE_NO_DBLESCAN;
  1240. if (sdvo_priv->pixel_clock_min > mode->clock)
  1241. return MODE_CLOCK_LOW;
  1242. if (sdvo_priv->pixel_clock_max < mode->clock)
  1243. return MODE_CLOCK_HIGH;
  1244. if (sdvo_priv->is_lvds == true) {
  1245. if (sdvo_priv->sdvo_lvds_fixed_mode == NULL)
  1246. return MODE_PANEL;
  1247. if (mode->hdisplay > sdvo_priv->sdvo_lvds_fixed_mode->hdisplay)
  1248. return MODE_PANEL;
  1249. if (mode->vdisplay > sdvo_priv->sdvo_lvds_fixed_mode->vdisplay)
  1250. return MODE_PANEL;
  1251. }
  1252. return MODE_OK;
  1253. }
  1254. static bool intel_sdvo_get_capabilities(struct intel_encoder *intel_encoder, struct intel_sdvo_caps *caps)
  1255. {
  1256. u8 status;
  1257. intel_sdvo_write_cmd(intel_encoder, SDVO_CMD_GET_DEVICE_CAPS, NULL, 0);
  1258. status = intel_sdvo_read_response(intel_encoder, caps, sizeof(*caps));
  1259. if (status != SDVO_CMD_STATUS_SUCCESS)
  1260. return false;
  1261. return true;
  1262. }
  1263. struct drm_connector* intel_sdvo_find(struct drm_device *dev, int sdvoB)
  1264. {
  1265. struct drm_connector *connector = NULL;
  1266. struct intel_encoder *iout = NULL;
  1267. struct intel_sdvo_priv *sdvo;
  1268. /* find the sdvo connector */
  1269. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  1270. iout = to_intel_encoder(connector);
  1271. if (iout->type != INTEL_OUTPUT_SDVO)
  1272. continue;
  1273. sdvo = iout->dev_priv;
  1274. if (sdvo->sdvo_reg == SDVOB && sdvoB)
  1275. return connector;
  1276. if (sdvo->sdvo_reg == SDVOC && !sdvoB)
  1277. return connector;
  1278. }
  1279. return NULL;
  1280. }
  1281. int intel_sdvo_supports_hotplug(struct drm_connector *connector)
  1282. {
  1283. u8 response[2];
  1284. u8 status;
  1285. struct intel_encoder *intel_encoder;
  1286. DRM_DEBUG_KMS("\n");
  1287. if (!connector)
  1288. return 0;
  1289. intel_encoder = to_intel_encoder(connector);
  1290. intel_sdvo_write_cmd(intel_encoder, SDVO_CMD_GET_HOT_PLUG_SUPPORT, NULL, 0);
  1291. status = intel_sdvo_read_response(intel_encoder, &response, 2);
  1292. if (response[0] !=0)
  1293. return 1;
  1294. return 0;
  1295. }
  1296. void intel_sdvo_set_hotplug(struct drm_connector *connector, int on)
  1297. {
  1298. u8 response[2];
  1299. u8 status;
  1300. struct intel_encoder *intel_encoder = to_intel_encoder(connector);
  1301. intel_sdvo_write_cmd(intel_encoder, SDVO_CMD_GET_ACTIVE_HOT_PLUG, NULL, 0);
  1302. intel_sdvo_read_response(intel_encoder, &response, 2);
  1303. if (on) {
  1304. intel_sdvo_write_cmd(intel_encoder, SDVO_CMD_GET_HOT_PLUG_SUPPORT, NULL, 0);
  1305. status = intel_sdvo_read_response(intel_encoder, &response, 2);
  1306. intel_sdvo_write_cmd(intel_encoder, SDVO_CMD_SET_ACTIVE_HOT_PLUG, &response, 2);
  1307. } else {
  1308. response[0] = 0;
  1309. response[1] = 0;
  1310. intel_sdvo_write_cmd(intel_encoder, SDVO_CMD_SET_ACTIVE_HOT_PLUG, &response, 2);
  1311. }
  1312. intel_sdvo_write_cmd(intel_encoder, SDVO_CMD_GET_ACTIVE_HOT_PLUG, NULL, 0);
  1313. intel_sdvo_read_response(intel_encoder, &response, 2);
  1314. }
  1315. static bool
  1316. intel_sdvo_multifunc_encoder(struct intel_encoder *intel_encoder)
  1317. {
  1318. struct intel_sdvo_priv *sdvo_priv = intel_encoder->dev_priv;
  1319. int caps = 0;
  1320. if (sdvo_priv->caps.output_flags &
  1321. (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_TMDS1))
  1322. caps++;
  1323. if (sdvo_priv->caps.output_flags &
  1324. (SDVO_OUTPUT_RGB0 | SDVO_OUTPUT_RGB1))
  1325. caps++;
  1326. if (sdvo_priv->caps.output_flags &
  1327. (SDVO_OUTPUT_SVID0 | SDVO_OUTPUT_SVID1))
  1328. caps++;
  1329. if (sdvo_priv->caps.output_flags &
  1330. (SDVO_OUTPUT_CVBS0 | SDVO_OUTPUT_CVBS1))
  1331. caps++;
  1332. if (sdvo_priv->caps.output_flags &
  1333. (SDVO_OUTPUT_YPRPB0 | SDVO_OUTPUT_YPRPB1))
  1334. caps++;
  1335. if (sdvo_priv->caps.output_flags &
  1336. (SDVO_OUTPUT_SCART0 | SDVO_OUTPUT_SCART1))
  1337. caps++;
  1338. if (sdvo_priv->caps.output_flags &
  1339. (SDVO_OUTPUT_LVDS0 | SDVO_OUTPUT_LVDS1))
  1340. caps++;
  1341. return (caps > 1);
  1342. }
  1343. static struct drm_connector *
  1344. intel_find_analog_connector(struct drm_device *dev)
  1345. {
  1346. struct drm_connector *connector;
  1347. struct intel_encoder *intel_encoder;
  1348. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  1349. intel_encoder = to_intel_encoder(connector);
  1350. if (intel_encoder->type == INTEL_OUTPUT_ANALOG)
  1351. return connector;
  1352. }
  1353. return NULL;
  1354. }
  1355. static int
  1356. intel_analog_is_connected(struct drm_device *dev)
  1357. {
  1358. struct drm_connector *analog_connector;
  1359. analog_connector = intel_find_analog_connector(dev);
  1360. if (!analog_connector)
  1361. return false;
  1362. if (analog_connector->funcs->detect(analog_connector) ==
  1363. connector_status_disconnected)
  1364. return false;
  1365. return true;
  1366. }
  1367. enum drm_connector_status
  1368. intel_sdvo_hdmi_sink_detect(struct drm_connector *connector, u16 response)
  1369. {
  1370. struct intel_encoder *intel_encoder = to_intel_encoder(connector);
  1371. struct intel_sdvo_priv *sdvo_priv = intel_encoder->dev_priv;
  1372. enum drm_connector_status status = connector_status_connected;
  1373. struct edid *edid = NULL;
  1374. edid = drm_get_edid(&intel_encoder->base,
  1375. intel_encoder->ddc_bus);
  1376. /* This is only applied to SDVO cards with multiple outputs */
  1377. if (edid == NULL && intel_sdvo_multifunc_encoder(intel_encoder)) {
  1378. uint8_t saved_ddc, temp_ddc;
  1379. saved_ddc = sdvo_priv->ddc_bus;
  1380. temp_ddc = sdvo_priv->ddc_bus >> 1;
  1381. /*
  1382. * Don't use the 1 as the argument of DDC bus switch to get
  1383. * the EDID. It is used for SDVO SPD ROM.
  1384. */
  1385. while(temp_ddc > 1) {
  1386. sdvo_priv->ddc_bus = temp_ddc;
  1387. edid = drm_get_edid(&intel_encoder->base,
  1388. intel_encoder->ddc_bus);
  1389. if (edid) {
  1390. /*
  1391. * When we can get the EDID, maybe it is the
  1392. * correct DDC bus. Update it.
  1393. */
  1394. sdvo_priv->ddc_bus = temp_ddc;
  1395. break;
  1396. }
  1397. temp_ddc >>= 1;
  1398. }
  1399. if (edid == NULL)
  1400. sdvo_priv->ddc_bus = saved_ddc;
  1401. }
  1402. /* when there is no edid and no monitor is connected with VGA
  1403. * port, try to use the CRT ddc to read the EDID for DVI-connector
  1404. */
  1405. if (edid == NULL &&
  1406. sdvo_priv->analog_ddc_bus &&
  1407. !intel_analog_is_connected(intel_encoder->base.dev))
  1408. edid = drm_get_edid(&intel_encoder->base,
  1409. sdvo_priv->analog_ddc_bus);
  1410. if (edid != NULL) {
  1411. /* Don't report the output as connected if it's a DVI-I
  1412. * connector with a non-digital EDID coming out.
  1413. */
  1414. if (response & (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_TMDS1)) {
  1415. if (edid->input & DRM_EDID_INPUT_DIGITAL)
  1416. sdvo_priv->is_hdmi =
  1417. drm_detect_hdmi_monitor(edid);
  1418. else
  1419. status = connector_status_disconnected;
  1420. }
  1421. kfree(edid);
  1422. intel_encoder->base.display_info.raw_edid = NULL;
  1423. } else if (response & (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_TMDS1))
  1424. status = connector_status_disconnected;
  1425. return status;
  1426. }
  1427. static enum drm_connector_status intel_sdvo_detect(struct drm_connector *connector)
  1428. {
  1429. uint16_t response;
  1430. u8 status;
  1431. struct intel_encoder *intel_encoder = to_intel_encoder(connector);
  1432. struct intel_sdvo_priv *sdvo_priv = intel_encoder->dev_priv;
  1433. intel_sdvo_write_cmd(intel_encoder,
  1434. SDVO_CMD_GET_ATTACHED_DISPLAYS, NULL, 0);
  1435. if (sdvo_priv->is_tv) {
  1436. /* add 30ms delay when the output type is SDVO-TV */
  1437. mdelay(30);
  1438. }
  1439. status = intel_sdvo_read_response(intel_encoder, &response, 2);
  1440. DRM_DEBUG_KMS("SDVO response %d %d\n", response & 0xff, response >> 8);
  1441. if (status != SDVO_CMD_STATUS_SUCCESS)
  1442. return connector_status_unknown;
  1443. if (response == 0)
  1444. return connector_status_disconnected;
  1445. if (intel_sdvo_multifunc_encoder(intel_encoder) &&
  1446. sdvo_priv->attached_output != response) {
  1447. if (sdvo_priv->controlled_output != response &&
  1448. intel_sdvo_output_setup(intel_encoder, response) != true)
  1449. return connector_status_unknown;
  1450. sdvo_priv->attached_output = response;
  1451. }
  1452. return intel_sdvo_hdmi_sink_detect(connector, response);
  1453. }
  1454. static void intel_sdvo_get_ddc_modes(struct drm_connector *connector)
  1455. {
  1456. struct intel_encoder *intel_encoder = to_intel_encoder(connector);
  1457. struct intel_sdvo_priv *sdvo_priv = intel_encoder->dev_priv;
  1458. int num_modes;
  1459. /* set the bus switch and get the modes */
  1460. num_modes = intel_ddc_get_modes(intel_encoder);
  1461. /*
  1462. * Mac mini hack. On this device, the DVI-I connector shares one DDC
  1463. * link between analog and digital outputs. So, if the regular SDVO
  1464. * DDC fails, check to see if the analog output is disconnected, in
  1465. * which case we'll look there for the digital DDC data.
  1466. */
  1467. if (num_modes == 0 &&
  1468. sdvo_priv->analog_ddc_bus &&
  1469. !intel_analog_is_connected(intel_encoder->base.dev)) {
  1470. struct i2c_adapter *digital_ddc_bus;
  1471. /* Switch to the analog ddc bus and try that
  1472. */
  1473. digital_ddc_bus = intel_encoder->ddc_bus;
  1474. intel_encoder->ddc_bus = sdvo_priv->analog_ddc_bus;
  1475. (void) intel_ddc_get_modes(intel_encoder);
  1476. intel_encoder->ddc_bus = digital_ddc_bus;
  1477. }
  1478. }
  1479. /*
  1480. * Set of SDVO TV modes.
  1481. * Note! This is in reply order (see loop in get_tv_modes).
  1482. * XXX: all 60Hz refresh?
  1483. */
  1484. struct drm_display_mode sdvo_tv_modes[] = {
  1485. { DRM_MODE("320x200", DRM_MODE_TYPE_DRIVER, 5815, 320, 321, 384,
  1486. 416, 0, 200, 201, 232, 233, 0,
  1487. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1488. { DRM_MODE("320x240", DRM_MODE_TYPE_DRIVER, 6814, 320, 321, 384,
  1489. 416, 0, 240, 241, 272, 273, 0,
  1490. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1491. { DRM_MODE("400x300", DRM_MODE_TYPE_DRIVER, 9910, 400, 401, 464,
  1492. 496, 0, 300, 301, 332, 333, 0,
  1493. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1494. { DRM_MODE("640x350", DRM_MODE_TYPE_DRIVER, 16913, 640, 641, 704,
  1495. 736, 0, 350, 351, 382, 383, 0,
  1496. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1497. { DRM_MODE("640x400", DRM_MODE_TYPE_DRIVER, 19121, 640, 641, 704,
  1498. 736, 0, 400, 401, 432, 433, 0,
  1499. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1500. { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 22654, 640, 641, 704,
  1501. 736, 0, 480, 481, 512, 513, 0,
  1502. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1503. { DRM_MODE("704x480", DRM_MODE_TYPE_DRIVER, 24624, 704, 705, 768,
  1504. 800, 0, 480, 481, 512, 513, 0,
  1505. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1506. { DRM_MODE("704x576", DRM_MODE_TYPE_DRIVER, 29232, 704, 705, 768,
  1507. 800, 0, 576, 577, 608, 609, 0,
  1508. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1509. { DRM_MODE("720x350", DRM_MODE_TYPE_DRIVER, 18751, 720, 721, 784,
  1510. 816, 0, 350, 351, 382, 383, 0,
  1511. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1512. { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 21199, 720, 721, 784,
  1513. 816, 0, 400, 401, 432, 433, 0,
  1514. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1515. { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 25116, 720, 721, 784,
  1516. 816, 0, 480, 481, 512, 513, 0,
  1517. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1518. { DRM_MODE("720x540", DRM_MODE_TYPE_DRIVER, 28054, 720, 721, 784,
  1519. 816, 0, 540, 541, 572, 573, 0,
  1520. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1521. { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 29816, 720, 721, 784,
  1522. 816, 0, 576, 577, 608, 609, 0,
  1523. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1524. { DRM_MODE("768x576", DRM_MODE_TYPE_DRIVER, 31570, 768, 769, 832,
  1525. 864, 0, 576, 577, 608, 609, 0,
  1526. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1527. { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 34030, 800, 801, 864,
  1528. 896, 0, 600, 601, 632, 633, 0,
  1529. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1530. { DRM_MODE("832x624", DRM_MODE_TYPE_DRIVER, 36581, 832, 833, 896,
  1531. 928, 0, 624, 625, 656, 657, 0,
  1532. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1533. { DRM_MODE("920x766", DRM_MODE_TYPE_DRIVER, 48707, 920, 921, 984,
  1534. 1016, 0, 766, 767, 798, 799, 0,
  1535. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1536. { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 53827, 1024, 1025, 1088,
  1537. 1120, 0, 768, 769, 800, 801, 0,
  1538. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1539. { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 87265, 1280, 1281, 1344,
  1540. 1376, 0, 1024, 1025, 1056, 1057, 0,
  1541. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1542. };
  1543. static void intel_sdvo_get_tv_modes(struct drm_connector *connector)
  1544. {
  1545. struct intel_encoder *output = to_intel_encoder(connector);
  1546. struct intel_sdvo_priv *sdvo_priv = output->dev_priv;
  1547. struct intel_sdvo_sdtv_resolution_request tv_res;
  1548. uint32_t reply = 0, format_map = 0;
  1549. int i;
  1550. uint8_t status;
  1551. /* Read the list of supported input resolutions for the selected TV
  1552. * format.
  1553. */
  1554. for (i = 0; i < TV_FORMAT_NUM; i++)
  1555. if (tv_format_names[i] == sdvo_priv->tv_format_name)
  1556. break;
  1557. format_map = (1 << i);
  1558. memcpy(&tv_res, &format_map,
  1559. sizeof(struct intel_sdvo_sdtv_resolution_request) >
  1560. sizeof(format_map) ? sizeof(format_map) :
  1561. sizeof(struct intel_sdvo_sdtv_resolution_request));
  1562. intel_sdvo_set_target_output(output, sdvo_priv->controlled_output);
  1563. intel_sdvo_write_cmd(output, SDVO_CMD_GET_SDTV_RESOLUTION_SUPPORT,
  1564. &tv_res, sizeof(tv_res));
  1565. status = intel_sdvo_read_response(output, &reply, 3);
  1566. if (status != SDVO_CMD_STATUS_SUCCESS)
  1567. return;
  1568. for (i = 0; i < ARRAY_SIZE(sdvo_tv_modes); i++)
  1569. if (reply & (1 << i)) {
  1570. struct drm_display_mode *nmode;
  1571. nmode = drm_mode_duplicate(connector->dev,
  1572. &sdvo_tv_modes[i]);
  1573. if (nmode)
  1574. drm_mode_probed_add(connector, nmode);
  1575. }
  1576. }
  1577. static void intel_sdvo_get_lvds_modes(struct drm_connector *connector)
  1578. {
  1579. struct intel_encoder *intel_encoder = to_intel_encoder(connector);
  1580. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  1581. struct intel_sdvo_priv *sdvo_priv = intel_encoder->dev_priv;
  1582. struct drm_display_mode *newmode;
  1583. /*
  1584. * Attempt to get the mode list from DDC.
  1585. * Assume that the preferred modes are
  1586. * arranged in priority order.
  1587. */
  1588. intel_ddc_get_modes(intel_encoder);
  1589. if (list_empty(&connector->probed_modes) == false)
  1590. goto end;
  1591. /* Fetch modes from VBT */
  1592. if (dev_priv->sdvo_lvds_vbt_mode != NULL) {
  1593. newmode = drm_mode_duplicate(connector->dev,
  1594. dev_priv->sdvo_lvds_vbt_mode);
  1595. if (newmode != NULL) {
  1596. /* Guarantee the mode is preferred */
  1597. newmode->type = (DRM_MODE_TYPE_PREFERRED |
  1598. DRM_MODE_TYPE_DRIVER);
  1599. drm_mode_probed_add(connector, newmode);
  1600. }
  1601. }
  1602. end:
  1603. list_for_each_entry(newmode, &connector->probed_modes, head) {
  1604. if (newmode->type & DRM_MODE_TYPE_PREFERRED) {
  1605. sdvo_priv->sdvo_lvds_fixed_mode =
  1606. drm_mode_duplicate(connector->dev, newmode);
  1607. break;
  1608. }
  1609. }
  1610. }
  1611. static int intel_sdvo_get_modes(struct drm_connector *connector)
  1612. {
  1613. struct intel_encoder *output = to_intel_encoder(connector);
  1614. struct intel_sdvo_priv *sdvo_priv = output->dev_priv;
  1615. if (sdvo_priv->is_tv)
  1616. intel_sdvo_get_tv_modes(connector);
  1617. else if (sdvo_priv->is_lvds == true)
  1618. intel_sdvo_get_lvds_modes(connector);
  1619. else
  1620. intel_sdvo_get_ddc_modes(connector);
  1621. if (list_empty(&connector->probed_modes))
  1622. return 0;
  1623. return 1;
  1624. }
  1625. static
  1626. void intel_sdvo_destroy_enhance_property(struct drm_connector *connector)
  1627. {
  1628. struct intel_encoder *intel_encoder = to_intel_encoder(connector);
  1629. struct intel_sdvo_priv *sdvo_priv = intel_encoder->dev_priv;
  1630. struct drm_device *dev = connector->dev;
  1631. if (sdvo_priv->is_tv) {
  1632. if (sdvo_priv->left_property)
  1633. drm_property_destroy(dev, sdvo_priv->left_property);
  1634. if (sdvo_priv->right_property)
  1635. drm_property_destroy(dev, sdvo_priv->right_property);
  1636. if (sdvo_priv->top_property)
  1637. drm_property_destroy(dev, sdvo_priv->top_property);
  1638. if (sdvo_priv->bottom_property)
  1639. drm_property_destroy(dev, sdvo_priv->bottom_property);
  1640. if (sdvo_priv->hpos_property)
  1641. drm_property_destroy(dev, sdvo_priv->hpos_property);
  1642. if (sdvo_priv->vpos_property)
  1643. drm_property_destroy(dev, sdvo_priv->vpos_property);
  1644. }
  1645. if (sdvo_priv->is_tv) {
  1646. if (sdvo_priv->saturation_property)
  1647. drm_property_destroy(dev,
  1648. sdvo_priv->saturation_property);
  1649. if (sdvo_priv->contrast_property)
  1650. drm_property_destroy(dev,
  1651. sdvo_priv->contrast_property);
  1652. if (sdvo_priv->hue_property)
  1653. drm_property_destroy(dev, sdvo_priv->hue_property);
  1654. }
  1655. if (sdvo_priv->is_tv || sdvo_priv->is_lvds) {
  1656. if (sdvo_priv->brightness_property)
  1657. drm_property_destroy(dev,
  1658. sdvo_priv->brightness_property);
  1659. }
  1660. return;
  1661. }
  1662. static void intel_sdvo_destroy(struct drm_connector *connector)
  1663. {
  1664. struct intel_encoder *intel_encoder = to_intel_encoder(connector);
  1665. struct intel_sdvo_priv *sdvo_priv = intel_encoder->dev_priv;
  1666. if (intel_encoder->i2c_bus)
  1667. intel_i2c_destroy(intel_encoder->i2c_bus);
  1668. if (intel_encoder->ddc_bus)
  1669. intel_i2c_destroy(intel_encoder->ddc_bus);
  1670. if (sdvo_priv->analog_ddc_bus)
  1671. intel_i2c_destroy(sdvo_priv->analog_ddc_bus);
  1672. if (sdvo_priv->sdvo_lvds_fixed_mode != NULL)
  1673. drm_mode_destroy(connector->dev,
  1674. sdvo_priv->sdvo_lvds_fixed_mode);
  1675. if (sdvo_priv->tv_format_property)
  1676. drm_property_destroy(connector->dev,
  1677. sdvo_priv->tv_format_property);
  1678. if (sdvo_priv->is_tv || sdvo_priv->is_lvds)
  1679. intel_sdvo_destroy_enhance_property(connector);
  1680. drm_sysfs_connector_remove(connector);
  1681. drm_connector_cleanup(connector);
  1682. kfree(intel_encoder);
  1683. }
  1684. static int
  1685. intel_sdvo_set_property(struct drm_connector *connector,
  1686. struct drm_property *property,
  1687. uint64_t val)
  1688. {
  1689. struct intel_encoder *intel_encoder = to_intel_encoder(connector);
  1690. struct intel_sdvo_priv *sdvo_priv = intel_encoder->dev_priv;
  1691. struct drm_encoder *encoder = &intel_encoder->enc;
  1692. struct drm_crtc *crtc = encoder->crtc;
  1693. int ret = 0;
  1694. bool changed = false;
  1695. uint8_t cmd, status;
  1696. uint16_t temp_value;
  1697. ret = drm_connector_property_set_value(connector, property, val);
  1698. if (ret < 0)
  1699. goto out;
  1700. if (property == sdvo_priv->tv_format_property) {
  1701. if (val >= TV_FORMAT_NUM) {
  1702. ret = -EINVAL;
  1703. goto out;
  1704. }
  1705. if (sdvo_priv->tv_format_name ==
  1706. sdvo_priv->tv_format_supported[val])
  1707. goto out;
  1708. sdvo_priv->tv_format_name = sdvo_priv->tv_format_supported[val];
  1709. changed = true;
  1710. }
  1711. if (sdvo_priv->is_tv || sdvo_priv->is_lvds) {
  1712. cmd = 0;
  1713. temp_value = val;
  1714. if (sdvo_priv->left_property == property) {
  1715. drm_connector_property_set_value(connector,
  1716. sdvo_priv->right_property, val);
  1717. if (sdvo_priv->left_margin == temp_value)
  1718. goto out;
  1719. sdvo_priv->left_margin = temp_value;
  1720. sdvo_priv->right_margin = temp_value;
  1721. temp_value = sdvo_priv->max_hscan -
  1722. sdvo_priv->left_margin;
  1723. cmd = SDVO_CMD_SET_OVERSCAN_H;
  1724. } else if (sdvo_priv->right_property == property) {
  1725. drm_connector_property_set_value(connector,
  1726. sdvo_priv->left_property, val);
  1727. if (sdvo_priv->right_margin == temp_value)
  1728. goto out;
  1729. sdvo_priv->left_margin = temp_value;
  1730. sdvo_priv->right_margin = temp_value;
  1731. temp_value = sdvo_priv->max_hscan -
  1732. sdvo_priv->left_margin;
  1733. cmd = SDVO_CMD_SET_OVERSCAN_H;
  1734. } else if (sdvo_priv->top_property == property) {
  1735. drm_connector_property_set_value(connector,
  1736. sdvo_priv->bottom_property, val);
  1737. if (sdvo_priv->top_margin == temp_value)
  1738. goto out;
  1739. sdvo_priv->top_margin = temp_value;
  1740. sdvo_priv->bottom_margin = temp_value;
  1741. temp_value = sdvo_priv->max_vscan -
  1742. sdvo_priv->top_margin;
  1743. cmd = SDVO_CMD_SET_OVERSCAN_V;
  1744. } else if (sdvo_priv->bottom_property == property) {
  1745. drm_connector_property_set_value(connector,
  1746. sdvo_priv->top_property, val);
  1747. if (sdvo_priv->bottom_margin == temp_value)
  1748. goto out;
  1749. sdvo_priv->top_margin = temp_value;
  1750. sdvo_priv->bottom_margin = temp_value;
  1751. temp_value = sdvo_priv->max_vscan -
  1752. sdvo_priv->top_margin;
  1753. cmd = SDVO_CMD_SET_OVERSCAN_V;
  1754. } else if (sdvo_priv->hpos_property == property) {
  1755. if (sdvo_priv->cur_hpos == temp_value)
  1756. goto out;
  1757. cmd = SDVO_CMD_SET_POSITION_H;
  1758. sdvo_priv->cur_hpos = temp_value;
  1759. } else if (sdvo_priv->vpos_property == property) {
  1760. if (sdvo_priv->cur_vpos == temp_value)
  1761. goto out;
  1762. cmd = SDVO_CMD_SET_POSITION_V;
  1763. sdvo_priv->cur_vpos = temp_value;
  1764. } else if (sdvo_priv->saturation_property == property) {
  1765. if (sdvo_priv->cur_saturation == temp_value)
  1766. goto out;
  1767. cmd = SDVO_CMD_SET_SATURATION;
  1768. sdvo_priv->cur_saturation = temp_value;
  1769. } else if (sdvo_priv->contrast_property == property) {
  1770. if (sdvo_priv->cur_contrast == temp_value)
  1771. goto out;
  1772. cmd = SDVO_CMD_SET_CONTRAST;
  1773. sdvo_priv->cur_contrast = temp_value;
  1774. } else if (sdvo_priv->hue_property == property) {
  1775. if (sdvo_priv->cur_hue == temp_value)
  1776. goto out;
  1777. cmd = SDVO_CMD_SET_HUE;
  1778. sdvo_priv->cur_hue = temp_value;
  1779. } else if (sdvo_priv->brightness_property == property) {
  1780. if (sdvo_priv->cur_brightness == temp_value)
  1781. goto out;
  1782. cmd = SDVO_CMD_SET_BRIGHTNESS;
  1783. sdvo_priv->cur_brightness = temp_value;
  1784. }
  1785. if (cmd) {
  1786. intel_sdvo_write_cmd(intel_encoder, cmd, &temp_value, 2);
  1787. status = intel_sdvo_read_response(intel_encoder,
  1788. NULL, 0);
  1789. if (status != SDVO_CMD_STATUS_SUCCESS) {
  1790. DRM_DEBUG_KMS("Incorrect SDVO command \n");
  1791. return -EINVAL;
  1792. }
  1793. changed = true;
  1794. }
  1795. }
  1796. if (changed && crtc)
  1797. drm_crtc_helper_set_mode(crtc, &crtc->mode, crtc->x,
  1798. crtc->y, crtc->fb);
  1799. out:
  1800. return ret;
  1801. }
  1802. static const struct drm_encoder_helper_funcs intel_sdvo_helper_funcs = {
  1803. .dpms = intel_sdvo_dpms,
  1804. .mode_fixup = intel_sdvo_mode_fixup,
  1805. .prepare = intel_encoder_prepare,
  1806. .mode_set = intel_sdvo_mode_set,
  1807. .commit = intel_encoder_commit,
  1808. };
  1809. static const struct drm_connector_funcs intel_sdvo_connector_funcs = {
  1810. .dpms = drm_helper_connector_dpms,
  1811. .save = intel_sdvo_save,
  1812. .restore = intel_sdvo_restore,
  1813. .detect = intel_sdvo_detect,
  1814. .fill_modes = drm_helper_probe_single_connector_modes,
  1815. .set_property = intel_sdvo_set_property,
  1816. .destroy = intel_sdvo_destroy,
  1817. };
  1818. static const struct drm_connector_helper_funcs intel_sdvo_connector_helper_funcs = {
  1819. .get_modes = intel_sdvo_get_modes,
  1820. .mode_valid = intel_sdvo_mode_valid,
  1821. .best_encoder = intel_best_encoder,
  1822. };
  1823. static void intel_sdvo_enc_destroy(struct drm_encoder *encoder)
  1824. {
  1825. drm_encoder_cleanup(encoder);
  1826. }
  1827. static const struct drm_encoder_funcs intel_sdvo_enc_funcs = {
  1828. .destroy = intel_sdvo_enc_destroy,
  1829. };
  1830. /**
  1831. * Choose the appropriate DDC bus for control bus switch command for this
  1832. * SDVO output based on the controlled output.
  1833. *
  1834. * DDC bus number assignment is in a priority order of RGB outputs, then TMDS
  1835. * outputs, then LVDS outputs.
  1836. */
  1837. static void
  1838. intel_sdvo_select_ddc_bus(struct intel_sdvo_priv *dev_priv)
  1839. {
  1840. uint16_t mask = 0;
  1841. unsigned int num_bits;
  1842. /* Make a mask of outputs less than or equal to our own priority in the
  1843. * list.
  1844. */
  1845. switch (dev_priv->controlled_output) {
  1846. case SDVO_OUTPUT_LVDS1:
  1847. mask |= SDVO_OUTPUT_LVDS1;
  1848. case SDVO_OUTPUT_LVDS0:
  1849. mask |= SDVO_OUTPUT_LVDS0;
  1850. case SDVO_OUTPUT_TMDS1:
  1851. mask |= SDVO_OUTPUT_TMDS1;
  1852. case SDVO_OUTPUT_TMDS0:
  1853. mask |= SDVO_OUTPUT_TMDS0;
  1854. case SDVO_OUTPUT_RGB1:
  1855. mask |= SDVO_OUTPUT_RGB1;
  1856. case SDVO_OUTPUT_RGB0:
  1857. mask |= SDVO_OUTPUT_RGB0;
  1858. break;
  1859. }
  1860. /* Count bits to find what number we are in the priority list. */
  1861. mask &= dev_priv->caps.output_flags;
  1862. num_bits = hweight16(mask);
  1863. if (num_bits > 3) {
  1864. /* if more than 3 outputs, default to DDC bus 3 for now */
  1865. num_bits = 3;
  1866. }
  1867. /* Corresponds to SDVO_CONTROL_BUS_DDCx */
  1868. dev_priv->ddc_bus = 1 << num_bits;
  1869. }
  1870. static bool
  1871. intel_sdvo_get_digital_encoding_mode(struct intel_encoder *output)
  1872. {
  1873. struct intel_sdvo_priv *sdvo_priv = output->dev_priv;
  1874. uint8_t status;
  1875. intel_sdvo_set_target_output(output, sdvo_priv->controlled_output);
  1876. intel_sdvo_write_cmd(output, SDVO_CMD_GET_ENCODE, NULL, 0);
  1877. status = intel_sdvo_read_response(output, &sdvo_priv->is_hdmi, 1);
  1878. if (status != SDVO_CMD_STATUS_SUCCESS)
  1879. return false;
  1880. return true;
  1881. }
  1882. static struct intel_encoder *
  1883. intel_sdvo_chan_to_intel_encoder(struct intel_i2c_chan *chan)
  1884. {
  1885. struct drm_device *dev = chan->drm_dev;
  1886. struct drm_connector *connector;
  1887. struct intel_encoder *intel_encoder = NULL;
  1888. list_for_each_entry(connector,
  1889. &dev->mode_config.connector_list, head) {
  1890. if (to_intel_encoder(connector)->ddc_bus == &chan->adapter) {
  1891. intel_encoder = to_intel_encoder(connector);
  1892. break;
  1893. }
  1894. }
  1895. return intel_encoder;
  1896. }
  1897. static int intel_sdvo_master_xfer(struct i2c_adapter *i2c_adap,
  1898. struct i2c_msg msgs[], int num)
  1899. {
  1900. struct intel_encoder *intel_encoder;
  1901. struct intel_sdvo_priv *sdvo_priv;
  1902. struct i2c_algo_bit_data *algo_data;
  1903. const struct i2c_algorithm *algo;
  1904. algo_data = (struct i2c_algo_bit_data *)i2c_adap->algo_data;
  1905. intel_encoder =
  1906. intel_sdvo_chan_to_intel_encoder(
  1907. (struct intel_i2c_chan *)(algo_data->data));
  1908. if (intel_encoder == NULL)
  1909. return -EINVAL;
  1910. sdvo_priv = intel_encoder->dev_priv;
  1911. algo = intel_encoder->i2c_bus->algo;
  1912. intel_sdvo_set_control_bus_switch(intel_encoder, sdvo_priv->ddc_bus);
  1913. return algo->master_xfer(i2c_adap, msgs, num);
  1914. }
  1915. static struct i2c_algorithm intel_sdvo_i2c_bit_algo = {
  1916. .master_xfer = intel_sdvo_master_xfer,
  1917. };
  1918. static u8
  1919. intel_sdvo_get_slave_addr(struct drm_device *dev, int sdvo_reg)
  1920. {
  1921. struct drm_i915_private *dev_priv = dev->dev_private;
  1922. struct sdvo_device_mapping *my_mapping, *other_mapping;
  1923. if (sdvo_reg == SDVOB) {
  1924. my_mapping = &dev_priv->sdvo_mappings[0];
  1925. other_mapping = &dev_priv->sdvo_mappings[1];
  1926. } else {
  1927. my_mapping = &dev_priv->sdvo_mappings[1];
  1928. other_mapping = &dev_priv->sdvo_mappings[0];
  1929. }
  1930. /* If the BIOS described our SDVO device, take advantage of it. */
  1931. if (my_mapping->slave_addr)
  1932. return my_mapping->slave_addr;
  1933. /* If the BIOS only described a different SDVO device, use the
  1934. * address that it isn't using.
  1935. */
  1936. if (other_mapping->slave_addr) {
  1937. if (other_mapping->slave_addr == 0x70)
  1938. return 0x72;
  1939. else
  1940. return 0x70;
  1941. }
  1942. /* No SDVO device info is found for another DVO port,
  1943. * so use mapping assumption we had before BIOS parsing.
  1944. */
  1945. if (sdvo_reg == SDVOB)
  1946. return 0x70;
  1947. else
  1948. return 0x72;
  1949. }
  1950. static int intel_sdvo_bad_tv_callback(const struct dmi_system_id *id)
  1951. {
  1952. DRM_DEBUG_KMS("Ignoring bad SDVO TV connector for %s\n", id->ident);
  1953. return 1;
  1954. }
  1955. static struct dmi_system_id intel_sdvo_bad_tv[] = {
  1956. {
  1957. .callback = intel_sdvo_bad_tv_callback,
  1958. .ident = "IntelG45/ICH10R/DME1737",
  1959. .matches = {
  1960. DMI_MATCH(DMI_SYS_VENDOR, "IBM CORPORATION"),
  1961. DMI_MATCH(DMI_PRODUCT_NAME, "4800784"),
  1962. },
  1963. },
  1964. { } /* terminating entry */
  1965. };
  1966. static bool
  1967. intel_sdvo_output_setup(struct intel_encoder *intel_encoder, uint16_t flags)
  1968. {
  1969. struct drm_connector *connector = &intel_encoder->base;
  1970. struct drm_encoder *encoder = &intel_encoder->enc;
  1971. struct intel_sdvo_priv *sdvo_priv = intel_encoder->dev_priv;
  1972. bool ret = true, registered = false;
  1973. sdvo_priv->is_tv = false;
  1974. intel_encoder->needs_tv_clock = false;
  1975. sdvo_priv->is_lvds = false;
  1976. if (device_is_registered(&connector->kdev)) {
  1977. drm_sysfs_connector_remove(connector);
  1978. registered = true;
  1979. }
  1980. if (flags &
  1981. (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_TMDS1)) {
  1982. if (sdvo_priv->caps.output_flags & SDVO_OUTPUT_TMDS0)
  1983. sdvo_priv->controlled_output = SDVO_OUTPUT_TMDS0;
  1984. else
  1985. sdvo_priv->controlled_output = SDVO_OUTPUT_TMDS1;
  1986. encoder->encoder_type = DRM_MODE_ENCODER_TMDS;
  1987. connector->connector_type = DRM_MODE_CONNECTOR_DVID;
  1988. if (intel_sdvo_get_supp_encode(intel_encoder,
  1989. &sdvo_priv->encode) &&
  1990. intel_sdvo_get_digital_encoding_mode(intel_encoder) &&
  1991. sdvo_priv->is_hdmi) {
  1992. /* enable hdmi encoding mode if supported */
  1993. intel_sdvo_set_encode(intel_encoder, SDVO_ENCODE_HDMI);
  1994. intel_sdvo_set_colorimetry(intel_encoder,
  1995. SDVO_COLORIMETRY_RGB256);
  1996. connector->connector_type = DRM_MODE_CONNECTOR_HDMIA;
  1997. intel_encoder->clone_mask =
  1998. (1 << INTEL_SDVO_NON_TV_CLONE_BIT) |
  1999. (1 << INTEL_ANALOG_CLONE_BIT);
  2000. }
  2001. } else if ((flags & SDVO_OUTPUT_SVID0) &&
  2002. !dmi_check_system(intel_sdvo_bad_tv)) {
  2003. sdvo_priv->controlled_output = SDVO_OUTPUT_SVID0;
  2004. encoder->encoder_type = DRM_MODE_ENCODER_TVDAC;
  2005. connector->connector_type = DRM_MODE_CONNECTOR_SVIDEO;
  2006. sdvo_priv->is_tv = true;
  2007. intel_encoder->needs_tv_clock = true;
  2008. intel_encoder->clone_mask = 1 << INTEL_SDVO_TV_CLONE_BIT;
  2009. } else if (flags & SDVO_OUTPUT_RGB0) {
  2010. sdvo_priv->controlled_output = SDVO_OUTPUT_RGB0;
  2011. encoder->encoder_type = DRM_MODE_ENCODER_DAC;
  2012. connector->connector_type = DRM_MODE_CONNECTOR_VGA;
  2013. intel_encoder->clone_mask = (1 << INTEL_SDVO_NON_TV_CLONE_BIT) |
  2014. (1 << INTEL_ANALOG_CLONE_BIT);
  2015. } else if (flags & SDVO_OUTPUT_RGB1) {
  2016. sdvo_priv->controlled_output = SDVO_OUTPUT_RGB1;
  2017. encoder->encoder_type = DRM_MODE_ENCODER_DAC;
  2018. connector->connector_type = DRM_MODE_CONNECTOR_VGA;
  2019. intel_encoder->clone_mask = (1 << INTEL_SDVO_NON_TV_CLONE_BIT) |
  2020. (1 << INTEL_ANALOG_CLONE_BIT);
  2021. } else if (flags & SDVO_OUTPUT_CVBS0) {
  2022. sdvo_priv->controlled_output = SDVO_OUTPUT_CVBS0;
  2023. encoder->encoder_type = DRM_MODE_ENCODER_TVDAC;
  2024. connector->connector_type = DRM_MODE_CONNECTOR_SVIDEO;
  2025. sdvo_priv->is_tv = true;
  2026. intel_encoder->needs_tv_clock = true;
  2027. intel_encoder->clone_mask = 1 << INTEL_SDVO_TV_CLONE_BIT;
  2028. } else if (flags & SDVO_OUTPUT_LVDS0) {
  2029. sdvo_priv->controlled_output = SDVO_OUTPUT_LVDS0;
  2030. encoder->encoder_type = DRM_MODE_ENCODER_LVDS;
  2031. connector->connector_type = DRM_MODE_CONNECTOR_LVDS;
  2032. sdvo_priv->is_lvds = true;
  2033. intel_encoder->clone_mask = (1 << INTEL_ANALOG_CLONE_BIT) |
  2034. (1 << INTEL_SDVO_LVDS_CLONE_BIT);
  2035. } else if (flags & SDVO_OUTPUT_LVDS1) {
  2036. sdvo_priv->controlled_output = SDVO_OUTPUT_LVDS1;
  2037. encoder->encoder_type = DRM_MODE_ENCODER_LVDS;
  2038. connector->connector_type = DRM_MODE_CONNECTOR_LVDS;
  2039. sdvo_priv->is_lvds = true;
  2040. intel_encoder->clone_mask = (1 << INTEL_ANALOG_CLONE_BIT) |
  2041. (1 << INTEL_SDVO_LVDS_CLONE_BIT);
  2042. } else {
  2043. unsigned char bytes[2];
  2044. sdvo_priv->controlled_output = 0;
  2045. memcpy(bytes, &sdvo_priv->caps.output_flags, 2);
  2046. DRM_DEBUG_KMS("%s: Unknown SDVO output type (0x%02x%02x)\n",
  2047. SDVO_NAME(sdvo_priv),
  2048. bytes[0], bytes[1]);
  2049. ret = false;
  2050. }
  2051. intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
  2052. if (ret && registered)
  2053. ret = drm_sysfs_connector_add(connector) == 0 ? true : false;
  2054. return ret;
  2055. }
  2056. static void intel_sdvo_tv_create_property(struct drm_connector *connector)
  2057. {
  2058. struct intel_encoder *intel_encoder = to_intel_encoder(connector);
  2059. struct intel_sdvo_priv *sdvo_priv = intel_encoder->dev_priv;
  2060. struct intel_sdvo_tv_format format;
  2061. uint32_t format_map, i;
  2062. uint8_t status;
  2063. intel_sdvo_set_target_output(intel_encoder,
  2064. sdvo_priv->controlled_output);
  2065. intel_sdvo_write_cmd(intel_encoder,
  2066. SDVO_CMD_GET_SUPPORTED_TV_FORMATS, NULL, 0);
  2067. status = intel_sdvo_read_response(intel_encoder,
  2068. &format, sizeof(format));
  2069. if (status != SDVO_CMD_STATUS_SUCCESS)
  2070. return;
  2071. memcpy(&format_map, &format, sizeof(format) > sizeof(format_map) ?
  2072. sizeof(format_map) : sizeof(format));
  2073. if (format_map == 0)
  2074. return;
  2075. sdvo_priv->format_supported_num = 0;
  2076. for (i = 0 ; i < TV_FORMAT_NUM; i++)
  2077. if (format_map & (1 << i)) {
  2078. sdvo_priv->tv_format_supported
  2079. [sdvo_priv->format_supported_num++] =
  2080. tv_format_names[i];
  2081. }
  2082. sdvo_priv->tv_format_property =
  2083. drm_property_create(
  2084. connector->dev, DRM_MODE_PROP_ENUM,
  2085. "mode", sdvo_priv->format_supported_num);
  2086. for (i = 0; i < sdvo_priv->format_supported_num; i++)
  2087. drm_property_add_enum(
  2088. sdvo_priv->tv_format_property, i,
  2089. i, sdvo_priv->tv_format_supported[i]);
  2090. sdvo_priv->tv_format_name = sdvo_priv->tv_format_supported[0];
  2091. drm_connector_attach_property(
  2092. connector, sdvo_priv->tv_format_property, 0);
  2093. }
  2094. static void intel_sdvo_create_enhance_property(struct drm_connector *connector)
  2095. {
  2096. struct intel_encoder *intel_encoder = to_intel_encoder(connector);
  2097. struct intel_sdvo_priv *sdvo_priv = intel_encoder->dev_priv;
  2098. struct intel_sdvo_enhancements_reply sdvo_data;
  2099. struct drm_device *dev = connector->dev;
  2100. uint8_t status;
  2101. uint16_t response, data_value[2];
  2102. intel_sdvo_write_cmd(intel_encoder, SDVO_CMD_GET_SUPPORTED_ENHANCEMENTS,
  2103. NULL, 0);
  2104. status = intel_sdvo_read_response(intel_encoder, &sdvo_data,
  2105. sizeof(sdvo_data));
  2106. if (status != SDVO_CMD_STATUS_SUCCESS) {
  2107. DRM_DEBUG_KMS(" incorrect response is returned\n");
  2108. return;
  2109. }
  2110. response = *((uint16_t *)&sdvo_data);
  2111. if (!response) {
  2112. DRM_DEBUG_KMS("No enhancement is supported\n");
  2113. return;
  2114. }
  2115. if (sdvo_priv->is_tv) {
  2116. /* when horizontal overscan is supported, Add the left/right
  2117. * property
  2118. */
  2119. if (sdvo_data.overscan_h) {
  2120. intel_sdvo_write_cmd(intel_encoder,
  2121. SDVO_CMD_GET_MAX_OVERSCAN_H, NULL, 0);
  2122. status = intel_sdvo_read_response(intel_encoder,
  2123. &data_value, 4);
  2124. if (status != SDVO_CMD_STATUS_SUCCESS) {
  2125. DRM_DEBUG_KMS("Incorrect SDVO max "
  2126. "h_overscan\n");
  2127. return;
  2128. }
  2129. intel_sdvo_write_cmd(intel_encoder,
  2130. SDVO_CMD_GET_OVERSCAN_H, NULL, 0);
  2131. status = intel_sdvo_read_response(intel_encoder,
  2132. &response, 2);
  2133. if (status != SDVO_CMD_STATUS_SUCCESS) {
  2134. DRM_DEBUG_KMS("Incorrect SDVO h_overscan\n");
  2135. return;
  2136. }
  2137. sdvo_priv->max_hscan = data_value[0];
  2138. sdvo_priv->left_margin = data_value[0] - response;
  2139. sdvo_priv->right_margin = sdvo_priv->left_margin;
  2140. sdvo_priv->left_property =
  2141. drm_property_create(dev, DRM_MODE_PROP_RANGE,
  2142. "left_margin", 2);
  2143. sdvo_priv->left_property->values[0] = 0;
  2144. sdvo_priv->left_property->values[1] = data_value[0];
  2145. drm_connector_attach_property(connector,
  2146. sdvo_priv->left_property,
  2147. sdvo_priv->left_margin);
  2148. sdvo_priv->right_property =
  2149. drm_property_create(dev, DRM_MODE_PROP_RANGE,
  2150. "right_margin", 2);
  2151. sdvo_priv->right_property->values[0] = 0;
  2152. sdvo_priv->right_property->values[1] = data_value[0];
  2153. drm_connector_attach_property(connector,
  2154. sdvo_priv->right_property,
  2155. sdvo_priv->right_margin);
  2156. DRM_DEBUG_KMS("h_overscan: max %d, "
  2157. "default %d, current %d\n",
  2158. data_value[0], data_value[1], response);
  2159. }
  2160. if (sdvo_data.overscan_v) {
  2161. intel_sdvo_write_cmd(intel_encoder,
  2162. SDVO_CMD_GET_MAX_OVERSCAN_V, NULL, 0);
  2163. status = intel_sdvo_read_response(intel_encoder,
  2164. &data_value, 4);
  2165. if (status != SDVO_CMD_STATUS_SUCCESS) {
  2166. DRM_DEBUG_KMS("Incorrect SDVO max "
  2167. "v_overscan\n");
  2168. return;
  2169. }
  2170. intel_sdvo_write_cmd(intel_encoder,
  2171. SDVO_CMD_GET_OVERSCAN_V, NULL, 0);
  2172. status = intel_sdvo_read_response(intel_encoder,
  2173. &response, 2);
  2174. if (status != SDVO_CMD_STATUS_SUCCESS) {
  2175. DRM_DEBUG_KMS("Incorrect SDVO v_overscan\n");
  2176. return;
  2177. }
  2178. sdvo_priv->max_vscan = data_value[0];
  2179. sdvo_priv->top_margin = data_value[0] - response;
  2180. sdvo_priv->bottom_margin = sdvo_priv->top_margin;
  2181. sdvo_priv->top_property =
  2182. drm_property_create(dev, DRM_MODE_PROP_RANGE,
  2183. "top_margin", 2);
  2184. sdvo_priv->top_property->values[0] = 0;
  2185. sdvo_priv->top_property->values[1] = data_value[0];
  2186. drm_connector_attach_property(connector,
  2187. sdvo_priv->top_property,
  2188. sdvo_priv->top_margin);
  2189. sdvo_priv->bottom_property =
  2190. drm_property_create(dev, DRM_MODE_PROP_RANGE,
  2191. "bottom_margin", 2);
  2192. sdvo_priv->bottom_property->values[0] = 0;
  2193. sdvo_priv->bottom_property->values[1] = data_value[0];
  2194. drm_connector_attach_property(connector,
  2195. sdvo_priv->bottom_property,
  2196. sdvo_priv->bottom_margin);
  2197. DRM_DEBUG_KMS("v_overscan: max %d, "
  2198. "default %d, current %d\n",
  2199. data_value[0], data_value[1], response);
  2200. }
  2201. if (sdvo_data.position_h) {
  2202. intel_sdvo_write_cmd(intel_encoder,
  2203. SDVO_CMD_GET_MAX_POSITION_H, NULL, 0);
  2204. status = intel_sdvo_read_response(intel_encoder,
  2205. &data_value, 4);
  2206. if (status != SDVO_CMD_STATUS_SUCCESS) {
  2207. DRM_DEBUG_KMS("Incorrect SDVO Max h_pos\n");
  2208. return;
  2209. }
  2210. intel_sdvo_write_cmd(intel_encoder,
  2211. SDVO_CMD_GET_POSITION_H, NULL, 0);
  2212. status = intel_sdvo_read_response(intel_encoder,
  2213. &response, 2);
  2214. if (status != SDVO_CMD_STATUS_SUCCESS) {
  2215. DRM_DEBUG_KMS("Incorrect SDVO get h_postion\n");
  2216. return;
  2217. }
  2218. sdvo_priv->max_hpos = data_value[0];
  2219. sdvo_priv->cur_hpos = response;
  2220. sdvo_priv->hpos_property =
  2221. drm_property_create(dev, DRM_MODE_PROP_RANGE,
  2222. "hpos", 2);
  2223. sdvo_priv->hpos_property->values[0] = 0;
  2224. sdvo_priv->hpos_property->values[1] = data_value[0];
  2225. drm_connector_attach_property(connector,
  2226. sdvo_priv->hpos_property,
  2227. sdvo_priv->cur_hpos);
  2228. DRM_DEBUG_KMS("h_position: max %d, "
  2229. "default %d, current %d\n",
  2230. data_value[0], data_value[1], response);
  2231. }
  2232. if (sdvo_data.position_v) {
  2233. intel_sdvo_write_cmd(intel_encoder,
  2234. SDVO_CMD_GET_MAX_POSITION_V, NULL, 0);
  2235. status = intel_sdvo_read_response(intel_encoder,
  2236. &data_value, 4);
  2237. if (status != SDVO_CMD_STATUS_SUCCESS) {
  2238. DRM_DEBUG_KMS("Incorrect SDVO Max v_pos\n");
  2239. return;
  2240. }
  2241. intel_sdvo_write_cmd(intel_encoder,
  2242. SDVO_CMD_GET_POSITION_V, NULL, 0);
  2243. status = intel_sdvo_read_response(intel_encoder,
  2244. &response, 2);
  2245. if (status != SDVO_CMD_STATUS_SUCCESS) {
  2246. DRM_DEBUG_KMS("Incorrect SDVO get v_postion\n");
  2247. return;
  2248. }
  2249. sdvo_priv->max_vpos = data_value[0];
  2250. sdvo_priv->cur_vpos = response;
  2251. sdvo_priv->vpos_property =
  2252. drm_property_create(dev, DRM_MODE_PROP_RANGE,
  2253. "vpos", 2);
  2254. sdvo_priv->vpos_property->values[0] = 0;
  2255. sdvo_priv->vpos_property->values[1] = data_value[0];
  2256. drm_connector_attach_property(connector,
  2257. sdvo_priv->vpos_property,
  2258. sdvo_priv->cur_vpos);
  2259. DRM_DEBUG_KMS("v_position: max %d, "
  2260. "default %d, current %d\n",
  2261. data_value[0], data_value[1], response);
  2262. }
  2263. }
  2264. if (sdvo_priv->is_tv) {
  2265. if (sdvo_data.saturation) {
  2266. intel_sdvo_write_cmd(intel_encoder,
  2267. SDVO_CMD_GET_MAX_SATURATION, NULL, 0);
  2268. status = intel_sdvo_read_response(intel_encoder,
  2269. &data_value, 4);
  2270. if (status != SDVO_CMD_STATUS_SUCCESS) {
  2271. DRM_DEBUG_KMS("Incorrect SDVO Max sat\n");
  2272. return;
  2273. }
  2274. intel_sdvo_write_cmd(intel_encoder,
  2275. SDVO_CMD_GET_SATURATION, NULL, 0);
  2276. status = intel_sdvo_read_response(intel_encoder,
  2277. &response, 2);
  2278. if (status != SDVO_CMD_STATUS_SUCCESS) {
  2279. DRM_DEBUG_KMS("Incorrect SDVO get sat\n");
  2280. return;
  2281. }
  2282. sdvo_priv->max_saturation = data_value[0];
  2283. sdvo_priv->cur_saturation = response;
  2284. sdvo_priv->saturation_property =
  2285. drm_property_create(dev, DRM_MODE_PROP_RANGE,
  2286. "saturation", 2);
  2287. sdvo_priv->saturation_property->values[0] = 0;
  2288. sdvo_priv->saturation_property->values[1] =
  2289. data_value[0];
  2290. drm_connector_attach_property(connector,
  2291. sdvo_priv->saturation_property,
  2292. sdvo_priv->cur_saturation);
  2293. DRM_DEBUG_KMS("saturation: max %d, "
  2294. "default %d, current %d\n",
  2295. data_value[0], data_value[1], response);
  2296. }
  2297. if (sdvo_data.contrast) {
  2298. intel_sdvo_write_cmd(intel_encoder,
  2299. SDVO_CMD_GET_MAX_CONTRAST, NULL, 0);
  2300. status = intel_sdvo_read_response(intel_encoder,
  2301. &data_value, 4);
  2302. if (status != SDVO_CMD_STATUS_SUCCESS) {
  2303. DRM_DEBUG_KMS("Incorrect SDVO Max contrast\n");
  2304. return;
  2305. }
  2306. intel_sdvo_write_cmd(intel_encoder,
  2307. SDVO_CMD_GET_CONTRAST, NULL, 0);
  2308. status = intel_sdvo_read_response(intel_encoder,
  2309. &response, 2);
  2310. if (status != SDVO_CMD_STATUS_SUCCESS) {
  2311. DRM_DEBUG_KMS("Incorrect SDVO get contrast\n");
  2312. return;
  2313. }
  2314. sdvo_priv->max_contrast = data_value[0];
  2315. sdvo_priv->cur_contrast = response;
  2316. sdvo_priv->contrast_property =
  2317. drm_property_create(dev, DRM_MODE_PROP_RANGE,
  2318. "contrast", 2);
  2319. sdvo_priv->contrast_property->values[0] = 0;
  2320. sdvo_priv->contrast_property->values[1] = data_value[0];
  2321. drm_connector_attach_property(connector,
  2322. sdvo_priv->contrast_property,
  2323. sdvo_priv->cur_contrast);
  2324. DRM_DEBUG_KMS("contrast: max %d, "
  2325. "default %d, current %d\n",
  2326. data_value[0], data_value[1], response);
  2327. }
  2328. if (sdvo_data.hue) {
  2329. intel_sdvo_write_cmd(intel_encoder,
  2330. SDVO_CMD_GET_MAX_HUE, NULL, 0);
  2331. status = intel_sdvo_read_response(intel_encoder,
  2332. &data_value, 4);
  2333. if (status != SDVO_CMD_STATUS_SUCCESS) {
  2334. DRM_DEBUG_KMS("Incorrect SDVO Max hue\n");
  2335. return;
  2336. }
  2337. intel_sdvo_write_cmd(intel_encoder,
  2338. SDVO_CMD_GET_HUE, NULL, 0);
  2339. status = intel_sdvo_read_response(intel_encoder,
  2340. &response, 2);
  2341. if (status != SDVO_CMD_STATUS_SUCCESS) {
  2342. DRM_DEBUG_KMS("Incorrect SDVO get hue\n");
  2343. return;
  2344. }
  2345. sdvo_priv->max_hue = data_value[0];
  2346. sdvo_priv->cur_hue = response;
  2347. sdvo_priv->hue_property =
  2348. drm_property_create(dev, DRM_MODE_PROP_RANGE,
  2349. "hue", 2);
  2350. sdvo_priv->hue_property->values[0] = 0;
  2351. sdvo_priv->hue_property->values[1] =
  2352. data_value[0];
  2353. drm_connector_attach_property(connector,
  2354. sdvo_priv->hue_property,
  2355. sdvo_priv->cur_hue);
  2356. DRM_DEBUG_KMS("hue: max %d, default %d, current %d\n",
  2357. data_value[0], data_value[1], response);
  2358. }
  2359. }
  2360. if (sdvo_priv->is_tv || sdvo_priv->is_lvds) {
  2361. if (sdvo_data.brightness) {
  2362. intel_sdvo_write_cmd(intel_encoder,
  2363. SDVO_CMD_GET_MAX_BRIGHTNESS, NULL, 0);
  2364. status = intel_sdvo_read_response(intel_encoder,
  2365. &data_value, 4);
  2366. if (status != SDVO_CMD_STATUS_SUCCESS) {
  2367. DRM_DEBUG_KMS("Incorrect SDVO Max bright\n");
  2368. return;
  2369. }
  2370. intel_sdvo_write_cmd(intel_encoder,
  2371. SDVO_CMD_GET_BRIGHTNESS, NULL, 0);
  2372. status = intel_sdvo_read_response(intel_encoder,
  2373. &response, 2);
  2374. if (status != SDVO_CMD_STATUS_SUCCESS) {
  2375. DRM_DEBUG_KMS("Incorrect SDVO get brigh\n");
  2376. return;
  2377. }
  2378. sdvo_priv->max_brightness = data_value[0];
  2379. sdvo_priv->cur_brightness = response;
  2380. sdvo_priv->brightness_property =
  2381. drm_property_create(dev, DRM_MODE_PROP_RANGE,
  2382. "brightness", 2);
  2383. sdvo_priv->brightness_property->values[0] = 0;
  2384. sdvo_priv->brightness_property->values[1] =
  2385. data_value[0];
  2386. drm_connector_attach_property(connector,
  2387. sdvo_priv->brightness_property,
  2388. sdvo_priv->cur_brightness);
  2389. DRM_DEBUG_KMS("brightness: max %d, "
  2390. "default %d, current %d\n",
  2391. data_value[0], data_value[1], response);
  2392. }
  2393. }
  2394. return;
  2395. }
  2396. bool intel_sdvo_init(struct drm_device *dev, int sdvo_reg)
  2397. {
  2398. struct drm_i915_private *dev_priv = dev->dev_private;
  2399. struct drm_connector *connector;
  2400. struct intel_encoder *intel_encoder;
  2401. struct intel_sdvo_priv *sdvo_priv;
  2402. u8 ch[0x40];
  2403. int i;
  2404. intel_encoder = kcalloc(sizeof(struct intel_encoder)+sizeof(struct intel_sdvo_priv), 1, GFP_KERNEL);
  2405. if (!intel_encoder) {
  2406. return false;
  2407. }
  2408. sdvo_priv = (struct intel_sdvo_priv *)(intel_encoder + 1);
  2409. sdvo_priv->sdvo_reg = sdvo_reg;
  2410. intel_encoder->dev_priv = sdvo_priv;
  2411. intel_encoder->type = INTEL_OUTPUT_SDVO;
  2412. /* setup the DDC bus. */
  2413. if (sdvo_reg == SDVOB)
  2414. intel_encoder->i2c_bus = intel_i2c_create(dev, GPIOE, "SDVOCTRL_E for SDVOB");
  2415. else
  2416. intel_encoder->i2c_bus = intel_i2c_create(dev, GPIOE, "SDVOCTRL_E for SDVOC");
  2417. if (!intel_encoder->i2c_bus)
  2418. goto err_inteloutput;
  2419. sdvo_priv->slave_addr = intel_sdvo_get_slave_addr(dev, sdvo_reg);
  2420. /* Save the bit-banging i2c functionality for use by the DDC wrapper */
  2421. intel_sdvo_i2c_bit_algo.functionality = intel_encoder->i2c_bus->algo->functionality;
  2422. /* Read the regs to test if we can talk to the device */
  2423. for (i = 0; i < 0x40; i++) {
  2424. if (!intel_sdvo_read_byte(intel_encoder, i, &ch[i])) {
  2425. DRM_DEBUG_KMS("No SDVO device found on SDVO%c\n",
  2426. sdvo_reg == SDVOB ? 'B' : 'C');
  2427. goto err_i2c;
  2428. }
  2429. }
  2430. /* setup the DDC bus. */
  2431. if (sdvo_reg == SDVOB) {
  2432. intel_encoder->ddc_bus = intel_i2c_create(dev, GPIOE, "SDVOB DDC BUS");
  2433. sdvo_priv->analog_ddc_bus = intel_i2c_create(dev, GPIOA,
  2434. "SDVOB/VGA DDC BUS");
  2435. dev_priv->hotplug_supported_mask |= SDVOB_HOTPLUG_INT_STATUS;
  2436. } else {
  2437. intel_encoder->ddc_bus = intel_i2c_create(dev, GPIOE, "SDVOC DDC BUS");
  2438. sdvo_priv->analog_ddc_bus = intel_i2c_create(dev, GPIOA,
  2439. "SDVOC/VGA DDC BUS");
  2440. dev_priv->hotplug_supported_mask |= SDVOC_HOTPLUG_INT_STATUS;
  2441. }
  2442. if (intel_encoder->ddc_bus == NULL)
  2443. goto err_i2c;
  2444. /* Wrap with our custom algo which switches to DDC mode */
  2445. intel_encoder->ddc_bus->algo = &intel_sdvo_i2c_bit_algo;
  2446. /* In default case sdvo lvds is false */
  2447. intel_sdvo_get_capabilities(intel_encoder, &sdvo_priv->caps);
  2448. if (intel_sdvo_output_setup(intel_encoder,
  2449. sdvo_priv->caps.output_flags) != true) {
  2450. DRM_DEBUG_KMS("SDVO output failed to setup on SDVO%c\n",
  2451. sdvo_reg == SDVOB ? 'B' : 'C');
  2452. goto err_i2c;
  2453. }
  2454. connector = &intel_encoder->base;
  2455. drm_connector_init(dev, connector, &intel_sdvo_connector_funcs,
  2456. connector->connector_type);
  2457. drm_connector_helper_add(connector, &intel_sdvo_connector_helper_funcs);
  2458. connector->interlace_allowed = 0;
  2459. connector->doublescan_allowed = 0;
  2460. connector->display_info.subpixel_order = SubPixelHorizontalRGB;
  2461. drm_encoder_init(dev, &intel_encoder->enc,
  2462. &intel_sdvo_enc_funcs, intel_encoder->enc.encoder_type);
  2463. drm_encoder_helper_add(&intel_encoder->enc, &intel_sdvo_helper_funcs);
  2464. drm_mode_connector_attach_encoder(&intel_encoder->base, &intel_encoder->enc);
  2465. if (sdvo_priv->is_tv)
  2466. intel_sdvo_tv_create_property(connector);
  2467. if (sdvo_priv->is_tv || sdvo_priv->is_lvds)
  2468. intel_sdvo_create_enhance_property(connector);
  2469. drm_sysfs_connector_add(connector);
  2470. intel_sdvo_select_ddc_bus(sdvo_priv);
  2471. /* Set the input timing to the screen. Assume always input 0. */
  2472. intel_sdvo_set_target_input(intel_encoder, true, false);
  2473. intel_sdvo_get_input_pixel_clock_range(intel_encoder,
  2474. &sdvo_priv->pixel_clock_min,
  2475. &sdvo_priv->pixel_clock_max);
  2476. DRM_DEBUG_KMS("%s device VID/DID: %02X:%02X.%02X, "
  2477. "clock range %dMHz - %dMHz, "
  2478. "input 1: %c, input 2: %c, "
  2479. "output 1: %c, output 2: %c\n",
  2480. SDVO_NAME(sdvo_priv),
  2481. sdvo_priv->caps.vendor_id, sdvo_priv->caps.device_id,
  2482. sdvo_priv->caps.device_rev_id,
  2483. sdvo_priv->pixel_clock_min / 1000,
  2484. sdvo_priv->pixel_clock_max / 1000,
  2485. (sdvo_priv->caps.sdvo_inputs_mask & 0x1) ? 'Y' : 'N',
  2486. (sdvo_priv->caps.sdvo_inputs_mask & 0x2) ? 'Y' : 'N',
  2487. /* check currently supported outputs */
  2488. sdvo_priv->caps.output_flags &
  2489. (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_RGB0) ? 'Y' : 'N',
  2490. sdvo_priv->caps.output_flags &
  2491. (SDVO_OUTPUT_TMDS1 | SDVO_OUTPUT_RGB1) ? 'Y' : 'N');
  2492. return true;
  2493. err_i2c:
  2494. if (sdvo_priv->analog_ddc_bus != NULL)
  2495. intel_i2c_destroy(sdvo_priv->analog_ddc_bus);
  2496. if (intel_encoder->ddc_bus != NULL)
  2497. intel_i2c_destroy(intel_encoder->ddc_bus);
  2498. if (intel_encoder->i2c_bus != NULL)
  2499. intel_i2c_destroy(intel_encoder->i2c_bus);
  2500. err_inteloutput:
  2501. kfree(intel_encoder);
  2502. return false;
  2503. }