intel_overlay.c 36 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406
  1. /*
  2. * Copyright © 2009
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  20. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  21. * SOFTWARE.
  22. *
  23. * Authors:
  24. * Daniel Vetter <daniel@ffwll.ch>
  25. *
  26. * Derived from Xorg ddx, xf86-video-intel, src/i830_video.c
  27. */
  28. #include "drmP.h"
  29. #include "drm.h"
  30. #include "i915_drm.h"
  31. #include "i915_drv.h"
  32. #include "i915_reg.h"
  33. #include "intel_drv.h"
  34. /* Limits for overlay size. According to intel doc, the real limits are:
  35. * Y width: 4095, UV width (planar): 2047, Y height: 2047,
  36. * UV width (planar): * 1023. But the xorg thinks 2048 for height and width. Use
  37. * the mininum of both. */
  38. #define IMAGE_MAX_WIDTH 2048
  39. #define IMAGE_MAX_HEIGHT 2046 /* 2 * 1023 */
  40. /* on 830 and 845 these large limits result in the card hanging */
  41. #define IMAGE_MAX_WIDTH_LEGACY 1024
  42. #define IMAGE_MAX_HEIGHT_LEGACY 1088
  43. /* overlay register definitions */
  44. /* OCMD register */
  45. #define OCMD_TILED_SURFACE (0x1<<19)
  46. #define OCMD_MIRROR_MASK (0x3<<17)
  47. #define OCMD_MIRROR_MODE (0x3<<17)
  48. #define OCMD_MIRROR_HORIZONTAL (0x1<<17)
  49. #define OCMD_MIRROR_VERTICAL (0x2<<17)
  50. #define OCMD_MIRROR_BOTH (0x3<<17)
  51. #define OCMD_BYTEORDER_MASK (0x3<<14) /* zero for YUYV or FOURCC YUY2 */
  52. #define OCMD_UV_SWAP (0x1<<14) /* YVYU */
  53. #define OCMD_Y_SWAP (0x2<<14) /* UYVY or FOURCC UYVY */
  54. #define OCMD_Y_AND_UV_SWAP (0x3<<14) /* VYUY */
  55. #define OCMD_SOURCE_FORMAT_MASK (0xf<<10)
  56. #define OCMD_RGB_888 (0x1<<10) /* not in i965 Intel docs */
  57. #define OCMD_RGB_555 (0x2<<10) /* not in i965 Intel docs */
  58. #define OCMD_RGB_565 (0x3<<10) /* not in i965 Intel docs */
  59. #define OCMD_YUV_422_PACKED (0x8<<10)
  60. #define OCMD_YUV_411_PACKED (0x9<<10) /* not in i965 Intel docs */
  61. #define OCMD_YUV_420_PLANAR (0xc<<10)
  62. #define OCMD_YUV_422_PLANAR (0xd<<10)
  63. #define OCMD_YUV_410_PLANAR (0xe<<10) /* also 411 */
  64. #define OCMD_TVSYNCFLIP_PARITY (0x1<<9)
  65. #define OCMD_TVSYNCFLIP_ENABLE (0x1<<7)
  66. #define OCMD_BUF_TYPE_MASK (Ox1<<5)
  67. #define OCMD_BUF_TYPE_FRAME (0x0<<5)
  68. #define OCMD_BUF_TYPE_FIELD (0x1<<5)
  69. #define OCMD_TEST_MODE (0x1<<4)
  70. #define OCMD_BUFFER_SELECT (0x3<<2)
  71. #define OCMD_BUFFER0 (0x0<<2)
  72. #define OCMD_BUFFER1 (0x1<<2)
  73. #define OCMD_FIELD_SELECT (0x1<<2)
  74. #define OCMD_FIELD0 (0x0<<1)
  75. #define OCMD_FIELD1 (0x1<<1)
  76. #define OCMD_ENABLE (0x1<<0)
  77. /* OCONFIG register */
  78. #define OCONF_PIPE_MASK (0x1<<18)
  79. #define OCONF_PIPE_A (0x0<<18)
  80. #define OCONF_PIPE_B (0x1<<18)
  81. #define OCONF_GAMMA2_ENABLE (0x1<<16)
  82. #define OCONF_CSC_MODE_BT601 (0x0<<5)
  83. #define OCONF_CSC_MODE_BT709 (0x1<<5)
  84. #define OCONF_CSC_BYPASS (0x1<<4)
  85. #define OCONF_CC_OUT_8BIT (0x1<<3)
  86. #define OCONF_TEST_MODE (0x1<<2)
  87. #define OCONF_THREE_LINE_BUFFER (0x1<<0)
  88. #define OCONF_TWO_LINE_BUFFER (0x0<<0)
  89. /* DCLRKM (dst-key) register */
  90. #define DST_KEY_ENABLE (0x1<<31)
  91. #define CLK_RGB24_MASK 0x0
  92. #define CLK_RGB16_MASK 0x070307
  93. #define CLK_RGB15_MASK 0x070707
  94. #define CLK_RGB8I_MASK 0xffffff
  95. #define RGB16_TO_COLORKEY(c) \
  96. (((c & 0xF800) << 8) | ((c & 0x07E0) << 5) | ((c & 0x001F) << 3))
  97. #define RGB15_TO_COLORKEY(c) \
  98. (((c & 0x7c00) << 9) | ((c & 0x03E0) << 6) | ((c & 0x001F) << 3))
  99. /* overlay flip addr flag */
  100. #define OFC_UPDATE 0x1
  101. /* polyphase filter coefficients */
  102. #define N_HORIZ_Y_TAPS 5
  103. #define N_VERT_Y_TAPS 3
  104. #define N_HORIZ_UV_TAPS 3
  105. #define N_VERT_UV_TAPS 3
  106. #define N_PHASES 17
  107. #define MAX_TAPS 5
  108. /* memory bufferd overlay registers */
  109. struct overlay_registers {
  110. u32 OBUF_0Y;
  111. u32 OBUF_1Y;
  112. u32 OBUF_0U;
  113. u32 OBUF_0V;
  114. u32 OBUF_1U;
  115. u32 OBUF_1V;
  116. u32 OSTRIDE;
  117. u32 YRGB_VPH;
  118. u32 UV_VPH;
  119. u32 HORZ_PH;
  120. u32 INIT_PHS;
  121. u32 DWINPOS;
  122. u32 DWINSZ;
  123. u32 SWIDTH;
  124. u32 SWIDTHSW;
  125. u32 SHEIGHT;
  126. u32 YRGBSCALE;
  127. u32 UVSCALE;
  128. u32 OCLRC0;
  129. u32 OCLRC1;
  130. u32 DCLRKV;
  131. u32 DCLRKM;
  132. u32 SCLRKVH;
  133. u32 SCLRKVL;
  134. u32 SCLRKEN;
  135. u32 OCONFIG;
  136. u32 OCMD;
  137. u32 RESERVED1; /* 0x6C */
  138. u32 OSTART_0Y;
  139. u32 OSTART_1Y;
  140. u32 OSTART_0U;
  141. u32 OSTART_0V;
  142. u32 OSTART_1U;
  143. u32 OSTART_1V;
  144. u32 OTILEOFF_0Y;
  145. u32 OTILEOFF_1Y;
  146. u32 OTILEOFF_0U;
  147. u32 OTILEOFF_0V;
  148. u32 OTILEOFF_1U;
  149. u32 OTILEOFF_1V;
  150. u32 FASTHSCALE; /* 0xA0 */
  151. u32 UVSCALEV; /* 0xA4 */
  152. u32 RESERVEDC[(0x200 - 0xA8) / 4]; /* 0xA8 - 0x1FC */
  153. u16 Y_VCOEFS[N_VERT_Y_TAPS * N_PHASES]; /* 0x200 */
  154. u16 RESERVEDD[0x100 / 2 - N_VERT_Y_TAPS * N_PHASES];
  155. u16 Y_HCOEFS[N_HORIZ_Y_TAPS * N_PHASES]; /* 0x300 */
  156. u16 RESERVEDE[0x200 / 2 - N_HORIZ_Y_TAPS * N_PHASES];
  157. u16 UV_VCOEFS[N_VERT_UV_TAPS * N_PHASES]; /* 0x500 */
  158. u16 RESERVEDF[0x100 / 2 - N_VERT_UV_TAPS * N_PHASES];
  159. u16 UV_HCOEFS[N_HORIZ_UV_TAPS * N_PHASES]; /* 0x600 */
  160. u16 RESERVEDG[0x100 / 2 - N_HORIZ_UV_TAPS * N_PHASES];
  161. };
  162. /* overlay flip addr flag */
  163. #define OFC_UPDATE 0x1
  164. #define OVERLAY_NONPHYSICAL(dev) (IS_G33(dev) || IS_I965G(dev))
  165. #define OVERLAY_EXISTS(dev) (!IS_G4X(dev) && !IS_IRONLAKE(dev) && !IS_GEN6(dev))
  166. static struct overlay_registers *intel_overlay_map_regs_atomic(struct intel_overlay *overlay)
  167. {
  168. drm_i915_private_t *dev_priv = overlay->dev->dev_private;
  169. struct overlay_registers *regs;
  170. /* no recursive mappings */
  171. BUG_ON(overlay->virt_addr);
  172. if (OVERLAY_NONPHYSICAL(overlay->dev)) {
  173. regs = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
  174. overlay->reg_bo->gtt_offset);
  175. if (!regs) {
  176. DRM_ERROR("failed to map overlay regs in GTT\n");
  177. return NULL;
  178. }
  179. } else
  180. regs = overlay->reg_bo->phys_obj->handle->vaddr;
  181. return overlay->virt_addr = regs;
  182. }
  183. static void intel_overlay_unmap_regs_atomic(struct intel_overlay *overlay)
  184. {
  185. if (OVERLAY_NONPHYSICAL(overlay->dev))
  186. io_mapping_unmap_atomic(overlay->virt_addr);
  187. overlay->virt_addr = NULL;
  188. return;
  189. }
  190. /* overlay needs to be disable in OCMD reg */
  191. static int intel_overlay_on(struct intel_overlay *overlay)
  192. {
  193. struct drm_device *dev = overlay->dev;
  194. drm_i915_private_t *dev_priv = dev->dev_private;
  195. int ret;
  196. RING_LOCALS;
  197. BUG_ON(overlay->active);
  198. overlay->active = 1;
  199. overlay->hw_wedged = NEEDS_WAIT_FOR_FLIP;
  200. BEGIN_LP_RING(4);
  201. OUT_RING(MI_OVERLAY_FLIP | MI_OVERLAY_ON);
  202. OUT_RING(overlay->flip_addr | OFC_UPDATE);
  203. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  204. OUT_RING(MI_NOOP);
  205. ADVANCE_LP_RING();
  206. overlay->last_flip_req = i915_add_request(dev, NULL, 0);
  207. if (overlay->last_flip_req == 0)
  208. return -ENOMEM;
  209. ret = i915_do_wait_request(dev, overlay->last_flip_req, 1);
  210. if (ret != 0)
  211. return ret;
  212. overlay->hw_wedged = 0;
  213. overlay->last_flip_req = 0;
  214. return 0;
  215. }
  216. /* overlay needs to be enabled in OCMD reg */
  217. static void intel_overlay_continue(struct intel_overlay *overlay,
  218. bool load_polyphase_filter)
  219. {
  220. struct drm_device *dev = overlay->dev;
  221. drm_i915_private_t *dev_priv = dev->dev_private;
  222. u32 flip_addr = overlay->flip_addr;
  223. u32 tmp;
  224. RING_LOCALS;
  225. BUG_ON(!overlay->active);
  226. if (load_polyphase_filter)
  227. flip_addr |= OFC_UPDATE;
  228. /* check for underruns */
  229. tmp = I915_READ(DOVSTA);
  230. if (tmp & (1 << 17))
  231. DRM_DEBUG("overlay underrun, DOVSTA: %x\n", tmp);
  232. BEGIN_LP_RING(2);
  233. OUT_RING(MI_OVERLAY_FLIP | MI_OVERLAY_CONTINUE);
  234. OUT_RING(flip_addr);
  235. ADVANCE_LP_RING();
  236. overlay->last_flip_req = i915_add_request(dev, NULL, 0);
  237. }
  238. static int intel_overlay_wait_flip(struct intel_overlay *overlay)
  239. {
  240. struct drm_device *dev = overlay->dev;
  241. drm_i915_private_t *dev_priv = dev->dev_private;
  242. int ret;
  243. u32 tmp;
  244. RING_LOCALS;
  245. if (overlay->last_flip_req != 0) {
  246. ret = i915_do_wait_request(dev, overlay->last_flip_req, 1);
  247. if (ret == 0) {
  248. overlay->last_flip_req = 0;
  249. tmp = I915_READ(ISR);
  250. if (!(tmp & I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT))
  251. return 0;
  252. }
  253. }
  254. /* synchronous slowpath */
  255. overlay->hw_wedged = RELEASE_OLD_VID;
  256. BEGIN_LP_RING(2);
  257. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  258. OUT_RING(MI_NOOP);
  259. ADVANCE_LP_RING();
  260. overlay->last_flip_req = i915_add_request(dev, NULL, 0);
  261. if (overlay->last_flip_req == 0)
  262. return -ENOMEM;
  263. ret = i915_do_wait_request(dev, overlay->last_flip_req, 1);
  264. if (ret != 0)
  265. return ret;
  266. overlay->hw_wedged = 0;
  267. overlay->last_flip_req = 0;
  268. return 0;
  269. }
  270. /* overlay needs to be disabled in OCMD reg */
  271. static int intel_overlay_off(struct intel_overlay *overlay)
  272. {
  273. u32 flip_addr = overlay->flip_addr;
  274. struct drm_device *dev = overlay->dev;
  275. drm_i915_private_t *dev_priv = dev->dev_private;
  276. int ret;
  277. RING_LOCALS;
  278. BUG_ON(!overlay->active);
  279. /* According to intel docs the overlay hw may hang (when switching
  280. * off) without loading the filter coeffs. It is however unclear whether
  281. * this applies to the disabling of the overlay or to the switching off
  282. * of the hw. Do it in both cases */
  283. flip_addr |= OFC_UPDATE;
  284. /* wait for overlay to go idle */
  285. overlay->hw_wedged = SWITCH_OFF_STAGE_1;
  286. BEGIN_LP_RING(4);
  287. OUT_RING(MI_OVERLAY_FLIP | MI_OVERLAY_CONTINUE);
  288. OUT_RING(flip_addr);
  289. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  290. OUT_RING(MI_NOOP);
  291. ADVANCE_LP_RING();
  292. overlay->last_flip_req = i915_add_request(dev, NULL, 0);
  293. if (overlay->last_flip_req == 0)
  294. return -ENOMEM;
  295. ret = i915_do_wait_request(dev, overlay->last_flip_req, 1);
  296. if (ret != 0)
  297. return ret;
  298. /* turn overlay off */
  299. overlay->hw_wedged = SWITCH_OFF_STAGE_2;
  300. BEGIN_LP_RING(4);
  301. OUT_RING(MI_OVERLAY_FLIP | MI_OVERLAY_OFF);
  302. OUT_RING(flip_addr);
  303. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  304. OUT_RING(MI_NOOP);
  305. ADVANCE_LP_RING();
  306. overlay->last_flip_req = i915_add_request(dev, NULL, 0);
  307. if (overlay->last_flip_req == 0)
  308. return -ENOMEM;
  309. ret = i915_do_wait_request(dev, overlay->last_flip_req, 1);
  310. if (ret != 0)
  311. return ret;
  312. overlay->hw_wedged = 0;
  313. overlay->last_flip_req = 0;
  314. return ret;
  315. }
  316. static void intel_overlay_off_tail(struct intel_overlay *overlay)
  317. {
  318. struct drm_gem_object *obj;
  319. /* never have the overlay hw on without showing a frame */
  320. BUG_ON(!overlay->vid_bo);
  321. obj = overlay->vid_bo->obj;
  322. i915_gem_object_unpin(obj);
  323. drm_gem_object_unreference(obj);
  324. overlay->vid_bo = NULL;
  325. overlay->crtc->overlay = NULL;
  326. overlay->crtc = NULL;
  327. overlay->active = 0;
  328. }
  329. /* recover from an interruption due to a signal
  330. * We have to be careful not to repeat work forever an make forward progess. */
  331. int intel_overlay_recover_from_interrupt(struct intel_overlay *overlay,
  332. int interruptible)
  333. {
  334. struct drm_device *dev = overlay->dev;
  335. drm_i915_private_t *dev_priv = dev->dev_private;
  336. struct drm_gem_object *obj;
  337. u32 flip_addr;
  338. int ret;
  339. RING_LOCALS;
  340. if (overlay->hw_wedged == HW_WEDGED)
  341. return -EIO;
  342. if (overlay->last_flip_req == 0) {
  343. overlay->last_flip_req = i915_add_request(dev, NULL, 0);
  344. if (overlay->last_flip_req == 0)
  345. return -ENOMEM;
  346. }
  347. ret = i915_do_wait_request(dev, overlay->last_flip_req, interruptible);
  348. if (ret != 0)
  349. return ret;
  350. switch (overlay->hw_wedged) {
  351. case RELEASE_OLD_VID:
  352. obj = overlay->old_vid_bo->obj;
  353. i915_gem_object_unpin(obj);
  354. drm_gem_object_unreference(obj);
  355. overlay->old_vid_bo = NULL;
  356. break;
  357. case SWITCH_OFF_STAGE_1:
  358. flip_addr = overlay->flip_addr;
  359. flip_addr |= OFC_UPDATE;
  360. overlay->hw_wedged = SWITCH_OFF_STAGE_2;
  361. BEGIN_LP_RING(4);
  362. OUT_RING(MI_OVERLAY_FLIP | MI_OVERLAY_OFF);
  363. OUT_RING(flip_addr);
  364. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  365. OUT_RING(MI_NOOP);
  366. ADVANCE_LP_RING();
  367. overlay->last_flip_req = i915_add_request(dev, NULL, 0);
  368. if (overlay->last_flip_req == 0)
  369. return -ENOMEM;
  370. ret = i915_do_wait_request(dev, overlay->last_flip_req,
  371. interruptible);
  372. if (ret != 0)
  373. return ret;
  374. case SWITCH_OFF_STAGE_2:
  375. intel_overlay_off_tail(overlay);
  376. break;
  377. default:
  378. BUG_ON(overlay->hw_wedged != NEEDS_WAIT_FOR_FLIP);
  379. }
  380. overlay->hw_wedged = 0;
  381. overlay->last_flip_req = 0;
  382. return 0;
  383. }
  384. /* Wait for pending overlay flip and release old frame.
  385. * Needs to be called before the overlay register are changed
  386. * via intel_overlay_(un)map_regs_atomic */
  387. static int intel_overlay_release_old_vid(struct intel_overlay *overlay)
  388. {
  389. int ret;
  390. struct drm_gem_object *obj;
  391. /* only wait if there is actually an old frame to release to
  392. * guarantee forward progress */
  393. if (!overlay->old_vid_bo)
  394. return 0;
  395. ret = intel_overlay_wait_flip(overlay);
  396. if (ret != 0)
  397. return ret;
  398. obj = overlay->old_vid_bo->obj;
  399. i915_gem_object_unpin(obj);
  400. drm_gem_object_unreference(obj);
  401. overlay->old_vid_bo = NULL;
  402. return 0;
  403. }
  404. struct put_image_params {
  405. int format;
  406. short dst_x;
  407. short dst_y;
  408. short dst_w;
  409. short dst_h;
  410. short src_w;
  411. short src_scan_h;
  412. short src_scan_w;
  413. short src_h;
  414. short stride_Y;
  415. short stride_UV;
  416. int offset_Y;
  417. int offset_U;
  418. int offset_V;
  419. };
  420. static int packed_depth_bytes(u32 format)
  421. {
  422. switch (format & I915_OVERLAY_DEPTH_MASK) {
  423. case I915_OVERLAY_YUV422:
  424. return 4;
  425. case I915_OVERLAY_YUV411:
  426. /* return 6; not implemented */
  427. default:
  428. return -EINVAL;
  429. }
  430. }
  431. static int packed_width_bytes(u32 format, short width)
  432. {
  433. switch (format & I915_OVERLAY_DEPTH_MASK) {
  434. case I915_OVERLAY_YUV422:
  435. return width << 1;
  436. default:
  437. return -EINVAL;
  438. }
  439. }
  440. static int uv_hsubsampling(u32 format)
  441. {
  442. switch (format & I915_OVERLAY_DEPTH_MASK) {
  443. case I915_OVERLAY_YUV422:
  444. case I915_OVERLAY_YUV420:
  445. return 2;
  446. case I915_OVERLAY_YUV411:
  447. case I915_OVERLAY_YUV410:
  448. return 4;
  449. default:
  450. return -EINVAL;
  451. }
  452. }
  453. static int uv_vsubsampling(u32 format)
  454. {
  455. switch (format & I915_OVERLAY_DEPTH_MASK) {
  456. case I915_OVERLAY_YUV420:
  457. case I915_OVERLAY_YUV410:
  458. return 2;
  459. case I915_OVERLAY_YUV422:
  460. case I915_OVERLAY_YUV411:
  461. return 1;
  462. default:
  463. return -EINVAL;
  464. }
  465. }
  466. static u32 calc_swidthsw(struct drm_device *dev, u32 offset, u32 width)
  467. {
  468. u32 mask, shift, ret;
  469. if (IS_I9XX(dev)) {
  470. mask = 0x3f;
  471. shift = 6;
  472. } else {
  473. mask = 0x1f;
  474. shift = 5;
  475. }
  476. ret = ((offset + width + mask) >> shift) - (offset >> shift);
  477. if (IS_I9XX(dev))
  478. ret <<= 1;
  479. ret -=1;
  480. return ret << 2;
  481. }
  482. static const u16 y_static_hcoeffs[N_HORIZ_Y_TAPS * N_PHASES] = {
  483. 0x3000, 0xb4a0, 0x1930, 0x1920, 0xb4a0,
  484. 0x3000, 0xb500, 0x19d0, 0x1880, 0xb440,
  485. 0x3000, 0xb540, 0x1a88, 0x2f80, 0xb3e0,
  486. 0x3000, 0xb580, 0x1b30, 0x2e20, 0xb380,
  487. 0x3000, 0xb5c0, 0x1bd8, 0x2cc0, 0xb320,
  488. 0x3020, 0xb5e0, 0x1c60, 0x2b80, 0xb2c0,
  489. 0x3020, 0xb5e0, 0x1cf8, 0x2a20, 0xb260,
  490. 0x3020, 0xb5e0, 0x1d80, 0x28e0, 0xb200,
  491. 0x3020, 0xb5c0, 0x1e08, 0x3f40, 0xb1c0,
  492. 0x3020, 0xb580, 0x1e78, 0x3ce0, 0xb160,
  493. 0x3040, 0xb520, 0x1ed8, 0x3aa0, 0xb120,
  494. 0x3040, 0xb4a0, 0x1f30, 0x3880, 0xb0e0,
  495. 0x3040, 0xb400, 0x1f78, 0x3680, 0xb0a0,
  496. 0x3020, 0xb340, 0x1fb8, 0x34a0, 0xb060,
  497. 0x3020, 0xb240, 0x1fe0, 0x32e0, 0xb040,
  498. 0x3020, 0xb140, 0x1ff8, 0x3160, 0xb020,
  499. 0xb000, 0x3000, 0x0800, 0x3000, 0xb000};
  500. static const u16 uv_static_hcoeffs[N_HORIZ_UV_TAPS * N_PHASES] = {
  501. 0x3000, 0x1800, 0x1800, 0xb000, 0x18d0, 0x2e60,
  502. 0xb000, 0x1990, 0x2ce0, 0xb020, 0x1a68, 0x2b40,
  503. 0xb040, 0x1b20, 0x29e0, 0xb060, 0x1bd8, 0x2880,
  504. 0xb080, 0x1c88, 0x3e60, 0xb0a0, 0x1d28, 0x3c00,
  505. 0xb0c0, 0x1db8, 0x39e0, 0xb0e0, 0x1e40, 0x37e0,
  506. 0xb100, 0x1eb8, 0x3620, 0xb100, 0x1f18, 0x34a0,
  507. 0xb100, 0x1f68, 0x3360, 0xb0e0, 0x1fa8, 0x3240,
  508. 0xb0c0, 0x1fe0, 0x3140, 0xb060, 0x1ff0, 0x30a0,
  509. 0x3000, 0x0800, 0x3000};
  510. static void update_polyphase_filter(struct overlay_registers *regs)
  511. {
  512. memcpy(regs->Y_HCOEFS, y_static_hcoeffs, sizeof(y_static_hcoeffs));
  513. memcpy(regs->UV_HCOEFS, uv_static_hcoeffs, sizeof(uv_static_hcoeffs));
  514. }
  515. static bool update_scaling_factors(struct intel_overlay *overlay,
  516. struct overlay_registers *regs,
  517. struct put_image_params *params)
  518. {
  519. /* fixed point with a 12 bit shift */
  520. u32 xscale, yscale, xscale_UV, yscale_UV;
  521. #define FP_SHIFT 12
  522. #define FRACT_MASK 0xfff
  523. bool scale_changed = false;
  524. int uv_hscale = uv_hsubsampling(params->format);
  525. int uv_vscale = uv_vsubsampling(params->format);
  526. if (params->dst_w > 1)
  527. xscale = ((params->src_scan_w - 1) << FP_SHIFT)
  528. /(params->dst_w);
  529. else
  530. xscale = 1 << FP_SHIFT;
  531. if (params->dst_h > 1)
  532. yscale = ((params->src_scan_h - 1) << FP_SHIFT)
  533. /(params->dst_h);
  534. else
  535. yscale = 1 << FP_SHIFT;
  536. /*if (params->format & I915_OVERLAY_YUV_PLANAR) {*/
  537. xscale_UV = xscale/uv_hscale;
  538. yscale_UV = yscale/uv_vscale;
  539. /* make the Y scale to UV scale ratio an exact multiply */
  540. xscale = xscale_UV * uv_hscale;
  541. yscale = yscale_UV * uv_vscale;
  542. /*} else {
  543. xscale_UV = 0;
  544. yscale_UV = 0;
  545. }*/
  546. if (xscale != overlay->old_xscale || yscale != overlay->old_yscale)
  547. scale_changed = true;
  548. overlay->old_xscale = xscale;
  549. overlay->old_yscale = yscale;
  550. regs->YRGBSCALE = ((yscale & FRACT_MASK) << 20)
  551. | ((xscale >> FP_SHIFT) << 16)
  552. | ((xscale & FRACT_MASK) << 3);
  553. regs->UVSCALE = ((yscale_UV & FRACT_MASK) << 20)
  554. | ((xscale_UV >> FP_SHIFT) << 16)
  555. | ((xscale_UV & FRACT_MASK) << 3);
  556. regs->UVSCALEV = ((yscale >> FP_SHIFT) << 16)
  557. | ((yscale_UV >> FP_SHIFT) << 0);
  558. if (scale_changed)
  559. update_polyphase_filter(regs);
  560. return scale_changed;
  561. }
  562. static void update_colorkey(struct intel_overlay *overlay,
  563. struct overlay_registers *regs)
  564. {
  565. u32 key = overlay->color_key;
  566. switch (overlay->crtc->base.fb->bits_per_pixel) {
  567. case 8:
  568. regs->DCLRKV = 0;
  569. regs->DCLRKM = CLK_RGB8I_MASK | DST_KEY_ENABLE;
  570. case 16:
  571. if (overlay->crtc->base.fb->depth == 15) {
  572. regs->DCLRKV = RGB15_TO_COLORKEY(key);
  573. regs->DCLRKM = CLK_RGB15_MASK | DST_KEY_ENABLE;
  574. } else {
  575. regs->DCLRKV = RGB16_TO_COLORKEY(key);
  576. regs->DCLRKM = CLK_RGB16_MASK | DST_KEY_ENABLE;
  577. }
  578. case 24:
  579. case 32:
  580. regs->DCLRKV = key;
  581. regs->DCLRKM = CLK_RGB24_MASK | DST_KEY_ENABLE;
  582. }
  583. }
  584. static u32 overlay_cmd_reg(struct put_image_params *params)
  585. {
  586. u32 cmd = OCMD_ENABLE | OCMD_BUF_TYPE_FRAME | OCMD_BUFFER0;
  587. if (params->format & I915_OVERLAY_YUV_PLANAR) {
  588. switch (params->format & I915_OVERLAY_DEPTH_MASK) {
  589. case I915_OVERLAY_YUV422:
  590. cmd |= OCMD_YUV_422_PLANAR;
  591. break;
  592. case I915_OVERLAY_YUV420:
  593. cmd |= OCMD_YUV_420_PLANAR;
  594. break;
  595. case I915_OVERLAY_YUV411:
  596. case I915_OVERLAY_YUV410:
  597. cmd |= OCMD_YUV_410_PLANAR;
  598. break;
  599. }
  600. } else { /* YUV packed */
  601. switch (params->format & I915_OVERLAY_DEPTH_MASK) {
  602. case I915_OVERLAY_YUV422:
  603. cmd |= OCMD_YUV_422_PACKED;
  604. break;
  605. case I915_OVERLAY_YUV411:
  606. cmd |= OCMD_YUV_411_PACKED;
  607. break;
  608. }
  609. switch (params->format & I915_OVERLAY_SWAP_MASK) {
  610. case I915_OVERLAY_NO_SWAP:
  611. break;
  612. case I915_OVERLAY_UV_SWAP:
  613. cmd |= OCMD_UV_SWAP;
  614. break;
  615. case I915_OVERLAY_Y_SWAP:
  616. cmd |= OCMD_Y_SWAP;
  617. break;
  618. case I915_OVERLAY_Y_AND_UV_SWAP:
  619. cmd |= OCMD_Y_AND_UV_SWAP;
  620. break;
  621. }
  622. }
  623. return cmd;
  624. }
  625. int intel_overlay_do_put_image(struct intel_overlay *overlay,
  626. struct drm_gem_object *new_bo,
  627. struct put_image_params *params)
  628. {
  629. int ret, tmp_width;
  630. struct overlay_registers *regs;
  631. bool scale_changed = false;
  632. struct drm_i915_gem_object *bo_priv = to_intel_bo(new_bo);
  633. struct drm_device *dev = overlay->dev;
  634. BUG_ON(!mutex_is_locked(&dev->struct_mutex));
  635. BUG_ON(!mutex_is_locked(&dev->mode_config.mutex));
  636. BUG_ON(!overlay);
  637. ret = intel_overlay_release_old_vid(overlay);
  638. if (ret != 0)
  639. return ret;
  640. ret = i915_gem_object_pin(new_bo, PAGE_SIZE);
  641. if (ret != 0)
  642. return ret;
  643. ret = i915_gem_object_set_to_gtt_domain(new_bo, 0);
  644. if (ret != 0)
  645. goto out_unpin;
  646. if (!overlay->active) {
  647. regs = intel_overlay_map_regs_atomic(overlay);
  648. if (!regs) {
  649. ret = -ENOMEM;
  650. goto out_unpin;
  651. }
  652. regs->OCONFIG = OCONF_CC_OUT_8BIT;
  653. if (IS_I965GM(overlay->dev))
  654. regs->OCONFIG |= OCONF_CSC_MODE_BT709;
  655. regs->OCONFIG |= overlay->crtc->pipe == 0 ?
  656. OCONF_PIPE_A : OCONF_PIPE_B;
  657. intel_overlay_unmap_regs_atomic(overlay);
  658. ret = intel_overlay_on(overlay);
  659. if (ret != 0)
  660. goto out_unpin;
  661. }
  662. regs = intel_overlay_map_regs_atomic(overlay);
  663. if (!regs) {
  664. ret = -ENOMEM;
  665. goto out_unpin;
  666. }
  667. regs->DWINPOS = (params->dst_y << 16) | params->dst_x;
  668. regs->DWINSZ = (params->dst_h << 16) | params->dst_w;
  669. if (params->format & I915_OVERLAY_YUV_PACKED)
  670. tmp_width = packed_width_bytes(params->format, params->src_w);
  671. else
  672. tmp_width = params->src_w;
  673. regs->SWIDTH = params->src_w;
  674. regs->SWIDTHSW = calc_swidthsw(overlay->dev,
  675. params->offset_Y, tmp_width);
  676. regs->SHEIGHT = params->src_h;
  677. regs->OBUF_0Y = bo_priv->gtt_offset + params-> offset_Y;
  678. regs->OSTRIDE = params->stride_Y;
  679. if (params->format & I915_OVERLAY_YUV_PLANAR) {
  680. int uv_hscale = uv_hsubsampling(params->format);
  681. int uv_vscale = uv_vsubsampling(params->format);
  682. u32 tmp_U, tmp_V;
  683. regs->SWIDTH |= (params->src_w/uv_hscale) << 16;
  684. tmp_U = calc_swidthsw(overlay->dev, params->offset_U,
  685. params->src_w/uv_hscale);
  686. tmp_V = calc_swidthsw(overlay->dev, params->offset_V,
  687. params->src_w/uv_hscale);
  688. regs->SWIDTHSW |= max_t(u32, tmp_U, tmp_V) << 16;
  689. regs->SHEIGHT |= (params->src_h/uv_vscale) << 16;
  690. regs->OBUF_0U = bo_priv->gtt_offset + params->offset_U;
  691. regs->OBUF_0V = bo_priv->gtt_offset + params->offset_V;
  692. regs->OSTRIDE |= params->stride_UV << 16;
  693. }
  694. scale_changed = update_scaling_factors(overlay, regs, params);
  695. update_colorkey(overlay, regs);
  696. regs->OCMD = overlay_cmd_reg(params);
  697. intel_overlay_unmap_regs_atomic(overlay);
  698. intel_overlay_continue(overlay, scale_changed);
  699. overlay->old_vid_bo = overlay->vid_bo;
  700. overlay->vid_bo = to_intel_bo(new_bo);
  701. return 0;
  702. out_unpin:
  703. i915_gem_object_unpin(new_bo);
  704. return ret;
  705. }
  706. int intel_overlay_switch_off(struct intel_overlay *overlay)
  707. {
  708. int ret;
  709. struct overlay_registers *regs;
  710. struct drm_device *dev = overlay->dev;
  711. BUG_ON(!mutex_is_locked(&dev->struct_mutex));
  712. BUG_ON(!mutex_is_locked(&dev->mode_config.mutex));
  713. if (overlay->hw_wedged) {
  714. ret = intel_overlay_recover_from_interrupt(overlay, 1);
  715. if (ret != 0)
  716. return ret;
  717. }
  718. if (!overlay->active)
  719. return 0;
  720. ret = intel_overlay_release_old_vid(overlay);
  721. if (ret != 0)
  722. return ret;
  723. regs = intel_overlay_map_regs_atomic(overlay);
  724. regs->OCMD = 0;
  725. intel_overlay_unmap_regs_atomic(overlay);
  726. ret = intel_overlay_off(overlay);
  727. if (ret != 0)
  728. return ret;
  729. intel_overlay_off_tail(overlay);
  730. return 0;
  731. }
  732. static int check_overlay_possible_on_crtc(struct intel_overlay *overlay,
  733. struct intel_crtc *crtc)
  734. {
  735. drm_i915_private_t *dev_priv = overlay->dev->dev_private;
  736. u32 pipeconf;
  737. int pipeconf_reg = (crtc->pipe == 0) ? PIPEACONF : PIPEBCONF;
  738. if (!crtc->base.enabled || crtc->dpms_mode != DRM_MODE_DPMS_ON)
  739. return -EINVAL;
  740. pipeconf = I915_READ(pipeconf_reg);
  741. /* can't use the overlay with double wide pipe */
  742. if (!IS_I965G(overlay->dev) && pipeconf & PIPEACONF_DOUBLE_WIDE)
  743. return -EINVAL;
  744. return 0;
  745. }
  746. static void update_pfit_vscale_ratio(struct intel_overlay *overlay)
  747. {
  748. struct drm_device *dev = overlay->dev;
  749. drm_i915_private_t *dev_priv = dev->dev_private;
  750. u32 ratio;
  751. u32 pfit_control = I915_READ(PFIT_CONTROL);
  752. /* XXX: This is not the same logic as in the xorg driver, but more in
  753. * line with the intel documentation for the i965 */
  754. if (!IS_I965G(dev) && (pfit_control & VERT_AUTO_SCALE)) {
  755. ratio = I915_READ(PFIT_AUTO_RATIOS) >> PFIT_VERT_SCALE_SHIFT;
  756. } else { /* on i965 use the PGM reg to read out the autoscaler values */
  757. ratio = I915_READ(PFIT_PGM_RATIOS);
  758. if (IS_I965G(dev))
  759. ratio >>= PFIT_VERT_SCALE_SHIFT_965;
  760. else
  761. ratio >>= PFIT_VERT_SCALE_SHIFT;
  762. }
  763. overlay->pfit_vscale_ratio = ratio;
  764. }
  765. static int check_overlay_dst(struct intel_overlay *overlay,
  766. struct drm_intel_overlay_put_image *rec)
  767. {
  768. struct drm_display_mode *mode = &overlay->crtc->base.mode;
  769. if ((rec->dst_x < mode->crtc_hdisplay)
  770. && (rec->dst_x + rec->dst_width
  771. <= mode->crtc_hdisplay)
  772. && (rec->dst_y < mode->crtc_vdisplay)
  773. && (rec->dst_y + rec->dst_height
  774. <= mode->crtc_vdisplay))
  775. return 0;
  776. else
  777. return -EINVAL;
  778. }
  779. static int check_overlay_scaling(struct put_image_params *rec)
  780. {
  781. u32 tmp;
  782. /* downscaling limit is 8.0 */
  783. tmp = ((rec->src_scan_h << 16) / rec->dst_h) >> 16;
  784. if (tmp > 7)
  785. return -EINVAL;
  786. tmp = ((rec->src_scan_w << 16) / rec->dst_w) >> 16;
  787. if (tmp > 7)
  788. return -EINVAL;
  789. return 0;
  790. }
  791. static int check_overlay_src(struct drm_device *dev,
  792. struct drm_intel_overlay_put_image *rec,
  793. struct drm_gem_object *new_bo)
  794. {
  795. u32 stride_mask;
  796. int depth;
  797. int uv_hscale = uv_hsubsampling(rec->flags);
  798. int uv_vscale = uv_vsubsampling(rec->flags);
  799. size_t tmp;
  800. /* check src dimensions */
  801. if (IS_845G(dev) || IS_I830(dev)) {
  802. if (rec->src_height > IMAGE_MAX_HEIGHT_LEGACY
  803. || rec->src_width > IMAGE_MAX_WIDTH_LEGACY)
  804. return -EINVAL;
  805. } else {
  806. if (rec->src_height > IMAGE_MAX_HEIGHT
  807. || rec->src_width > IMAGE_MAX_WIDTH)
  808. return -EINVAL;
  809. }
  810. /* better safe than sorry, use 4 as the maximal subsampling ratio */
  811. if (rec->src_height < N_VERT_Y_TAPS*4
  812. || rec->src_width < N_HORIZ_Y_TAPS*4)
  813. return -EINVAL;
  814. /* check alingment constrains */
  815. switch (rec->flags & I915_OVERLAY_TYPE_MASK) {
  816. case I915_OVERLAY_RGB:
  817. /* not implemented */
  818. return -EINVAL;
  819. case I915_OVERLAY_YUV_PACKED:
  820. depth = packed_depth_bytes(rec->flags);
  821. if (uv_vscale != 1)
  822. return -EINVAL;
  823. if (depth < 0)
  824. return depth;
  825. /* ignore UV planes */
  826. rec->stride_UV = 0;
  827. rec->offset_U = 0;
  828. rec->offset_V = 0;
  829. /* check pixel alignment */
  830. if (rec->offset_Y % depth)
  831. return -EINVAL;
  832. break;
  833. case I915_OVERLAY_YUV_PLANAR:
  834. if (uv_vscale < 0 || uv_hscale < 0)
  835. return -EINVAL;
  836. /* no offset restrictions for planar formats */
  837. break;
  838. default:
  839. return -EINVAL;
  840. }
  841. if (rec->src_width % uv_hscale)
  842. return -EINVAL;
  843. /* stride checking */
  844. stride_mask = 63;
  845. if (rec->stride_Y & stride_mask || rec->stride_UV & stride_mask)
  846. return -EINVAL;
  847. if (IS_I965G(dev) && rec->stride_Y < 512)
  848. return -EINVAL;
  849. tmp = (rec->flags & I915_OVERLAY_TYPE_MASK) == I915_OVERLAY_YUV_PLANAR ?
  850. 4 : 8;
  851. if (rec->stride_Y > tmp*1024 || rec->stride_UV > 2*1024)
  852. return -EINVAL;
  853. /* check buffer dimensions */
  854. switch (rec->flags & I915_OVERLAY_TYPE_MASK) {
  855. case I915_OVERLAY_RGB:
  856. case I915_OVERLAY_YUV_PACKED:
  857. /* always 4 Y values per depth pixels */
  858. if (packed_width_bytes(rec->flags, rec->src_width)
  859. > rec->stride_Y)
  860. return -EINVAL;
  861. tmp = rec->stride_Y*rec->src_height;
  862. if (rec->offset_Y + tmp > new_bo->size)
  863. return -EINVAL;
  864. break;
  865. case I915_OVERLAY_YUV_PLANAR:
  866. if (rec->src_width > rec->stride_Y)
  867. return -EINVAL;
  868. if (rec->src_width/uv_hscale > rec->stride_UV)
  869. return -EINVAL;
  870. tmp = rec->stride_Y*rec->src_height;
  871. if (rec->offset_Y + tmp > new_bo->size)
  872. return -EINVAL;
  873. tmp = rec->stride_UV*rec->src_height;
  874. tmp /= uv_vscale;
  875. if (rec->offset_U + tmp > new_bo->size
  876. || rec->offset_V + tmp > new_bo->size)
  877. return -EINVAL;
  878. break;
  879. }
  880. return 0;
  881. }
  882. int intel_overlay_put_image(struct drm_device *dev, void *data,
  883. struct drm_file *file_priv)
  884. {
  885. struct drm_intel_overlay_put_image *put_image_rec = data;
  886. drm_i915_private_t *dev_priv = dev->dev_private;
  887. struct intel_overlay *overlay;
  888. struct drm_mode_object *drmmode_obj;
  889. struct intel_crtc *crtc;
  890. struct drm_gem_object *new_bo;
  891. struct put_image_params *params;
  892. int ret;
  893. if (!dev_priv) {
  894. DRM_ERROR("called with no initialization\n");
  895. return -EINVAL;
  896. }
  897. overlay = dev_priv->overlay;
  898. if (!overlay) {
  899. DRM_DEBUG("userspace bug: no overlay\n");
  900. return -ENODEV;
  901. }
  902. if (!(put_image_rec->flags & I915_OVERLAY_ENABLE)) {
  903. mutex_lock(&dev->mode_config.mutex);
  904. mutex_lock(&dev->struct_mutex);
  905. ret = intel_overlay_switch_off(overlay);
  906. mutex_unlock(&dev->struct_mutex);
  907. mutex_unlock(&dev->mode_config.mutex);
  908. return ret;
  909. }
  910. params = kmalloc(sizeof(struct put_image_params), GFP_KERNEL);
  911. if (!params)
  912. return -ENOMEM;
  913. drmmode_obj = drm_mode_object_find(dev, put_image_rec->crtc_id,
  914. DRM_MODE_OBJECT_CRTC);
  915. if (!drmmode_obj) {
  916. ret = -ENOENT;
  917. goto out_free;
  918. }
  919. crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
  920. new_bo = drm_gem_object_lookup(dev, file_priv,
  921. put_image_rec->bo_handle);
  922. if (!new_bo) {
  923. ret = -ENOENT;
  924. goto out_free;
  925. }
  926. mutex_lock(&dev->mode_config.mutex);
  927. mutex_lock(&dev->struct_mutex);
  928. if (overlay->hw_wedged) {
  929. ret = intel_overlay_recover_from_interrupt(overlay, 1);
  930. if (ret != 0)
  931. goto out_unlock;
  932. }
  933. if (overlay->crtc != crtc) {
  934. struct drm_display_mode *mode = &crtc->base.mode;
  935. ret = intel_overlay_switch_off(overlay);
  936. if (ret != 0)
  937. goto out_unlock;
  938. ret = check_overlay_possible_on_crtc(overlay, crtc);
  939. if (ret != 0)
  940. goto out_unlock;
  941. overlay->crtc = crtc;
  942. crtc->overlay = overlay;
  943. if (intel_panel_fitter_pipe(dev) == crtc->pipe
  944. /* and line to wide, i.e. one-line-mode */
  945. && mode->hdisplay > 1024) {
  946. overlay->pfit_active = 1;
  947. update_pfit_vscale_ratio(overlay);
  948. } else
  949. overlay->pfit_active = 0;
  950. }
  951. ret = check_overlay_dst(overlay, put_image_rec);
  952. if (ret != 0)
  953. goto out_unlock;
  954. if (overlay->pfit_active) {
  955. params->dst_y = ((((u32)put_image_rec->dst_y) << 12) /
  956. overlay->pfit_vscale_ratio);
  957. /* shifting right rounds downwards, so add 1 */
  958. params->dst_h = ((((u32)put_image_rec->dst_height) << 12) /
  959. overlay->pfit_vscale_ratio) + 1;
  960. } else {
  961. params->dst_y = put_image_rec->dst_y;
  962. params->dst_h = put_image_rec->dst_height;
  963. }
  964. params->dst_x = put_image_rec->dst_x;
  965. params->dst_w = put_image_rec->dst_width;
  966. params->src_w = put_image_rec->src_width;
  967. params->src_h = put_image_rec->src_height;
  968. params->src_scan_w = put_image_rec->src_scan_width;
  969. params->src_scan_h = put_image_rec->src_scan_height;
  970. if (params->src_scan_h > params->src_h
  971. || params->src_scan_w > params->src_w) {
  972. ret = -EINVAL;
  973. goto out_unlock;
  974. }
  975. ret = check_overlay_src(dev, put_image_rec, new_bo);
  976. if (ret != 0)
  977. goto out_unlock;
  978. params->format = put_image_rec->flags & ~I915_OVERLAY_FLAGS_MASK;
  979. params->stride_Y = put_image_rec->stride_Y;
  980. params->stride_UV = put_image_rec->stride_UV;
  981. params->offset_Y = put_image_rec->offset_Y;
  982. params->offset_U = put_image_rec->offset_U;
  983. params->offset_V = put_image_rec->offset_V;
  984. /* Check scaling after src size to prevent a divide-by-zero. */
  985. ret = check_overlay_scaling(params);
  986. if (ret != 0)
  987. goto out_unlock;
  988. ret = intel_overlay_do_put_image(overlay, new_bo, params);
  989. if (ret != 0)
  990. goto out_unlock;
  991. mutex_unlock(&dev->struct_mutex);
  992. mutex_unlock(&dev->mode_config.mutex);
  993. kfree(params);
  994. return 0;
  995. out_unlock:
  996. mutex_unlock(&dev->struct_mutex);
  997. mutex_unlock(&dev->mode_config.mutex);
  998. drm_gem_object_unreference_unlocked(new_bo);
  999. out_free:
  1000. kfree(params);
  1001. return ret;
  1002. }
  1003. static void update_reg_attrs(struct intel_overlay *overlay,
  1004. struct overlay_registers *regs)
  1005. {
  1006. regs->OCLRC0 = (overlay->contrast << 18) | (overlay->brightness & 0xff);
  1007. regs->OCLRC1 = overlay->saturation;
  1008. }
  1009. static bool check_gamma_bounds(u32 gamma1, u32 gamma2)
  1010. {
  1011. int i;
  1012. if (gamma1 & 0xff000000 || gamma2 & 0xff000000)
  1013. return false;
  1014. for (i = 0; i < 3; i++) {
  1015. if (((gamma1 >> i * 8) & 0xff) >= ((gamma2 >> i*8) & 0xff))
  1016. return false;
  1017. }
  1018. return true;
  1019. }
  1020. static bool check_gamma5_errata(u32 gamma5)
  1021. {
  1022. int i;
  1023. for (i = 0; i < 3; i++) {
  1024. if (((gamma5 >> i*8) & 0xff) == 0x80)
  1025. return false;
  1026. }
  1027. return true;
  1028. }
  1029. static int check_gamma(struct drm_intel_overlay_attrs *attrs)
  1030. {
  1031. if (!check_gamma_bounds(0, attrs->gamma0)
  1032. || !check_gamma_bounds(attrs->gamma0, attrs->gamma1)
  1033. || !check_gamma_bounds(attrs->gamma1, attrs->gamma2)
  1034. || !check_gamma_bounds(attrs->gamma2, attrs->gamma3)
  1035. || !check_gamma_bounds(attrs->gamma3, attrs->gamma4)
  1036. || !check_gamma_bounds(attrs->gamma4, attrs->gamma5)
  1037. || !check_gamma_bounds(attrs->gamma5, 0x00ffffff))
  1038. return -EINVAL;
  1039. if (!check_gamma5_errata(attrs->gamma5))
  1040. return -EINVAL;
  1041. return 0;
  1042. }
  1043. int intel_overlay_attrs(struct drm_device *dev, void *data,
  1044. struct drm_file *file_priv)
  1045. {
  1046. struct drm_intel_overlay_attrs *attrs = data;
  1047. drm_i915_private_t *dev_priv = dev->dev_private;
  1048. struct intel_overlay *overlay;
  1049. struct overlay_registers *regs;
  1050. int ret;
  1051. if (!dev_priv) {
  1052. DRM_ERROR("called with no initialization\n");
  1053. return -EINVAL;
  1054. }
  1055. overlay = dev_priv->overlay;
  1056. if (!overlay) {
  1057. DRM_DEBUG("userspace bug: no overlay\n");
  1058. return -ENODEV;
  1059. }
  1060. mutex_lock(&dev->mode_config.mutex);
  1061. mutex_lock(&dev->struct_mutex);
  1062. if (!(attrs->flags & I915_OVERLAY_UPDATE_ATTRS)) {
  1063. attrs->color_key = overlay->color_key;
  1064. attrs->brightness = overlay->brightness;
  1065. attrs->contrast = overlay->contrast;
  1066. attrs->saturation = overlay->saturation;
  1067. if (IS_I9XX(dev)) {
  1068. attrs->gamma0 = I915_READ(OGAMC0);
  1069. attrs->gamma1 = I915_READ(OGAMC1);
  1070. attrs->gamma2 = I915_READ(OGAMC2);
  1071. attrs->gamma3 = I915_READ(OGAMC3);
  1072. attrs->gamma4 = I915_READ(OGAMC4);
  1073. attrs->gamma5 = I915_READ(OGAMC5);
  1074. }
  1075. ret = 0;
  1076. } else {
  1077. overlay->color_key = attrs->color_key;
  1078. if (attrs->brightness >= -128 && attrs->brightness <= 127) {
  1079. overlay->brightness = attrs->brightness;
  1080. } else {
  1081. ret = -EINVAL;
  1082. goto out_unlock;
  1083. }
  1084. if (attrs->contrast <= 255) {
  1085. overlay->contrast = attrs->contrast;
  1086. } else {
  1087. ret = -EINVAL;
  1088. goto out_unlock;
  1089. }
  1090. if (attrs->saturation <= 1023) {
  1091. overlay->saturation = attrs->saturation;
  1092. } else {
  1093. ret = -EINVAL;
  1094. goto out_unlock;
  1095. }
  1096. regs = intel_overlay_map_regs_atomic(overlay);
  1097. if (!regs) {
  1098. ret = -ENOMEM;
  1099. goto out_unlock;
  1100. }
  1101. update_reg_attrs(overlay, regs);
  1102. intel_overlay_unmap_regs_atomic(overlay);
  1103. if (attrs->flags & I915_OVERLAY_UPDATE_GAMMA) {
  1104. if (!IS_I9XX(dev)) {
  1105. ret = -EINVAL;
  1106. goto out_unlock;
  1107. }
  1108. if (overlay->active) {
  1109. ret = -EBUSY;
  1110. goto out_unlock;
  1111. }
  1112. ret = check_gamma(attrs);
  1113. if (ret != 0)
  1114. goto out_unlock;
  1115. I915_WRITE(OGAMC0, attrs->gamma0);
  1116. I915_WRITE(OGAMC1, attrs->gamma1);
  1117. I915_WRITE(OGAMC2, attrs->gamma2);
  1118. I915_WRITE(OGAMC3, attrs->gamma3);
  1119. I915_WRITE(OGAMC4, attrs->gamma4);
  1120. I915_WRITE(OGAMC5, attrs->gamma5);
  1121. }
  1122. ret = 0;
  1123. }
  1124. out_unlock:
  1125. mutex_unlock(&dev->struct_mutex);
  1126. mutex_unlock(&dev->mode_config.mutex);
  1127. return ret;
  1128. }
  1129. void intel_setup_overlay(struct drm_device *dev)
  1130. {
  1131. drm_i915_private_t *dev_priv = dev->dev_private;
  1132. struct intel_overlay *overlay;
  1133. struct drm_gem_object *reg_bo;
  1134. struct overlay_registers *regs;
  1135. int ret;
  1136. if (!OVERLAY_EXISTS(dev))
  1137. return;
  1138. overlay = kzalloc(sizeof(struct intel_overlay), GFP_KERNEL);
  1139. if (!overlay)
  1140. return;
  1141. overlay->dev = dev;
  1142. reg_bo = drm_gem_object_alloc(dev, PAGE_SIZE);
  1143. if (!reg_bo)
  1144. goto out_free;
  1145. overlay->reg_bo = to_intel_bo(reg_bo);
  1146. if (OVERLAY_NONPHYSICAL(dev)) {
  1147. ret = i915_gem_object_pin(reg_bo, PAGE_SIZE);
  1148. if (ret) {
  1149. DRM_ERROR("failed to pin overlay register bo\n");
  1150. goto out_free_bo;
  1151. }
  1152. overlay->flip_addr = overlay->reg_bo->gtt_offset;
  1153. } else {
  1154. ret = i915_gem_attach_phys_object(dev, reg_bo,
  1155. I915_GEM_PHYS_OVERLAY_REGS);
  1156. if (ret) {
  1157. DRM_ERROR("failed to attach phys overlay regs\n");
  1158. goto out_free_bo;
  1159. }
  1160. overlay->flip_addr = overlay->reg_bo->phys_obj->handle->busaddr;
  1161. }
  1162. /* init all values */
  1163. overlay->color_key = 0x0101fe;
  1164. overlay->brightness = -19;
  1165. overlay->contrast = 75;
  1166. overlay->saturation = 146;
  1167. regs = intel_overlay_map_regs_atomic(overlay);
  1168. if (!regs)
  1169. goto out_free_bo;
  1170. memset(regs, 0, sizeof(struct overlay_registers));
  1171. update_polyphase_filter(regs);
  1172. update_reg_attrs(overlay, regs);
  1173. intel_overlay_unmap_regs_atomic(overlay);
  1174. dev_priv->overlay = overlay;
  1175. DRM_INFO("initialized overlay support\n");
  1176. return;
  1177. out_free_bo:
  1178. drm_gem_object_unreference(reg_bo);
  1179. out_free:
  1180. kfree(overlay);
  1181. return;
  1182. }
  1183. void intel_cleanup_overlay(struct drm_device *dev)
  1184. {
  1185. drm_i915_private_t *dev_priv = dev->dev_private;
  1186. if (dev_priv->overlay) {
  1187. /* The bo's should be free'd by the generic code already.
  1188. * Furthermore modesetting teardown happens beforehand so the
  1189. * hardware should be off already */
  1190. BUG_ON(dev_priv->overlay->active);
  1191. kfree(dev_priv->overlay);
  1192. }
  1193. }