i915_irq.c 41 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496
  1. /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #include <linux/sysrq.h>
  29. #include <linux/slab.h>
  30. #include "drmP.h"
  31. #include "drm.h"
  32. #include "i915_drm.h"
  33. #include "i915_drv.h"
  34. #include "i915_trace.h"
  35. #include "intel_drv.h"
  36. #define MAX_NOPID ((u32)~0)
  37. /**
  38. * Interrupts that are always left unmasked.
  39. *
  40. * Since pipe events are edge-triggered from the PIPESTAT register to IIR,
  41. * we leave them always unmasked in IMR and then control enabling them through
  42. * PIPESTAT alone.
  43. */
  44. #define I915_INTERRUPT_ENABLE_FIX \
  45. (I915_ASLE_INTERRUPT | \
  46. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | \
  47. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | \
  48. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | \
  49. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | \
  50. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  51. /** Interrupts that we mask and unmask at runtime. */
  52. #define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT)
  53. #define I915_PIPE_VBLANK_STATUS (PIPE_START_VBLANK_INTERRUPT_STATUS |\
  54. PIPE_VBLANK_INTERRUPT_STATUS)
  55. #define I915_PIPE_VBLANK_ENABLE (PIPE_START_VBLANK_INTERRUPT_ENABLE |\
  56. PIPE_VBLANK_INTERRUPT_ENABLE)
  57. #define DRM_I915_VBLANK_PIPE_ALL (DRM_I915_VBLANK_PIPE_A | \
  58. DRM_I915_VBLANK_PIPE_B)
  59. void
  60. ironlake_enable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
  61. {
  62. if ((dev_priv->gt_irq_mask_reg & mask) != 0) {
  63. dev_priv->gt_irq_mask_reg &= ~mask;
  64. I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
  65. (void) I915_READ(GTIMR);
  66. }
  67. }
  68. static inline void
  69. ironlake_disable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
  70. {
  71. if ((dev_priv->gt_irq_mask_reg & mask) != mask) {
  72. dev_priv->gt_irq_mask_reg |= mask;
  73. I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
  74. (void) I915_READ(GTIMR);
  75. }
  76. }
  77. /* For display hotplug interrupt */
  78. void
  79. ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  80. {
  81. if ((dev_priv->irq_mask_reg & mask) != 0) {
  82. dev_priv->irq_mask_reg &= ~mask;
  83. I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
  84. (void) I915_READ(DEIMR);
  85. }
  86. }
  87. static inline void
  88. ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  89. {
  90. if ((dev_priv->irq_mask_reg & mask) != mask) {
  91. dev_priv->irq_mask_reg |= mask;
  92. I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
  93. (void) I915_READ(DEIMR);
  94. }
  95. }
  96. void
  97. i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
  98. {
  99. if ((dev_priv->irq_mask_reg & mask) != 0) {
  100. dev_priv->irq_mask_reg &= ~mask;
  101. I915_WRITE(IMR, dev_priv->irq_mask_reg);
  102. (void) I915_READ(IMR);
  103. }
  104. }
  105. static inline void
  106. i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
  107. {
  108. if ((dev_priv->irq_mask_reg & mask) != mask) {
  109. dev_priv->irq_mask_reg |= mask;
  110. I915_WRITE(IMR, dev_priv->irq_mask_reg);
  111. (void) I915_READ(IMR);
  112. }
  113. }
  114. static inline u32
  115. i915_pipestat(int pipe)
  116. {
  117. if (pipe == 0)
  118. return PIPEASTAT;
  119. if (pipe == 1)
  120. return PIPEBSTAT;
  121. BUG();
  122. }
  123. void
  124. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  125. {
  126. if ((dev_priv->pipestat[pipe] & mask) != mask) {
  127. u32 reg = i915_pipestat(pipe);
  128. dev_priv->pipestat[pipe] |= mask;
  129. /* Enable the interrupt, clear any pending status */
  130. I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
  131. (void) I915_READ(reg);
  132. }
  133. }
  134. void
  135. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  136. {
  137. if ((dev_priv->pipestat[pipe] & mask) != 0) {
  138. u32 reg = i915_pipestat(pipe);
  139. dev_priv->pipestat[pipe] &= ~mask;
  140. I915_WRITE(reg, dev_priv->pipestat[pipe]);
  141. (void) I915_READ(reg);
  142. }
  143. }
  144. /**
  145. * intel_enable_asle - enable ASLE interrupt for OpRegion
  146. */
  147. void intel_enable_asle (struct drm_device *dev)
  148. {
  149. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  150. if (HAS_PCH_SPLIT(dev))
  151. ironlake_enable_display_irq(dev_priv, DE_GSE);
  152. else
  153. i915_enable_pipestat(dev_priv, 1,
  154. I915_LEGACY_BLC_EVENT_ENABLE);
  155. }
  156. /**
  157. * i915_pipe_enabled - check if a pipe is enabled
  158. * @dev: DRM device
  159. * @pipe: pipe to check
  160. *
  161. * Reading certain registers when the pipe is disabled can hang the chip.
  162. * Use this routine to make sure the PLL is running and the pipe is active
  163. * before reading such registers if unsure.
  164. */
  165. static int
  166. i915_pipe_enabled(struct drm_device *dev, int pipe)
  167. {
  168. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  169. unsigned long pipeconf = pipe ? PIPEBCONF : PIPEACONF;
  170. if (I915_READ(pipeconf) & PIPEACONF_ENABLE)
  171. return 1;
  172. return 0;
  173. }
  174. /* Called from drm generic code, passed a 'crtc', which
  175. * we use as a pipe index
  176. */
  177. u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
  178. {
  179. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  180. unsigned long high_frame;
  181. unsigned long low_frame;
  182. u32 high1, high2, low, count;
  183. high_frame = pipe ? PIPEBFRAMEHIGH : PIPEAFRAMEHIGH;
  184. low_frame = pipe ? PIPEBFRAMEPIXEL : PIPEAFRAMEPIXEL;
  185. if (!i915_pipe_enabled(dev, pipe)) {
  186. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  187. "pipe %d\n", pipe);
  188. return 0;
  189. }
  190. /*
  191. * High & low register fields aren't synchronized, so make sure
  192. * we get a low value that's stable across two reads of the high
  193. * register.
  194. */
  195. do {
  196. high1 = ((I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK) >>
  197. PIPE_FRAME_HIGH_SHIFT);
  198. low = ((I915_READ(low_frame) & PIPE_FRAME_LOW_MASK) >>
  199. PIPE_FRAME_LOW_SHIFT);
  200. high2 = ((I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK) >>
  201. PIPE_FRAME_HIGH_SHIFT);
  202. } while (high1 != high2);
  203. count = (high1 << 8) | low;
  204. return count;
  205. }
  206. u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
  207. {
  208. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  209. int reg = pipe ? PIPEB_FRMCOUNT_GM45 : PIPEA_FRMCOUNT_GM45;
  210. if (!i915_pipe_enabled(dev, pipe)) {
  211. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  212. "pipe %d\n", pipe);
  213. return 0;
  214. }
  215. return I915_READ(reg);
  216. }
  217. /*
  218. * Handle hotplug events outside the interrupt handler proper.
  219. */
  220. static void i915_hotplug_work_func(struct work_struct *work)
  221. {
  222. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  223. hotplug_work);
  224. struct drm_device *dev = dev_priv->dev;
  225. struct drm_mode_config *mode_config = &dev->mode_config;
  226. struct drm_connector *connector;
  227. if (mode_config->num_connector) {
  228. list_for_each_entry(connector, &mode_config->connector_list, head) {
  229. struct intel_encoder *intel_encoder = to_intel_encoder(connector);
  230. if (intel_encoder->hot_plug)
  231. (*intel_encoder->hot_plug) (intel_encoder);
  232. }
  233. }
  234. /* Just fire off a uevent and let userspace tell us what to do */
  235. drm_sysfs_hotplug_event(dev);
  236. }
  237. static void i915_handle_rps_change(struct drm_device *dev)
  238. {
  239. drm_i915_private_t *dev_priv = dev->dev_private;
  240. u32 busy_up, busy_down, max_avg, min_avg;
  241. u16 rgvswctl;
  242. u8 new_delay = dev_priv->cur_delay;
  243. I915_WRITE(MEMINTRSTS, I915_READ(MEMINTRSTS) & ~MEMINT_EVAL_CHG);
  244. busy_up = I915_READ(RCPREVBSYTUPAVG);
  245. busy_down = I915_READ(RCPREVBSYTDNAVG);
  246. max_avg = I915_READ(RCBMAXAVG);
  247. min_avg = I915_READ(RCBMINAVG);
  248. /* Handle RCS change request from hw */
  249. if (busy_up > max_avg) {
  250. if (dev_priv->cur_delay != dev_priv->max_delay)
  251. new_delay = dev_priv->cur_delay - 1;
  252. if (new_delay < dev_priv->max_delay)
  253. new_delay = dev_priv->max_delay;
  254. } else if (busy_down < min_avg) {
  255. if (dev_priv->cur_delay != dev_priv->min_delay)
  256. new_delay = dev_priv->cur_delay + 1;
  257. if (new_delay > dev_priv->min_delay)
  258. new_delay = dev_priv->min_delay;
  259. }
  260. DRM_DEBUG("rps change requested: %d -> %d\n",
  261. dev_priv->cur_delay, new_delay);
  262. rgvswctl = I915_READ(MEMSWCTL);
  263. if (rgvswctl & MEMCTL_CMD_STS) {
  264. DRM_ERROR("gpu busy, RCS change rejected\n");
  265. return; /* still busy with another command */
  266. }
  267. /* Program the new state */
  268. rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
  269. (new_delay << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
  270. I915_WRITE(MEMSWCTL, rgvswctl);
  271. POSTING_READ(MEMSWCTL);
  272. rgvswctl |= MEMCTL_CMD_STS;
  273. I915_WRITE(MEMSWCTL, rgvswctl);
  274. dev_priv->cur_delay = new_delay;
  275. DRM_DEBUG("rps changed\n");
  276. return;
  277. }
  278. irqreturn_t ironlake_irq_handler(struct drm_device *dev)
  279. {
  280. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  281. int ret = IRQ_NONE;
  282. u32 de_iir, gt_iir, de_ier, pch_iir;
  283. struct drm_i915_master_private *master_priv;
  284. /* disable master interrupt before clearing iir */
  285. de_ier = I915_READ(DEIER);
  286. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  287. (void)I915_READ(DEIER);
  288. de_iir = I915_READ(DEIIR);
  289. gt_iir = I915_READ(GTIIR);
  290. pch_iir = I915_READ(SDEIIR);
  291. if (de_iir == 0 && gt_iir == 0 && pch_iir == 0)
  292. goto done;
  293. ret = IRQ_HANDLED;
  294. if (dev->primary->master) {
  295. master_priv = dev->primary->master->driver_priv;
  296. if (master_priv->sarea_priv)
  297. master_priv->sarea_priv->last_dispatch =
  298. READ_BREADCRUMB(dev_priv);
  299. }
  300. if (gt_iir & GT_PIPE_NOTIFY) {
  301. u32 seqno = i915_get_gem_seqno(dev);
  302. dev_priv->mm.irq_gem_seqno = seqno;
  303. trace_i915_gem_request_complete(dev, seqno);
  304. DRM_WAKEUP(&dev_priv->irq_queue);
  305. dev_priv->hangcheck_count = 0;
  306. mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD);
  307. }
  308. if (de_iir & DE_GSE)
  309. ironlake_opregion_gse_intr(dev);
  310. if (de_iir & DE_PLANEA_FLIP_DONE) {
  311. intel_prepare_page_flip(dev, 0);
  312. intel_finish_page_flip(dev, 0);
  313. }
  314. if (de_iir & DE_PLANEB_FLIP_DONE) {
  315. intel_prepare_page_flip(dev, 1);
  316. intel_finish_page_flip(dev, 1);
  317. }
  318. if (de_iir & DE_PIPEA_VBLANK)
  319. drm_handle_vblank(dev, 0);
  320. if (de_iir & DE_PIPEB_VBLANK)
  321. drm_handle_vblank(dev, 1);
  322. /* check event from PCH */
  323. if ((de_iir & DE_PCH_EVENT) &&
  324. (pch_iir & SDE_HOTPLUG_MASK)) {
  325. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  326. }
  327. if (de_iir & DE_PCU_EVENT) {
  328. I915_WRITE(MEMINTRSTS, I915_READ(MEMINTRSTS));
  329. i915_handle_rps_change(dev);
  330. }
  331. /* should clear PCH hotplug event before clear CPU irq */
  332. I915_WRITE(SDEIIR, pch_iir);
  333. I915_WRITE(GTIIR, gt_iir);
  334. I915_WRITE(DEIIR, de_iir);
  335. done:
  336. I915_WRITE(DEIER, de_ier);
  337. (void)I915_READ(DEIER);
  338. return ret;
  339. }
  340. /**
  341. * i915_error_work_func - do process context error handling work
  342. * @work: work struct
  343. *
  344. * Fire an error uevent so userspace can see that a hang or error
  345. * was detected.
  346. */
  347. static void i915_error_work_func(struct work_struct *work)
  348. {
  349. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  350. error_work);
  351. struct drm_device *dev = dev_priv->dev;
  352. char *error_event[] = { "ERROR=1", NULL };
  353. char *reset_event[] = { "RESET=1", NULL };
  354. char *reset_done_event[] = { "ERROR=0", NULL };
  355. DRM_DEBUG_DRIVER("generating error event\n");
  356. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
  357. if (atomic_read(&dev_priv->mm.wedged)) {
  358. if (IS_I965G(dev)) {
  359. DRM_DEBUG_DRIVER("resetting chip\n");
  360. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
  361. if (!i965_reset(dev, GDRST_RENDER)) {
  362. atomic_set(&dev_priv->mm.wedged, 0);
  363. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
  364. }
  365. } else {
  366. DRM_DEBUG_DRIVER("reboot required\n");
  367. }
  368. }
  369. }
  370. static struct drm_i915_error_object *
  371. i915_error_object_create(struct drm_device *dev,
  372. struct drm_gem_object *src)
  373. {
  374. struct drm_i915_error_object *dst;
  375. struct drm_i915_gem_object *src_priv;
  376. int page, page_count;
  377. if (src == NULL)
  378. return NULL;
  379. src_priv = to_intel_bo(src);
  380. if (src_priv->pages == NULL)
  381. return NULL;
  382. page_count = src->size / PAGE_SIZE;
  383. dst = kmalloc(sizeof(*dst) + page_count * sizeof (u32 *), GFP_ATOMIC);
  384. if (dst == NULL)
  385. return NULL;
  386. for (page = 0; page < page_count; page++) {
  387. void *s, *d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
  388. if (d == NULL)
  389. goto unwind;
  390. s = kmap_atomic(src_priv->pages[page], KM_USER0);
  391. memcpy(d, s, PAGE_SIZE);
  392. kunmap_atomic(s, KM_USER0);
  393. dst->pages[page] = d;
  394. }
  395. dst->page_count = page_count;
  396. dst->gtt_offset = src_priv->gtt_offset;
  397. return dst;
  398. unwind:
  399. while (page--)
  400. kfree(dst->pages[page]);
  401. kfree(dst);
  402. return NULL;
  403. }
  404. static void
  405. i915_error_object_free(struct drm_i915_error_object *obj)
  406. {
  407. int page;
  408. if (obj == NULL)
  409. return;
  410. for (page = 0; page < obj->page_count; page++)
  411. kfree(obj->pages[page]);
  412. kfree(obj);
  413. }
  414. static void
  415. i915_error_state_free(struct drm_device *dev,
  416. struct drm_i915_error_state *error)
  417. {
  418. i915_error_object_free(error->batchbuffer[0]);
  419. i915_error_object_free(error->batchbuffer[1]);
  420. i915_error_object_free(error->ringbuffer);
  421. kfree(error->active_bo);
  422. kfree(error);
  423. }
  424. static u32
  425. i915_get_bbaddr(struct drm_device *dev, u32 *ring)
  426. {
  427. u32 cmd;
  428. if (IS_I830(dev) || IS_845G(dev))
  429. cmd = MI_BATCH_BUFFER;
  430. else if (IS_I965G(dev))
  431. cmd = (MI_BATCH_BUFFER_START | (2 << 6) |
  432. MI_BATCH_NON_SECURE_I965);
  433. else
  434. cmd = (MI_BATCH_BUFFER_START | (2 << 6));
  435. return ring[0] == cmd ? ring[1] : 0;
  436. }
  437. static u32
  438. i915_ringbuffer_last_batch(struct drm_device *dev)
  439. {
  440. struct drm_i915_private *dev_priv = dev->dev_private;
  441. u32 head, bbaddr;
  442. u32 *ring;
  443. /* Locate the current position in the ringbuffer and walk back
  444. * to find the most recently dispatched batch buffer.
  445. */
  446. bbaddr = 0;
  447. head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  448. ring = (u32 *)(dev_priv->ring.virtual_start + head);
  449. while (--ring >= (u32 *)dev_priv->ring.virtual_start) {
  450. bbaddr = i915_get_bbaddr(dev, ring);
  451. if (bbaddr)
  452. break;
  453. }
  454. if (bbaddr == 0) {
  455. ring = (u32 *)(dev_priv->ring.virtual_start + dev_priv->ring.Size);
  456. while (--ring >= (u32 *)dev_priv->ring.virtual_start) {
  457. bbaddr = i915_get_bbaddr(dev, ring);
  458. if (bbaddr)
  459. break;
  460. }
  461. }
  462. return bbaddr;
  463. }
  464. /**
  465. * i915_capture_error_state - capture an error record for later analysis
  466. * @dev: drm device
  467. *
  468. * Should be called when an error is detected (either a hang or an error
  469. * interrupt) to capture error state from the time of the error. Fills
  470. * out a structure which becomes available in debugfs for user level tools
  471. * to pick up.
  472. */
  473. static void i915_capture_error_state(struct drm_device *dev)
  474. {
  475. struct drm_i915_private *dev_priv = dev->dev_private;
  476. struct drm_i915_gem_object *obj_priv;
  477. struct drm_i915_error_state *error;
  478. struct drm_gem_object *batchbuffer[2];
  479. unsigned long flags;
  480. u32 bbaddr;
  481. int count;
  482. spin_lock_irqsave(&dev_priv->error_lock, flags);
  483. error = dev_priv->first_error;
  484. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  485. if (error)
  486. return;
  487. error = kmalloc(sizeof(*error), GFP_ATOMIC);
  488. if (!error) {
  489. DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
  490. return;
  491. }
  492. error->seqno = i915_get_gem_seqno(dev);
  493. error->eir = I915_READ(EIR);
  494. error->pgtbl_er = I915_READ(PGTBL_ER);
  495. error->pipeastat = I915_READ(PIPEASTAT);
  496. error->pipebstat = I915_READ(PIPEBSTAT);
  497. error->instpm = I915_READ(INSTPM);
  498. if (!IS_I965G(dev)) {
  499. error->ipeir = I915_READ(IPEIR);
  500. error->ipehr = I915_READ(IPEHR);
  501. error->instdone = I915_READ(INSTDONE);
  502. error->acthd = I915_READ(ACTHD);
  503. error->bbaddr = 0;
  504. } else {
  505. error->ipeir = I915_READ(IPEIR_I965);
  506. error->ipehr = I915_READ(IPEHR_I965);
  507. error->instdone = I915_READ(INSTDONE_I965);
  508. error->instps = I915_READ(INSTPS);
  509. error->instdone1 = I915_READ(INSTDONE1);
  510. error->acthd = I915_READ(ACTHD_I965);
  511. error->bbaddr = I915_READ64(BB_ADDR);
  512. }
  513. bbaddr = i915_ringbuffer_last_batch(dev);
  514. /* Grab the current batchbuffer, most likely to have crashed. */
  515. batchbuffer[0] = NULL;
  516. batchbuffer[1] = NULL;
  517. count = 0;
  518. list_for_each_entry(obj_priv, &dev_priv->mm.active_list, list) {
  519. struct drm_gem_object *obj = obj_priv->obj;
  520. if (batchbuffer[0] == NULL &&
  521. bbaddr >= obj_priv->gtt_offset &&
  522. bbaddr < obj_priv->gtt_offset + obj->size)
  523. batchbuffer[0] = obj;
  524. if (batchbuffer[1] == NULL &&
  525. error->acthd >= obj_priv->gtt_offset &&
  526. error->acthd < obj_priv->gtt_offset + obj->size &&
  527. batchbuffer[0] != obj)
  528. batchbuffer[1] = obj;
  529. count++;
  530. }
  531. /* We need to copy these to an anonymous buffer as the simplest
  532. * method to avoid being overwritten by userpace.
  533. */
  534. error->batchbuffer[0] = i915_error_object_create(dev, batchbuffer[0]);
  535. error->batchbuffer[1] = i915_error_object_create(dev, batchbuffer[1]);
  536. /* Record the ringbuffer */
  537. error->ringbuffer = i915_error_object_create(dev, dev_priv->ring.ring_obj);
  538. /* Record buffers on the active list. */
  539. error->active_bo = NULL;
  540. error->active_bo_count = 0;
  541. if (count)
  542. error->active_bo = kmalloc(sizeof(*error->active_bo)*count,
  543. GFP_ATOMIC);
  544. if (error->active_bo) {
  545. int i = 0;
  546. list_for_each_entry(obj_priv, &dev_priv->mm.active_list, list) {
  547. struct drm_gem_object *obj = obj_priv->obj;
  548. error->active_bo[i].size = obj->size;
  549. error->active_bo[i].name = obj->name;
  550. error->active_bo[i].seqno = obj_priv->last_rendering_seqno;
  551. error->active_bo[i].gtt_offset = obj_priv->gtt_offset;
  552. error->active_bo[i].read_domains = obj->read_domains;
  553. error->active_bo[i].write_domain = obj->write_domain;
  554. error->active_bo[i].fence_reg = obj_priv->fence_reg;
  555. error->active_bo[i].pinned = 0;
  556. if (obj_priv->pin_count > 0)
  557. error->active_bo[i].pinned = 1;
  558. if (obj_priv->user_pin_count > 0)
  559. error->active_bo[i].pinned = -1;
  560. error->active_bo[i].tiling = obj_priv->tiling_mode;
  561. error->active_bo[i].dirty = obj_priv->dirty;
  562. error->active_bo[i].purgeable = obj_priv->madv != I915_MADV_WILLNEED;
  563. if (++i == count)
  564. break;
  565. }
  566. error->active_bo_count = i;
  567. }
  568. do_gettimeofday(&error->time);
  569. spin_lock_irqsave(&dev_priv->error_lock, flags);
  570. if (dev_priv->first_error == NULL) {
  571. dev_priv->first_error = error;
  572. error = NULL;
  573. }
  574. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  575. if (error)
  576. i915_error_state_free(dev, error);
  577. }
  578. void i915_destroy_error_state(struct drm_device *dev)
  579. {
  580. struct drm_i915_private *dev_priv = dev->dev_private;
  581. struct drm_i915_error_state *error;
  582. spin_lock(&dev_priv->error_lock);
  583. error = dev_priv->first_error;
  584. dev_priv->first_error = NULL;
  585. spin_unlock(&dev_priv->error_lock);
  586. if (error)
  587. i915_error_state_free(dev, error);
  588. }
  589. /**
  590. * i915_handle_error - handle an error interrupt
  591. * @dev: drm device
  592. *
  593. * Do some basic checking of regsiter state at error interrupt time and
  594. * dump it to the syslog. Also call i915_capture_error_state() to make
  595. * sure we get a record and make it available in debugfs. Fire a uevent
  596. * so userspace knows something bad happened (should trigger collection
  597. * of a ring dump etc.).
  598. */
  599. static void i915_handle_error(struct drm_device *dev, bool wedged)
  600. {
  601. struct drm_i915_private *dev_priv = dev->dev_private;
  602. u32 eir = I915_READ(EIR);
  603. u32 pipea_stats = I915_READ(PIPEASTAT);
  604. u32 pipeb_stats = I915_READ(PIPEBSTAT);
  605. i915_capture_error_state(dev);
  606. printk(KERN_ERR "render error detected, EIR: 0x%08x\n",
  607. eir);
  608. if (IS_G4X(dev)) {
  609. if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
  610. u32 ipeir = I915_READ(IPEIR_I965);
  611. printk(KERN_ERR " IPEIR: 0x%08x\n",
  612. I915_READ(IPEIR_I965));
  613. printk(KERN_ERR " IPEHR: 0x%08x\n",
  614. I915_READ(IPEHR_I965));
  615. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  616. I915_READ(INSTDONE_I965));
  617. printk(KERN_ERR " INSTPS: 0x%08x\n",
  618. I915_READ(INSTPS));
  619. printk(KERN_ERR " INSTDONE1: 0x%08x\n",
  620. I915_READ(INSTDONE1));
  621. printk(KERN_ERR " ACTHD: 0x%08x\n",
  622. I915_READ(ACTHD_I965));
  623. I915_WRITE(IPEIR_I965, ipeir);
  624. (void)I915_READ(IPEIR_I965);
  625. }
  626. if (eir & GM45_ERROR_PAGE_TABLE) {
  627. u32 pgtbl_err = I915_READ(PGTBL_ER);
  628. printk(KERN_ERR "page table error\n");
  629. printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
  630. pgtbl_err);
  631. I915_WRITE(PGTBL_ER, pgtbl_err);
  632. (void)I915_READ(PGTBL_ER);
  633. }
  634. }
  635. if (IS_I9XX(dev)) {
  636. if (eir & I915_ERROR_PAGE_TABLE) {
  637. u32 pgtbl_err = I915_READ(PGTBL_ER);
  638. printk(KERN_ERR "page table error\n");
  639. printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
  640. pgtbl_err);
  641. I915_WRITE(PGTBL_ER, pgtbl_err);
  642. (void)I915_READ(PGTBL_ER);
  643. }
  644. }
  645. if (eir & I915_ERROR_MEMORY_REFRESH) {
  646. printk(KERN_ERR "memory refresh error\n");
  647. printk(KERN_ERR "PIPEASTAT: 0x%08x\n",
  648. pipea_stats);
  649. printk(KERN_ERR "PIPEBSTAT: 0x%08x\n",
  650. pipeb_stats);
  651. /* pipestat has already been acked */
  652. }
  653. if (eir & I915_ERROR_INSTRUCTION) {
  654. printk(KERN_ERR "instruction error\n");
  655. printk(KERN_ERR " INSTPM: 0x%08x\n",
  656. I915_READ(INSTPM));
  657. if (!IS_I965G(dev)) {
  658. u32 ipeir = I915_READ(IPEIR);
  659. printk(KERN_ERR " IPEIR: 0x%08x\n",
  660. I915_READ(IPEIR));
  661. printk(KERN_ERR " IPEHR: 0x%08x\n",
  662. I915_READ(IPEHR));
  663. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  664. I915_READ(INSTDONE));
  665. printk(KERN_ERR " ACTHD: 0x%08x\n",
  666. I915_READ(ACTHD));
  667. I915_WRITE(IPEIR, ipeir);
  668. (void)I915_READ(IPEIR);
  669. } else {
  670. u32 ipeir = I915_READ(IPEIR_I965);
  671. printk(KERN_ERR " IPEIR: 0x%08x\n",
  672. I915_READ(IPEIR_I965));
  673. printk(KERN_ERR " IPEHR: 0x%08x\n",
  674. I915_READ(IPEHR_I965));
  675. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  676. I915_READ(INSTDONE_I965));
  677. printk(KERN_ERR " INSTPS: 0x%08x\n",
  678. I915_READ(INSTPS));
  679. printk(KERN_ERR " INSTDONE1: 0x%08x\n",
  680. I915_READ(INSTDONE1));
  681. printk(KERN_ERR " ACTHD: 0x%08x\n",
  682. I915_READ(ACTHD_I965));
  683. I915_WRITE(IPEIR_I965, ipeir);
  684. (void)I915_READ(IPEIR_I965);
  685. }
  686. }
  687. I915_WRITE(EIR, eir);
  688. (void)I915_READ(EIR);
  689. eir = I915_READ(EIR);
  690. if (eir) {
  691. /*
  692. * some errors might have become stuck,
  693. * mask them.
  694. */
  695. DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
  696. I915_WRITE(EMR, I915_READ(EMR) | eir);
  697. I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  698. }
  699. if (wedged) {
  700. atomic_set(&dev_priv->mm.wedged, 1);
  701. /*
  702. * Wakeup waiting processes so they don't hang
  703. */
  704. DRM_WAKEUP(&dev_priv->irq_queue);
  705. }
  706. queue_work(dev_priv->wq, &dev_priv->error_work);
  707. }
  708. irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS)
  709. {
  710. struct drm_device *dev = (struct drm_device *) arg;
  711. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  712. struct drm_i915_master_private *master_priv;
  713. u32 iir, new_iir;
  714. u32 pipea_stats, pipeb_stats;
  715. u32 vblank_status;
  716. u32 vblank_enable;
  717. int vblank = 0;
  718. unsigned long irqflags;
  719. int irq_received;
  720. int ret = IRQ_NONE;
  721. atomic_inc(&dev_priv->irq_received);
  722. if (HAS_PCH_SPLIT(dev))
  723. return ironlake_irq_handler(dev);
  724. iir = I915_READ(IIR);
  725. if (IS_I965G(dev)) {
  726. vblank_status = I915_START_VBLANK_INTERRUPT_STATUS;
  727. vblank_enable = PIPE_START_VBLANK_INTERRUPT_ENABLE;
  728. } else {
  729. vblank_status = I915_VBLANK_INTERRUPT_STATUS;
  730. vblank_enable = I915_VBLANK_INTERRUPT_ENABLE;
  731. }
  732. for (;;) {
  733. irq_received = iir != 0;
  734. /* Can't rely on pipestat interrupt bit in iir as it might
  735. * have been cleared after the pipestat interrupt was received.
  736. * It doesn't set the bit in iir again, but it still produces
  737. * interrupts (for non-MSI).
  738. */
  739. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  740. pipea_stats = I915_READ(PIPEASTAT);
  741. pipeb_stats = I915_READ(PIPEBSTAT);
  742. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  743. i915_handle_error(dev, false);
  744. /*
  745. * Clear the PIPE(A|B)STAT regs before the IIR
  746. */
  747. if (pipea_stats & 0x8000ffff) {
  748. if (pipea_stats & PIPE_FIFO_UNDERRUN_STATUS)
  749. DRM_DEBUG_DRIVER("pipe a underrun\n");
  750. I915_WRITE(PIPEASTAT, pipea_stats);
  751. irq_received = 1;
  752. }
  753. if (pipeb_stats & 0x8000ffff) {
  754. if (pipeb_stats & PIPE_FIFO_UNDERRUN_STATUS)
  755. DRM_DEBUG_DRIVER("pipe b underrun\n");
  756. I915_WRITE(PIPEBSTAT, pipeb_stats);
  757. irq_received = 1;
  758. }
  759. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  760. if (!irq_received)
  761. break;
  762. ret = IRQ_HANDLED;
  763. /* Consume port. Then clear IIR or we'll miss events */
  764. if ((I915_HAS_HOTPLUG(dev)) &&
  765. (iir & I915_DISPLAY_PORT_INTERRUPT)) {
  766. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  767. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  768. hotplug_status);
  769. if (hotplug_status & dev_priv->hotplug_supported_mask)
  770. queue_work(dev_priv->wq,
  771. &dev_priv->hotplug_work);
  772. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  773. I915_READ(PORT_HOTPLUG_STAT);
  774. }
  775. I915_WRITE(IIR, iir);
  776. new_iir = I915_READ(IIR); /* Flush posted writes */
  777. if (dev->primary->master) {
  778. master_priv = dev->primary->master->driver_priv;
  779. if (master_priv->sarea_priv)
  780. master_priv->sarea_priv->last_dispatch =
  781. READ_BREADCRUMB(dev_priv);
  782. }
  783. if (iir & I915_USER_INTERRUPT) {
  784. u32 seqno = i915_get_gem_seqno(dev);
  785. dev_priv->mm.irq_gem_seqno = seqno;
  786. trace_i915_gem_request_complete(dev, seqno);
  787. DRM_WAKEUP(&dev_priv->irq_queue);
  788. dev_priv->hangcheck_count = 0;
  789. mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD);
  790. }
  791. if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT)
  792. intel_prepare_page_flip(dev, 0);
  793. if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT)
  794. intel_prepare_page_flip(dev, 1);
  795. if (pipea_stats & vblank_status) {
  796. vblank++;
  797. drm_handle_vblank(dev, 0);
  798. intel_finish_page_flip(dev, 0);
  799. }
  800. if (pipeb_stats & vblank_status) {
  801. vblank++;
  802. drm_handle_vblank(dev, 1);
  803. intel_finish_page_flip(dev, 1);
  804. }
  805. if ((pipeb_stats & I915_LEGACY_BLC_EVENT_STATUS) ||
  806. (iir & I915_ASLE_INTERRUPT))
  807. opregion_asle_intr(dev);
  808. /* With MSI, interrupts are only generated when iir
  809. * transitions from zero to nonzero. If another bit got
  810. * set while we were handling the existing iir bits, then
  811. * we would never get another interrupt.
  812. *
  813. * This is fine on non-MSI as well, as if we hit this path
  814. * we avoid exiting the interrupt handler only to generate
  815. * another one.
  816. *
  817. * Note that for MSI this could cause a stray interrupt report
  818. * if an interrupt landed in the time between writing IIR and
  819. * the posting read. This should be rare enough to never
  820. * trigger the 99% of 100,000 interrupts test for disabling
  821. * stray interrupts.
  822. */
  823. iir = new_iir;
  824. }
  825. return ret;
  826. }
  827. static int i915_emit_irq(struct drm_device * dev)
  828. {
  829. drm_i915_private_t *dev_priv = dev->dev_private;
  830. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  831. RING_LOCALS;
  832. i915_kernel_lost_context(dev);
  833. DRM_DEBUG_DRIVER("\n");
  834. dev_priv->counter++;
  835. if (dev_priv->counter > 0x7FFFFFFFUL)
  836. dev_priv->counter = 1;
  837. if (master_priv->sarea_priv)
  838. master_priv->sarea_priv->last_enqueue = dev_priv->counter;
  839. BEGIN_LP_RING(4);
  840. OUT_RING(MI_STORE_DWORD_INDEX);
  841. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  842. OUT_RING(dev_priv->counter);
  843. OUT_RING(MI_USER_INTERRUPT);
  844. ADVANCE_LP_RING();
  845. return dev_priv->counter;
  846. }
  847. void i915_user_irq_get(struct drm_device *dev)
  848. {
  849. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  850. unsigned long irqflags;
  851. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  852. if (dev->irq_enabled && (++dev_priv->user_irq_refcount == 1)) {
  853. if (HAS_PCH_SPLIT(dev))
  854. ironlake_enable_graphics_irq(dev_priv, GT_PIPE_NOTIFY);
  855. else
  856. i915_enable_irq(dev_priv, I915_USER_INTERRUPT);
  857. }
  858. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  859. }
  860. void i915_user_irq_put(struct drm_device *dev)
  861. {
  862. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  863. unsigned long irqflags;
  864. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  865. BUG_ON(dev->irq_enabled && dev_priv->user_irq_refcount <= 0);
  866. if (dev->irq_enabled && (--dev_priv->user_irq_refcount == 0)) {
  867. if (HAS_PCH_SPLIT(dev))
  868. ironlake_disable_graphics_irq(dev_priv, GT_PIPE_NOTIFY);
  869. else
  870. i915_disable_irq(dev_priv, I915_USER_INTERRUPT);
  871. }
  872. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  873. }
  874. void i915_trace_irq_get(struct drm_device *dev, u32 seqno)
  875. {
  876. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  877. if (dev_priv->trace_irq_seqno == 0)
  878. i915_user_irq_get(dev);
  879. dev_priv->trace_irq_seqno = seqno;
  880. }
  881. static int i915_wait_irq(struct drm_device * dev, int irq_nr)
  882. {
  883. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  884. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  885. int ret = 0;
  886. DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
  887. READ_BREADCRUMB(dev_priv));
  888. if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
  889. if (master_priv->sarea_priv)
  890. master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  891. return 0;
  892. }
  893. if (master_priv->sarea_priv)
  894. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  895. i915_user_irq_get(dev);
  896. DRM_WAIT_ON(ret, dev_priv->irq_queue, 3 * DRM_HZ,
  897. READ_BREADCRUMB(dev_priv) >= irq_nr);
  898. i915_user_irq_put(dev);
  899. if (ret == -EBUSY) {
  900. DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
  901. READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
  902. }
  903. return ret;
  904. }
  905. /* Needs the lock as it touches the ring.
  906. */
  907. int i915_irq_emit(struct drm_device *dev, void *data,
  908. struct drm_file *file_priv)
  909. {
  910. drm_i915_private_t *dev_priv = dev->dev_private;
  911. drm_i915_irq_emit_t *emit = data;
  912. int result;
  913. if (!dev_priv || !dev_priv->ring.virtual_start) {
  914. DRM_ERROR("called with no initialization\n");
  915. return -EINVAL;
  916. }
  917. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  918. mutex_lock(&dev->struct_mutex);
  919. result = i915_emit_irq(dev);
  920. mutex_unlock(&dev->struct_mutex);
  921. if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
  922. DRM_ERROR("copy_to_user\n");
  923. return -EFAULT;
  924. }
  925. return 0;
  926. }
  927. /* Doesn't need the hardware lock.
  928. */
  929. int i915_irq_wait(struct drm_device *dev, void *data,
  930. struct drm_file *file_priv)
  931. {
  932. drm_i915_private_t *dev_priv = dev->dev_private;
  933. drm_i915_irq_wait_t *irqwait = data;
  934. if (!dev_priv) {
  935. DRM_ERROR("called with no initialization\n");
  936. return -EINVAL;
  937. }
  938. return i915_wait_irq(dev, irqwait->irq_seq);
  939. }
  940. /* Called from drm generic code, passed 'crtc' which
  941. * we use as a pipe index
  942. */
  943. int i915_enable_vblank(struct drm_device *dev, int pipe)
  944. {
  945. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  946. unsigned long irqflags;
  947. int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
  948. u32 pipeconf;
  949. pipeconf = I915_READ(pipeconf_reg);
  950. if (!(pipeconf & PIPEACONF_ENABLE))
  951. return -EINVAL;
  952. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  953. if (HAS_PCH_SPLIT(dev))
  954. ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
  955. DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
  956. else if (IS_I965G(dev))
  957. i915_enable_pipestat(dev_priv, pipe,
  958. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  959. else
  960. i915_enable_pipestat(dev_priv, pipe,
  961. PIPE_VBLANK_INTERRUPT_ENABLE);
  962. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  963. return 0;
  964. }
  965. /* Called from drm generic code, passed 'crtc' which
  966. * we use as a pipe index
  967. */
  968. void i915_disable_vblank(struct drm_device *dev, int pipe)
  969. {
  970. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  971. unsigned long irqflags;
  972. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  973. if (HAS_PCH_SPLIT(dev))
  974. ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
  975. DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
  976. else
  977. i915_disable_pipestat(dev_priv, pipe,
  978. PIPE_VBLANK_INTERRUPT_ENABLE |
  979. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  980. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  981. }
  982. void i915_enable_interrupt (struct drm_device *dev)
  983. {
  984. struct drm_i915_private *dev_priv = dev->dev_private;
  985. if (!HAS_PCH_SPLIT(dev))
  986. opregion_enable_asle(dev);
  987. dev_priv->irq_enabled = 1;
  988. }
  989. /* Set the vblank monitor pipe
  990. */
  991. int i915_vblank_pipe_set(struct drm_device *dev, void *data,
  992. struct drm_file *file_priv)
  993. {
  994. drm_i915_private_t *dev_priv = dev->dev_private;
  995. if (!dev_priv) {
  996. DRM_ERROR("called with no initialization\n");
  997. return -EINVAL;
  998. }
  999. return 0;
  1000. }
  1001. int i915_vblank_pipe_get(struct drm_device *dev, void *data,
  1002. struct drm_file *file_priv)
  1003. {
  1004. drm_i915_private_t *dev_priv = dev->dev_private;
  1005. drm_i915_vblank_pipe_t *pipe = data;
  1006. if (!dev_priv) {
  1007. DRM_ERROR("called with no initialization\n");
  1008. return -EINVAL;
  1009. }
  1010. pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  1011. return 0;
  1012. }
  1013. /**
  1014. * Schedule buffer swap at given vertical blank.
  1015. */
  1016. int i915_vblank_swap(struct drm_device *dev, void *data,
  1017. struct drm_file *file_priv)
  1018. {
  1019. /* The delayed swap mechanism was fundamentally racy, and has been
  1020. * removed. The model was that the client requested a delayed flip/swap
  1021. * from the kernel, then waited for vblank before continuing to perform
  1022. * rendering. The problem was that the kernel might wake the client
  1023. * up before it dispatched the vblank swap (since the lock has to be
  1024. * held while touching the ringbuffer), in which case the client would
  1025. * clear and start the next frame before the swap occurred, and
  1026. * flicker would occur in addition to likely missing the vblank.
  1027. *
  1028. * In the absence of this ioctl, userland falls back to a correct path
  1029. * of waiting for a vblank, then dispatching the swap on its own.
  1030. * Context switching to userland and back is plenty fast enough for
  1031. * meeting the requirements of vblank swapping.
  1032. */
  1033. return -EINVAL;
  1034. }
  1035. struct drm_i915_gem_request *i915_get_tail_request(struct drm_device *dev) {
  1036. drm_i915_private_t *dev_priv = dev->dev_private;
  1037. return list_entry(dev_priv->mm.request_list.prev, struct drm_i915_gem_request, list);
  1038. }
  1039. /**
  1040. * This is called when the chip hasn't reported back with completed
  1041. * batchbuffers in a long time. The first time this is called we simply record
  1042. * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
  1043. * again, we assume the chip is wedged and try to fix it.
  1044. */
  1045. void i915_hangcheck_elapsed(unsigned long data)
  1046. {
  1047. struct drm_device *dev = (struct drm_device *)data;
  1048. drm_i915_private_t *dev_priv = dev->dev_private;
  1049. uint32_t acthd;
  1050. /* No reset support on this chip yet. */
  1051. if (IS_GEN6(dev))
  1052. return;
  1053. if (!IS_I965G(dev))
  1054. acthd = I915_READ(ACTHD);
  1055. else
  1056. acthd = I915_READ(ACTHD_I965);
  1057. /* If all work is done then ACTHD clearly hasn't advanced. */
  1058. if (list_empty(&dev_priv->mm.request_list) ||
  1059. i915_seqno_passed(i915_get_gem_seqno(dev), i915_get_tail_request(dev)->seqno)) {
  1060. dev_priv->hangcheck_count = 0;
  1061. return;
  1062. }
  1063. if (dev_priv->last_acthd == acthd && dev_priv->hangcheck_count > 0) {
  1064. DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
  1065. i915_handle_error(dev, true);
  1066. return;
  1067. }
  1068. /* Reset timer case chip hangs without another request being added */
  1069. mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD);
  1070. if (acthd != dev_priv->last_acthd)
  1071. dev_priv->hangcheck_count = 0;
  1072. else
  1073. dev_priv->hangcheck_count++;
  1074. dev_priv->last_acthd = acthd;
  1075. }
  1076. /* drm_dma.h hooks
  1077. */
  1078. static void ironlake_irq_preinstall(struct drm_device *dev)
  1079. {
  1080. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1081. I915_WRITE(HWSTAM, 0xeffe);
  1082. /* XXX hotplug from PCH */
  1083. I915_WRITE(DEIMR, 0xffffffff);
  1084. I915_WRITE(DEIER, 0x0);
  1085. (void) I915_READ(DEIER);
  1086. /* and GT */
  1087. I915_WRITE(GTIMR, 0xffffffff);
  1088. I915_WRITE(GTIER, 0x0);
  1089. (void) I915_READ(GTIER);
  1090. /* south display irq */
  1091. I915_WRITE(SDEIMR, 0xffffffff);
  1092. I915_WRITE(SDEIER, 0x0);
  1093. (void) I915_READ(SDEIER);
  1094. }
  1095. static int ironlake_irq_postinstall(struct drm_device *dev)
  1096. {
  1097. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1098. /* enable kind of interrupts always enabled */
  1099. u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
  1100. DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
  1101. u32 render_mask = GT_PIPE_NOTIFY;
  1102. u32 hotplug_mask = SDE_CRT_HOTPLUG | SDE_PORTB_HOTPLUG |
  1103. SDE_PORTC_HOTPLUG | SDE_PORTD_HOTPLUG;
  1104. dev_priv->irq_mask_reg = ~display_mask;
  1105. dev_priv->de_irq_enable_reg = display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK;
  1106. /* should always can generate irq */
  1107. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1108. I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
  1109. I915_WRITE(DEIER, dev_priv->de_irq_enable_reg);
  1110. (void) I915_READ(DEIER);
  1111. /* user interrupt should be enabled, but masked initial */
  1112. dev_priv->gt_irq_mask_reg = 0xffffffff;
  1113. dev_priv->gt_irq_enable_reg = render_mask;
  1114. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1115. I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
  1116. I915_WRITE(GTIER, dev_priv->gt_irq_enable_reg);
  1117. (void) I915_READ(GTIER);
  1118. dev_priv->pch_irq_mask_reg = ~hotplug_mask;
  1119. dev_priv->pch_irq_enable_reg = hotplug_mask;
  1120. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1121. I915_WRITE(SDEIMR, dev_priv->pch_irq_mask_reg);
  1122. I915_WRITE(SDEIER, dev_priv->pch_irq_enable_reg);
  1123. (void) I915_READ(SDEIER);
  1124. if (IS_IRONLAKE_M(dev)) {
  1125. /* Clear & enable PCU event interrupts */
  1126. I915_WRITE(DEIIR, DE_PCU_EVENT);
  1127. I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
  1128. ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
  1129. }
  1130. return 0;
  1131. }
  1132. void i915_driver_irq_preinstall(struct drm_device * dev)
  1133. {
  1134. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1135. atomic_set(&dev_priv->irq_received, 0);
  1136. INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
  1137. INIT_WORK(&dev_priv->error_work, i915_error_work_func);
  1138. if (HAS_PCH_SPLIT(dev)) {
  1139. ironlake_irq_preinstall(dev);
  1140. return;
  1141. }
  1142. if (I915_HAS_HOTPLUG(dev)) {
  1143. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1144. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1145. }
  1146. I915_WRITE(HWSTAM, 0xeffe);
  1147. I915_WRITE(PIPEASTAT, 0);
  1148. I915_WRITE(PIPEBSTAT, 0);
  1149. I915_WRITE(IMR, 0xffffffff);
  1150. I915_WRITE(IER, 0x0);
  1151. (void) I915_READ(IER);
  1152. }
  1153. /*
  1154. * Must be called after intel_modeset_init or hotplug interrupts won't be
  1155. * enabled correctly.
  1156. */
  1157. int i915_driver_irq_postinstall(struct drm_device *dev)
  1158. {
  1159. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1160. u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR;
  1161. u32 error_mask;
  1162. DRM_INIT_WAITQUEUE(&dev_priv->irq_queue);
  1163. dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  1164. if (HAS_PCH_SPLIT(dev))
  1165. return ironlake_irq_postinstall(dev);
  1166. /* Unmask the interrupts that we always want on. */
  1167. dev_priv->irq_mask_reg = ~I915_INTERRUPT_ENABLE_FIX;
  1168. dev_priv->pipestat[0] = 0;
  1169. dev_priv->pipestat[1] = 0;
  1170. if (I915_HAS_HOTPLUG(dev)) {
  1171. u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  1172. /* Note HDMI and DP share bits */
  1173. if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
  1174. hotplug_en |= HDMIB_HOTPLUG_INT_EN;
  1175. if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
  1176. hotplug_en |= HDMIC_HOTPLUG_INT_EN;
  1177. if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
  1178. hotplug_en |= HDMID_HOTPLUG_INT_EN;
  1179. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
  1180. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  1181. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
  1182. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  1183. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS)
  1184. hotplug_en |= CRT_HOTPLUG_INT_EN;
  1185. /* Ignore TV since it's buggy */
  1186. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  1187. /* Enable in IER... */
  1188. enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
  1189. /* and unmask in IMR */
  1190. i915_enable_irq(dev_priv, I915_DISPLAY_PORT_INTERRUPT);
  1191. }
  1192. /*
  1193. * Enable some error detection, note the instruction error mask
  1194. * bit is reserved, so we leave it masked.
  1195. */
  1196. if (IS_G4X(dev)) {
  1197. error_mask = ~(GM45_ERROR_PAGE_TABLE |
  1198. GM45_ERROR_MEM_PRIV |
  1199. GM45_ERROR_CP_PRIV |
  1200. I915_ERROR_MEMORY_REFRESH);
  1201. } else {
  1202. error_mask = ~(I915_ERROR_PAGE_TABLE |
  1203. I915_ERROR_MEMORY_REFRESH);
  1204. }
  1205. I915_WRITE(EMR, error_mask);
  1206. /* Disable pipe interrupt enables, clear pending pipe status */
  1207. I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff);
  1208. I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff);
  1209. /* Clear pending interrupt status */
  1210. I915_WRITE(IIR, I915_READ(IIR));
  1211. I915_WRITE(IER, enable_mask);
  1212. I915_WRITE(IMR, dev_priv->irq_mask_reg);
  1213. (void) I915_READ(IER);
  1214. opregion_enable_asle(dev);
  1215. return 0;
  1216. }
  1217. static void ironlake_irq_uninstall(struct drm_device *dev)
  1218. {
  1219. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1220. I915_WRITE(HWSTAM, 0xffffffff);
  1221. I915_WRITE(DEIMR, 0xffffffff);
  1222. I915_WRITE(DEIER, 0x0);
  1223. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1224. I915_WRITE(GTIMR, 0xffffffff);
  1225. I915_WRITE(GTIER, 0x0);
  1226. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1227. }
  1228. void i915_driver_irq_uninstall(struct drm_device * dev)
  1229. {
  1230. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1231. if (!dev_priv)
  1232. return;
  1233. dev_priv->vblank_pipe = 0;
  1234. if (HAS_PCH_SPLIT(dev)) {
  1235. ironlake_irq_uninstall(dev);
  1236. return;
  1237. }
  1238. if (I915_HAS_HOTPLUG(dev)) {
  1239. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1240. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1241. }
  1242. I915_WRITE(HWSTAM, 0xffffffff);
  1243. I915_WRITE(PIPEASTAT, 0);
  1244. I915_WRITE(PIPEBSTAT, 0);
  1245. I915_WRITE(IMR, 0xffffffff);
  1246. I915_WRITE(IER, 0x0);
  1247. I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff);
  1248. I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff);
  1249. I915_WRITE(IIR, I915_READ(IIR));
  1250. }