uninorth-agp.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714
  1. /*
  2. * UniNorth AGPGART routines.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/pci.h>
  6. #include <linux/slab.h>
  7. #include <linux/init.h>
  8. #include <linux/pagemap.h>
  9. #include <linux/agp_backend.h>
  10. #include <linux/delay.h>
  11. #include <linux/vmalloc.h>
  12. #include <asm/uninorth.h>
  13. #include <asm/pci-bridge.h>
  14. #include <asm/prom.h>
  15. #include <asm/pmac_feature.h>
  16. #include "agp.h"
  17. /*
  18. * NOTES for uninorth3 (G5 AGP) supports :
  19. *
  20. * There maybe also possibility to have bigger cache line size for
  21. * agp (see pmac_pci.c and look for cache line). Need to be investigated
  22. * by someone.
  23. *
  24. * PAGE size are hardcoded but this may change, see asm/page.h.
  25. *
  26. * Jerome Glisse <j.glisse@gmail.com>
  27. */
  28. static int uninorth_rev;
  29. static int is_u3;
  30. #define DEFAULT_APERTURE_SIZE 256
  31. #define DEFAULT_APERTURE_STRING "256"
  32. static char *aperture = NULL;
  33. static int uninorth_fetch_size(void)
  34. {
  35. int i, size = 0;
  36. struct aper_size_info_32 *values =
  37. A_SIZE_32(agp_bridge->driver->aperture_sizes);
  38. if (aperture) {
  39. char *save = aperture;
  40. size = memparse(aperture, &aperture) >> 20;
  41. aperture = save;
  42. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++)
  43. if (size == values[i].size)
  44. break;
  45. if (i == agp_bridge->driver->num_aperture_sizes) {
  46. dev_err(&agp_bridge->dev->dev, "invalid aperture size, "
  47. "using default\n");
  48. size = 0;
  49. aperture = NULL;
  50. }
  51. }
  52. if (!size) {
  53. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++)
  54. if (values[i].size == DEFAULT_APERTURE_SIZE)
  55. break;
  56. }
  57. agp_bridge->previous_size =
  58. agp_bridge->current_size = (void *)(values + i);
  59. agp_bridge->aperture_size_idx = i;
  60. return values[i].size;
  61. }
  62. static void uninorth_tlbflush(struct agp_memory *mem)
  63. {
  64. u32 ctrl = UNI_N_CFG_GART_ENABLE;
  65. if (is_u3)
  66. ctrl |= U3_N_CFG_GART_PERFRD;
  67. pci_write_config_dword(agp_bridge->dev, UNI_N_CFG_GART_CTRL,
  68. ctrl | UNI_N_CFG_GART_INVAL);
  69. pci_write_config_dword(agp_bridge->dev, UNI_N_CFG_GART_CTRL, ctrl);
  70. if (uninorth_rev <= 0x30) {
  71. pci_write_config_dword(agp_bridge->dev, UNI_N_CFG_GART_CTRL,
  72. ctrl | UNI_N_CFG_GART_2xRESET);
  73. pci_write_config_dword(agp_bridge->dev, UNI_N_CFG_GART_CTRL,
  74. ctrl);
  75. }
  76. }
  77. static void uninorth_cleanup(void)
  78. {
  79. u32 tmp;
  80. pci_read_config_dword(agp_bridge->dev, UNI_N_CFG_GART_CTRL, &tmp);
  81. if (!(tmp & UNI_N_CFG_GART_ENABLE))
  82. return;
  83. tmp |= UNI_N_CFG_GART_INVAL;
  84. pci_write_config_dword(agp_bridge->dev, UNI_N_CFG_GART_CTRL, tmp);
  85. pci_write_config_dword(agp_bridge->dev, UNI_N_CFG_GART_CTRL, 0);
  86. if (uninorth_rev <= 0x30) {
  87. pci_write_config_dword(agp_bridge->dev, UNI_N_CFG_GART_CTRL,
  88. UNI_N_CFG_GART_2xRESET);
  89. pci_write_config_dword(agp_bridge->dev, UNI_N_CFG_GART_CTRL,
  90. 0);
  91. }
  92. }
  93. static int uninorth_configure(void)
  94. {
  95. struct aper_size_info_32 *current_size;
  96. current_size = A_SIZE_32(agp_bridge->current_size);
  97. dev_info(&agp_bridge->dev->dev, "configuring for size idx: %d\n",
  98. current_size->size_value);
  99. /* aperture size and gatt addr */
  100. pci_write_config_dword(agp_bridge->dev,
  101. UNI_N_CFG_GART_BASE,
  102. (agp_bridge->gatt_bus_addr & 0xfffff000)
  103. | current_size->size_value);
  104. /* HACK ALERT
  105. * UniNorth seem to be buggy enough not to handle properly when
  106. * the AGP aperture isn't mapped at bus physical address 0
  107. */
  108. agp_bridge->gart_bus_addr = 0;
  109. #ifdef CONFIG_PPC64
  110. /* Assume U3 or later on PPC64 systems */
  111. /* high 4 bits of GART physical address go in UNI_N_CFG_AGP_BASE */
  112. pci_write_config_dword(agp_bridge->dev, UNI_N_CFG_AGP_BASE,
  113. (agp_bridge->gatt_bus_addr >> 32) & 0xf);
  114. #else
  115. pci_write_config_dword(agp_bridge->dev,
  116. UNI_N_CFG_AGP_BASE, agp_bridge->gart_bus_addr);
  117. #endif
  118. if (is_u3) {
  119. pci_write_config_dword(agp_bridge->dev,
  120. UNI_N_CFG_GART_DUMMY_PAGE,
  121. page_to_phys(agp_bridge->scratch_page_page) >> 12);
  122. }
  123. return 0;
  124. }
  125. static int uninorth_insert_memory(struct agp_memory *mem, off_t pg_start, int type)
  126. {
  127. int i, num_entries;
  128. void *temp;
  129. u32 *gp;
  130. int mask_type;
  131. if (type != mem->type)
  132. return -EINVAL;
  133. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  134. if (mask_type != 0) {
  135. /* We know nothing of memory types */
  136. return -EINVAL;
  137. }
  138. if (mem->page_count == 0)
  139. return 0;
  140. temp = agp_bridge->current_size;
  141. num_entries = A_SIZE_32(temp)->num_entries;
  142. if ((pg_start + mem->page_count) > num_entries)
  143. return -EINVAL;
  144. gp = (u32 *) &agp_bridge->gatt_table[pg_start];
  145. for (i = 0; i < mem->page_count; ++i) {
  146. if (gp[i]) {
  147. dev_info(&agp_bridge->dev->dev,
  148. "uninorth_insert_memory: entry 0x%x occupied (%x)\n",
  149. i, gp[i]);
  150. return -EBUSY;
  151. }
  152. }
  153. for (i = 0; i < mem->page_count; i++) {
  154. if (is_u3)
  155. gp[i] = (page_to_phys(mem->pages[i]) >> PAGE_SHIFT) | 0x80000000UL;
  156. else
  157. gp[i] = cpu_to_le32((page_to_phys(mem->pages[i]) & 0xFFFFF000UL) |
  158. 0x1UL);
  159. flush_dcache_range((unsigned long)__va(page_to_phys(mem->pages[i])),
  160. (unsigned long)__va(page_to_phys(mem->pages[i]))+0x1000);
  161. }
  162. mb();
  163. uninorth_tlbflush(mem);
  164. return 0;
  165. }
  166. int uninorth_remove_memory(struct agp_memory *mem, off_t pg_start, int type)
  167. {
  168. size_t i;
  169. u32 *gp;
  170. int mask_type;
  171. if (type != mem->type)
  172. return -EINVAL;
  173. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  174. if (mask_type != 0) {
  175. /* We know nothing of memory types */
  176. return -EINVAL;
  177. }
  178. if (mem->page_count == 0)
  179. return 0;
  180. gp = (u32 *) &agp_bridge->gatt_table[pg_start];
  181. for (i = 0; i < mem->page_count; ++i)
  182. gp[i] = 0;
  183. mb();
  184. uninorth_tlbflush(mem);
  185. return 0;
  186. }
  187. static void uninorth_agp_enable(struct agp_bridge_data *bridge, u32 mode)
  188. {
  189. u32 command, scratch, status;
  190. int timeout;
  191. pci_read_config_dword(bridge->dev,
  192. bridge->capndx + PCI_AGP_STATUS,
  193. &status);
  194. command = agp_collect_device_status(bridge, mode, status);
  195. command |= PCI_AGP_COMMAND_AGP;
  196. if (uninorth_rev == 0x21) {
  197. /*
  198. * Darwin disable AGP 4x on this revision, thus we
  199. * may assume it's broken. This is an AGP2 controller.
  200. */
  201. command &= ~AGPSTAT2_4X;
  202. }
  203. if ((uninorth_rev >= 0x30) && (uninorth_rev <= 0x33)) {
  204. /*
  205. * We need to set REQ_DEPTH to 7 for U3 versions 1.0, 2.1,
  206. * 2.2 and 2.3, Darwin do so.
  207. */
  208. if ((command >> AGPSTAT_RQ_DEPTH_SHIFT) > 7)
  209. command = (command & ~AGPSTAT_RQ_DEPTH)
  210. | (7 << AGPSTAT_RQ_DEPTH_SHIFT);
  211. }
  212. uninorth_tlbflush(NULL);
  213. timeout = 0;
  214. do {
  215. pci_write_config_dword(bridge->dev,
  216. bridge->capndx + PCI_AGP_COMMAND,
  217. command);
  218. pci_read_config_dword(bridge->dev,
  219. bridge->capndx + PCI_AGP_COMMAND,
  220. &scratch);
  221. } while ((scratch & PCI_AGP_COMMAND_AGP) == 0 && ++timeout < 1000);
  222. if ((scratch & PCI_AGP_COMMAND_AGP) == 0)
  223. dev_err(&bridge->dev->dev, "can't write UniNorth AGP "
  224. "command register\n");
  225. if (uninorth_rev >= 0x30) {
  226. /* This is an AGP V3 */
  227. agp_device_command(command, (status & AGPSTAT_MODE_3_0) != 0);
  228. } else {
  229. /* AGP V2 */
  230. agp_device_command(command, false);
  231. }
  232. uninorth_tlbflush(NULL);
  233. }
  234. #ifdef CONFIG_PM
  235. /*
  236. * These Power Management routines are _not_ called by the normal PCI PM layer,
  237. * but directly by the video driver through function pointers in the device
  238. * tree.
  239. */
  240. static int agp_uninorth_suspend(struct pci_dev *pdev)
  241. {
  242. struct agp_bridge_data *bridge;
  243. u32 cmd;
  244. u8 agp;
  245. struct pci_dev *device = NULL;
  246. bridge = agp_find_bridge(pdev);
  247. if (bridge == NULL)
  248. return -ENODEV;
  249. /* Only one suspend supported */
  250. if (bridge->dev_private_data)
  251. return 0;
  252. /* turn off AGP on the video chip, if it was enabled */
  253. for_each_pci_dev(device) {
  254. /* Don't touch the bridge yet, device first */
  255. if (device == pdev)
  256. continue;
  257. /* Only deal with devices on the same bus here, no Mac has a P2P
  258. * bridge on the AGP port, and mucking around the entire PCI
  259. * tree is source of problems on some machines because of a bug
  260. * in some versions of pci_find_capability() when hitting a dead
  261. * device
  262. */
  263. if (device->bus != pdev->bus)
  264. continue;
  265. agp = pci_find_capability(device, PCI_CAP_ID_AGP);
  266. if (!agp)
  267. continue;
  268. pci_read_config_dword(device, agp + PCI_AGP_COMMAND, &cmd);
  269. if (!(cmd & PCI_AGP_COMMAND_AGP))
  270. continue;
  271. dev_info(&pdev->dev, "disabling AGP on device %s\n",
  272. pci_name(device));
  273. cmd &= ~PCI_AGP_COMMAND_AGP;
  274. pci_write_config_dword(device, agp + PCI_AGP_COMMAND, cmd);
  275. }
  276. /* turn off AGP on the bridge */
  277. agp = pci_find_capability(pdev, PCI_CAP_ID_AGP);
  278. pci_read_config_dword(pdev, agp + PCI_AGP_COMMAND, &cmd);
  279. bridge->dev_private_data = (void *)(long)cmd;
  280. if (cmd & PCI_AGP_COMMAND_AGP) {
  281. dev_info(&pdev->dev, "disabling AGP on bridge\n");
  282. cmd &= ~PCI_AGP_COMMAND_AGP;
  283. pci_write_config_dword(pdev, agp + PCI_AGP_COMMAND, cmd);
  284. }
  285. /* turn off the GART */
  286. uninorth_cleanup();
  287. return 0;
  288. }
  289. static int agp_uninorth_resume(struct pci_dev *pdev)
  290. {
  291. struct agp_bridge_data *bridge;
  292. u32 command;
  293. bridge = agp_find_bridge(pdev);
  294. if (bridge == NULL)
  295. return -ENODEV;
  296. command = (long)bridge->dev_private_data;
  297. bridge->dev_private_data = NULL;
  298. if (!(command & PCI_AGP_COMMAND_AGP))
  299. return 0;
  300. uninorth_agp_enable(bridge, command);
  301. return 0;
  302. }
  303. #endif /* CONFIG_PM */
  304. static int uninorth_create_gatt_table(struct agp_bridge_data *bridge)
  305. {
  306. char *table;
  307. char *table_end;
  308. int size;
  309. int page_order;
  310. int num_entries;
  311. int i;
  312. void *temp;
  313. struct page *page;
  314. struct page **pages;
  315. /* We can't handle 2 level gatt's */
  316. if (bridge->driver->size_type == LVL2_APER_SIZE)
  317. return -EINVAL;
  318. table = NULL;
  319. i = bridge->aperture_size_idx;
  320. temp = bridge->current_size;
  321. size = page_order = num_entries = 0;
  322. do {
  323. size = A_SIZE_32(temp)->size;
  324. page_order = A_SIZE_32(temp)->page_order;
  325. num_entries = A_SIZE_32(temp)->num_entries;
  326. table = (char *) __get_free_pages(GFP_KERNEL, page_order);
  327. if (table == NULL) {
  328. i++;
  329. bridge->current_size = A_IDX32(bridge);
  330. } else {
  331. bridge->aperture_size_idx = i;
  332. }
  333. } while (!table && (i < bridge->driver->num_aperture_sizes));
  334. if (table == NULL)
  335. return -ENOMEM;
  336. pages = kmalloc((1 << page_order) * sizeof(struct page*), GFP_KERNEL);
  337. if (pages == NULL)
  338. goto enomem;
  339. table_end = table + ((PAGE_SIZE * (1 << page_order)) - 1);
  340. for (page = virt_to_page(table), i = 0; page <= virt_to_page(table_end);
  341. page++, i++) {
  342. SetPageReserved(page);
  343. pages[i] = page;
  344. }
  345. bridge->gatt_table_real = (u32 *) table;
  346. /* Need to clear out any dirty data still sitting in caches */
  347. flush_dcache_range((unsigned long)table,
  348. (unsigned long)(table_end + PAGE_SIZE));
  349. bridge->gatt_table = vmap(pages, (1 << page_order), 0, PAGE_KERNEL_NCG);
  350. if (bridge->gatt_table == NULL)
  351. goto enomem;
  352. bridge->gatt_bus_addr = virt_to_phys(table);
  353. for (i = 0; i < num_entries; i++)
  354. bridge->gatt_table[i] = 0;
  355. return 0;
  356. enomem:
  357. kfree(pages);
  358. if (table)
  359. free_pages((unsigned long)table, page_order);
  360. return -ENOMEM;
  361. }
  362. static int uninorth_free_gatt_table(struct agp_bridge_data *bridge)
  363. {
  364. int page_order;
  365. char *table, *table_end;
  366. void *temp;
  367. struct page *page;
  368. temp = bridge->current_size;
  369. page_order = A_SIZE_32(temp)->page_order;
  370. /* Do not worry about freeing memory, because if this is
  371. * called, then all agp memory is deallocated and removed
  372. * from the table.
  373. */
  374. vunmap(bridge->gatt_table);
  375. table = (char *) bridge->gatt_table_real;
  376. table_end = table + ((PAGE_SIZE * (1 << page_order)) - 1);
  377. for (page = virt_to_page(table); page <= virt_to_page(table_end); page++)
  378. ClearPageReserved(page);
  379. free_pages((unsigned long) bridge->gatt_table_real, page_order);
  380. return 0;
  381. }
  382. void null_cache_flush(void)
  383. {
  384. mb();
  385. }
  386. /* Setup function */
  387. static const struct aper_size_info_32 uninorth_sizes[] =
  388. {
  389. {256, 65536, 6, 64},
  390. {128, 32768, 5, 32},
  391. {64, 16384, 4, 16},
  392. {32, 8192, 3, 8},
  393. {16, 4096, 2, 4},
  394. {8, 2048, 1, 2},
  395. {4, 1024, 0, 1}
  396. };
  397. /*
  398. * Not sure that u3 supports that high aperture sizes but it
  399. * would strange if it did not :)
  400. */
  401. static const struct aper_size_info_32 u3_sizes[] =
  402. {
  403. {512, 131072, 7, 128},
  404. {256, 65536, 6, 64},
  405. {128, 32768, 5, 32},
  406. {64, 16384, 4, 16},
  407. {32, 8192, 3, 8},
  408. {16, 4096, 2, 4},
  409. {8, 2048, 1, 2},
  410. {4, 1024, 0, 1}
  411. };
  412. const struct agp_bridge_driver uninorth_agp_driver = {
  413. .owner = THIS_MODULE,
  414. .aperture_sizes = (void *)uninorth_sizes,
  415. .size_type = U32_APER_SIZE,
  416. .num_aperture_sizes = ARRAY_SIZE(uninorth_sizes),
  417. .configure = uninorth_configure,
  418. .fetch_size = uninorth_fetch_size,
  419. .cleanup = uninorth_cleanup,
  420. .tlb_flush = uninorth_tlbflush,
  421. .mask_memory = agp_generic_mask_memory,
  422. .masks = NULL,
  423. .cache_flush = null_cache_flush,
  424. .agp_enable = uninorth_agp_enable,
  425. .create_gatt_table = uninorth_create_gatt_table,
  426. .free_gatt_table = uninorth_free_gatt_table,
  427. .insert_memory = uninorth_insert_memory,
  428. .remove_memory = uninorth_remove_memory,
  429. .alloc_by_type = agp_generic_alloc_by_type,
  430. .free_by_type = agp_generic_free_by_type,
  431. .agp_alloc_page = agp_generic_alloc_page,
  432. .agp_alloc_pages = agp_generic_alloc_pages,
  433. .agp_destroy_page = agp_generic_destroy_page,
  434. .agp_destroy_pages = agp_generic_destroy_pages,
  435. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  436. .cant_use_aperture = true,
  437. };
  438. const struct agp_bridge_driver u3_agp_driver = {
  439. .owner = THIS_MODULE,
  440. .aperture_sizes = (void *)u3_sizes,
  441. .size_type = U32_APER_SIZE,
  442. .num_aperture_sizes = ARRAY_SIZE(u3_sizes),
  443. .configure = uninorth_configure,
  444. .fetch_size = uninorth_fetch_size,
  445. .cleanup = uninorth_cleanup,
  446. .tlb_flush = uninorth_tlbflush,
  447. .mask_memory = agp_generic_mask_memory,
  448. .masks = NULL,
  449. .cache_flush = null_cache_flush,
  450. .agp_enable = uninorth_agp_enable,
  451. .create_gatt_table = uninorth_create_gatt_table,
  452. .free_gatt_table = uninorth_free_gatt_table,
  453. .insert_memory = uninorth_insert_memory,
  454. .remove_memory = uninorth_remove_memory,
  455. .alloc_by_type = agp_generic_alloc_by_type,
  456. .free_by_type = agp_generic_free_by_type,
  457. .agp_alloc_page = agp_generic_alloc_page,
  458. .agp_alloc_pages = agp_generic_alloc_pages,
  459. .agp_destroy_page = agp_generic_destroy_page,
  460. .agp_destroy_pages = agp_generic_destroy_pages,
  461. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  462. .cant_use_aperture = true,
  463. .needs_scratch_page = true,
  464. };
  465. static struct agp_device_ids uninorth_agp_device_ids[] __devinitdata = {
  466. {
  467. .device_id = PCI_DEVICE_ID_APPLE_UNI_N_AGP,
  468. .chipset_name = "UniNorth",
  469. },
  470. {
  471. .device_id = PCI_DEVICE_ID_APPLE_UNI_N_AGP_P,
  472. .chipset_name = "UniNorth/Pangea",
  473. },
  474. {
  475. .device_id = PCI_DEVICE_ID_APPLE_UNI_N_AGP15,
  476. .chipset_name = "UniNorth 1.5",
  477. },
  478. {
  479. .device_id = PCI_DEVICE_ID_APPLE_UNI_N_AGP2,
  480. .chipset_name = "UniNorth 2",
  481. },
  482. {
  483. .device_id = PCI_DEVICE_ID_APPLE_U3_AGP,
  484. .chipset_name = "U3",
  485. },
  486. {
  487. .device_id = PCI_DEVICE_ID_APPLE_U3L_AGP,
  488. .chipset_name = "U3L",
  489. },
  490. {
  491. .device_id = PCI_DEVICE_ID_APPLE_U3H_AGP,
  492. .chipset_name = "U3H",
  493. },
  494. {
  495. .device_id = PCI_DEVICE_ID_APPLE_IPID2_AGP,
  496. .chipset_name = "UniNorth/Intrepid2",
  497. },
  498. };
  499. static int __devinit agp_uninorth_probe(struct pci_dev *pdev,
  500. const struct pci_device_id *ent)
  501. {
  502. struct agp_device_ids *devs = uninorth_agp_device_ids;
  503. struct agp_bridge_data *bridge;
  504. struct device_node *uninorth_node;
  505. u8 cap_ptr;
  506. int j;
  507. cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);
  508. if (cap_ptr == 0)
  509. return -ENODEV;
  510. /* probe for known chipsets */
  511. for (j = 0; devs[j].chipset_name != NULL; ++j) {
  512. if (pdev->device == devs[j].device_id) {
  513. dev_info(&pdev->dev, "Apple %s chipset\n",
  514. devs[j].chipset_name);
  515. goto found;
  516. }
  517. }
  518. dev_err(&pdev->dev, "unsupported Apple chipset [%04x/%04x]\n",
  519. pdev->vendor, pdev->device);
  520. return -ENODEV;
  521. found:
  522. /* Set revision to 0 if we could not read it. */
  523. uninorth_rev = 0;
  524. is_u3 = 0;
  525. /* Locate core99 Uni-N */
  526. uninorth_node = of_find_node_by_name(NULL, "uni-n");
  527. /* Locate G5 u3 */
  528. if (uninorth_node == NULL) {
  529. is_u3 = 1;
  530. uninorth_node = of_find_node_by_name(NULL, "u3");
  531. }
  532. if (uninorth_node) {
  533. const int *revprop = of_get_property(uninorth_node,
  534. "device-rev", NULL);
  535. if (revprop != NULL)
  536. uninorth_rev = *revprop & 0x3f;
  537. of_node_put(uninorth_node);
  538. }
  539. #ifdef CONFIG_PM
  540. /* Inform platform of our suspend/resume caps */
  541. pmac_register_agp_pm(pdev, agp_uninorth_suspend, agp_uninorth_resume);
  542. #endif
  543. /* Allocate & setup our driver */
  544. bridge = agp_alloc_bridge();
  545. if (!bridge)
  546. return -ENOMEM;
  547. if (is_u3)
  548. bridge->driver = &u3_agp_driver;
  549. else
  550. bridge->driver = &uninorth_agp_driver;
  551. bridge->dev = pdev;
  552. bridge->capndx = cap_ptr;
  553. bridge->flags = AGP_ERRATA_FASTWRITES;
  554. /* Fill in the mode register */
  555. pci_read_config_dword(pdev, cap_ptr+PCI_AGP_STATUS, &bridge->mode);
  556. pci_set_drvdata(pdev, bridge);
  557. return agp_add_bridge(bridge);
  558. }
  559. static void __devexit agp_uninorth_remove(struct pci_dev *pdev)
  560. {
  561. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  562. #ifdef CONFIG_PM
  563. /* Inform platform of our suspend/resume caps */
  564. pmac_register_agp_pm(pdev, NULL, NULL);
  565. #endif
  566. agp_remove_bridge(bridge);
  567. agp_put_bridge(bridge);
  568. }
  569. static struct pci_device_id agp_uninorth_pci_table[] = {
  570. {
  571. .class = (PCI_CLASS_BRIDGE_HOST << 8),
  572. .class_mask = ~0,
  573. .vendor = PCI_VENDOR_ID_APPLE,
  574. .device = PCI_ANY_ID,
  575. .subvendor = PCI_ANY_ID,
  576. .subdevice = PCI_ANY_ID,
  577. },
  578. { }
  579. };
  580. MODULE_DEVICE_TABLE(pci, agp_uninorth_pci_table);
  581. static struct pci_driver agp_uninorth_pci_driver = {
  582. .name = "agpgart-uninorth",
  583. .id_table = agp_uninorth_pci_table,
  584. .probe = agp_uninorth_probe,
  585. .remove = agp_uninorth_remove,
  586. };
  587. static int __init agp_uninorth_init(void)
  588. {
  589. if (agp_off)
  590. return -EINVAL;
  591. return pci_register_driver(&agp_uninorth_pci_driver);
  592. }
  593. static void __exit agp_uninorth_cleanup(void)
  594. {
  595. pci_unregister_driver(&agp_uninorth_pci_driver);
  596. }
  597. module_init(agp_uninorth_init);
  598. module_exit(agp_uninorth_cleanup);
  599. module_param(aperture, charp, 0);
  600. MODULE_PARM_DESC(aperture,
  601. "Aperture size, must be power of two between 4MB and an\n"
  602. "\t\tupper limit specific to the UniNorth revision.\n"
  603. "\t\tDefault: " DEFAULT_APERTURE_STRING "M");
  604. MODULE_AUTHOR("Ben Herrenschmidt & Paul Mackerras");
  605. MODULE_LICENSE("GPL");