intel-agp.c 81 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731
  1. /*
  2. * Intel AGPGART routines.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/pci.h>
  6. #include <linux/slab.h>
  7. #include <linux/init.h>
  8. #include <linux/kernel.h>
  9. #include <linux/pagemap.h>
  10. #include <linux/agp_backend.h>
  11. #include <asm/smp.h>
  12. #include "agp.h"
  13. int intel_agp_enabled;
  14. EXPORT_SYMBOL(intel_agp_enabled);
  15. /*
  16. * If we have Intel graphics, we're not going to have anything other than
  17. * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
  18. * on the Intel IOMMU support (CONFIG_DMAR).
  19. * Only newer chipsets need to bother with this, of course.
  20. */
  21. #ifdef CONFIG_DMAR
  22. #define USE_PCI_DMA_API 1
  23. #endif
  24. #define PCI_DEVICE_ID_INTEL_E7221_HB 0x2588
  25. #define PCI_DEVICE_ID_INTEL_E7221_IG 0x258a
  26. #define PCI_DEVICE_ID_INTEL_82946GZ_HB 0x2970
  27. #define PCI_DEVICE_ID_INTEL_82946GZ_IG 0x2972
  28. #define PCI_DEVICE_ID_INTEL_82G35_HB 0x2980
  29. #define PCI_DEVICE_ID_INTEL_82G35_IG 0x2982
  30. #define PCI_DEVICE_ID_INTEL_82965Q_HB 0x2990
  31. #define PCI_DEVICE_ID_INTEL_82965Q_IG 0x2992
  32. #define PCI_DEVICE_ID_INTEL_82965G_HB 0x29A0
  33. #define PCI_DEVICE_ID_INTEL_82965G_IG 0x29A2
  34. #define PCI_DEVICE_ID_INTEL_82965GM_HB 0x2A00
  35. #define PCI_DEVICE_ID_INTEL_82965GM_IG 0x2A02
  36. #define PCI_DEVICE_ID_INTEL_82965GME_HB 0x2A10
  37. #define PCI_DEVICE_ID_INTEL_82965GME_IG 0x2A12
  38. #define PCI_DEVICE_ID_INTEL_82945GME_HB 0x27AC
  39. #define PCI_DEVICE_ID_INTEL_82945GME_IG 0x27AE
  40. #define PCI_DEVICE_ID_INTEL_PINEVIEW_M_HB 0xA010
  41. #define PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG 0xA011
  42. #define PCI_DEVICE_ID_INTEL_PINEVIEW_HB 0xA000
  43. #define PCI_DEVICE_ID_INTEL_PINEVIEW_IG 0xA001
  44. #define PCI_DEVICE_ID_INTEL_G33_HB 0x29C0
  45. #define PCI_DEVICE_ID_INTEL_G33_IG 0x29C2
  46. #define PCI_DEVICE_ID_INTEL_Q35_HB 0x29B0
  47. #define PCI_DEVICE_ID_INTEL_Q35_IG 0x29B2
  48. #define PCI_DEVICE_ID_INTEL_Q33_HB 0x29D0
  49. #define PCI_DEVICE_ID_INTEL_Q33_IG 0x29D2
  50. #define PCI_DEVICE_ID_INTEL_B43_HB 0x2E40
  51. #define PCI_DEVICE_ID_INTEL_B43_IG 0x2E42
  52. #define PCI_DEVICE_ID_INTEL_GM45_HB 0x2A40
  53. #define PCI_DEVICE_ID_INTEL_GM45_IG 0x2A42
  54. #define PCI_DEVICE_ID_INTEL_EAGLELAKE_HB 0x2E00
  55. #define PCI_DEVICE_ID_INTEL_EAGLELAKE_IG 0x2E02
  56. #define PCI_DEVICE_ID_INTEL_Q45_HB 0x2E10
  57. #define PCI_DEVICE_ID_INTEL_Q45_IG 0x2E12
  58. #define PCI_DEVICE_ID_INTEL_G45_HB 0x2E20
  59. #define PCI_DEVICE_ID_INTEL_G45_IG 0x2E22
  60. #define PCI_DEVICE_ID_INTEL_G41_HB 0x2E30
  61. #define PCI_DEVICE_ID_INTEL_G41_IG 0x2E32
  62. #define PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB 0x0040
  63. #define PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG 0x0042
  64. #define PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB 0x0044
  65. #define PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB 0x0062
  66. #define PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB 0x006a
  67. #define PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG 0x0046
  68. #define PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB 0x0100
  69. #define PCI_DEVICE_ID_INTEL_SANDYBRIDGE_IG 0x0102
  70. #define PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_HB 0x0104
  71. #define PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_IG 0x0106
  72. /* cover 915 and 945 variants */
  73. #define IS_I915 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_E7221_HB || \
  74. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915G_HB || \
  75. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB || \
  76. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945G_HB || \
  77. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GM_HB || \
  78. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GME_HB)
  79. #define IS_I965 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82946GZ_HB || \
  80. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82G35_HB || \
  81. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965Q_HB || \
  82. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965G_HB || \
  83. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GM_HB || \
  84. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GME_HB)
  85. #define IS_G33 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G33_HB || \
  86. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q35_HB || \
  87. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q33_HB || \
  88. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_PINEVIEW_M_HB || \
  89. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_PINEVIEW_HB)
  90. #define IS_PINEVIEW (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_PINEVIEW_M_HB || \
  91. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_PINEVIEW_HB)
  92. #define IS_SNB (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB || \
  93. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_HB)
  94. #define IS_G4X (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_EAGLELAKE_HB || \
  95. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q45_HB || \
  96. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G45_HB || \
  97. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_GM45_HB || \
  98. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G41_HB || \
  99. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_B43_HB || \
  100. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB || \
  101. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB || \
  102. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB || \
  103. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB || \
  104. IS_SNB)
  105. extern int agp_memory_reserved;
  106. /* Intel 815 register */
  107. #define INTEL_815_APCONT 0x51
  108. #define INTEL_815_ATTBASE_MASK ~0x1FFFFFFF
  109. /* Intel i820 registers */
  110. #define INTEL_I820_RDCR 0x51
  111. #define INTEL_I820_ERRSTS 0xc8
  112. /* Intel i840 registers */
  113. #define INTEL_I840_MCHCFG 0x50
  114. #define INTEL_I840_ERRSTS 0xc8
  115. /* Intel i850 registers */
  116. #define INTEL_I850_MCHCFG 0x50
  117. #define INTEL_I850_ERRSTS 0xc8
  118. /* intel 915G registers */
  119. #define I915_GMADDR 0x18
  120. #define I915_MMADDR 0x10
  121. #define I915_PTEADDR 0x1C
  122. #define I915_GMCH_GMS_STOLEN_48M (0x6 << 4)
  123. #define I915_GMCH_GMS_STOLEN_64M (0x7 << 4)
  124. #define G33_GMCH_GMS_STOLEN_128M (0x8 << 4)
  125. #define G33_GMCH_GMS_STOLEN_256M (0x9 << 4)
  126. #define INTEL_GMCH_GMS_STOLEN_96M (0xa << 4)
  127. #define INTEL_GMCH_GMS_STOLEN_160M (0xb << 4)
  128. #define INTEL_GMCH_GMS_STOLEN_224M (0xc << 4)
  129. #define INTEL_GMCH_GMS_STOLEN_352M (0xd << 4)
  130. #define I915_IFPADDR 0x60
  131. /* Intel 965G registers */
  132. #define I965_MSAC 0x62
  133. #define I965_IFPADDR 0x70
  134. /* Intel 7505 registers */
  135. #define INTEL_I7505_APSIZE 0x74
  136. #define INTEL_I7505_NCAPID 0x60
  137. #define INTEL_I7505_NISTAT 0x6c
  138. #define INTEL_I7505_ATTBASE 0x78
  139. #define INTEL_I7505_ERRSTS 0x42
  140. #define INTEL_I7505_AGPCTRL 0x70
  141. #define INTEL_I7505_MCHCFG 0x50
  142. #define SNB_GMCH_CTRL 0x50
  143. #define SNB_GMCH_GMS_STOLEN_MASK 0xF8
  144. #define SNB_GMCH_GMS_STOLEN_32M (1 << 3)
  145. #define SNB_GMCH_GMS_STOLEN_64M (2 << 3)
  146. #define SNB_GMCH_GMS_STOLEN_96M (3 << 3)
  147. #define SNB_GMCH_GMS_STOLEN_128M (4 << 3)
  148. #define SNB_GMCH_GMS_STOLEN_160M (5 << 3)
  149. #define SNB_GMCH_GMS_STOLEN_192M (6 << 3)
  150. #define SNB_GMCH_GMS_STOLEN_224M (7 << 3)
  151. #define SNB_GMCH_GMS_STOLEN_256M (8 << 3)
  152. #define SNB_GMCH_GMS_STOLEN_288M (9 << 3)
  153. #define SNB_GMCH_GMS_STOLEN_320M (0xa << 3)
  154. #define SNB_GMCH_GMS_STOLEN_352M (0xb << 3)
  155. #define SNB_GMCH_GMS_STOLEN_384M (0xc << 3)
  156. #define SNB_GMCH_GMS_STOLEN_416M (0xd << 3)
  157. #define SNB_GMCH_GMS_STOLEN_448M (0xe << 3)
  158. #define SNB_GMCH_GMS_STOLEN_480M (0xf << 3)
  159. #define SNB_GMCH_GMS_STOLEN_512M (0x10 << 3)
  160. #define SNB_GTT_SIZE_0M (0 << 8)
  161. #define SNB_GTT_SIZE_1M (1 << 8)
  162. #define SNB_GTT_SIZE_2M (2 << 8)
  163. #define SNB_GTT_SIZE_MASK (3 << 8)
  164. static const struct aper_size_info_fixed intel_i810_sizes[] =
  165. {
  166. {64, 16384, 4},
  167. /* The 32M mode still requires a 64k gatt */
  168. {32, 8192, 4}
  169. };
  170. #define AGP_DCACHE_MEMORY 1
  171. #define AGP_PHYS_MEMORY 2
  172. #define INTEL_AGP_CACHED_MEMORY 3
  173. static struct gatt_mask intel_i810_masks[] =
  174. {
  175. {.mask = I810_PTE_VALID, .type = 0},
  176. {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
  177. {.mask = I810_PTE_VALID, .type = 0},
  178. {.mask = I810_PTE_VALID | I830_PTE_SYSTEM_CACHED,
  179. .type = INTEL_AGP_CACHED_MEMORY}
  180. };
  181. static struct _intel_private {
  182. struct pci_dev *pcidev; /* device one */
  183. u8 __iomem *registers;
  184. u32 __iomem *gtt; /* I915G */
  185. int num_dcache_entries;
  186. /* gtt_entries is the number of gtt entries that are already mapped
  187. * to stolen memory. Stolen memory is larger than the memory mapped
  188. * through gtt_entries, as it includes some reserved space for the BIOS
  189. * popup and for the GTT.
  190. */
  191. int gtt_entries; /* i830+ */
  192. int gtt_total_size;
  193. union {
  194. void __iomem *i9xx_flush_page;
  195. void *i8xx_flush_page;
  196. };
  197. struct page *i8xx_page;
  198. struct resource ifp_resource;
  199. int resource_valid;
  200. } intel_private;
  201. #ifdef USE_PCI_DMA_API
  202. static int intel_agp_map_page(struct page *page, dma_addr_t *ret)
  203. {
  204. *ret = pci_map_page(intel_private.pcidev, page, 0,
  205. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  206. if (pci_dma_mapping_error(intel_private.pcidev, *ret))
  207. return -EINVAL;
  208. return 0;
  209. }
  210. static void intel_agp_unmap_page(struct page *page, dma_addr_t dma)
  211. {
  212. pci_unmap_page(intel_private.pcidev, dma,
  213. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  214. }
  215. static void intel_agp_free_sglist(struct agp_memory *mem)
  216. {
  217. struct sg_table st;
  218. st.sgl = mem->sg_list;
  219. st.orig_nents = st.nents = mem->page_count;
  220. sg_free_table(&st);
  221. mem->sg_list = NULL;
  222. mem->num_sg = 0;
  223. }
  224. static int intel_agp_map_memory(struct agp_memory *mem)
  225. {
  226. struct sg_table st;
  227. struct scatterlist *sg;
  228. int i;
  229. DBG("try mapping %lu pages\n", (unsigned long)mem->page_count);
  230. if (sg_alloc_table(&st, mem->page_count, GFP_KERNEL))
  231. return -ENOMEM;
  232. mem->sg_list = sg = st.sgl;
  233. for (i = 0 ; i < mem->page_count; i++, sg = sg_next(sg))
  234. sg_set_page(sg, mem->pages[i], PAGE_SIZE, 0);
  235. mem->num_sg = pci_map_sg(intel_private.pcidev, mem->sg_list,
  236. mem->page_count, PCI_DMA_BIDIRECTIONAL);
  237. if (unlikely(!mem->num_sg)) {
  238. intel_agp_free_sglist(mem);
  239. return -ENOMEM;
  240. }
  241. return 0;
  242. }
  243. static void intel_agp_unmap_memory(struct agp_memory *mem)
  244. {
  245. DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
  246. pci_unmap_sg(intel_private.pcidev, mem->sg_list,
  247. mem->page_count, PCI_DMA_BIDIRECTIONAL);
  248. intel_agp_free_sglist(mem);
  249. }
  250. static void intel_agp_insert_sg_entries(struct agp_memory *mem,
  251. off_t pg_start, int mask_type)
  252. {
  253. struct scatterlist *sg;
  254. int i, j;
  255. j = pg_start;
  256. WARN_ON(!mem->num_sg);
  257. if (mem->num_sg == mem->page_count) {
  258. for_each_sg(mem->sg_list, sg, mem->page_count, i) {
  259. writel(agp_bridge->driver->mask_memory(agp_bridge,
  260. sg_dma_address(sg), mask_type),
  261. intel_private.gtt+j);
  262. j++;
  263. }
  264. } else {
  265. /* sg may merge pages, but we have to separate
  266. * per-page addr for GTT */
  267. unsigned int len, m;
  268. for_each_sg(mem->sg_list, sg, mem->num_sg, i) {
  269. len = sg_dma_len(sg) / PAGE_SIZE;
  270. for (m = 0; m < len; m++) {
  271. writel(agp_bridge->driver->mask_memory(agp_bridge,
  272. sg_dma_address(sg) + m * PAGE_SIZE,
  273. mask_type),
  274. intel_private.gtt+j);
  275. j++;
  276. }
  277. }
  278. }
  279. readl(intel_private.gtt+j-1);
  280. }
  281. #else
  282. static void intel_agp_insert_sg_entries(struct agp_memory *mem,
  283. off_t pg_start, int mask_type)
  284. {
  285. int i, j;
  286. u32 cache_bits = 0;
  287. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB ||
  288. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_HB)
  289. {
  290. cache_bits = I830_PTE_SYSTEM_CACHED;
  291. }
  292. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  293. writel(agp_bridge->driver->mask_memory(agp_bridge,
  294. page_to_phys(mem->pages[i]), mask_type),
  295. intel_private.gtt+j);
  296. }
  297. readl(intel_private.gtt+j-1);
  298. }
  299. #endif
  300. static int intel_i810_fetch_size(void)
  301. {
  302. u32 smram_miscc;
  303. struct aper_size_info_fixed *values;
  304. pci_read_config_dword(agp_bridge->dev, I810_SMRAM_MISCC, &smram_miscc);
  305. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  306. if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
  307. dev_warn(&agp_bridge->dev->dev, "i810 is disabled\n");
  308. return 0;
  309. }
  310. if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
  311. agp_bridge->previous_size =
  312. agp_bridge->current_size = (void *) (values + 1);
  313. agp_bridge->aperture_size_idx = 1;
  314. return values[1].size;
  315. } else {
  316. agp_bridge->previous_size =
  317. agp_bridge->current_size = (void *) (values);
  318. agp_bridge->aperture_size_idx = 0;
  319. return values[0].size;
  320. }
  321. return 0;
  322. }
  323. static int intel_i810_configure(void)
  324. {
  325. struct aper_size_info_fixed *current_size;
  326. u32 temp;
  327. int i;
  328. current_size = A_SIZE_FIX(agp_bridge->current_size);
  329. if (!intel_private.registers) {
  330. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  331. temp &= 0xfff80000;
  332. intel_private.registers = ioremap(temp, 128 * 4096);
  333. if (!intel_private.registers) {
  334. dev_err(&intel_private.pcidev->dev,
  335. "can't remap memory\n");
  336. return -ENOMEM;
  337. }
  338. }
  339. if ((readl(intel_private.registers+I810_DRAM_CTL)
  340. & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
  341. /* This will need to be dynamically assigned */
  342. dev_info(&intel_private.pcidev->dev,
  343. "detected 4MB dedicated video ram\n");
  344. intel_private.num_dcache_entries = 1024;
  345. }
  346. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  347. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  348. writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  349. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  350. if (agp_bridge->driver->needs_scratch_page) {
  351. for (i = 0; i < current_size->num_entries; i++) {
  352. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  353. }
  354. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI posting. */
  355. }
  356. global_cache_flush();
  357. return 0;
  358. }
  359. static void intel_i810_cleanup(void)
  360. {
  361. writel(0, intel_private.registers+I810_PGETBL_CTL);
  362. readl(intel_private.registers); /* PCI Posting. */
  363. iounmap(intel_private.registers);
  364. }
  365. static void intel_i810_tlbflush(struct agp_memory *mem)
  366. {
  367. return;
  368. }
  369. static void intel_i810_agp_enable(struct agp_bridge_data *bridge, u32 mode)
  370. {
  371. return;
  372. }
  373. /* Exists to support ARGB cursors */
  374. static struct page *i8xx_alloc_pages(void)
  375. {
  376. struct page *page;
  377. page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
  378. if (page == NULL)
  379. return NULL;
  380. if (set_pages_uc(page, 4) < 0) {
  381. set_pages_wb(page, 4);
  382. __free_pages(page, 2);
  383. return NULL;
  384. }
  385. get_page(page);
  386. atomic_inc(&agp_bridge->current_memory_agp);
  387. return page;
  388. }
  389. static void i8xx_destroy_pages(struct page *page)
  390. {
  391. if (page == NULL)
  392. return;
  393. set_pages_wb(page, 4);
  394. put_page(page);
  395. __free_pages(page, 2);
  396. atomic_dec(&agp_bridge->current_memory_agp);
  397. }
  398. static int intel_i830_type_to_mask_type(struct agp_bridge_data *bridge,
  399. int type)
  400. {
  401. if (type < AGP_USER_TYPES)
  402. return type;
  403. else if (type == AGP_USER_CACHED_MEMORY)
  404. return INTEL_AGP_CACHED_MEMORY;
  405. else
  406. return 0;
  407. }
  408. static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
  409. int type)
  410. {
  411. int i, j, num_entries;
  412. void *temp;
  413. int ret = -EINVAL;
  414. int mask_type;
  415. if (mem->page_count == 0)
  416. goto out;
  417. temp = agp_bridge->current_size;
  418. num_entries = A_SIZE_FIX(temp)->num_entries;
  419. if ((pg_start + mem->page_count) > num_entries)
  420. goto out_err;
  421. for (j = pg_start; j < (pg_start + mem->page_count); j++) {
  422. if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) {
  423. ret = -EBUSY;
  424. goto out_err;
  425. }
  426. }
  427. if (type != mem->type)
  428. goto out_err;
  429. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  430. switch (mask_type) {
  431. case AGP_DCACHE_MEMORY:
  432. if (!mem->is_flushed)
  433. global_cache_flush();
  434. for (i = pg_start; i < (pg_start + mem->page_count); i++) {
  435. writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID,
  436. intel_private.registers+I810_PTE_BASE+(i*4));
  437. }
  438. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  439. break;
  440. case AGP_PHYS_MEMORY:
  441. case AGP_NORMAL_MEMORY:
  442. if (!mem->is_flushed)
  443. global_cache_flush();
  444. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  445. writel(agp_bridge->driver->mask_memory(agp_bridge,
  446. page_to_phys(mem->pages[i]), mask_type),
  447. intel_private.registers+I810_PTE_BASE+(j*4));
  448. }
  449. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  450. break;
  451. default:
  452. goto out_err;
  453. }
  454. agp_bridge->driver->tlb_flush(mem);
  455. out:
  456. ret = 0;
  457. out_err:
  458. mem->is_flushed = true;
  459. return ret;
  460. }
  461. static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
  462. int type)
  463. {
  464. int i;
  465. if (mem->page_count == 0)
  466. return 0;
  467. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  468. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  469. }
  470. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  471. agp_bridge->driver->tlb_flush(mem);
  472. return 0;
  473. }
  474. /*
  475. * The i810/i830 requires a physical address to program its mouse
  476. * pointer into hardware.
  477. * However the Xserver still writes to it through the agp aperture.
  478. */
  479. static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
  480. {
  481. struct agp_memory *new;
  482. struct page *page;
  483. switch (pg_count) {
  484. case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
  485. break;
  486. case 4:
  487. /* kludge to get 4 physical pages for ARGB cursor */
  488. page = i8xx_alloc_pages();
  489. break;
  490. default:
  491. return NULL;
  492. }
  493. if (page == NULL)
  494. return NULL;
  495. new = agp_create_memory(pg_count);
  496. if (new == NULL)
  497. return NULL;
  498. new->pages[0] = page;
  499. if (pg_count == 4) {
  500. /* kludge to get 4 physical pages for ARGB cursor */
  501. new->pages[1] = new->pages[0] + 1;
  502. new->pages[2] = new->pages[1] + 1;
  503. new->pages[3] = new->pages[2] + 1;
  504. }
  505. new->page_count = pg_count;
  506. new->num_scratch_pages = pg_count;
  507. new->type = AGP_PHYS_MEMORY;
  508. new->physical = page_to_phys(new->pages[0]);
  509. return new;
  510. }
  511. static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
  512. {
  513. struct agp_memory *new;
  514. if (type == AGP_DCACHE_MEMORY) {
  515. if (pg_count != intel_private.num_dcache_entries)
  516. return NULL;
  517. new = agp_create_memory(1);
  518. if (new == NULL)
  519. return NULL;
  520. new->type = AGP_DCACHE_MEMORY;
  521. new->page_count = pg_count;
  522. new->num_scratch_pages = 0;
  523. agp_free_page_array(new);
  524. return new;
  525. }
  526. if (type == AGP_PHYS_MEMORY)
  527. return alloc_agpphysmem_i8xx(pg_count, type);
  528. return NULL;
  529. }
  530. static void intel_i810_free_by_type(struct agp_memory *curr)
  531. {
  532. agp_free_key(curr->key);
  533. if (curr->type == AGP_PHYS_MEMORY) {
  534. if (curr->page_count == 4)
  535. i8xx_destroy_pages(curr->pages[0]);
  536. else {
  537. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  538. AGP_PAGE_DESTROY_UNMAP);
  539. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  540. AGP_PAGE_DESTROY_FREE);
  541. }
  542. agp_free_page_array(curr);
  543. }
  544. kfree(curr);
  545. }
  546. static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
  547. dma_addr_t addr, int type)
  548. {
  549. /* Type checking must be done elsewhere */
  550. return addr | bridge->driver->masks[type].mask;
  551. }
  552. static struct aper_size_info_fixed intel_i830_sizes[] =
  553. {
  554. {128, 32768, 5},
  555. /* The 64M mode still requires a 128k gatt */
  556. {64, 16384, 5},
  557. {256, 65536, 6},
  558. {512, 131072, 7},
  559. };
  560. static void intel_i830_init_gtt_entries(void)
  561. {
  562. u16 gmch_ctrl;
  563. int gtt_entries = 0;
  564. u8 rdct;
  565. int local = 0;
  566. static const int ddt[4] = { 0, 16, 32, 64 };
  567. int size; /* reserved space (in kb) at the top of stolen memory */
  568. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  569. if (IS_I965) {
  570. u32 pgetbl_ctl;
  571. pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
  572. /* The 965 has a field telling us the size of the GTT,
  573. * which may be larger than what is necessary to map the
  574. * aperture.
  575. */
  576. switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
  577. case I965_PGETBL_SIZE_128KB:
  578. size = 128;
  579. break;
  580. case I965_PGETBL_SIZE_256KB:
  581. size = 256;
  582. break;
  583. case I965_PGETBL_SIZE_512KB:
  584. size = 512;
  585. break;
  586. case I965_PGETBL_SIZE_1MB:
  587. size = 1024;
  588. break;
  589. case I965_PGETBL_SIZE_2MB:
  590. size = 2048;
  591. break;
  592. case I965_PGETBL_SIZE_1_5MB:
  593. size = 1024 + 512;
  594. break;
  595. default:
  596. dev_info(&intel_private.pcidev->dev,
  597. "unknown page table size, assuming 512KB\n");
  598. size = 512;
  599. }
  600. size += 4; /* add in BIOS popup space */
  601. } else if (IS_G33 && !IS_PINEVIEW) {
  602. /* G33's GTT size defined in gmch_ctrl */
  603. switch (gmch_ctrl & G33_PGETBL_SIZE_MASK) {
  604. case G33_PGETBL_SIZE_1M:
  605. size = 1024;
  606. break;
  607. case G33_PGETBL_SIZE_2M:
  608. size = 2048;
  609. break;
  610. default:
  611. dev_info(&agp_bridge->dev->dev,
  612. "unknown page table size 0x%x, assuming 512KB\n",
  613. (gmch_ctrl & G33_PGETBL_SIZE_MASK));
  614. size = 512;
  615. }
  616. size += 4;
  617. } else if (IS_G4X || IS_PINEVIEW) {
  618. /* On 4 series hardware, GTT stolen is separate from graphics
  619. * stolen, ignore it in stolen gtt entries counting. However,
  620. * 4KB of the stolen memory doesn't get mapped to the GTT.
  621. */
  622. size = 4;
  623. } else {
  624. /* On previous hardware, the GTT size was just what was
  625. * required to map the aperture.
  626. */
  627. size = agp_bridge->driver->fetch_size() + 4;
  628. }
  629. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
  630. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
  631. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  632. case I830_GMCH_GMS_STOLEN_512:
  633. gtt_entries = KB(512) - KB(size);
  634. break;
  635. case I830_GMCH_GMS_STOLEN_1024:
  636. gtt_entries = MB(1) - KB(size);
  637. break;
  638. case I830_GMCH_GMS_STOLEN_8192:
  639. gtt_entries = MB(8) - KB(size);
  640. break;
  641. case I830_GMCH_GMS_LOCAL:
  642. rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
  643. gtt_entries = (I830_RDRAM_ND(rdct) + 1) *
  644. MB(ddt[I830_RDRAM_DDT(rdct)]);
  645. local = 1;
  646. break;
  647. default:
  648. gtt_entries = 0;
  649. break;
  650. }
  651. } else if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB ||
  652. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_HB) {
  653. /*
  654. * SandyBridge has new memory control reg at 0x50.w
  655. */
  656. u16 snb_gmch_ctl;
  657. pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  658. switch (snb_gmch_ctl & SNB_GMCH_GMS_STOLEN_MASK) {
  659. case SNB_GMCH_GMS_STOLEN_32M:
  660. gtt_entries = MB(32) - KB(size);
  661. break;
  662. case SNB_GMCH_GMS_STOLEN_64M:
  663. gtt_entries = MB(64) - KB(size);
  664. break;
  665. case SNB_GMCH_GMS_STOLEN_96M:
  666. gtt_entries = MB(96) - KB(size);
  667. break;
  668. case SNB_GMCH_GMS_STOLEN_128M:
  669. gtt_entries = MB(128) - KB(size);
  670. break;
  671. case SNB_GMCH_GMS_STOLEN_160M:
  672. gtt_entries = MB(160) - KB(size);
  673. break;
  674. case SNB_GMCH_GMS_STOLEN_192M:
  675. gtt_entries = MB(192) - KB(size);
  676. break;
  677. case SNB_GMCH_GMS_STOLEN_224M:
  678. gtt_entries = MB(224) - KB(size);
  679. break;
  680. case SNB_GMCH_GMS_STOLEN_256M:
  681. gtt_entries = MB(256) - KB(size);
  682. break;
  683. case SNB_GMCH_GMS_STOLEN_288M:
  684. gtt_entries = MB(288) - KB(size);
  685. break;
  686. case SNB_GMCH_GMS_STOLEN_320M:
  687. gtt_entries = MB(320) - KB(size);
  688. break;
  689. case SNB_GMCH_GMS_STOLEN_352M:
  690. gtt_entries = MB(352) - KB(size);
  691. break;
  692. case SNB_GMCH_GMS_STOLEN_384M:
  693. gtt_entries = MB(384) - KB(size);
  694. break;
  695. case SNB_GMCH_GMS_STOLEN_416M:
  696. gtt_entries = MB(416) - KB(size);
  697. break;
  698. case SNB_GMCH_GMS_STOLEN_448M:
  699. gtt_entries = MB(448) - KB(size);
  700. break;
  701. case SNB_GMCH_GMS_STOLEN_480M:
  702. gtt_entries = MB(480) - KB(size);
  703. break;
  704. case SNB_GMCH_GMS_STOLEN_512M:
  705. gtt_entries = MB(512) - KB(size);
  706. break;
  707. }
  708. } else {
  709. switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
  710. case I855_GMCH_GMS_STOLEN_1M:
  711. gtt_entries = MB(1) - KB(size);
  712. break;
  713. case I855_GMCH_GMS_STOLEN_4M:
  714. gtt_entries = MB(4) - KB(size);
  715. break;
  716. case I855_GMCH_GMS_STOLEN_8M:
  717. gtt_entries = MB(8) - KB(size);
  718. break;
  719. case I855_GMCH_GMS_STOLEN_16M:
  720. gtt_entries = MB(16) - KB(size);
  721. break;
  722. case I855_GMCH_GMS_STOLEN_32M:
  723. gtt_entries = MB(32) - KB(size);
  724. break;
  725. case I915_GMCH_GMS_STOLEN_48M:
  726. /* Check it's really I915G */
  727. if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
  728. gtt_entries = MB(48) - KB(size);
  729. else
  730. gtt_entries = 0;
  731. break;
  732. case I915_GMCH_GMS_STOLEN_64M:
  733. /* Check it's really I915G */
  734. if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
  735. gtt_entries = MB(64) - KB(size);
  736. else
  737. gtt_entries = 0;
  738. break;
  739. case G33_GMCH_GMS_STOLEN_128M:
  740. if (IS_G33 || IS_I965 || IS_G4X)
  741. gtt_entries = MB(128) - KB(size);
  742. else
  743. gtt_entries = 0;
  744. break;
  745. case G33_GMCH_GMS_STOLEN_256M:
  746. if (IS_G33 || IS_I965 || IS_G4X)
  747. gtt_entries = MB(256) - KB(size);
  748. else
  749. gtt_entries = 0;
  750. break;
  751. case INTEL_GMCH_GMS_STOLEN_96M:
  752. if (IS_I965 || IS_G4X)
  753. gtt_entries = MB(96) - KB(size);
  754. else
  755. gtt_entries = 0;
  756. break;
  757. case INTEL_GMCH_GMS_STOLEN_160M:
  758. if (IS_I965 || IS_G4X)
  759. gtt_entries = MB(160) - KB(size);
  760. else
  761. gtt_entries = 0;
  762. break;
  763. case INTEL_GMCH_GMS_STOLEN_224M:
  764. if (IS_I965 || IS_G4X)
  765. gtt_entries = MB(224) - KB(size);
  766. else
  767. gtt_entries = 0;
  768. break;
  769. case INTEL_GMCH_GMS_STOLEN_352M:
  770. if (IS_I965 || IS_G4X)
  771. gtt_entries = MB(352) - KB(size);
  772. else
  773. gtt_entries = 0;
  774. break;
  775. default:
  776. gtt_entries = 0;
  777. break;
  778. }
  779. }
  780. if (gtt_entries > 0) {
  781. dev_info(&agp_bridge->dev->dev, "detected %dK %s memory\n",
  782. gtt_entries / KB(1), local ? "local" : "stolen");
  783. gtt_entries /= KB(4);
  784. } else {
  785. dev_info(&agp_bridge->dev->dev,
  786. "no pre-allocated video memory detected\n");
  787. gtt_entries = 0;
  788. }
  789. intel_private.gtt_entries = gtt_entries;
  790. }
  791. static void intel_i830_fini_flush(void)
  792. {
  793. kunmap(intel_private.i8xx_page);
  794. intel_private.i8xx_flush_page = NULL;
  795. unmap_page_from_agp(intel_private.i8xx_page);
  796. __free_page(intel_private.i8xx_page);
  797. intel_private.i8xx_page = NULL;
  798. }
  799. static void intel_i830_setup_flush(void)
  800. {
  801. /* return if we've already set the flush mechanism up */
  802. if (intel_private.i8xx_page)
  803. return;
  804. intel_private.i8xx_page = alloc_page(GFP_KERNEL | __GFP_ZERO | GFP_DMA32);
  805. if (!intel_private.i8xx_page)
  806. return;
  807. intel_private.i8xx_flush_page = kmap(intel_private.i8xx_page);
  808. if (!intel_private.i8xx_flush_page)
  809. intel_i830_fini_flush();
  810. }
  811. /* The chipset_flush interface needs to get data that has already been
  812. * flushed out of the CPU all the way out to main memory, because the GPU
  813. * doesn't snoop those buffers.
  814. *
  815. * The 8xx series doesn't have the same lovely interface for flushing the
  816. * chipset write buffers that the later chips do. According to the 865
  817. * specs, it's 64 octwords, or 1KB. So, to get those previous things in
  818. * that buffer out, we just fill 1KB and clflush it out, on the assumption
  819. * that it'll push whatever was in there out. It appears to work.
  820. */
  821. static void intel_i830_chipset_flush(struct agp_bridge_data *bridge)
  822. {
  823. unsigned int *pg = intel_private.i8xx_flush_page;
  824. memset(pg, 0, 1024);
  825. if (cpu_has_clflush)
  826. clflush_cache_range(pg, 1024);
  827. else if (wbinvd_on_all_cpus() != 0)
  828. printk(KERN_ERR "Timed out waiting for cache flush.\n");
  829. }
  830. /* The intel i830 automatically initializes the agp aperture during POST.
  831. * Use the memory already set aside for in the GTT.
  832. */
  833. static int intel_i830_create_gatt_table(struct agp_bridge_data *bridge)
  834. {
  835. int page_order;
  836. struct aper_size_info_fixed *size;
  837. int num_entries;
  838. u32 temp;
  839. size = agp_bridge->current_size;
  840. page_order = size->page_order;
  841. num_entries = size->num_entries;
  842. agp_bridge->gatt_table_real = NULL;
  843. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  844. temp &= 0xfff80000;
  845. intel_private.registers = ioremap(temp, 128 * 4096);
  846. if (!intel_private.registers)
  847. return -ENOMEM;
  848. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  849. global_cache_flush(); /* FIXME: ?? */
  850. /* we have to call this as early as possible after the MMIO base address is known */
  851. intel_i830_init_gtt_entries();
  852. agp_bridge->gatt_table = NULL;
  853. agp_bridge->gatt_bus_addr = temp;
  854. return 0;
  855. }
  856. /* Return the gatt table to a sane state. Use the top of stolen
  857. * memory for the GTT.
  858. */
  859. static int intel_i830_free_gatt_table(struct agp_bridge_data *bridge)
  860. {
  861. return 0;
  862. }
  863. static int intel_i830_fetch_size(void)
  864. {
  865. u16 gmch_ctrl;
  866. struct aper_size_info_fixed *values;
  867. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  868. if (agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82830_HB &&
  869. agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82845G_HB) {
  870. /* 855GM/852GM/865G has 128MB aperture size */
  871. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  872. agp_bridge->aperture_size_idx = 0;
  873. return values[0].size;
  874. }
  875. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  876. if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_128M) {
  877. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  878. agp_bridge->aperture_size_idx = 0;
  879. return values[0].size;
  880. } else {
  881. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + 1);
  882. agp_bridge->aperture_size_idx = 1;
  883. return values[1].size;
  884. }
  885. return 0;
  886. }
  887. static int intel_i830_configure(void)
  888. {
  889. struct aper_size_info_fixed *current_size;
  890. u32 temp;
  891. u16 gmch_ctrl;
  892. int i;
  893. current_size = A_SIZE_FIX(agp_bridge->current_size);
  894. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  895. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  896. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  897. gmch_ctrl |= I830_GMCH_ENABLED;
  898. pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
  899. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  900. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  901. if (agp_bridge->driver->needs_scratch_page) {
  902. for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) {
  903. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  904. }
  905. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI Posting. */
  906. }
  907. global_cache_flush();
  908. intel_i830_setup_flush();
  909. return 0;
  910. }
  911. static void intel_i830_cleanup(void)
  912. {
  913. iounmap(intel_private.registers);
  914. }
  915. static int intel_i830_insert_entries(struct agp_memory *mem, off_t pg_start,
  916. int type)
  917. {
  918. int i, j, num_entries;
  919. void *temp;
  920. int ret = -EINVAL;
  921. int mask_type;
  922. if (mem->page_count == 0)
  923. goto out;
  924. temp = agp_bridge->current_size;
  925. num_entries = A_SIZE_FIX(temp)->num_entries;
  926. if (pg_start < intel_private.gtt_entries) {
  927. dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
  928. "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n",
  929. pg_start, intel_private.gtt_entries);
  930. dev_info(&intel_private.pcidev->dev,
  931. "trying to insert into local/stolen memory\n");
  932. goto out_err;
  933. }
  934. if ((pg_start + mem->page_count) > num_entries)
  935. goto out_err;
  936. /* The i830 can't check the GTT for entries since its read only,
  937. * depend on the caller to make the correct offset decisions.
  938. */
  939. if (type != mem->type)
  940. goto out_err;
  941. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  942. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  943. mask_type != INTEL_AGP_CACHED_MEMORY)
  944. goto out_err;
  945. if (!mem->is_flushed)
  946. global_cache_flush();
  947. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  948. writel(agp_bridge->driver->mask_memory(agp_bridge,
  949. page_to_phys(mem->pages[i]), mask_type),
  950. intel_private.registers+I810_PTE_BASE+(j*4));
  951. }
  952. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  953. agp_bridge->driver->tlb_flush(mem);
  954. out:
  955. ret = 0;
  956. out_err:
  957. mem->is_flushed = true;
  958. return ret;
  959. }
  960. static int intel_i830_remove_entries(struct agp_memory *mem, off_t pg_start,
  961. int type)
  962. {
  963. int i;
  964. if (mem->page_count == 0)
  965. return 0;
  966. if (pg_start < intel_private.gtt_entries) {
  967. dev_info(&intel_private.pcidev->dev,
  968. "trying to disable local/stolen memory\n");
  969. return -EINVAL;
  970. }
  971. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  972. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  973. }
  974. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  975. agp_bridge->driver->tlb_flush(mem);
  976. return 0;
  977. }
  978. static struct agp_memory *intel_i830_alloc_by_type(size_t pg_count, int type)
  979. {
  980. if (type == AGP_PHYS_MEMORY)
  981. return alloc_agpphysmem_i8xx(pg_count, type);
  982. /* always return NULL for other allocation types for now */
  983. return NULL;
  984. }
  985. static int intel_alloc_chipset_flush_resource(void)
  986. {
  987. int ret;
  988. ret = pci_bus_alloc_resource(agp_bridge->dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
  989. PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
  990. pcibios_align_resource, agp_bridge->dev);
  991. return ret;
  992. }
  993. static void intel_i915_setup_chipset_flush(void)
  994. {
  995. int ret;
  996. u32 temp;
  997. pci_read_config_dword(agp_bridge->dev, I915_IFPADDR, &temp);
  998. if (!(temp & 0x1)) {
  999. intel_alloc_chipset_flush_resource();
  1000. intel_private.resource_valid = 1;
  1001. pci_write_config_dword(agp_bridge->dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  1002. } else {
  1003. temp &= ~1;
  1004. intel_private.resource_valid = 1;
  1005. intel_private.ifp_resource.start = temp;
  1006. intel_private.ifp_resource.end = temp + PAGE_SIZE;
  1007. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  1008. /* some BIOSes reserve this area in a pnp some don't */
  1009. if (ret)
  1010. intel_private.resource_valid = 0;
  1011. }
  1012. }
  1013. static void intel_i965_g33_setup_chipset_flush(void)
  1014. {
  1015. u32 temp_hi, temp_lo;
  1016. int ret;
  1017. pci_read_config_dword(agp_bridge->dev, I965_IFPADDR + 4, &temp_hi);
  1018. pci_read_config_dword(agp_bridge->dev, I965_IFPADDR, &temp_lo);
  1019. if (!(temp_lo & 0x1)) {
  1020. intel_alloc_chipset_flush_resource();
  1021. intel_private.resource_valid = 1;
  1022. pci_write_config_dword(agp_bridge->dev, I965_IFPADDR + 4,
  1023. upper_32_bits(intel_private.ifp_resource.start));
  1024. pci_write_config_dword(agp_bridge->dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  1025. } else {
  1026. u64 l64;
  1027. temp_lo &= ~0x1;
  1028. l64 = ((u64)temp_hi << 32) | temp_lo;
  1029. intel_private.resource_valid = 1;
  1030. intel_private.ifp_resource.start = l64;
  1031. intel_private.ifp_resource.end = l64 + PAGE_SIZE;
  1032. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  1033. /* some BIOSes reserve this area in a pnp some don't */
  1034. if (ret)
  1035. intel_private.resource_valid = 0;
  1036. }
  1037. }
  1038. static void intel_i9xx_setup_flush(void)
  1039. {
  1040. /* return if already configured */
  1041. if (intel_private.ifp_resource.start)
  1042. return;
  1043. if (IS_SNB)
  1044. return;
  1045. /* setup a resource for this object */
  1046. intel_private.ifp_resource.name = "Intel Flush Page";
  1047. intel_private.ifp_resource.flags = IORESOURCE_MEM;
  1048. /* Setup chipset flush for 915 */
  1049. if (IS_I965 || IS_G33 || IS_G4X) {
  1050. intel_i965_g33_setup_chipset_flush();
  1051. } else {
  1052. intel_i915_setup_chipset_flush();
  1053. }
  1054. if (intel_private.ifp_resource.start) {
  1055. intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
  1056. if (!intel_private.i9xx_flush_page)
  1057. dev_info(&intel_private.pcidev->dev, "can't ioremap flush page - no chipset flushing");
  1058. }
  1059. }
  1060. static int intel_i915_configure(void)
  1061. {
  1062. struct aper_size_info_fixed *current_size;
  1063. u32 temp;
  1064. u16 gmch_ctrl;
  1065. int i;
  1066. current_size = A_SIZE_FIX(agp_bridge->current_size);
  1067. pci_read_config_dword(intel_private.pcidev, I915_GMADDR, &temp);
  1068. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1069. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  1070. gmch_ctrl |= I830_GMCH_ENABLED;
  1071. pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
  1072. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  1073. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  1074. if (agp_bridge->driver->needs_scratch_page) {
  1075. for (i = intel_private.gtt_entries; i < intel_private.gtt_total_size; i++) {
  1076. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  1077. }
  1078. readl(intel_private.gtt+i-1); /* PCI Posting. */
  1079. }
  1080. global_cache_flush();
  1081. intel_i9xx_setup_flush();
  1082. return 0;
  1083. }
  1084. static void intel_i915_cleanup(void)
  1085. {
  1086. if (intel_private.i9xx_flush_page)
  1087. iounmap(intel_private.i9xx_flush_page);
  1088. if (intel_private.resource_valid)
  1089. release_resource(&intel_private.ifp_resource);
  1090. intel_private.ifp_resource.start = 0;
  1091. intel_private.resource_valid = 0;
  1092. iounmap(intel_private.gtt);
  1093. iounmap(intel_private.registers);
  1094. }
  1095. static void intel_i915_chipset_flush(struct agp_bridge_data *bridge)
  1096. {
  1097. if (intel_private.i9xx_flush_page)
  1098. writel(1, intel_private.i9xx_flush_page);
  1099. }
  1100. static int intel_i915_insert_entries(struct agp_memory *mem, off_t pg_start,
  1101. int type)
  1102. {
  1103. int num_entries;
  1104. void *temp;
  1105. int ret = -EINVAL;
  1106. int mask_type;
  1107. if (mem->page_count == 0)
  1108. goto out;
  1109. temp = agp_bridge->current_size;
  1110. num_entries = A_SIZE_FIX(temp)->num_entries;
  1111. if (pg_start < intel_private.gtt_entries) {
  1112. dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
  1113. "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n",
  1114. pg_start, intel_private.gtt_entries);
  1115. dev_info(&intel_private.pcidev->dev,
  1116. "trying to insert into local/stolen memory\n");
  1117. goto out_err;
  1118. }
  1119. if ((pg_start + mem->page_count) > num_entries)
  1120. goto out_err;
  1121. /* The i915 can't check the GTT for entries since it's read only;
  1122. * depend on the caller to make the correct offset decisions.
  1123. */
  1124. if (type != mem->type)
  1125. goto out_err;
  1126. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  1127. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  1128. mask_type != INTEL_AGP_CACHED_MEMORY)
  1129. goto out_err;
  1130. if (!mem->is_flushed)
  1131. global_cache_flush();
  1132. intel_agp_insert_sg_entries(mem, pg_start, mask_type);
  1133. agp_bridge->driver->tlb_flush(mem);
  1134. out:
  1135. ret = 0;
  1136. out_err:
  1137. mem->is_flushed = true;
  1138. return ret;
  1139. }
  1140. static int intel_i915_remove_entries(struct agp_memory *mem, off_t pg_start,
  1141. int type)
  1142. {
  1143. int i;
  1144. if (mem->page_count == 0)
  1145. return 0;
  1146. if (pg_start < intel_private.gtt_entries) {
  1147. dev_info(&intel_private.pcidev->dev,
  1148. "trying to disable local/stolen memory\n");
  1149. return -EINVAL;
  1150. }
  1151. for (i = pg_start; i < (mem->page_count + pg_start); i++)
  1152. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  1153. readl(intel_private.gtt+i-1);
  1154. agp_bridge->driver->tlb_flush(mem);
  1155. return 0;
  1156. }
  1157. /* Return the aperture size by just checking the resource length. The effect
  1158. * described in the spec of the MSAC registers is just changing of the
  1159. * resource size.
  1160. */
  1161. static int intel_i9xx_fetch_size(void)
  1162. {
  1163. int num_sizes = ARRAY_SIZE(intel_i830_sizes);
  1164. int aper_size; /* size in megabytes */
  1165. int i;
  1166. aper_size = pci_resource_len(intel_private.pcidev, 2) / MB(1);
  1167. for (i = 0; i < num_sizes; i++) {
  1168. if (aper_size == intel_i830_sizes[i].size) {
  1169. agp_bridge->current_size = intel_i830_sizes + i;
  1170. agp_bridge->previous_size = agp_bridge->current_size;
  1171. return aper_size;
  1172. }
  1173. }
  1174. return 0;
  1175. }
  1176. /* The intel i915 automatically initializes the agp aperture during POST.
  1177. * Use the memory already set aside for in the GTT.
  1178. */
  1179. static int intel_i915_create_gatt_table(struct agp_bridge_data *bridge)
  1180. {
  1181. int page_order;
  1182. struct aper_size_info_fixed *size;
  1183. int num_entries;
  1184. u32 temp, temp2;
  1185. int gtt_map_size = 256 * 1024;
  1186. size = agp_bridge->current_size;
  1187. page_order = size->page_order;
  1188. num_entries = size->num_entries;
  1189. agp_bridge->gatt_table_real = NULL;
  1190. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  1191. pci_read_config_dword(intel_private.pcidev, I915_PTEADDR, &temp2);
  1192. if (IS_G33)
  1193. gtt_map_size = 1024 * 1024; /* 1M on G33 */
  1194. intel_private.gtt = ioremap(temp2, gtt_map_size);
  1195. if (!intel_private.gtt)
  1196. return -ENOMEM;
  1197. intel_private.gtt_total_size = gtt_map_size / 4;
  1198. temp &= 0xfff80000;
  1199. intel_private.registers = ioremap(temp, 128 * 4096);
  1200. if (!intel_private.registers) {
  1201. iounmap(intel_private.gtt);
  1202. return -ENOMEM;
  1203. }
  1204. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  1205. global_cache_flush(); /* FIXME: ? */
  1206. /* we have to call this as early as possible after the MMIO base address is known */
  1207. intel_i830_init_gtt_entries();
  1208. agp_bridge->gatt_table = NULL;
  1209. agp_bridge->gatt_bus_addr = temp;
  1210. return 0;
  1211. }
  1212. /*
  1213. * The i965 supports 36-bit physical addresses, but to keep
  1214. * the format of the GTT the same, the bits that don't fit
  1215. * in a 32-bit word are shifted down to bits 4..7.
  1216. *
  1217. * Gcc is smart enough to notice that "(addr >> 28) & 0xf0"
  1218. * is always zero on 32-bit architectures, so no need to make
  1219. * this conditional.
  1220. */
  1221. static unsigned long intel_i965_mask_memory(struct agp_bridge_data *bridge,
  1222. dma_addr_t addr, int type)
  1223. {
  1224. /* Shift high bits down */
  1225. addr |= (addr >> 28) & 0xf0;
  1226. /* Type checking must be done elsewhere */
  1227. return addr | bridge->driver->masks[type].mask;
  1228. }
  1229. static void intel_i965_get_gtt_range(int *gtt_offset, int *gtt_size)
  1230. {
  1231. u16 snb_gmch_ctl;
  1232. switch (agp_bridge->dev->device) {
  1233. case PCI_DEVICE_ID_INTEL_GM45_HB:
  1234. case PCI_DEVICE_ID_INTEL_EAGLELAKE_HB:
  1235. case PCI_DEVICE_ID_INTEL_Q45_HB:
  1236. case PCI_DEVICE_ID_INTEL_G45_HB:
  1237. case PCI_DEVICE_ID_INTEL_G41_HB:
  1238. case PCI_DEVICE_ID_INTEL_B43_HB:
  1239. case PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB:
  1240. case PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB:
  1241. case PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB:
  1242. case PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB:
  1243. *gtt_offset = *gtt_size = MB(2);
  1244. break;
  1245. case PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB:
  1246. case PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_HB:
  1247. *gtt_offset = MB(2);
  1248. pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  1249. switch (snb_gmch_ctl & SNB_GTT_SIZE_MASK) {
  1250. default:
  1251. case SNB_GTT_SIZE_0M:
  1252. printk(KERN_ERR "Bad GTT size mask: 0x%04x.\n", snb_gmch_ctl);
  1253. *gtt_size = MB(0);
  1254. break;
  1255. case SNB_GTT_SIZE_1M:
  1256. *gtt_size = MB(1);
  1257. break;
  1258. case SNB_GTT_SIZE_2M:
  1259. *gtt_size = MB(2);
  1260. break;
  1261. }
  1262. break;
  1263. default:
  1264. *gtt_offset = *gtt_size = KB(512);
  1265. }
  1266. }
  1267. /* The intel i965 automatically initializes the agp aperture during POST.
  1268. * Use the memory already set aside for in the GTT.
  1269. */
  1270. static int intel_i965_create_gatt_table(struct agp_bridge_data *bridge)
  1271. {
  1272. int page_order;
  1273. struct aper_size_info_fixed *size;
  1274. int num_entries;
  1275. u32 temp;
  1276. int gtt_offset, gtt_size;
  1277. size = agp_bridge->current_size;
  1278. page_order = size->page_order;
  1279. num_entries = size->num_entries;
  1280. agp_bridge->gatt_table_real = NULL;
  1281. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  1282. temp &= 0xfff00000;
  1283. intel_i965_get_gtt_range(&gtt_offset, &gtt_size);
  1284. intel_private.gtt = ioremap((temp + gtt_offset) , gtt_size);
  1285. if (!intel_private.gtt)
  1286. return -ENOMEM;
  1287. intel_private.gtt_total_size = gtt_size / 4;
  1288. intel_private.registers = ioremap(temp, 128 * 4096);
  1289. if (!intel_private.registers) {
  1290. iounmap(intel_private.gtt);
  1291. return -ENOMEM;
  1292. }
  1293. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  1294. global_cache_flush(); /* FIXME: ? */
  1295. /* we have to call this as early as possible after the MMIO base address is known */
  1296. intel_i830_init_gtt_entries();
  1297. agp_bridge->gatt_table = NULL;
  1298. agp_bridge->gatt_bus_addr = temp;
  1299. return 0;
  1300. }
  1301. static int intel_fetch_size(void)
  1302. {
  1303. int i;
  1304. u16 temp;
  1305. struct aper_size_info_16 *values;
  1306. pci_read_config_word(agp_bridge->dev, INTEL_APSIZE, &temp);
  1307. values = A_SIZE_16(agp_bridge->driver->aperture_sizes);
  1308. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  1309. if (temp == values[i].size_value) {
  1310. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + i);
  1311. agp_bridge->aperture_size_idx = i;
  1312. return values[i].size;
  1313. }
  1314. }
  1315. return 0;
  1316. }
  1317. static int __intel_8xx_fetch_size(u8 temp)
  1318. {
  1319. int i;
  1320. struct aper_size_info_8 *values;
  1321. values = A_SIZE_8(agp_bridge->driver->aperture_sizes);
  1322. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  1323. if (temp == values[i].size_value) {
  1324. agp_bridge->previous_size =
  1325. agp_bridge->current_size = (void *) (values + i);
  1326. agp_bridge->aperture_size_idx = i;
  1327. return values[i].size;
  1328. }
  1329. }
  1330. return 0;
  1331. }
  1332. static int intel_8xx_fetch_size(void)
  1333. {
  1334. u8 temp;
  1335. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  1336. return __intel_8xx_fetch_size(temp);
  1337. }
  1338. static int intel_815_fetch_size(void)
  1339. {
  1340. u8 temp;
  1341. /* Intel 815 chipsets have a _weird_ APSIZE register with only
  1342. * one non-reserved bit, so mask the others out ... */
  1343. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  1344. temp &= (1 << 3);
  1345. return __intel_8xx_fetch_size(temp);
  1346. }
  1347. static void intel_tlbflush(struct agp_memory *mem)
  1348. {
  1349. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2200);
  1350. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  1351. }
  1352. static void intel_8xx_tlbflush(struct agp_memory *mem)
  1353. {
  1354. u32 temp;
  1355. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  1356. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp & ~(1 << 7));
  1357. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  1358. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp | (1 << 7));
  1359. }
  1360. static void intel_cleanup(void)
  1361. {
  1362. u16 temp;
  1363. struct aper_size_info_16 *previous_size;
  1364. previous_size = A_SIZE_16(agp_bridge->previous_size);
  1365. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  1366. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  1367. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  1368. }
  1369. static void intel_8xx_cleanup(void)
  1370. {
  1371. u16 temp;
  1372. struct aper_size_info_8 *previous_size;
  1373. previous_size = A_SIZE_8(agp_bridge->previous_size);
  1374. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  1375. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  1376. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  1377. }
  1378. static int intel_configure(void)
  1379. {
  1380. u32 temp;
  1381. u16 temp2;
  1382. struct aper_size_info_16 *current_size;
  1383. current_size = A_SIZE_16(agp_bridge->current_size);
  1384. /* aperture size */
  1385. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1386. /* address to map to */
  1387. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1388. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1389. /* attbase - aperture base */
  1390. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1391. /* agpctrl */
  1392. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  1393. /* paccfg/nbxcfg */
  1394. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  1395. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG,
  1396. (temp2 & ~(1 << 10)) | (1 << 9));
  1397. /* clear any possible error conditions */
  1398. pci_write_config_byte(agp_bridge->dev, INTEL_ERRSTS + 1, 7);
  1399. return 0;
  1400. }
  1401. static int intel_815_configure(void)
  1402. {
  1403. u32 temp, addr;
  1404. u8 temp2;
  1405. struct aper_size_info_8 *current_size;
  1406. /* attbase - aperture base */
  1407. /* the Intel 815 chipset spec. says that bits 29-31 in the
  1408. * ATTBASE register are reserved -> try not to write them */
  1409. if (agp_bridge->gatt_bus_addr & INTEL_815_ATTBASE_MASK) {
  1410. dev_emerg(&agp_bridge->dev->dev, "gatt bus addr too high");
  1411. return -EINVAL;
  1412. }
  1413. current_size = A_SIZE_8(agp_bridge->current_size);
  1414. /* aperture size */
  1415. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  1416. current_size->size_value);
  1417. /* address to map to */
  1418. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1419. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1420. pci_read_config_dword(agp_bridge->dev, INTEL_ATTBASE, &addr);
  1421. addr &= INTEL_815_ATTBASE_MASK;
  1422. addr |= agp_bridge->gatt_bus_addr;
  1423. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, addr);
  1424. /* agpctrl */
  1425. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1426. /* apcont */
  1427. pci_read_config_byte(agp_bridge->dev, INTEL_815_APCONT, &temp2);
  1428. pci_write_config_byte(agp_bridge->dev, INTEL_815_APCONT, temp2 | (1 << 1));
  1429. /* clear any possible error conditions */
  1430. /* Oddness : this chipset seems to have no ERRSTS register ! */
  1431. return 0;
  1432. }
  1433. static void intel_820_tlbflush(struct agp_memory *mem)
  1434. {
  1435. return;
  1436. }
  1437. static void intel_820_cleanup(void)
  1438. {
  1439. u8 temp;
  1440. struct aper_size_info_8 *previous_size;
  1441. previous_size = A_SIZE_8(agp_bridge->previous_size);
  1442. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp);
  1443. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR,
  1444. temp & ~(1 << 1));
  1445. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  1446. previous_size->size_value);
  1447. }
  1448. static int intel_820_configure(void)
  1449. {
  1450. u32 temp;
  1451. u8 temp2;
  1452. struct aper_size_info_8 *current_size;
  1453. current_size = A_SIZE_8(agp_bridge->current_size);
  1454. /* aperture size */
  1455. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1456. /* address to map to */
  1457. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1458. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1459. /* attbase - aperture base */
  1460. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1461. /* agpctrl */
  1462. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1463. /* global enable aperture access */
  1464. /* This flag is not accessed through MCHCFG register as in */
  1465. /* i850 chipset. */
  1466. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp2);
  1467. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR, temp2 | (1 << 1));
  1468. /* clear any possible AGP-related error conditions */
  1469. pci_write_config_word(agp_bridge->dev, INTEL_I820_ERRSTS, 0x001c);
  1470. return 0;
  1471. }
  1472. static int intel_840_configure(void)
  1473. {
  1474. u32 temp;
  1475. u16 temp2;
  1476. struct aper_size_info_8 *current_size;
  1477. current_size = A_SIZE_8(agp_bridge->current_size);
  1478. /* aperture size */
  1479. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1480. /* address to map to */
  1481. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1482. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1483. /* attbase - aperture base */
  1484. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1485. /* agpctrl */
  1486. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1487. /* mcgcfg */
  1488. pci_read_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, &temp2);
  1489. pci_write_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, temp2 | (1 << 9));
  1490. /* clear any possible error conditions */
  1491. pci_write_config_word(agp_bridge->dev, INTEL_I840_ERRSTS, 0xc000);
  1492. return 0;
  1493. }
  1494. static int intel_845_configure(void)
  1495. {
  1496. u32 temp;
  1497. u8 temp2;
  1498. struct aper_size_info_8 *current_size;
  1499. current_size = A_SIZE_8(agp_bridge->current_size);
  1500. /* aperture size */
  1501. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1502. if (agp_bridge->apbase_config != 0) {
  1503. pci_write_config_dword(agp_bridge->dev, AGP_APBASE,
  1504. agp_bridge->apbase_config);
  1505. } else {
  1506. /* address to map to */
  1507. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1508. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1509. agp_bridge->apbase_config = temp;
  1510. }
  1511. /* attbase - aperture base */
  1512. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1513. /* agpctrl */
  1514. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1515. /* agpm */
  1516. pci_read_config_byte(agp_bridge->dev, INTEL_I845_AGPM, &temp2);
  1517. pci_write_config_byte(agp_bridge->dev, INTEL_I845_AGPM, temp2 | (1 << 1));
  1518. /* clear any possible error conditions */
  1519. pci_write_config_word(agp_bridge->dev, INTEL_I845_ERRSTS, 0x001c);
  1520. return 0;
  1521. }
  1522. static int intel_850_configure(void)
  1523. {
  1524. u32 temp;
  1525. u16 temp2;
  1526. struct aper_size_info_8 *current_size;
  1527. current_size = A_SIZE_8(agp_bridge->current_size);
  1528. /* aperture size */
  1529. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1530. /* address to map to */
  1531. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1532. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1533. /* attbase - aperture base */
  1534. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1535. /* agpctrl */
  1536. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1537. /* mcgcfg */
  1538. pci_read_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, &temp2);
  1539. pci_write_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, temp2 | (1 << 9));
  1540. /* clear any possible AGP-related error conditions */
  1541. pci_write_config_word(agp_bridge->dev, INTEL_I850_ERRSTS, 0x001c);
  1542. return 0;
  1543. }
  1544. static int intel_860_configure(void)
  1545. {
  1546. u32 temp;
  1547. u16 temp2;
  1548. struct aper_size_info_8 *current_size;
  1549. current_size = A_SIZE_8(agp_bridge->current_size);
  1550. /* aperture size */
  1551. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1552. /* address to map to */
  1553. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1554. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1555. /* attbase - aperture base */
  1556. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1557. /* agpctrl */
  1558. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1559. /* mcgcfg */
  1560. pci_read_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, &temp2);
  1561. pci_write_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, temp2 | (1 << 9));
  1562. /* clear any possible AGP-related error conditions */
  1563. pci_write_config_word(agp_bridge->dev, INTEL_I860_ERRSTS, 0xf700);
  1564. return 0;
  1565. }
  1566. static int intel_830mp_configure(void)
  1567. {
  1568. u32 temp;
  1569. u16 temp2;
  1570. struct aper_size_info_8 *current_size;
  1571. current_size = A_SIZE_8(agp_bridge->current_size);
  1572. /* aperture size */
  1573. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1574. /* address to map to */
  1575. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1576. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1577. /* attbase - aperture base */
  1578. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1579. /* agpctrl */
  1580. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1581. /* gmch */
  1582. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  1583. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp2 | (1 << 9));
  1584. /* clear any possible AGP-related error conditions */
  1585. pci_write_config_word(agp_bridge->dev, INTEL_I830_ERRSTS, 0x1c);
  1586. return 0;
  1587. }
  1588. static int intel_7505_configure(void)
  1589. {
  1590. u32 temp;
  1591. u16 temp2;
  1592. struct aper_size_info_8 *current_size;
  1593. current_size = A_SIZE_8(agp_bridge->current_size);
  1594. /* aperture size */
  1595. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1596. /* address to map to */
  1597. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1598. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1599. /* attbase - aperture base */
  1600. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1601. /* agpctrl */
  1602. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1603. /* mchcfg */
  1604. pci_read_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, &temp2);
  1605. pci_write_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, temp2 | (1 << 9));
  1606. return 0;
  1607. }
  1608. /* Setup function */
  1609. static const struct gatt_mask intel_generic_masks[] =
  1610. {
  1611. {.mask = 0x00000017, .type = 0}
  1612. };
  1613. static const struct aper_size_info_8 intel_815_sizes[2] =
  1614. {
  1615. {64, 16384, 4, 0},
  1616. {32, 8192, 3, 8},
  1617. };
  1618. static const struct aper_size_info_8 intel_8xx_sizes[7] =
  1619. {
  1620. {256, 65536, 6, 0},
  1621. {128, 32768, 5, 32},
  1622. {64, 16384, 4, 48},
  1623. {32, 8192, 3, 56},
  1624. {16, 4096, 2, 60},
  1625. {8, 2048, 1, 62},
  1626. {4, 1024, 0, 63}
  1627. };
  1628. static const struct aper_size_info_16 intel_generic_sizes[7] =
  1629. {
  1630. {256, 65536, 6, 0},
  1631. {128, 32768, 5, 32},
  1632. {64, 16384, 4, 48},
  1633. {32, 8192, 3, 56},
  1634. {16, 4096, 2, 60},
  1635. {8, 2048, 1, 62},
  1636. {4, 1024, 0, 63}
  1637. };
  1638. static const struct aper_size_info_8 intel_830mp_sizes[4] =
  1639. {
  1640. {256, 65536, 6, 0},
  1641. {128, 32768, 5, 32},
  1642. {64, 16384, 4, 48},
  1643. {32, 8192, 3, 56}
  1644. };
  1645. static const struct agp_bridge_driver intel_generic_driver = {
  1646. .owner = THIS_MODULE,
  1647. .aperture_sizes = intel_generic_sizes,
  1648. .size_type = U16_APER_SIZE,
  1649. .num_aperture_sizes = 7,
  1650. .configure = intel_configure,
  1651. .fetch_size = intel_fetch_size,
  1652. .cleanup = intel_cleanup,
  1653. .tlb_flush = intel_tlbflush,
  1654. .mask_memory = agp_generic_mask_memory,
  1655. .masks = intel_generic_masks,
  1656. .agp_enable = agp_generic_enable,
  1657. .cache_flush = global_cache_flush,
  1658. .create_gatt_table = agp_generic_create_gatt_table,
  1659. .free_gatt_table = agp_generic_free_gatt_table,
  1660. .insert_memory = agp_generic_insert_memory,
  1661. .remove_memory = agp_generic_remove_memory,
  1662. .alloc_by_type = agp_generic_alloc_by_type,
  1663. .free_by_type = agp_generic_free_by_type,
  1664. .agp_alloc_page = agp_generic_alloc_page,
  1665. .agp_alloc_pages = agp_generic_alloc_pages,
  1666. .agp_destroy_page = agp_generic_destroy_page,
  1667. .agp_destroy_pages = agp_generic_destroy_pages,
  1668. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1669. };
  1670. static const struct agp_bridge_driver intel_810_driver = {
  1671. .owner = THIS_MODULE,
  1672. .aperture_sizes = intel_i810_sizes,
  1673. .size_type = FIXED_APER_SIZE,
  1674. .num_aperture_sizes = 2,
  1675. .needs_scratch_page = true,
  1676. .configure = intel_i810_configure,
  1677. .fetch_size = intel_i810_fetch_size,
  1678. .cleanup = intel_i810_cleanup,
  1679. .tlb_flush = intel_i810_tlbflush,
  1680. .mask_memory = intel_i810_mask_memory,
  1681. .masks = intel_i810_masks,
  1682. .agp_enable = intel_i810_agp_enable,
  1683. .cache_flush = global_cache_flush,
  1684. .create_gatt_table = agp_generic_create_gatt_table,
  1685. .free_gatt_table = agp_generic_free_gatt_table,
  1686. .insert_memory = intel_i810_insert_entries,
  1687. .remove_memory = intel_i810_remove_entries,
  1688. .alloc_by_type = intel_i810_alloc_by_type,
  1689. .free_by_type = intel_i810_free_by_type,
  1690. .agp_alloc_page = agp_generic_alloc_page,
  1691. .agp_alloc_pages = agp_generic_alloc_pages,
  1692. .agp_destroy_page = agp_generic_destroy_page,
  1693. .agp_destroy_pages = agp_generic_destroy_pages,
  1694. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1695. };
  1696. static const struct agp_bridge_driver intel_815_driver = {
  1697. .owner = THIS_MODULE,
  1698. .aperture_sizes = intel_815_sizes,
  1699. .size_type = U8_APER_SIZE,
  1700. .num_aperture_sizes = 2,
  1701. .configure = intel_815_configure,
  1702. .fetch_size = intel_815_fetch_size,
  1703. .cleanup = intel_8xx_cleanup,
  1704. .tlb_flush = intel_8xx_tlbflush,
  1705. .mask_memory = agp_generic_mask_memory,
  1706. .masks = intel_generic_masks,
  1707. .agp_enable = agp_generic_enable,
  1708. .cache_flush = global_cache_flush,
  1709. .create_gatt_table = agp_generic_create_gatt_table,
  1710. .free_gatt_table = agp_generic_free_gatt_table,
  1711. .insert_memory = agp_generic_insert_memory,
  1712. .remove_memory = agp_generic_remove_memory,
  1713. .alloc_by_type = agp_generic_alloc_by_type,
  1714. .free_by_type = agp_generic_free_by_type,
  1715. .agp_alloc_page = agp_generic_alloc_page,
  1716. .agp_alloc_pages = agp_generic_alloc_pages,
  1717. .agp_destroy_page = agp_generic_destroy_page,
  1718. .agp_destroy_pages = agp_generic_destroy_pages,
  1719. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1720. };
  1721. static const struct agp_bridge_driver intel_830_driver = {
  1722. .owner = THIS_MODULE,
  1723. .aperture_sizes = intel_i830_sizes,
  1724. .size_type = FIXED_APER_SIZE,
  1725. .num_aperture_sizes = 4,
  1726. .needs_scratch_page = true,
  1727. .configure = intel_i830_configure,
  1728. .fetch_size = intel_i830_fetch_size,
  1729. .cleanup = intel_i830_cleanup,
  1730. .tlb_flush = intel_i810_tlbflush,
  1731. .mask_memory = intel_i810_mask_memory,
  1732. .masks = intel_i810_masks,
  1733. .agp_enable = intel_i810_agp_enable,
  1734. .cache_flush = global_cache_flush,
  1735. .create_gatt_table = intel_i830_create_gatt_table,
  1736. .free_gatt_table = intel_i830_free_gatt_table,
  1737. .insert_memory = intel_i830_insert_entries,
  1738. .remove_memory = intel_i830_remove_entries,
  1739. .alloc_by_type = intel_i830_alloc_by_type,
  1740. .free_by_type = intel_i810_free_by_type,
  1741. .agp_alloc_page = agp_generic_alloc_page,
  1742. .agp_alloc_pages = agp_generic_alloc_pages,
  1743. .agp_destroy_page = agp_generic_destroy_page,
  1744. .agp_destroy_pages = agp_generic_destroy_pages,
  1745. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1746. .chipset_flush = intel_i830_chipset_flush,
  1747. };
  1748. static const struct agp_bridge_driver intel_820_driver = {
  1749. .owner = THIS_MODULE,
  1750. .aperture_sizes = intel_8xx_sizes,
  1751. .size_type = U8_APER_SIZE,
  1752. .num_aperture_sizes = 7,
  1753. .configure = intel_820_configure,
  1754. .fetch_size = intel_8xx_fetch_size,
  1755. .cleanup = intel_820_cleanup,
  1756. .tlb_flush = intel_820_tlbflush,
  1757. .mask_memory = agp_generic_mask_memory,
  1758. .masks = intel_generic_masks,
  1759. .agp_enable = agp_generic_enable,
  1760. .cache_flush = global_cache_flush,
  1761. .create_gatt_table = agp_generic_create_gatt_table,
  1762. .free_gatt_table = agp_generic_free_gatt_table,
  1763. .insert_memory = agp_generic_insert_memory,
  1764. .remove_memory = agp_generic_remove_memory,
  1765. .alloc_by_type = agp_generic_alloc_by_type,
  1766. .free_by_type = agp_generic_free_by_type,
  1767. .agp_alloc_page = agp_generic_alloc_page,
  1768. .agp_alloc_pages = agp_generic_alloc_pages,
  1769. .agp_destroy_page = agp_generic_destroy_page,
  1770. .agp_destroy_pages = agp_generic_destroy_pages,
  1771. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1772. };
  1773. static const struct agp_bridge_driver intel_830mp_driver = {
  1774. .owner = THIS_MODULE,
  1775. .aperture_sizes = intel_830mp_sizes,
  1776. .size_type = U8_APER_SIZE,
  1777. .num_aperture_sizes = 4,
  1778. .configure = intel_830mp_configure,
  1779. .fetch_size = intel_8xx_fetch_size,
  1780. .cleanup = intel_8xx_cleanup,
  1781. .tlb_flush = intel_8xx_tlbflush,
  1782. .mask_memory = agp_generic_mask_memory,
  1783. .masks = intel_generic_masks,
  1784. .agp_enable = agp_generic_enable,
  1785. .cache_flush = global_cache_flush,
  1786. .create_gatt_table = agp_generic_create_gatt_table,
  1787. .free_gatt_table = agp_generic_free_gatt_table,
  1788. .insert_memory = agp_generic_insert_memory,
  1789. .remove_memory = agp_generic_remove_memory,
  1790. .alloc_by_type = agp_generic_alloc_by_type,
  1791. .free_by_type = agp_generic_free_by_type,
  1792. .agp_alloc_page = agp_generic_alloc_page,
  1793. .agp_alloc_pages = agp_generic_alloc_pages,
  1794. .agp_destroy_page = agp_generic_destroy_page,
  1795. .agp_destroy_pages = agp_generic_destroy_pages,
  1796. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1797. };
  1798. static const struct agp_bridge_driver intel_840_driver = {
  1799. .owner = THIS_MODULE,
  1800. .aperture_sizes = intel_8xx_sizes,
  1801. .size_type = U8_APER_SIZE,
  1802. .num_aperture_sizes = 7,
  1803. .configure = intel_840_configure,
  1804. .fetch_size = intel_8xx_fetch_size,
  1805. .cleanup = intel_8xx_cleanup,
  1806. .tlb_flush = intel_8xx_tlbflush,
  1807. .mask_memory = agp_generic_mask_memory,
  1808. .masks = intel_generic_masks,
  1809. .agp_enable = agp_generic_enable,
  1810. .cache_flush = global_cache_flush,
  1811. .create_gatt_table = agp_generic_create_gatt_table,
  1812. .free_gatt_table = agp_generic_free_gatt_table,
  1813. .insert_memory = agp_generic_insert_memory,
  1814. .remove_memory = agp_generic_remove_memory,
  1815. .alloc_by_type = agp_generic_alloc_by_type,
  1816. .free_by_type = agp_generic_free_by_type,
  1817. .agp_alloc_page = agp_generic_alloc_page,
  1818. .agp_alloc_pages = agp_generic_alloc_pages,
  1819. .agp_destroy_page = agp_generic_destroy_page,
  1820. .agp_destroy_pages = agp_generic_destroy_pages,
  1821. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1822. };
  1823. static const struct agp_bridge_driver intel_845_driver = {
  1824. .owner = THIS_MODULE,
  1825. .aperture_sizes = intel_8xx_sizes,
  1826. .size_type = U8_APER_SIZE,
  1827. .num_aperture_sizes = 7,
  1828. .configure = intel_845_configure,
  1829. .fetch_size = intel_8xx_fetch_size,
  1830. .cleanup = intel_8xx_cleanup,
  1831. .tlb_flush = intel_8xx_tlbflush,
  1832. .mask_memory = agp_generic_mask_memory,
  1833. .masks = intel_generic_masks,
  1834. .agp_enable = agp_generic_enable,
  1835. .cache_flush = global_cache_flush,
  1836. .create_gatt_table = agp_generic_create_gatt_table,
  1837. .free_gatt_table = agp_generic_free_gatt_table,
  1838. .insert_memory = agp_generic_insert_memory,
  1839. .remove_memory = agp_generic_remove_memory,
  1840. .alloc_by_type = agp_generic_alloc_by_type,
  1841. .free_by_type = agp_generic_free_by_type,
  1842. .agp_alloc_page = agp_generic_alloc_page,
  1843. .agp_alloc_pages = agp_generic_alloc_pages,
  1844. .agp_destroy_page = agp_generic_destroy_page,
  1845. .agp_destroy_pages = agp_generic_destroy_pages,
  1846. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1847. };
  1848. static const struct agp_bridge_driver intel_850_driver = {
  1849. .owner = THIS_MODULE,
  1850. .aperture_sizes = intel_8xx_sizes,
  1851. .size_type = U8_APER_SIZE,
  1852. .num_aperture_sizes = 7,
  1853. .configure = intel_850_configure,
  1854. .fetch_size = intel_8xx_fetch_size,
  1855. .cleanup = intel_8xx_cleanup,
  1856. .tlb_flush = intel_8xx_tlbflush,
  1857. .mask_memory = agp_generic_mask_memory,
  1858. .masks = intel_generic_masks,
  1859. .agp_enable = agp_generic_enable,
  1860. .cache_flush = global_cache_flush,
  1861. .create_gatt_table = agp_generic_create_gatt_table,
  1862. .free_gatt_table = agp_generic_free_gatt_table,
  1863. .insert_memory = agp_generic_insert_memory,
  1864. .remove_memory = agp_generic_remove_memory,
  1865. .alloc_by_type = agp_generic_alloc_by_type,
  1866. .free_by_type = agp_generic_free_by_type,
  1867. .agp_alloc_page = agp_generic_alloc_page,
  1868. .agp_alloc_pages = agp_generic_alloc_pages,
  1869. .agp_destroy_page = agp_generic_destroy_page,
  1870. .agp_destroy_pages = agp_generic_destroy_pages,
  1871. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1872. };
  1873. static const struct agp_bridge_driver intel_860_driver = {
  1874. .owner = THIS_MODULE,
  1875. .aperture_sizes = intel_8xx_sizes,
  1876. .size_type = U8_APER_SIZE,
  1877. .num_aperture_sizes = 7,
  1878. .configure = intel_860_configure,
  1879. .fetch_size = intel_8xx_fetch_size,
  1880. .cleanup = intel_8xx_cleanup,
  1881. .tlb_flush = intel_8xx_tlbflush,
  1882. .mask_memory = agp_generic_mask_memory,
  1883. .masks = intel_generic_masks,
  1884. .agp_enable = agp_generic_enable,
  1885. .cache_flush = global_cache_flush,
  1886. .create_gatt_table = agp_generic_create_gatt_table,
  1887. .free_gatt_table = agp_generic_free_gatt_table,
  1888. .insert_memory = agp_generic_insert_memory,
  1889. .remove_memory = agp_generic_remove_memory,
  1890. .alloc_by_type = agp_generic_alloc_by_type,
  1891. .free_by_type = agp_generic_free_by_type,
  1892. .agp_alloc_page = agp_generic_alloc_page,
  1893. .agp_alloc_pages = agp_generic_alloc_pages,
  1894. .agp_destroy_page = agp_generic_destroy_page,
  1895. .agp_destroy_pages = agp_generic_destroy_pages,
  1896. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1897. };
  1898. static const struct agp_bridge_driver intel_915_driver = {
  1899. .owner = THIS_MODULE,
  1900. .aperture_sizes = intel_i830_sizes,
  1901. .size_type = FIXED_APER_SIZE,
  1902. .num_aperture_sizes = 4,
  1903. .needs_scratch_page = true,
  1904. .configure = intel_i915_configure,
  1905. .fetch_size = intel_i9xx_fetch_size,
  1906. .cleanup = intel_i915_cleanup,
  1907. .tlb_flush = intel_i810_tlbflush,
  1908. .mask_memory = intel_i810_mask_memory,
  1909. .masks = intel_i810_masks,
  1910. .agp_enable = intel_i810_agp_enable,
  1911. .cache_flush = global_cache_flush,
  1912. .create_gatt_table = intel_i915_create_gatt_table,
  1913. .free_gatt_table = intel_i830_free_gatt_table,
  1914. .insert_memory = intel_i915_insert_entries,
  1915. .remove_memory = intel_i915_remove_entries,
  1916. .alloc_by_type = intel_i830_alloc_by_type,
  1917. .free_by_type = intel_i810_free_by_type,
  1918. .agp_alloc_page = agp_generic_alloc_page,
  1919. .agp_alloc_pages = agp_generic_alloc_pages,
  1920. .agp_destroy_page = agp_generic_destroy_page,
  1921. .agp_destroy_pages = agp_generic_destroy_pages,
  1922. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1923. .chipset_flush = intel_i915_chipset_flush,
  1924. #ifdef USE_PCI_DMA_API
  1925. .agp_map_page = intel_agp_map_page,
  1926. .agp_unmap_page = intel_agp_unmap_page,
  1927. .agp_map_memory = intel_agp_map_memory,
  1928. .agp_unmap_memory = intel_agp_unmap_memory,
  1929. #endif
  1930. };
  1931. static const struct agp_bridge_driver intel_i965_driver = {
  1932. .owner = THIS_MODULE,
  1933. .aperture_sizes = intel_i830_sizes,
  1934. .size_type = FIXED_APER_SIZE,
  1935. .num_aperture_sizes = 4,
  1936. .needs_scratch_page = true,
  1937. .configure = intel_i915_configure,
  1938. .fetch_size = intel_i9xx_fetch_size,
  1939. .cleanup = intel_i915_cleanup,
  1940. .tlb_flush = intel_i810_tlbflush,
  1941. .mask_memory = intel_i965_mask_memory,
  1942. .masks = intel_i810_masks,
  1943. .agp_enable = intel_i810_agp_enable,
  1944. .cache_flush = global_cache_flush,
  1945. .create_gatt_table = intel_i965_create_gatt_table,
  1946. .free_gatt_table = intel_i830_free_gatt_table,
  1947. .insert_memory = intel_i915_insert_entries,
  1948. .remove_memory = intel_i915_remove_entries,
  1949. .alloc_by_type = intel_i830_alloc_by_type,
  1950. .free_by_type = intel_i810_free_by_type,
  1951. .agp_alloc_page = agp_generic_alloc_page,
  1952. .agp_alloc_pages = agp_generic_alloc_pages,
  1953. .agp_destroy_page = agp_generic_destroy_page,
  1954. .agp_destroy_pages = agp_generic_destroy_pages,
  1955. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1956. .chipset_flush = intel_i915_chipset_flush,
  1957. #ifdef USE_PCI_DMA_API
  1958. .agp_map_page = intel_agp_map_page,
  1959. .agp_unmap_page = intel_agp_unmap_page,
  1960. .agp_map_memory = intel_agp_map_memory,
  1961. .agp_unmap_memory = intel_agp_unmap_memory,
  1962. #endif
  1963. };
  1964. static const struct agp_bridge_driver intel_7505_driver = {
  1965. .owner = THIS_MODULE,
  1966. .aperture_sizes = intel_8xx_sizes,
  1967. .size_type = U8_APER_SIZE,
  1968. .num_aperture_sizes = 7,
  1969. .configure = intel_7505_configure,
  1970. .fetch_size = intel_8xx_fetch_size,
  1971. .cleanup = intel_8xx_cleanup,
  1972. .tlb_flush = intel_8xx_tlbflush,
  1973. .mask_memory = agp_generic_mask_memory,
  1974. .masks = intel_generic_masks,
  1975. .agp_enable = agp_generic_enable,
  1976. .cache_flush = global_cache_flush,
  1977. .create_gatt_table = agp_generic_create_gatt_table,
  1978. .free_gatt_table = agp_generic_free_gatt_table,
  1979. .insert_memory = agp_generic_insert_memory,
  1980. .remove_memory = agp_generic_remove_memory,
  1981. .alloc_by_type = agp_generic_alloc_by_type,
  1982. .free_by_type = agp_generic_free_by_type,
  1983. .agp_alloc_page = agp_generic_alloc_page,
  1984. .agp_alloc_pages = agp_generic_alloc_pages,
  1985. .agp_destroy_page = agp_generic_destroy_page,
  1986. .agp_destroy_pages = agp_generic_destroy_pages,
  1987. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1988. };
  1989. static const struct agp_bridge_driver intel_g33_driver = {
  1990. .owner = THIS_MODULE,
  1991. .aperture_sizes = intel_i830_sizes,
  1992. .size_type = FIXED_APER_SIZE,
  1993. .num_aperture_sizes = 4,
  1994. .needs_scratch_page = true,
  1995. .configure = intel_i915_configure,
  1996. .fetch_size = intel_i9xx_fetch_size,
  1997. .cleanup = intel_i915_cleanup,
  1998. .tlb_flush = intel_i810_tlbflush,
  1999. .mask_memory = intel_i965_mask_memory,
  2000. .masks = intel_i810_masks,
  2001. .agp_enable = intel_i810_agp_enable,
  2002. .cache_flush = global_cache_flush,
  2003. .create_gatt_table = intel_i915_create_gatt_table,
  2004. .free_gatt_table = intel_i830_free_gatt_table,
  2005. .insert_memory = intel_i915_insert_entries,
  2006. .remove_memory = intel_i915_remove_entries,
  2007. .alloc_by_type = intel_i830_alloc_by_type,
  2008. .free_by_type = intel_i810_free_by_type,
  2009. .agp_alloc_page = agp_generic_alloc_page,
  2010. .agp_alloc_pages = agp_generic_alloc_pages,
  2011. .agp_destroy_page = agp_generic_destroy_page,
  2012. .agp_destroy_pages = agp_generic_destroy_pages,
  2013. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  2014. .chipset_flush = intel_i915_chipset_flush,
  2015. #ifdef USE_PCI_DMA_API
  2016. .agp_map_page = intel_agp_map_page,
  2017. .agp_unmap_page = intel_agp_unmap_page,
  2018. .agp_map_memory = intel_agp_map_memory,
  2019. .agp_unmap_memory = intel_agp_unmap_memory,
  2020. #endif
  2021. };
  2022. static int find_gmch(u16 device)
  2023. {
  2024. struct pci_dev *gmch_device;
  2025. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  2026. if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
  2027. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
  2028. device, gmch_device);
  2029. }
  2030. if (!gmch_device)
  2031. return 0;
  2032. intel_private.pcidev = gmch_device;
  2033. return 1;
  2034. }
  2035. /* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
  2036. * driver and gmch_driver must be non-null, and find_gmch will determine
  2037. * which one should be used if a gmch_chip_id is present.
  2038. */
  2039. static const struct intel_driver_description {
  2040. unsigned int chip_id;
  2041. unsigned int gmch_chip_id;
  2042. unsigned int multi_gmch_chip; /* if we have more gfx chip type on this HB. */
  2043. char *name;
  2044. const struct agp_bridge_driver *driver;
  2045. const struct agp_bridge_driver *gmch_driver;
  2046. } intel_agp_chipsets[] = {
  2047. { PCI_DEVICE_ID_INTEL_82443LX_0, 0, 0, "440LX", &intel_generic_driver, NULL },
  2048. { PCI_DEVICE_ID_INTEL_82443BX_0, 0, 0, "440BX", &intel_generic_driver, NULL },
  2049. { PCI_DEVICE_ID_INTEL_82443GX_0, 0, 0, "440GX", &intel_generic_driver, NULL },
  2050. { PCI_DEVICE_ID_INTEL_82810_MC1, PCI_DEVICE_ID_INTEL_82810_IG1, 0, "i810",
  2051. NULL, &intel_810_driver },
  2052. { PCI_DEVICE_ID_INTEL_82810_MC3, PCI_DEVICE_ID_INTEL_82810_IG3, 0, "i810",
  2053. NULL, &intel_810_driver },
  2054. { PCI_DEVICE_ID_INTEL_82810E_MC, PCI_DEVICE_ID_INTEL_82810E_IG, 0, "i810",
  2055. NULL, &intel_810_driver },
  2056. { PCI_DEVICE_ID_INTEL_82815_MC, PCI_DEVICE_ID_INTEL_82815_CGC, 0, "i815",
  2057. &intel_815_driver, &intel_810_driver },
  2058. { PCI_DEVICE_ID_INTEL_82820_HB, 0, 0, "i820", &intel_820_driver, NULL },
  2059. { PCI_DEVICE_ID_INTEL_82820_UP_HB, 0, 0, "i820", &intel_820_driver, NULL },
  2060. { PCI_DEVICE_ID_INTEL_82830_HB, PCI_DEVICE_ID_INTEL_82830_CGC, 0, "830M",
  2061. &intel_830mp_driver, &intel_830_driver },
  2062. { PCI_DEVICE_ID_INTEL_82840_HB, 0, 0, "i840", &intel_840_driver, NULL },
  2063. { PCI_DEVICE_ID_INTEL_82845_HB, 0, 0, "845G", &intel_845_driver, NULL },
  2064. { PCI_DEVICE_ID_INTEL_82845G_HB, PCI_DEVICE_ID_INTEL_82845G_IG, 0, "830M",
  2065. &intel_845_driver, &intel_830_driver },
  2066. { PCI_DEVICE_ID_INTEL_82850_HB, 0, 0, "i850", &intel_850_driver, NULL },
  2067. { PCI_DEVICE_ID_INTEL_82854_HB, PCI_DEVICE_ID_INTEL_82854_IG, 0, "854",
  2068. &intel_845_driver, &intel_830_driver },
  2069. { PCI_DEVICE_ID_INTEL_82855PM_HB, 0, 0, "855PM", &intel_845_driver, NULL },
  2070. { PCI_DEVICE_ID_INTEL_82855GM_HB, PCI_DEVICE_ID_INTEL_82855GM_IG, 0, "855GM",
  2071. &intel_845_driver, &intel_830_driver },
  2072. { PCI_DEVICE_ID_INTEL_82860_HB, 0, 0, "i860", &intel_860_driver, NULL },
  2073. { PCI_DEVICE_ID_INTEL_82865_HB, PCI_DEVICE_ID_INTEL_82865_IG, 0, "865",
  2074. &intel_845_driver, &intel_830_driver },
  2075. { PCI_DEVICE_ID_INTEL_82875_HB, 0, 0, "i875", &intel_845_driver, NULL },
  2076. { PCI_DEVICE_ID_INTEL_E7221_HB, PCI_DEVICE_ID_INTEL_E7221_IG, 0, "E7221 (i915)",
  2077. NULL, &intel_915_driver },
  2078. { PCI_DEVICE_ID_INTEL_82915G_HB, PCI_DEVICE_ID_INTEL_82915G_IG, 0, "915G",
  2079. NULL, &intel_915_driver },
  2080. { PCI_DEVICE_ID_INTEL_82915GM_HB, PCI_DEVICE_ID_INTEL_82915GM_IG, 0, "915GM",
  2081. NULL, &intel_915_driver },
  2082. { PCI_DEVICE_ID_INTEL_82945G_HB, PCI_DEVICE_ID_INTEL_82945G_IG, 0, "945G",
  2083. NULL, &intel_915_driver },
  2084. { PCI_DEVICE_ID_INTEL_82945GM_HB, PCI_DEVICE_ID_INTEL_82945GM_IG, 0, "945GM",
  2085. NULL, &intel_915_driver },
  2086. { PCI_DEVICE_ID_INTEL_82945GME_HB, PCI_DEVICE_ID_INTEL_82945GME_IG, 0, "945GME",
  2087. NULL, &intel_915_driver },
  2088. { PCI_DEVICE_ID_INTEL_82946GZ_HB, PCI_DEVICE_ID_INTEL_82946GZ_IG, 0, "946GZ",
  2089. NULL, &intel_i965_driver },
  2090. { PCI_DEVICE_ID_INTEL_82G35_HB, PCI_DEVICE_ID_INTEL_82G35_IG, 0, "G35",
  2091. NULL, &intel_i965_driver },
  2092. { PCI_DEVICE_ID_INTEL_82965Q_HB, PCI_DEVICE_ID_INTEL_82965Q_IG, 0, "965Q",
  2093. NULL, &intel_i965_driver },
  2094. { PCI_DEVICE_ID_INTEL_82965G_HB, PCI_DEVICE_ID_INTEL_82965G_IG, 0, "965G",
  2095. NULL, &intel_i965_driver },
  2096. { PCI_DEVICE_ID_INTEL_82965GM_HB, PCI_DEVICE_ID_INTEL_82965GM_IG, 0, "965GM",
  2097. NULL, &intel_i965_driver },
  2098. { PCI_DEVICE_ID_INTEL_82965GME_HB, PCI_DEVICE_ID_INTEL_82965GME_IG, 0, "965GME/GLE",
  2099. NULL, &intel_i965_driver },
  2100. { PCI_DEVICE_ID_INTEL_7505_0, 0, 0, "E7505", &intel_7505_driver, NULL },
  2101. { PCI_DEVICE_ID_INTEL_7205_0, 0, 0, "E7205", &intel_7505_driver, NULL },
  2102. { PCI_DEVICE_ID_INTEL_G33_HB, PCI_DEVICE_ID_INTEL_G33_IG, 0, "G33",
  2103. NULL, &intel_g33_driver },
  2104. { PCI_DEVICE_ID_INTEL_Q35_HB, PCI_DEVICE_ID_INTEL_Q35_IG, 0, "Q35",
  2105. NULL, &intel_g33_driver },
  2106. { PCI_DEVICE_ID_INTEL_Q33_HB, PCI_DEVICE_ID_INTEL_Q33_IG, 0, "Q33",
  2107. NULL, &intel_g33_driver },
  2108. { PCI_DEVICE_ID_INTEL_PINEVIEW_M_HB, PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG, 0, "GMA3150",
  2109. NULL, &intel_g33_driver },
  2110. { PCI_DEVICE_ID_INTEL_PINEVIEW_HB, PCI_DEVICE_ID_INTEL_PINEVIEW_IG, 0, "GMA3150",
  2111. NULL, &intel_g33_driver },
  2112. { PCI_DEVICE_ID_INTEL_GM45_HB, PCI_DEVICE_ID_INTEL_GM45_IG, 0,
  2113. "GM45", NULL, &intel_i965_driver },
  2114. { PCI_DEVICE_ID_INTEL_EAGLELAKE_HB, PCI_DEVICE_ID_INTEL_EAGLELAKE_IG, 0,
  2115. "Eaglelake", NULL, &intel_i965_driver },
  2116. { PCI_DEVICE_ID_INTEL_Q45_HB, PCI_DEVICE_ID_INTEL_Q45_IG, 0,
  2117. "Q45/Q43", NULL, &intel_i965_driver },
  2118. { PCI_DEVICE_ID_INTEL_G45_HB, PCI_DEVICE_ID_INTEL_G45_IG, 0,
  2119. "G45/G43", NULL, &intel_i965_driver },
  2120. { PCI_DEVICE_ID_INTEL_B43_HB, PCI_DEVICE_ID_INTEL_B43_IG, 0,
  2121. "B43", NULL, &intel_i965_driver },
  2122. { PCI_DEVICE_ID_INTEL_G41_HB, PCI_DEVICE_ID_INTEL_G41_IG, 0,
  2123. "G41", NULL, &intel_i965_driver },
  2124. { PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB, PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG, 0,
  2125. "HD Graphics", NULL, &intel_i965_driver },
  2126. { PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB, PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG, 0,
  2127. "HD Graphics", NULL, &intel_i965_driver },
  2128. { PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB, PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG, 0,
  2129. "HD Graphics", NULL, &intel_i965_driver },
  2130. { PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB, PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG, 0,
  2131. "HD Graphics", NULL, &intel_i965_driver },
  2132. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB, PCI_DEVICE_ID_INTEL_SANDYBRIDGE_IG, 0,
  2133. "Sandybridge", NULL, &intel_i965_driver },
  2134. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_HB, PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_IG, 0,
  2135. "Sandybridge", NULL, &intel_i965_driver },
  2136. { 0, 0, 0, NULL, NULL, NULL }
  2137. };
  2138. static int __devinit agp_intel_probe(struct pci_dev *pdev,
  2139. const struct pci_device_id *ent)
  2140. {
  2141. struct agp_bridge_data *bridge;
  2142. u8 cap_ptr = 0;
  2143. struct resource *r;
  2144. int i, err;
  2145. cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);
  2146. bridge = agp_alloc_bridge();
  2147. if (!bridge)
  2148. return -ENOMEM;
  2149. for (i = 0; intel_agp_chipsets[i].name != NULL; i++) {
  2150. /* In case that multiple models of gfx chip may
  2151. stand on same host bridge type, this can be
  2152. sure we detect the right IGD. */
  2153. if (pdev->device == intel_agp_chipsets[i].chip_id) {
  2154. if ((intel_agp_chipsets[i].gmch_chip_id != 0) &&
  2155. find_gmch(intel_agp_chipsets[i].gmch_chip_id)) {
  2156. bridge->driver =
  2157. intel_agp_chipsets[i].gmch_driver;
  2158. break;
  2159. } else if (intel_agp_chipsets[i].multi_gmch_chip) {
  2160. continue;
  2161. } else {
  2162. bridge->driver = intel_agp_chipsets[i].driver;
  2163. break;
  2164. }
  2165. }
  2166. }
  2167. if (intel_agp_chipsets[i].name == NULL) {
  2168. if (cap_ptr)
  2169. dev_warn(&pdev->dev, "unsupported Intel chipset [%04x/%04x]\n",
  2170. pdev->vendor, pdev->device);
  2171. agp_put_bridge(bridge);
  2172. return -ENODEV;
  2173. }
  2174. if (bridge->driver == NULL) {
  2175. /* bridge has no AGP and no IGD detected */
  2176. if (cap_ptr)
  2177. dev_warn(&pdev->dev, "can't find bridge device (chip_id: %04x)\n",
  2178. intel_agp_chipsets[i].gmch_chip_id);
  2179. agp_put_bridge(bridge);
  2180. return -ENODEV;
  2181. }
  2182. bridge->dev = pdev;
  2183. bridge->capndx = cap_ptr;
  2184. bridge->dev_private_data = &intel_private;
  2185. dev_info(&pdev->dev, "Intel %s Chipset\n", intel_agp_chipsets[i].name);
  2186. /*
  2187. * The following fixes the case where the BIOS has "forgotten" to
  2188. * provide an address range for the GART.
  2189. * 20030610 - hamish@zot.org
  2190. */
  2191. r = &pdev->resource[0];
  2192. if (!r->start && r->end) {
  2193. if (pci_assign_resource(pdev, 0)) {
  2194. dev_err(&pdev->dev, "can't assign resource 0\n");
  2195. agp_put_bridge(bridge);
  2196. return -ENODEV;
  2197. }
  2198. }
  2199. /*
  2200. * If the device has not been properly setup, the following will catch
  2201. * the problem and should stop the system from crashing.
  2202. * 20030610 - hamish@zot.org
  2203. */
  2204. if (pci_enable_device(pdev)) {
  2205. dev_err(&pdev->dev, "can't enable PCI device\n");
  2206. agp_put_bridge(bridge);
  2207. return -ENODEV;
  2208. }
  2209. /* Fill in the mode register */
  2210. if (cap_ptr) {
  2211. pci_read_config_dword(pdev,
  2212. bridge->capndx+PCI_AGP_STATUS,
  2213. &bridge->mode);
  2214. }
  2215. if (bridge->driver->mask_memory == intel_i965_mask_memory) {
  2216. if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(36)))
  2217. dev_err(&intel_private.pcidev->dev,
  2218. "set gfx device dma mask 36bit failed!\n");
  2219. else
  2220. pci_set_consistent_dma_mask(intel_private.pcidev,
  2221. DMA_BIT_MASK(36));
  2222. }
  2223. pci_set_drvdata(pdev, bridge);
  2224. err = agp_add_bridge(bridge);
  2225. if (!err)
  2226. intel_agp_enabled = 1;
  2227. return err;
  2228. }
  2229. static void __devexit agp_intel_remove(struct pci_dev *pdev)
  2230. {
  2231. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  2232. agp_remove_bridge(bridge);
  2233. if (intel_private.pcidev)
  2234. pci_dev_put(intel_private.pcidev);
  2235. agp_put_bridge(bridge);
  2236. }
  2237. #ifdef CONFIG_PM
  2238. static int agp_intel_resume(struct pci_dev *pdev)
  2239. {
  2240. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  2241. int ret_val;
  2242. if (bridge->driver == &intel_generic_driver)
  2243. intel_configure();
  2244. else if (bridge->driver == &intel_850_driver)
  2245. intel_850_configure();
  2246. else if (bridge->driver == &intel_845_driver)
  2247. intel_845_configure();
  2248. else if (bridge->driver == &intel_830mp_driver)
  2249. intel_830mp_configure();
  2250. else if (bridge->driver == &intel_915_driver)
  2251. intel_i915_configure();
  2252. else if (bridge->driver == &intel_830_driver)
  2253. intel_i830_configure();
  2254. else if (bridge->driver == &intel_810_driver)
  2255. intel_i810_configure();
  2256. else if (bridge->driver == &intel_i965_driver)
  2257. intel_i915_configure();
  2258. ret_val = agp_rebind_memory();
  2259. if (ret_val != 0)
  2260. return ret_val;
  2261. return 0;
  2262. }
  2263. #endif
  2264. static struct pci_device_id agp_intel_pci_table[] = {
  2265. #define ID(x) \
  2266. { \
  2267. .class = (PCI_CLASS_BRIDGE_HOST << 8), \
  2268. .class_mask = ~0, \
  2269. .vendor = PCI_VENDOR_ID_INTEL, \
  2270. .device = x, \
  2271. .subvendor = PCI_ANY_ID, \
  2272. .subdevice = PCI_ANY_ID, \
  2273. }
  2274. ID(PCI_DEVICE_ID_INTEL_82443LX_0),
  2275. ID(PCI_DEVICE_ID_INTEL_82443BX_0),
  2276. ID(PCI_DEVICE_ID_INTEL_82443GX_0),
  2277. ID(PCI_DEVICE_ID_INTEL_82810_MC1),
  2278. ID(PCI_DEVICE_ID_INTEL_82810_MC3),
  2279. ID(PCI_DEVICE_ID_INTEL_82810E_MC),
  2280. ID(PCI_DEVICE_ID_INTEL_82815_MC),
  2281. ID(PCI_DEVICE_ID_INTEL_82820_HB),
  2282. ID(PCI_DEVICE_ID_INTEL_82820_UP_HB),
  2283. ID(PCI_DEVICE_ID_INTEL_82830_HB),
  2284. ID(PCI_DEVICE_ID_INTEL_82840_HB),
  2285. ID(PCI_DEVICE_ID_INTEL_82845_HB),
  2286. ID(PCI_DEVICE_ID_INTEL_82845G_HB),
  2287. ID(PCI_DEVICE_ID_INTEL_82850_HB),
  2288. ID(PCI_DEVICE_ID_INTEL_82854_HB),
  2289. ID(PCI_DEVICE_ID_INTEL_82855PM_HB),
  2290. ID(PCI_DEVICE_ID_INTEL_82855GM_HB),
  2291. ID(PCI_DEVICE_ID_INTEL_82860_HB),
  2292. ID(PCI_DEVICE_ID_INTEL_82865_HB),
  2293. ID(PCI_DEVICE_ID_INTEL_82875_HB),
  2294. ID(PCI_DEVICE_ID_INTEL_7505_0),
  2295. ID(PCI_DEVICE_ID_INTEL_7205_0),
  2296. ID(PCI_DEVICE_ID_INTEL_E7221_HB),
  2297. ID(PCI_DEVICE_ID_INTEL_82915G_HB),
  2298. ID(PCI_DEVICE_ID_INTEL_82915GM_HB),
  2299. ID(PCI_DEVICE_ID_INTEL_82945G_HB),
  2300. ID(PCI_DEVICE_ID_INTEL_82945GM_HB),
  2301. ID(PCI_DEVICE_ID_INTEL_82945GME_HB),
  2302. ID(PCI_DEVICE_ID_INTEL_PINEVIEW_M_HB),
  2303. ID(PCI_DEVICE_ID_INTEL_PINEVIEW_HB),
  2304. ID(PCI_DEVICE_ID_INTEL_82946GZ_HB),
  2305. ID(PCI_DEVICE_ID_INTEL_82G35_HB),
  2306. ID(PCI_DEVICE_ID_INTEL_82965Q_HB),
  2307. ID(PCI_DEVICE_ID_INTEL_82965G_HB),
  2308. ID(PCI_DEVICE_ID_INTEL_82965GM_HB),
  2309. ID(PCI_DEVICE_ID_INTEL_82965GME_HB),
  2310. ID(PCI_DEVICE_ID_INTEL_G33_HB),
  2311. ID(PCI_DEVICE_ID_INTEL_Q35_HB),
  2312. ID(PCI_DEVICE_ID_INTEL_Q33_HB),
  2313. ID(PCI_DEVICE_ID_INTEL_GM45_HB),
  2314. ID(PCI_DEVICE_ID_INTEL_EAGLELAKE_HB),
  2315. ID(PCI_DEVICE_ID_INTEL_Q45_HB),
  2316. ID(PCI_DEVICE_ID_INTEL_G45_HB),
  2317. ID(PCI_DEVICE_ID_INTEL_G41_HB),
  2318. ID(PCI_DEVICE_ID_INTEL_B43_HB),
  2319. ID(PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB),
  2320. ID(PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB),
  2321. ID(PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB),
  2322. ID(PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB),
  2323. ID(PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB),
  2324. ID(PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_HB),
  2325. { }
  2326. };
  2327. MODULE_DEVICE_TABLE(pci, agp_intel_pci_table);
  2328. static struct pci_driver agp_intel_pci_driver = {
  2329. .name = "agpgart-intel",
  2330. .id_table = agp_intel_pci_table,
  2331. .probe = agp_intel_probe,
  2332. .remove = __devexit_p(agp_intel_remove),
  2333. #ifdef CONFIG_PM
  2334. .resume = agp_intel_resume,
  2335. #endif
  2336. };
  2337. static int __init agp_intel_init(void)
  2338. {
  2339. if (agp_off)
  2340. return -EINVAL;
  2341. return pci_register_driver(&agp_intel_pci_driver);
  2342. }
  2343. static void __exit agp_intel_cleanup(void)
  2344. {
  2345. pci_unregister_driver(&agp_intel_pci_driver);
  2346. }
  2347. module_init(agp_intel_init);
  2348. module_exit(agp_intel_cleanup);
  2349. MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
  2350. MODULE_LICENSE("GPL and additional rights");