sata_qstor.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685
  1. /*
  2. * sata_qstor.c - Pacific Digital Corporation QStor SATA
  3. *
  4. * Maintained by: Mark Lord <mlord@pobox.com>
  5. *
  6. * Copyright 2005 Pacific Digital Corporation.
  7. * (OSL/GPL code release authorized by Jalil Fadavi).
  8. *
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2, or (at your option)
  13. * any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; see the file COPYING. If not, write to
  22. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  23. *
  24. *
  25. * libata documentation is available via 'make {ps|pdf}docs',
  26. * as Documentation/DocBook/libata.*
  27. *
  28. */
  29. #include <linux/kernel.h>
  30. #include <linux/module.h>
  31. #include <linux/gfp.h>
  32. #include <linux/pci.h>
  33. #include <linux/init.h>
  34. #include <linux/blkdev.h>
  35. #include <linux/delay.h>
  36. #include <linux/interrupt.h>
  37. #include <linux/device.h>
  38. #include <scsi/scsi_host.h>
  39. #include <linux/libata.h>
  40. #define DRV_NAME "sata_qstor"
  41. #define DRV_VERSION "0.09"
  42. enum {
  43. QS_MMIO_BAR = 4,
  44. QS_PORTS = 4,
  45. QS_MAX_PRD = LIBATA_MAX_PRD,
  46. QS_CPB_ORDER = 6,
  47. QS_CPB_BYTES = (1 << QS_CPB_ORDER),
  48. QS_PRD_BYTES = QS_MAX_PRD * 16,
  49. QS_PKT_BYTES = QS_CPB_BYTES + QS_PRD_BYTES,
  50. /* global register offsets */
  51. QS_HCF_CNFG3 = 0x0003, /* host configuration offset */
  52. QS_HID_HPHY = 0x0004, /* host physical interface info */
  53. QS_HCT_CTRL = 0x00e4, /* global interrupt mask offset */
  54. QS_HST_SFF = 0x0100, /* host status fifo offset */
  55. QS_HVS_SERD3 = 0x0393, /* PHY enable offset */
  56. /* global control bits */
  57. QS_HPHY_64BIT = (1 << 1), /* 64-bit bus detected */
  58. QS_CNFG3_GSRST = 0x01, /* global chip reset */
  59. QS_SERD3_PHY_ENA = 0xf0, /* PHY detection ENAble*/
  60. /* per-channel register offsets */
  61. QS_CCF_CPBA = 0x0710, /* chan CPB base address */
  62. QS_CCF_CSEP = 0x0718, /* chan CPB separation factor */
  63. QS_CFC_HUFT = 0x0800, /* host upstream fifo threshold */
  64. QS_CFC_HDFT = 0x0804, /* host downstream fifo threshold */
  65. QS_CFC_DUFT = 0x0808, /* dev upstream fifo threshold */
  66. QS_CFC_DDFT = 0x080c, /* dev downstream fifo threshold */
  67. QS_CCT_CTR0 = 0x0900, /* chan control-0 offset */
  68. QS_CCT_CTR1 = 0x0901, /* chan control-1 offset */
  69. QS_CCT_CFF = 0x0a00, /* chan command fifo offset */
  70. /* channel control bits */
  71. QS_CTR0_REG = (1 << 1), /* register mode (vs. pkt mode) */
  72. QS_CTR0_CLER = (1 << 2), /* clear channel errors */
  73. QS_CTR1_RDEV = (1 << 1), /* sata phy/comms reset */
  74. QS_CTR1_RCHN = (1 << 4), /* reset channel logic */
  75. QS_CCF_RUN_PKT = 0x107, /* RUN a new dma PKT */
  76. /* pkt sub-field headers */
  77. QS_HCB_HDR = 0x01, /* Host Control Block header */
  78. QS_DCB_HDR = 0x02, /* Device Control Block header */
  79. /* pkt HCB flag bits */
  80. QS_HF_DIRO = (1 << 0), /* data DIRection Out */
  81. QS_HF_DAT = (1 << 3), /* DATa pkt */
  82. QS_HF_IEN = (1 << 4), /* Interrupt ENable */
  83. QS_HF_VLD = (1 << 5), /* VaLiD pkt */
  84. /* pkt DCB flag bits */
  85. QS_DF_PORD = (1 << 2), /* Pio OR Dma */
  86. QS_DF_ELBA = (1 << 3), /* Extended LBA (lba48) */
  87. /* PCI device IDs */
  88. board_2068_idx = 0, /* QStor 4-port SATA/RAID */
  89. };
  90. enum {
  91. QS_DMA_BOUNDARY = ~0UL
  92. };
  93. typedef enum { qs_state_mmio, qs_state_pkt } qs_state_t;
  94. struct qs_port_priv {
  95. u8 *pkt;
  96. dma_addr_t pkt_dma;
  97. qs_state_t state;
  98. };
  99. static int qs_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val);
  100. static int qs_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val);
  101. static int qs_ata_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
  102. static int qs_port_start(struct ata_port *ap);
  103. static void qs_host_stop(struct ata_host *host);
  104. static void qs_qc_prep(struct ata_queued_cmd *qc);
  105. static unsigned int qs_qc_issue(struct ata_queued_cmd *qc);
  106. static int qs_check_atapi_dma(struct ata_queued_cmd *qc);
  107. static void qs_bmdma_stop(struct ata_queued_cmd *qc);
  108. static u8 qs_bmdma_status(struct ata_port *ap);
  109. static void qs_freeze(struct ata_port *ap);
  110. static void qs_thaw(struct ata_port *ap);
  111. static int qs_prereset(struct ata_link *link, unsigned long deadline);
  112. static void qs_error_handler(struct ata_port *ap);
  113. static struct scsi_host_template qs_ata_sht = {
  114. ATA_BASE_SHT(DRV_NAME),
  115. .sg_tablesize = QS_MAX_PRD,
  116. .dma_boundary = QS_DMA_BOUNDARY,
  117. };
  118. static struct ata_port_operations qs_ata_ops = {
  119. .inherits = &ata_sff_port_ops,
  120. .check_atapi_dma = qs_check_atapi_dma,
  121. .bmdma_stop = qs_bmdma_stop,
  122. .bmdma_status = qs_bmdma_status,
  123. .qc_prep = qs_qc_prep,
  124. .qc_issue = qs_qc_issue,
  125. .freeze = qs_freeze,
  126. .thaw = qs_thaw,
  127. .prereset = qs_prereset,
  128. .softreset = ATA_OP_NULL,
  129. .error_handler = qs_error_handler,
  130. .post_internal_cmd = ATA_OP_NULL,
  131. .lost_interrupt = ATA_OP_NULL,
  132. .scr_read = qs_scr_read,
  133. .scr_write = qs_scr_write,
  134. .port_start = qs_port_start,
  135. .host_stop = qs_host_stop,
  136. };
  137. static const struct ata_port_info qs_port_info[] = {
  138. /* board_2068_idx */
  139. {
  140. .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  141. ATA_FLAG_MMIO | ATA_FLAG_PIO_POLLING,
  142. .pio_mask = ATA_PIO4_ONLY,
  143. .udma_mask = ATA_UDMA6,
  144. .port_ops = &qs_ata_ops,
  145. },
  146. };
  147. static const struct pci_device_id qs_ata_pci_tbl[] = {
  148. { PCI_VDEVICE(PDC, 0x2068), board_2068_idx },
  149. { } /* terminate list */
  150. };
  151. static struct pci_driver qs_ata_pci_driver = {
  152. .name = DRV_NAME,
  153. .id_table = qs_ata_pci_tbl,
  154. .probe = qs_ata_init_one,
  155. .remove = ata_pci_remove_one,
  156. };
  157. static void __iomem *qs_mmio_base(struct ata_host *host)
  158. {
  159. return host->iomap[QS_MMIO_BAR];
  160. }
  161. static int qs_check_atapi_dma(struct ata_queued_cmd *qc)
  162. {
  163. return 1; /* ATAPI DMA not supported */
  164. }
  165. static void qs_bmdma_stop(struct ata_queued_cmd *qc)
  166. {
  167. /* nothing */
  168. }
  169. static u8 qs_bmdma_status(struct ata_port *ap)
  170. {
  171. return 0;
  172. }
  173. static inline void qs_enter_reg_mode(struct ata_port *ap)
  174. {
  175. u8 __iomem *chan = qs_mmio_base(ap->host) + (ap->port_no * 0x4000);
  176. struct qs_port_priv *pp = ap->private_data;
  177. pp->state = qs_state_mmio;
  178. writeb(QS_CTR0_REG, chan + QS_CCT_CTR0);
  179. readb(chan + QS_CCT_CTR0); /* flush */
  180. }
  181. static inline void qs_reset_channel_logic(struct ata_port *ap)
  182. {
  183. u8 __iomem *chan = qs_mmio_base(ap->host) + (ap->port_no * 0x4000);
  184. writeb(QS_CTR1_RCHN, chan + QS_CCT_CTR1);
  185. readb(chan + QS_CCT_CTR0); /* flush */
  186. qs_enter_reg_mode(ap);
  187. }
  188. static void qs_freeze(struct ata_port *ap)
  189. {
  190. u8 __iomem *mmio_base = qs_mmio_base(ap->host);
  191. writeb(0, mmio_base + QS_HCT_CTRL); /* disable host interrupts */
  192. qs_enter_reg_mode(ap);
  193. }
  194. static void qs_thaw(struct ata_port *ap)
  195. {
  196. u8 __iomem *mmio_base = qs_mmio_base(ap->host);
  197. qs_enter_reg_mode(ap);
  198. writeb(1, mmio_base + QS_HCT_CTRL); /* enable host interrupts */
  199. }
  200. static int qs_prereset(struct ata_link *link, unsigned long deadline)
  201. {
  202. struct ata_port *ap = link->ap;
  203. qs_reset_channel_logic(ap);
  204. return ata_sff_prereset(link, deadline);
  205. }
  206. static int qs_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val)
  207. {
  208. if (sc_reg > SCR_CONTROL)
  209. return -EINVAL;
  210. *val = readl(link->ap->ioaddr.scr_addr + (sc_reg * 8));
  211. return 0;
  212. }
  213. static void qs_error_handler(struct ata_port *ap)
  214. {
  215. qs_enter_reg_mode(ap);
  216. ata_std_error_handler(ap);
  217. }
  218. static int qs_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val)
  219. {
  220. if (sc_reg > SCR_CONTROL)
  221. return -EINVAL;
  222. writel(val, link->ap->ioaddr.scr_addr + (sc_reg * 8));
  223. return 0;
  224. }
  225. static unsigned int qs_fill_sg(struct ata_queued_cmd *qc)
  226. {
  227. struct scatterlist *sg;
  228. struct ata_port *ap = qc->ap;
  229. struct qs_port_priv *pp = ap->private_data;
  230. u8 *prd = pp->pkt + QS_CPB_BYTES;
  231. unsigned int si;
  232. for_each_sg(qc->sg, sg, qc->n_elem, si) {
  233. u64 addr;
  234. u32 len;
  235. addr = sg_dma_address(sg);
  236. *(__le64 *)prd = cpu_to_le64(addr);
  237. prd += sizeof(u64);
  238. len = sg_dma_len(sg);
  239. *(__le32 *)prd = cpu_to_le32(len);
  240. prd += sizeof(u64);
  241. VPRINTK("PRD[%u] = (0x%llX, 0x%X)\n", si,
  242. (unsigned long long)addr, len);
  243. }
  244. return si;
  245. }
  246. static void qs_qc_prep(struct ata_queued_cmd *qc)
  247. {
  248. struct qs_port_priv *pp = qc->ap->private_data;
  249. u8 dflags = QS_DF_PORD, *buf = pp->pkt;
  250. u8 hflags = QS_HF_DAT | QS_HF_IEN | QS_HF_VLD;
  251. u64 addr;
  252. unsigned int nelem;
  253. VPRINTK("ENTER\n");
  254. qs_enter_reg_mode(qc->ap);
  255. if (qc->tf.protocol != ATA_PROT_DMA) {
  256. ata_sff_qc_prep(qc);
  257. return;
  258. }
  259. nelem = qs_fill_sg(qc);
  260. if ((qc->tf.flags & ATA_TFLAG_WRITE))
  261. hflags |= QS_HF_DIRO;
  262. if ((qc->tf.flags & ATA_TFLAG_LBA48))
  263. dflags |= QS_DF_ELBA;
  264. /* host control block (HCB) */
  265. buf[ 0] = QS_HCB_HDR;
  266. buf[ 1] = hflags;
  267. *(__le32 *)(&buf[ 4]) = cpu_to_le32(qc->nbytes);
  268. *(__le32 *)(&buf[ 8]) = cpu_to_le32(nelem);
  269. addr = ((u64)pp->pkt_dma) + QS_CPB_BYTES;
  270. *(__le64 *)(&buf[16]) = cpu_to_le64(addr);
  271. /* device control block (DCB) */
  272. buf[24] = QS_DCB_HDR;
  273. buf[28] = dflags;
  274. /* frame information structure (FIS) */
  275. ata_tf_to_fis(&qc->tf, 0, 1, &buf[32]);
  276. }
  277. static inline void qs_packet_start(struct ata_queued_cmd *qc)
  278. {
  279. struct ata_port *ap = qc->ap;
  280. u8 __iomem *chan = qs_mmio_base(ap->host) + (ap->port_no * 0x4000);
  281. VPRINTK("ENTER, ap %p\n", ap);
  282. writeb(QS_CTR0_CLER, chan + QS_CCT_CTR0);
  283. wmb(); /* flush PRDs and pkt to memory */
  284. writel(QS_CCF_RUN_PKT, chan + QS_CCT_CFF);
  285. readl(chan + QS_CCT_CFF); /* flush */
  286. }
  287. static unsigned int qs_qc_issue(struct ata_queued_cmd *qc)
  288. {
  289. struct qs_port_priv *pp = qc->ap->private_data;
  290. switch (qc->tf.protocol) {
  291. case ATA_PROT_DMA:
  292. pp->state = qs_state_pkt;
  293. qs_packet_start(qc);
  294. return 0;
  295. case ATAPI_PROT_DMA:
  296. BUG();
  297. break;
  298. default:
  299. break;
  300. }
  301. pp->state = qs_state_mmio;
  302. return ata_sff_qc_issue(qc);
  303. }
  304. static void qs_do_or_die(struct ata_queued_cmd *qc, u8 status)
  305. {
  306. qc->err_mask |= ac_err_mask(status);
  307. if (!qc->err_mask) {
  308. ata_qc_complete(qc);
  309. } else {
  310. struct ata_port *ap = qc->ap;
  311. struct ata_eh_info *ehi = &ap->link.eh_info;
  312. ata_ehi_clear_desc(ehi);
  313. ata_ehi_push_desc(ehi, "status 0x%02X", status);
  314. if (qc->err_mask == AC_ERR_DEV)
  315. ata_port_abort(ap);
  316. else
  317. ata_port_freeze(ap);
  318. }
  319. }
  320. static inline unsigned int qs_intr_pkt(struct ata_host *host)
  321. {
  322. unsigned int handled = 0;
  323. u8 sFFE;
  324. u8 __iomem *mmio_base = qs_mmio_base(host);
  325. do {
  326. u32 sff0 = readl(mmio_base + QS_HST_SFF);
  327. u32 sff1 = readl(mmio_base + QS_HST_SFF + 4);
  328. u8 sEVLD = (sff1 >> 30) & 0x01; /* valid flag */
  329. sFFE = sff1 >> 31; /* empty flag */
  330. if (sEVLD) {
  331. u8 sDST = sff0 >> 16; /* dev status */
  332. u8 sHST = sff1 & 0x3f; /* host status */
  333. unsigned int port_no = (sff1 >> 8) & 0x03;
  334. struct ata_port *ap = host->ports[port_no];
  335. DPRINTK("SFF=%08x%08x: sCHAN=%u sHST=%d sDST=%02x\n",
  336. sff1, sff0, port_no, sHST, sDST);
  337. handled = 1;
  338. if (ap && !(ap->flags & ATA_FLAG_DISABLED)) {
  339. struct ata_queued_cmd *qc;
  340. struct qs_port_priv *pp = ap->private_data;
  341. if (!pp || pp->state != qs_state_pkt)
  342. continue;
  343. qc = ata_qc_from_tag(ap, ap->link.active_tag);
  344. if (qc && (!(qc->tf.flags & ATA_TFLAG_POLLING))) {
  345. switch (sHST) {
  346. case 0: /* successful CPB */
  347. case 3: /* device error */
  348. qs_enter_reg_mode(qc->ap);
  349. qs_do_or_die(qc, sDST);
  350. break;
  351. default:
  352. break;
  353. }
  354. }
  355. }
  356. }
  357. } while (!sFFE);
  358. return handled;
  359. }
  360. static inline unsigned int qs_intr_mmio(struct ata_host *host)
  361. {
  362. unsigned int handled = 0, port_no;
  363. for (port_no = 0; port_no < host->n_ports; ++port_no) {
  364. struct ata_port *ap;
  365. ap = host->ports[port_no];
  366. if (ap &&
  367. !(ap->flags & ATA_FLAG_DISABLED)) {
  368. struct ata_queued_cmd *qc;
  369. struct qs_port_priv *pp;
  370. qc = ata_qc_from_tag(ap, ap->link.active_tag);
  371. if (!qc || !(qc->flags & ATA_QCFLAG_ACTIVE)) {
  372. /*
  373. * The qstor hardware generates spurious
  374. * interrupts from time to time when switching
  375. * in and out of packet mode.
  376. * There's no obvious way to know if we're
  377. * here now due to that, so just ack the irq
  378. * and pretend we knew it was ours.. (ugh).
  379. * This does not affect packet mode.
  380. */
  381. ata_sff_check_status(ap);
  382. handled = 1;
  383. continue;
  384. }
  385. pp = ap->private_data;
  386. if (!pp || pp->state != qs_state_mmio)
  387. continue;
  388. if (!(qc->tf.flags & ATA_TFLAG_POLLING))
  389. handled |= ata_sff_host_intr(ap, qc);
  390. }
  391. }
  392. return handled;
  393. }
  394. static irqreturn_t qs_intr(int irq, void *dev_instance)
  395. {
  396. struct ata_host *host = dev_instance;
  397. unsigned int handled = 0;
  398. unsigned long flags;
  399. VPRINTK("ENTER\n");
  400. spin_lock_irqsave(&host->lock, flags);
  401. handled = qs_intr_pkt(host) | qs_intr_mmio(host);
  402. spin_unlock_irqrestore(&host->lock, flags);
  403. VPRINTK("EXIT\n");
  404. return IRQ_RETVAL(handled);
  405. }
  406. static void qs_ata_setup_port(struct ata_ioports *port, void __iomem *base)
  407. {
  408. port->cmd_addr =
  409. port->data_addr = base + 0x400;
  410. port->error_addr =
  411. port->feature_addr = base + 0x408; /* hob_feature = 0x409 */
  412. port->nsect_addr = base + 0x410; /* hob_nsect = 0x411 */
  413. port->lbal_addr = base + 0x418; /* hob_lbal = 0x419 */
  414. port->lbam_addr = base + 0x420; /* hob_lbam = 0x421 */
  415. port->lbah_addr = base + 0x428; /* hob_lbah = 0x429 */
  416. port->device_addr = base + 0x430;
  417. port->status_addr =
  418. port->command_addr = base + 0x438;
  419. port->altstatus_addr =
  420. port->ctl_addr = base + 0x440;
  421. port->scr_addr = base + 0xc00;
  422. }
  423. static int qs_port_start(struct ata_port *ap)
  424. {
  425. struct device *dev = ap->host->dev;
  426. struct qs_port_priv *pp;
  427. void __iomem *mmio_base = qs_mmio_base(ap->host);
  428. void __iomem *chan = mmio_base + (ap->port_no * 0x4000);
  429. u64 addr;
  430. int rc;
  431. rc = ata_port_start(ap);
  432. if (rc)
  433. return rc;
  434. pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
  435. if (!pp)
  436. return -ENOMEM;
  437. pp->pkt = dmam_alloc_coherent(dev, QS_PKT_BYTES, &pp->pkt_dma,
  438. GFP_KERNEL);
  439. if (!pp->pkt)
  440. return -ENOMEM;
  441. memset(pp->pkt, 0, QS_PKT_BYTES);
  442. ap->private_data = pp;
  443. qs_enter_reg_mode(ap);
  444. addr = (u64)pp->pkt_dma;
  445. writel((u32) addr, chan + QS_CCF_CPBA);
  446. writel((u32)(addr >> 32), chan + QS_CCF_CPBA + 4);
  447. return 0;
  448. }
  449. static void qs_host_stop(struct ata_host *host)
  450. {
  451. void __iomem *mmio_base = qs_mmio_base(host);
  452. writeb(0, mmio_base + QS_HCT_CTRL); /* disable host interrupts */
  453. writeb(QS_CNFG3_GSRST, mmio_base + QS_HCF_CNFG3); /* global reset */
  454. }
  455. static void qs_host_init(struct ata_host *host, unsigned int chip_id)
  456. {
  457. void __iomem *mmio_base = host->iomap[QS_MMIO_BAR];
  458. unsigned int port_no;
  459. writeb(0, mmio_base + QS_HCT_CTRL); /* disable host interrupts */
  460. writeb(QS_CNFG3_GSRST, mmio_base + QS_HCF_CNFG3); /* global reset */
  461. /* reset each channel in turn */
  462. for (port_no = 0; port_no < host->n_ports; ++port_no) {
  463. u8 __iomem *chan = mmio_base + (port_no * 0x4000);
  464. writeb(QS_CTR1_RDEV|QS_CTR1_RCHN, chan + QS_CCT_CTR1);
  465. writeb(QS_CTR0_REG, chan + QS_CCT_CTR0);
  466. readb(chan + QS_CCT_CTR0); /* flush */
  467. }
  468. writeb(QS_SERD3_PHY_ENA, mmio_base + QS_HVS_SERD3); /* enable phy */
  469. for (port_no = 0; port_no < host->n_ports; ++port_no) {
  470. u8 __iomem *chan = mmio_base + (port_no * 0x4000);
  471. /* set FIFO depths to same settings as Windows driver */
  472. writew(32, chan + QS_CFC_HUFT);
  473. writew(32, chan + QS_CFC_HDFT);
  474. writew(10, chan + QS_CFC_DUFT);
  475. writew( 8, chan + QS_CFC_DDFT);
  476. /* set CPB size in bytes, as a power of two */
  477. writeb(QS_CPB_ORDER, chan + QS_CCF_CSEP);
  478. }
  479. writeb(1, mmio_base + QS_HCT_CTRL); /* enable host interrupts */
  480. }
  481. /*
  482. * The QStor understands 64-bit buses, and uses 64-bit fields
  483. * for DMA pointers regardless of bus width. We just have to
  484. * make sure our DMA masks are set appropriately for whatever
  485. * bridge lies between us and the QStor, and then the DMA mapping
  486. * code will ensure we only ever "see" appropriate buffer addresses.
  487. * If we're 32-bit limited somewhere, then our 64-bit fields will
  488. * just end up with zeros in the upper 32-bits, without any special
  489. * logic required outside of this routine (below).
  490. */
  491. static int qs_set_dma_masks(struct pci_dev *pdev, void __iomem *mmio_base)
  492. {
  493. u32 bus_info = readl(mmio_base + QS_HID_HPHY);
  494. int rc, have_64bit_bus = (bus_info & QS_HPHY_64BIT);
  495. if (have_64bit_bus &&
  496. !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
  497. rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
  498. if (rc) {
  499. rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  500. if (rc) {
  501. dev_printk(KERN_ERR, &pdev->dev,
  502. "64-bit DMA enable failed\n");
  503. return rc;
  504. }
  505. }
  506. } else {
  507. rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  508. if (rc) {
  509. dev_printk(KERN_ERR, &pdev->dev,
  510. "32-bit DMA enable failed\n");
  511. return rc;
  512. }
  513. rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  514. if (rc) {
  515. dev_printk(KERN_ERR, &pdev->dev,
  516. "32-bit consistent DMA enable failed\n");
  517. return rc;
  518. }
  519. }
  520. return 0;
  521. }
  522. static int qs_ata_init_one(struct pci_dev *pdev,
  523. const struct pci_device_id *ent)
  524. {
  525. static int printed_version;
  526. unsigned int board_idx = (unsigned int) ent->driver_data;
  527. const struct ata_port_info *ppi[] = { &qs_port_info[board_idx], NULL };
  528. struct ata_host *host;
  529. int rc, port_no;
  530. if (!printed_version++)
  531. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  532. /* alloc host */
  533. host = ata_host_alloc_pinfo(&pdev->dev, ppi, QS_PORTS);
  534. if (!host)
  535. return -ENOMEM;
  536. /* acquire resources and fill host */
  537. rc = pcim_enable_device(pdev);
  538. if (rc)
  539. return rc;
  540. if ((pci_resource_flags(pdev, QS_MMIO_BAR) & IORESOURCE_MEM) == 0)
  541. return -ENODEV;
  542. rc = pcim_iomap_regions(pdev, 1 << QS_MMIO_BAR, DRV_NAME);
  543. if (rc)
  544. return rc;
  545. host->iomap = pcim_iomap_table(pdev);
  546. rc = qs_set_dma_masks(pdev, host->iomap[QS_MMIO_BAR]);
  547. if (rc)
  548. return rc;
  549. for (port_no = 0; port_no < host->n_ports; ++port_no) {
  550. struct ata_port *ap = host->ports[port_no];
  551. unsigned int offset = port_no * 0x4000;
  552. void __iomem *chan = host->iomap[QS_MMIO_BAR] + offset;
  553. qs_ata_setup_port(&ap->ioaddr, chan);
  554. ata_port_pbar_desc(ap, QS_MMIO_BAR, -1, "mmio");
  555. ata_port_pbar_desc(ap, QS_MMIO_BAR, offset, "port");
  556. }
  557. /* initialize adapter */
  558. qs_host_init(host, board_idx);
  559. pci_set_master(pdev);
  560. return ata_host_activate(host, pdev->irq, qs_intr, IRQF_SHARED,
  561. &qs_ata_sht);
  562. }
  563. static int __init qs_ata_init(void)
  564. {
  565. return pci_register_driver(&qs_ata_pci_driver);
  566. }
  567. static void __exit qs_ata_exit(void)
  568. {
  569. pci_unregister_driver(&qs_ata_pci_driver);
  570. }
  571. MODULE_AUTHOR("Mark Lord");
  572. MODULE_DESCRIPTION("Pacific Digital Corporation QStor SATA low-level driver");
  573. MODULE_LICENSE("GPL");
  574. MODULE_DEVICE_TABLE(pci, qs_ata_pci_tbl);
  575. MODULE_VERSION(DRV_VERSION);
  576. module_init(qs_ata_init);
  577. module_exit(qs_ata_exit);