i8259.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558
  1. /*
  2. * 8259 interrupt controller emulation
  3. *
  4. * Copyright (c) 2003-2004 Fabrice Bellard
  5. * Copyright (c) 2007 Intel Corporation
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a copy
  8. * of this software and associated documentation files (the "Software"), to deal
  9. * in the Software without restriction, including without limitation the rights
  10. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  11. * copies of the Software, and to permit persons to whom the Software is
  12. * furnished to do so, subject to the following conditions:
  13. *
  14. * The above copyright notice and this permission notice shall be included in
  15. * all copies or substantial portions of the Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  21. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  22. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  23. * THE SOFTWARE.
  24. * Authors:
  25. * Yaozu (Eddie) Dong <Eddie.dong@intel.com>
  26. * Port from Qemu.
  27. */
  28. #include <linux/mm.h>
  29. #include <linux/slab.h>
  30. #include <linux/bitops.h>
  31. #include "irq.h"
  32. #include <linux/kvm_host.h>
  33. #include "trace.h"
  34. static void pic_clear_isr(struct kvm_kpic_state *s, int irq)
  35. {
  36. s->isr &= ~(1 << irq);
  37. s->isr_ack |= (1 << irq);
  38. if (s != &s->pics_state->pics[0])
  39. irq += 8;
  40. /*
  41. * We are dropping lock while calling ack notifiers since ack
  42. * notifier callbacks for assigned devices call into PIC recursively.
  43. * Other interrupt may be delivered to PIC while lock is dropped but
  44. * it should be safe since PIC state is already updated at this stage.
  45. */
  46. raw_spin_unlock(&s->pics_state->lock);
  47. kvm_notify_acked_irq(s->pics_state->kvm, SELECT_PIC(irq), irq);
  48. raw_spin_lock(&s->pics_state->lock);
  49. }
  50. void kvm_pic_clear_isr_ack(struct kvm *kvm)
  51. {
  52. struct kvm_pic *s = pic_irqchip(kvm);
  53. raw_spin_lock(&s->lock);
  54. s->pics[0].isr_ack = 0xff;
  55. s->pics[1].isr_ack = 0xff;
  56. raw_spin_unlock(&s->lock);
  57. }
  58. /*
  59. * set irq level. If an edge is detected, then the IRR is set to 1
  60. */
  61. static inline int pic_set_irq1(struct kvm_kpic_state *s, int irq, int level)
  62. {
  63. int mask, ret = 1;
  64. mask = 1 << irq;
  65. if (s->elcr & mask) /* level triggered */
  66. if (level) {
  67. ret = !(s->irr & mask);
  68. s->irr |= mask;
  69. s->last_irr |= mask;
  70. } else {
  71. s->irr &= ~mask;
  72. s->last_irr &= ~mask;
  73. }
  74. else /* edge triggered */
  75. if (level) {
  76. if ((s->last_irr & mask) == 0) {
  77. ret = !(s->irr & mask);
  78. s->irr |= mask;
  79. }
  80. s->last_irr |= mask;
  81. } else
  82. s->last_irr &= ~mask;
  83. return (s->imr & mask) ? -1 : ret;
  84. }
  85. /*
  86. * return the highest priority found in mask (highest = smallest
  87. * number). Return 8 if no irq
  88. */
  89. static inline int get_priority(struct kvm_kpic_state *s, int mask)
  90. {
  91. int priority;
  92. if (mask == 0)
  93. return 8;
  94. priority = 0;
  95. while ((mask & (1 << ((priority + s->priority_add) & 7))) == 0)
  96. priority++;
  97. return priority;
  98. }
  99. /*
  100. * return the pic wanted interrupt. return -1 if none
  101. */
  102. static int pic_get_irq(struct kvm_kpic_state *s)
  103. {
  104. int mask, cur_priority, priority;
  105. mask = s->irr & ~s->imr;
  106. priority = get_priority(s, mask);
  107. if (priority == 8)
  108. return -1;
  109. /*
  110. * compute current priority. If special fully nested mode on the
  111. * master, the IRQ coming from the slave is not taken into account
  112. * for the priority computation.
  113. */
  114. mask = s->isr;
  115. if (s->special_fully_nested_mode && s == &s->pics_state->pics[0])
  116. mask &= ~(1 << 2);
  117. cur_priority = get_priority(s, mask);
  118. if (priority < cur_priority)
  119. /*
  120. * higher priority found: an irq should be generated
  121. */
  122. return (priority + s->priority_add) & 7;
  123. else
  124. return -1;
  125. }
  126. /*
  127. * raise irq to CPU if necessary. must be called every time the active
  128. * irq may change
  129. */
  130. static void pic_update_irq(struct kvm_pic *s)
  131. {
  132. int irq2, irq;
  133. irq2 = pic_get_irq(&s->pics[1]);
  134. if (irq2 >= 0) {
  135. /*
  136. * if irq request by slave pic, signal master PIC
  137. */
  138. pic_set_irq1(&s->pics[0], 2, 1);
  139. pic_set_irq1(&s->pics[0], 2, 0);
  140. }
  141. irq = pic_get_irq(&s->pics[0]);
  142. if (irq >= 0)
  143. s->irq_request(s->irq_request_opaque, 1);
  144. else
  145. s->irq_request(s->irq_request_opaque, 0);
  146. }
  147. void kvm_pic_update_irq(struct kvm_pic *s)
  148. {
  149. raw_spin_lock(&s->lock);
  150. pic_update_irq(s);
  151. raw_spin_unlock(&s->lock);
  152. }
  153. int kvm_pic_set_irq(void *opaque, int irq, int level)
  154. {
  155. struct kvm_pic *s = opaque;
  156. int ret = -1;
  157. raw_spin_lock(&s->lock);
  158. if (irq >= 0 && irq < PIC_NUM_PINS) {
  159. ret = pic_set_irq1(&s->pics[irq >> 3], irq & 7, level);
  160. pic_update_irq(s);
  161. trace_kvm_pic_set_irq(irq >> 3, irq & 7, s->pics[irq >> 3].elcr,
  162. s->pics[irq >> 3].imr, ret == 0);
  163. }
  164. raw_spin_unlock(&s->lock);
  165. return ret;
  166. }
  167. /*
  168. * acknowledge interrupt 'irq'
  169. */
  170. static inline void pic_intack(struct kvm_kpic_state *s, int irq)
  171. {
  172. s->isr |= 1 << irq;
  173. /*
  174. * We don't clear a level sensitive interrupt here
  175. */
  176. if (!(s->elcr & (1 << irq)))
  177. s->irr &= ~(1 << irq);
  178. if (s->auto_eoi) {
  179. if (s->rotate_on_auto_eoi)
  180. s->priority_add = (irq + 1) & 7;
  181. pic_clear_isr(s, irq);
  182. }
  183. }
  184. int kvm_pic_read_irq(struct kvm *kvm)
  185. {
  186. int irq, irq2, intno;
  187. struct kvm_pic *s = pic_irqchip(kvm);
  188. raw_spin_lock(&s->lock);
  189. irq = pic_get_irq(&s->pics[0]);
  190. if (irq >= 0) {
  191. pic_intack(&s->pics[0], irq);
  192. if (irq == 2) {
  193. irq2 = pic_get_irq(&s->pics[1]);
  194. if (irq2 >= 0)
  195. pic_intack(&s->pics[1], irq2);
  196. else
  197. /*
  198. * spurious IRQ on slave controller
  199. */
  200. irq2 = 7;
  201. intno = s->pics[1].irq_base + irq2;
  202. irq = irq2 + 8;
  203. } else
  204. intno = s->pics[0].irq_base + irq;
  205. } else {
  206. /*
  207. * spurious IRQ on host controller
  208. */
  209. irq = 7;
  210. intno = s->pics[0].irq_base + irq;
  211. }
  212. pic_update_irq(s);
  213. raw_spin_unlock(&s->lock);
  214. return intno;
  215. }
  216. void kvm_pic_reset(struct kvm_kpic_state *s)
  217. {
  218. int irq;
  219. struct kvm *kvm = s->pics_state->irq_request_opaque;
  220. struct kvm_vcpu *vcpu0 = kvm->bsp_vcpu;
  221. u8 irr = s->irr, isr = s->imr;
  222. s->last_irr = 0;
  223. s->irr = 0;
  224. s->imr = 0;
  225. s->isr = 0;
  226. s->isr_ack = 0xff;
  227. s->priority_add = 0;
  228. s->irq_base = 0;
  229. s->read_reg_select = 0;
  230. s->poll = 0;
  231. s->special_mask = 0;
  232. s->init_state = 0;
  233. s->auto_eoi = 0;
  234. s->rotate_on_auto_eoi = 0;
  235. s->special_fully_nested_mode = 0;
  236. s->init4 = 0;
  237. for (irq = 0; irq < PIC_NUM_PINS/2; irq++) {
  238. if (vcpu0 && kvm_apic_accept_pic_intr(vcpu0))
  239. if (irr & (1 << irq) || isr & (1 << irq)) {
  240. pic_clear_isr(s, irq);
  241. }
  242. }
  243. }
  244. static void pic_ioport_write(void *opaque, u32 addr, u32 val)
  245. {
  246. struct kvm_kpic_state *s = opaque;
  247. int priority, cmd, irq;
  248. addr &= 1;
  249. if (addr == 0) {
  250. if (val & 0x10) {
  251. kvm_pic_reset(s); /* init */
  252. /*
  253. * deassert a pending interrupt
  254. */
  255. s->pics_state->irq_request(s->pics_state->
  256. irq_request_opaque, 0);
  257. s->init_state = 1;
  258. s->init4 = val & 1;
  259. if (val & 0x02)
  260. printk(KERN_ERR "single mode not supported");
  261. if (val & 0x08)
  262. printk(KERN_ERR
  263. "level sensitive irq not supported");
  264. } else if (val & 0x08) {
  265. if (val & 0x04)
  266. s->poll = 1;
  267. if (val & 0x02)
  268. s->read_reg_select = val & 1;
  269. if (val & 0x40)
  270. s->special_mask = (val >> 5) & 1;
  271. } else {
  272. cmd = val >> 5;
  273. switch (cmd) {
  274. case 0:
  275. case 4:
  276. s->rotate_on_auto_eoi = cmd >> 2;
  277. break;
  278. case 1: /* end of interrupt */
  279. case 5:
  280. priority = get_priority(s, s->isr);
  281. if (priority != 8) {
  282. irq = (priority + s->priority_add) & 7;
  283. if (cmd == 5)
  284. s->priority_add = (irq + 1) & 7;
  285. pic_clear_isr(s, irq);
  286. pic_update_irq(s->pics_state);
  287. }
  288. break;
  289. case 3:
  290. irq = val & 7;
  291. pic_clear_isr(s, irq);
  292. pic_update_irq(s->pics_state);
  293. break;
  294. case 6:
  295. s->priority_add = (val + 1) & 7;
  296. pic_update_irq(s->pics_state);
  297. break;
  298. case 7:
  299. irq = val & 7;
  300. s->priority_add = (irq + 1) & 7;
  301. pic_clear_isr(s, irq);
  302. pic_update_irq(s->pics_state);
  303. break;
  304. default:
  305. break; /* no operation */
  306. }
  307. }
  308. } else
  309. switch (s->init_state) {
  310. case 0: /* normal mode */
  311. s->imr = val;
  312. pic_update_irq(s->pics_state);
  313. break;
  314. case 1:
  315. s->irq_base = val & 0xf8;
  316. s->init_state = 2;
  317. break;
  318. case 2:
  319. if (s->init4)
  320. s->init_state = 3;
  321. else
  322. s->init_state = 0;
  323. break;
  324. case 3:
  325. s->special_fully_nested_mode = (val >> 4) & 1;
  326. s->auto_eoi = (val >> 1) & 1;
  327. s->init_state = 0;
  328. break;
  329. }
  330. }
  331. static u32 pic_poll_read(struct kvm_kpic_state *s, u32 addr1)
  332. {
  333. int ret;
  334. ret = pic_get_irq(s);
  335. if (ret >= 0) {
  336. if (addr1 >> 7) {
  337. s->pics_state->pics[0].isr &= ~(1 << 2);
  338. s->pics_state->pics[0].irr &= ~(1 << 2);
  339. }
  340. s->irr &= ~(1 << ret);
  341. pic_clear_isr(s, ret);
  342. if (addr1 >> 7 || ret != 2)
  343. pic_update_irq(s->pics_state);
  344. } else {
  345. ret = 0x07;
  346. pic_update_irq(s->pics_state);
  347. }
  348. return ret;
  349. }
  350. static u32 pic_ioport_read(void *opaque, u32 addr1)
  351. {
  352. struct kvm_kpic_state *s = opaque;
  353. unsigned int addr;
  354. int ret;
  355. addr = addr1;
  356. addr &= 1;
  357. if (s->poll) {
  358. ret = pic_poll_read(s, addr1);
  359. s->poll = 0;
  360. } else
  361. if (addr == 0)
  362. if (s->read_reg_select)
  363. ret = s->isr;
  364. else
  365. ret = s->irr;
  366. else
  367. ret = s->imr;
  368. return ret;
  369. }
  370. static void elcr_ioport_write(void *opaque, u32 addr, u32 val)
  371. {
  372. struct kvm_kpic_state *s = opaque;
  373. s->elcr = val & s->elcr_mask;
  374. }
  375. static u32 elcr_ioport_read(void *opaque, u32 addr1)
  376. {
  377. struct kvm_kpic_state *s = opaque;
  378. return s->elcr;
  379. }
  380. static int picdev_in_range(gpa_t addr)
  381. {
  382. switch (addr) {
  383. case 0x20:
  384. case 0x21:
  385. case 0xa0:
  386. case 0xa1:
  387. case 0x4d0:
  388. case 0x4d1:
  389. return 1;
  390. default:
  391. return 0;
  392. }
  393. }
  394. static inline struct kvm_pic *to_pic(struct kvm_io_device *dev)
  395. {
  396. return container_of(dev, struct kvm_pic, dev);
  397. }
  398. static int picdev_write(struct kvm_io_device *this,
  399. gpa_t addr, int len, const void *val)
  400. {
  401. struct kvm_pic *s = to_pic(this);
  402. unsigned char data = *(unsigned char *)val;
  403. if (!picdev_in_range(addr))
  404. return -EOPNOTSUPP;
  405. if (len != 1) {
  406. if (printk_ratelimit())
  407. printk(KERN_ERR "PIC: non byte write\n");
  408. return 0;
  409. }
  410. raw_spin_lock(&s->lock);
  411. switch (addr) {
  412. case 0x20:
  413. case 0x21:
  414. case 0xa0:
  415. case 0xa1:
  416. pic_ioport_write(&s->pics[addr >> 7], addr, data);
  417. break;
  418. case 0x4d0:
  419. case 0x4d1:
  420. elcr_ioport_write(&s->pics[addr & 1], addr, data);
  421. break;
  422. }
  423. raw_spin_unlock(&s->lock);
  424. return 0;
  425. }
  426. static int picdev_read(struct kvm_io_device *this,
  427. gpa_t addr, int len, void *val)
  428. {
  429. struct kvm_pic *s = to_pic(this);
  430. unsigned char data = 0;
  431. if (!picdev_in_range(addr))
  432. return -EOPNOTSUPP;
  433. if (len != 1) {
  434. if (printk_ratelimit())
  435. printk(KERN_ERR "PIC: non byte read\n");
  436. return 0;
  437. }
  438. raw_spin_lock(&s->lock);
  439. switch (addr) {
  440. case 0x20:
  441. case 0x21:
  442. case 0xa0:
  443. case 0xa1:
  444. data = pic_ioport_read(&s->pics[addr >> 7], addr);
  445. break;
  446. case 0x4d0:
  447. case 0x4d1:
  448. data = elcr_ioport_read(&s->pics[addr & 1], addr);
  449. break;
  450. }
  451. *(unsigned char *)val = data;
  452. raw_spin_unlock(&s->lock);
  453. return 0;
  454. }
  455. /*
  456. * callback when PIC0 irq status changed
  457. */
  458. static void pic_irq_request(void *opaque, int level)
  459. {
  460. struct kvm *kvm = opaque;
  461. struct kvm_vcpu *vcpu = kvm->bsp_vcpu;
  462. struct kvm_pic *s = pic_irqchip(kvm);
  463. int irq = pic_get_irq(&s->pics[0]);
  464. s->output = level;
  465. if (vcpu && level && (s->pics[0].isr_ack & (1 << irq))) {
  466. s->pics[0].isr_ack &= ~(1 << irq);
  467. kvm_vcpu_kick(vcpu);
  468. }
  469. }
  470. static const struct kvm_io_device_ops picdev_ops = {
  471. .read = picdev_read,
  472. .write = picdev_write,
  473. };
  474. struct kvm_pic *kvm_create_pic(struct kvm *kvm)
  475. {
  476. struct kvm_pic *s;
  477. int ret;
  478. s = kzalloc(sizeof(struct kvm_pic), GFP_KERNEL);
  479. if (!s)
  480. return NULL;
  481. raw_spin_lock_init(&s->lock);
  482. s->kvm = kvm;
  483. s->pics[0].elcr_mask = 0xf8;
  484. s->pics[1].elcr_mask = 0xde;
  485. s->irq_request = pic_irq_request;
  486. s->irq_request_opaque = kvm;
  487. s->pics[0].pics_state = s;
  488. s->pics[1].pics_state = s;
  489. /*
  490. * Initialize PIO device
  491. */
  492. kvm_iodevice_init(&s->dev, &picdev_ops);
  493. mutex_lock(&kvm->slots_lock);
  494. ret = kvm_io_bus_register_dev(kvm, KVM_PIO_BUS, &s->dev);
  495. mutex_unlock(&kvm->slots_lock);
  496. if (ret < 0) {
  497. kfree(s);
  498. return NULL;
  499. }
  500. return s;
  501. }
  502. void kvm_destroy_pic(struct kvm *kvm)
  503. {
  504. struct kvm_pic *vpic = kvm->arch.vpic;
  505. if (vpic) {
  506. kvm_io_bus_unregister_dev(kvm, KVM_PIO_BUS, &vpic->dev);
  507. kvm->arch.vpic = NULL;
  508. kfree(vpic);
  509. }
  510. }