emulate.c 71 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. *
  13. * Avi Kivity <avi@qumranet.com>
  14. * Yaniv Kamay <yaniv@qumranet.com>
  15. *
  16. * This work is licensed under the terms of the GNU GPL, version 2. See
  17. * the COPYING file in the top-level directory.
  18. *
  19. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  20. */
  21. #ifndef __KERNEL__
  22. #include <stdio.h>
  23. #include <stdint.h>
  24. #include <public/xen.h>
  25. #define DPRINTF(_f, _a ...) printf(_f , ## _a)
  26. #else
  27. #include <linux/kvm_host.h>
  28. #include "kvm_cache_regs.h"
  29. #define DPRINTF(x...) do {} while (0)
  30. #endif
  31. #include <linux/module.h>
  32. #include <asm/kvm_emulate.h>
  33. #include "x86.h"
  34. /*
  35. * Opcode effective-address decode tables.
  36. * Note that we only emulate instructions that have at least one memory
  37. * operand (excluding implicit stack references). We assume that stack
  38. * references and instruction fetches will never occur in special memory
  39. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  40. * not be handled.
  41. */
  42. /* Operand sizes: 8-bit operands or specified/overridden size. */
  43. #define ByteOp (1<<0) /* 8-bit operands. */
  44. /* Destination operand type. */
  45. #define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
  46. #define DstReg (2<<1) /* Register operand. */
  47. #define DstMem (3<<1) /* Memory operand. */
  48. #define DstAcc (4<<1) /* Destination Accumulator */
  49. #define DstMask (7<<1)
  50. /* Source operand type. */
  51. #define SrcNone (0<<4) /* No source operand. */
  52. #define SrcImplicit (0<<4) /* Source operand is implicit in the opcode. */
  53. #define SrcReg (1<<4) /* Register operand. */
  54. #define SrcMem (2<<4) /* Memory operand. */
  55. #define SrcMem16 (3<<4) /* Memory operand (16-bit). */
  56. #define SrcMem32 (4<<4) /* Memory operand (32-bit). */
  57. #define SrcImm (5<<4) /* Immediate operand. */
  58. #define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
  59. #define SrcOne (7<<4) /* Implied '1' */
  60. #define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
  61. #define SrcImmU (9<<4) /* Immediate operand, unsigned */
  62. #define SrcMask (0xf<<4)
  63. /* Generic ModRM decode. */
  64. #define ModRM (1<<8)
  65. /* Destination is only written; never read. */
  66. #define Mov (1<<9)
  67. #define BitOp (1<<10)
  68. #define MemAbs (1<<11) /* Memory operand is absolute displacement */
  69. #define String (1<<12) /* String instruction (rep capable) */
  70. #define Stack (1<<13) /* Stack instruction (push/pop) */
  71. #define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
  72. #define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
  73. #define GroupMask 0xff /* Group number stored in bits 0:7 */
  74. /* Misc flags */
  75. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  76. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  77. #define No64 (1<<28)
  78. /* Source 2 operand type */
  79. #define Src2None (0<<29)
  80. #define Src2CL (1<<29)
  81. #define Src2ImmByte (2<<29)
  82. #define Src2One (3<<29)
  83. #define Src2Imm16 (4<<29)
  84. #define Src2Mask (7<<29)
  85. enum {
  86. Group1_80, Group1_81, Group1_82, Group1_83,
  87. Group1A, Group3_Byte, Group3, Group4, Group5, Group7,
  88. Group8, Group9,
  89. };
  90. static u32 opcode_table[256] = {
  91. /* 0x00 - 0x07 */
  92. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  93. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  94. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  95. ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
  96. /* 0x08 - 0x0F */
  97. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  98. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  99. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  100. ImplicitOps | Stack | No64, 0,
  101. /* 0x10 - 0x17 */
  102. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  103. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  104. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  105. ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
  106. /* 0x18 - 0x1F */
  107. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  108. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  109. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  110. ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
  111. /* 0x20 - 0x27 */
  112. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  113. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  114. DstAcc | SrcImmByte, DstAcc | SrcImm, 0, 0,
  115. /* 0x28 - 0x2F */
  116. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  117. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  118. 0, 0, 0, 0,
  119. /* 0x30 - 0x37 */
  120. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  121. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  122. 0, 0, 0, 0,
  123. /* 0x38 - 0x3F */
  124. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  125. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  126. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  127. 0, 0,
  128. /* 0x40 - 0x47 */
  129. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  130. /* 0x48 - 0x4F */
  131. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  132. /* 0x50 - 0x57 */
  133. SrcReg | Stack, SrcReg | Stack, SrcReg | Stack, SrcReg | Stack,
  134. SrcReg | Stack, SrcReg | Stack, SrcReg | Stack, SrcReg | Stack,
  135. /* 0x58 - 0x5F */
  136. DstReg | Stack, DstReg | Stack, DstReg | Stack, DstReg | Stack,
  137. DstReg | Stack, DstReg | Stack, DstReg | Stack, DstReg | Stack,
  138. /* 0x60 - 0x67 */
  139. ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
  140. 0, DstReg | SrcMem32 | ModRM | Mov /* movsxd (x86/64) */ ,
  141. 0, 0, 0, 0,
  142. /* 0x68 - 0x6F */
  143. SrcImm | Mov | Stack, 0, SrcImmByte | Mov | Stack, 0,
  144. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps, /* insb, insw/insd */
  145. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps, /* outsb, outsw/outsd */
  146. /* 0x70 - 0x77 */
  147. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  148. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  149. /* 0x78 - 0x7F */
  150. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  151. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  152. /* 0x80 - 0x87 */
  153. Group | Group1_80, Group | Group1_81,
  154. Group | Group1_82, Group | Group1_83,
  155. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  156. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  157. /* 0x88 - 0x8F */
  158. ByteOp | DstMem | SrcReg | ModRM | Mov, DstMem | SrcReg | ModRM | Mov,
  159. ByteOp | DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  160. DstMem | SrcReg | ModRM | Mov, ModRM | DstReg,
  161. DstReg | SrcMem | ModRM | Mov, Group | Group1A,
  162. /* 0x90 - 0x97 */
  163. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  164. /* 0x98 - 0x9F */
  165. 0, 0, SrcImm | Src2Imm16 | No64, 0,
  166. ImplicitOps | Stack, ImplicitOps | Stack, 0, 0,
  167. /* 0xA0 - 0xA7 */
  168. ByteOp | DstReg | SrcMem | Mov | MemAbs, DstReg | SrcMem | Mov | MemAbs,
  169. ByteOp | DstMem | SrcReg | Mov | MemAbs, DstMem | SrcReg | Mov | MemAbs,
  170. ByteOp | ImplicitOps | Mov | String, ImplicitOps | Mov | String,
  171. ByteOp | ImplicitOps | String, ImplicitOps | String,
  172. /* 0xA8 - 0xAF */
  173. 0, 0, ByteOp | ImplicitOps | Mov | String, ImplicitOps | Mov | String,
  174. ByteOp | ImplicitOps | Mov | String, ImplicitOps | Mov | String,
  175. ByteOp | ImplicitOps | String, ImplicitOps | String,
  176. /* 0xB0 - 0xB7 */
  177. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  178. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  179. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  180. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  181. /* 0xB8 - 0xBF */
  182. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  183. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  184. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  185. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  186. /* 0xC0 - 0xC7 */
  187. ByteOp | DstMem | SrcImm | ModRM, DstMem | SrcImmByte | ModRM,
  188. 0, ImplicitOps | Stack, 0, 0,
  189. ByteOp | DstMem | SrcImm | ModRM | Mov, DstMem | SrcImm | ModRM | Mov,
  190. /* 0xC8 - 0xCF */
  191. 0, 0, 0, ImplicitOps | Stack,
  192. ImplicitOps, SrcImmByte, ImplicitOps | No64, ImplicitOps,
  193. /* 0xD0 - 0xD7 */
  194. ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
  195. ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
  196. 0, 0, 0, 0,
  197. /* 0xD8 - 0xDF */
  198. 0, 0, 0, 0, 0, 0, 0, 0,
  199. /* 0xE0 - 0xE7 */
  200. 0, 0, 0, 0,
  201. ByteOp | SrcImmUByte, SrcImmUByte,
  202. ByteOp | SrcImmUByte, SrcImmUByte,
  203. /* 0xE8 - 0xEF */
  204. SrcImm | Stack, SrcImm | ImplicitOps,
  205. SrcImmU | Src2Imm16 | No64, SrcImmByte | ImplicitOps,
  206. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps,
  207. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps,
  208. /* 0xF0 - 0xF7 */
  209. 0, 0, 0, 0,
  210. ImplicitOps | Priv, ImplicitOps, Group | Group3_Byte, Group | Group3,
  211. /* 0xF8 - 0xFF */
  212. ImplicitOps, 0, ImplicitOps, ImplicitOps,
  213. ImplicitOps, ImplicitOps, Group | Group4, Group | Group5,
  214. };
  215. static u32 twobyte_table[256] = {
  216. /* 0x00 - 0x0F */
  217. 0, Group | GroupDual | Group7, 0, 0,
  218. 0, ImplicitOps, ImplicitOps | Priv, 0,
  219. ImplicitOps | Priv, ImplicitOps | Priv, 0, 0,
  220. 0, ImplicitOps | ModRM, 0, 0,
  221. /* 0x10 - 0x1F */
  222. 0, 0, 0, 0, 0, 0, 0, 0, ImplicitOps | ModRM, 0, 0, 0, 0, 0, 0, 0,
  223. /* 0x20 - 0x2F */
  224. ModRM | ImplicitOps | Priv, ModRM | Priv,
  225. ModRM | ImplicitOps | Priv, ModRM | Priv,
  226. 0, 0, 0, 0,
  227. 0, 0, 0, 0, 0, 0, 0, 0,
  228. /* 0x30 - 0x3F */
  229. ImplicitOps | Priv, 0, ImplicitOps | Priv, 0,
  230. ImplicitOps, ImplicitOps | Priv, 0, 0,
  231. 0, 0, 0, 0, 0, 0, 0, 0,
  232. /* 0x40 - 0x47 */
  233. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  234. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  235. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  236. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  237. /* 0x48 - 0x4F */
  238. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  239. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  240. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  241. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  242. /* 0x50 - 0x5F */
  243. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  244. /* 0x60 - 0x6F */
  245. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  246. /* 0x70 - 0x7F */
  247. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  248. /* 0x80 - 0x8F */
  249. SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm,
  250. SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm,
  251. /* 0x90 - 0x9F */
  252. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  253. /* 0xA0 - 0xA7 */
  254. ImplicitOps | Stack, ImplicitOps | Stack,
  255. 0, DstMem | SrcReg | ModRM | BitOp,
  256. DstMem | SrcReg | Src2ImmByte | ModRM,
  257. DstMem | SrcReg | Src2CL | ModRM, 0, 0,
  258. /* 0xA8 - 0xAF */
  259. ImplicitOps | Stack, ImplicitOps | Stack,
  260. 0, DstMem | SrcReg | ModRM | BitOp | Lock,
  261. DstMem | SrcReg | Src2ImmByte | ModRM,
  262. DstMem | SrcReg | Src2CL | ModRM,
  263. ModRM, 0,
  264. /* 0xB0 - 0xB7 */
  265. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  266. 0, DstMem | SrcReg | ModRM | BitOp | Lock,
  267. 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
  268. DstReg | SrcMem16 | ModRM | Mov,
  269. /* 0xB8 - 0xBF */
  270. 0, 0,
  271. Group | Group8, DstMem | SrcReg | ModRM | BitOp | Lock,
  272. 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
  273. DstReg | SrcMem16 | ModRM | Mov,
  274. /* 0xC0 - 0xCF */
  275. 0, 0, 0, DstMem | SrcReg | ModRM | Mov,
  276. 0, 0, 0, Group | GroupDual | Group9,
  277. 0, 0, 0, 0, 0, 0, 0, 0,
  278. /* 0xD0 - 0xDF */
  279. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  280. /* 0xE0 - 0xEF */
  281. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  282. /* 0xF0 - 0xFF */
  283. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
  284. };
  285. static u32 group_table[] = {
  286. [Group1_80*8] =
  287. ByteOp | DstMem | SrcImm | ModRM | Lock,
  288. ByteOp | DstMem | SrcImm | ModRM | Lock,
  289. ByteOp | DstMem | SrcImm | ModRM | Lock,
  290. ByteOp | DstMem | SrcImm | ModRM | Lock,
  291. ByteOp | DstMem | SrcImm | ModRM | Lock,
  292. ByteOp | DstMem | SrcImm | ModRM | Lock,
  293. ByteOp | DstMem | SrcImm | ModRM | Lock,
  294. ByteOp | DstMem | SrcImm | ModRM,
  295. [Group1_81*8] =
  296. DstMem | SrcImm | ModRM | Lock,
  297. DstMem | SrcImm | ModRM | Lock,
  298. DstMem | SrcImm | ModRM | Lock,
  299. DstMem | SrcImm | ModRM | Lock,
  300. DstMem | SrcImm | ModRM | Lock,
  301. DstMem | SrcImm | ModRM | Lock,
  302. DstMem | SrcImm | ModRM | Lock,
  303. DstMem | SrcImm | ModRM,
  304. [Group1_82*8] =
  305. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  306. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  307. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  308. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  309. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  310. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  311. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  312. ByteOp | DstMem | SrcImm | ModRM | No64,
  313. [Group1_83*8] =
  314. DstMem | SrcImmByte | ModRM | Lock,
  315. DstMem | SrcImmByte | ModRM | Lock,
  316. DstMem | SrcImmByte | ModRM | Lock,
  317. DstMem | SrcImmByte | ModRM | Lock,
  318. DstMem | SrcImmByte | ModRM | Lock,
  319. DstMem | SrcImmByte | ModRM | Lock,
  320. DstMem | SrcImmByte | ModRM | Lock,
  321. DstMem | SrcImmByte | ModRM,
  322. [Group1A*8] =
  323. DstMem | SrcNone | ModRM | Mov | Stack, 0, 0, 0, 0, 0, 0, 0,
  324. [Group3_Byte*8] =
  325. ByteOp | SrcImm | DstMem | ModRM, 0,
  326. ByteOp | DstMem | SrcNone | ModRM, ByteOp | DstMem | SrcNone | ModRM,
  327. 0, 0, 0, 0,
  328. [Group3*8] =
  329. DstMem | SrcImm | ModRM, 0,
  330. DstMem | SrcNone | ModRM, DstMem | SrcNone | ModRM,
  331. 0, 0, 0, 0,
  332. [Group4*8] =
  333. ByteOp | DstMem | SrcNone | ModRM, ByteOp | DstMem | SrcNone | ModRM,
  334. 0, 0, 0, 0, 0, 0,
  335. [Group5*8] =
  336. DstMem | SrcNone | ModRM, DstMem | SrcNone | ModRM,
  337. SrcMem | ModRM | Stack, 0,
  338. SrcMem | ModRM | Stack, 0, SrcMem | ModRM | Stack, 0,
  339. [Group7*8] =
  340. 0, 0, ModRM | SrcMem | Priv, ModRM | SrcMem | Priv,
  341. SrcNone | ModRM | DstMem | Mov, 0,
  342. SrcMem16 | ModRM | Mov | Priv, SrcMem | ModRM | ByteOp | Priv,
  343. [Group8*8] =
  344. 0, 0, 0, 0,
  345. DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM | Lock,
  346. DstMem | SrcImmByte | ModRM | Lock, DstMem | SrcImmByte | ModRM | Lock,
  347. [Group9*8] =
  348. 0, ImplicitOps | ModRM | Lock, 0, 0, 0, 0, 0, 0,
  349. };
  350. static u32 group2_table[] = {
  351. [Group7*8] =
  352. SrcNone | ModRM | Priv, 0, 0, SrcNone | ModRM,
  353. SrcNone | ModRM | DstMem | Mov, 0,
  354. SrcMem16 | ModRM | Mov, 0,
  355. [Group9*8] =
  356. 0, 0, 0, 0, 0, 0, 0, 0,
  357. };
  358. /* EFLAGS bit definitions. */
  359. #define EFLG_ID (1<<21)
  360. #define EFLG_VIP (1<<20)
  361. #define EFLG_VIF (1<<19)
  362. #define EFLG_AC (1<<18)
  363. #define EFLG_VM (1<<17)
  364. #define EFLG_RF (1<<16)
  365. #define EFLG_IOPL (3<<12)
  366. #define EFLG_NT (1<<14)
  367. #define EFLG_OF (1<<11)
  368. #define EFLG_DF (1<<10)
  369. #define EFLG_IF (1<<9)
  370. #define EFLG_TF (1<<8)
  371. #define EFLG_SF (1<<7)
  372. #define EFLG_ZF (1<<6)
  373. #define EFLG_AF (1<<4)
  374. #define EFLG_PF (1<<2)
  375. #define EFLG_CF (1<<0)
  376. /*
  377. * Instruction emulation:
  378. * Most instructions are emulated directly via a fragment of inline assembly
  379. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  380. * any modified flags.
  381. */
  382. #if defined(CONFIG_X86_64)
  383. #define _LO32 "k" /* force 32-bit operand */
  384. #define _STK "%%rsp" /* stack pointer */
  385. #elif defined(__i386__)
  386. #define _LO32 "" /* force 32-bit operand */
  387. #define _STK "%%esp" /* stack pointer */
  388. #endif
  389. /*
  390. * These EFLAGS bits are restored from saved value during emulation, and
  391. * any changes are written back to the saved value after emulation.
  392. */
  393. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  394. /* Before executing instruction: restore necessary bits in EFLAGS. */
  395. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  396. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  397. "movl %"_sav",%"_LO32 _tmp"; " \
  398. "push %"_tmp"; " \
  399. "push %"_tmp"; " \
  400. "movl %"_msk",%"_LO32 _tmp"; " \
  401. "andl %"_LO32 _tmp",("_STK"); " \
  402. "pushf; " \
  403. "notl %"_LO32 _tmp"; " \
  404. "andl %"_LO32 _tmp",("_STK"); " \
  405. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  406. "pop %"_tmp"; " \
  407. "orl %"_LO32 _tmp",("_STK"); " \
  408. "popf; " \
  409. "pop %"_sav"; "
  410. /* After executing instruction: write-back necessary bits in EFLAGS. */
  411. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  412. /* _sav |= EFLAGS & _msk; */ \
  413. "pushf; " \
  414. "pop %"_tmp"; " \
  415. "andl %"_msk",%"_LO32 _tmp"; " \
  416. "orl %"_LO32 _tmp",%"_sav"; "
  417. #ifdef CONFIG_X86_64
  418. #define ON64(x) x
  419. #else
  420. #define ON64(x)
  421. #endif
  422. #define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix) \
  423. do { \
  424. __asm__ __volatile__ ( \
  425. _PRE_EFLAGS("0", "4", "2") \
  426. _op _suffix " %"_x"3,%1; " \
  427. _POST_EFLAGS("0", "4", "2") \
  428. : "=m" (_eflags), "=m" ((_dst).val), \
  429. "=&r" (_tmp) \
  430. : _y ((_src).val), "i" (EFLAGS_MASK)); \
  431. } while (0)
  432. /* Raw emulation: instruction has two explicit operands. */
  433. #define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
  434. do { \
  435. unsigned long _tmp; \
  436. \
  437. switch ((_dst).bytes) { \
  438. case 2: \
  439. ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w"); \
  440. break; \
  441. case 4: \
  442. ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l"); \
  443. break; \
  444. case 8: \
  445. ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q")); \
  446. break; \
  447. } \
  448. } while (0)
  449. #define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  450. do { \
  451. unsigned long _tmp; \
  452. switch ((_dst).bytes) { \
  453. case 1: \
  454. ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b"); \
  455. break; \
  456. default: \
  457. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  458. _wx, _wy, _lx, _ly, _qx, _qy); \
  459. break; \
  460. } \
  461. } while (0)
  462. /* Source operand is byte-sized and may be restricted to just %cl. */
  463. #define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
  464. __emulate_2op(_op, _src, _dst, _eflags, \
  465. "b", "c", "b", "c", "b", "c", "b", "c")
  466. /* Source operand is byte, word, long or quad sized. */
  467. #define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
  468. __emulate_2op(_op, _src, _dst, _eflags, \
  469. "b", "q", "w", "r", _LO32, "r", "", "r")
  470. /* Source operand is word, long or quad sized. */
  471. #define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
  472. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  473. "w", "r", _LO32, "r", "", "r")
  474. /* Instruction has three operands and one operand is stored in ECX register */
  475. #define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
  476. do { \
  477. unsigned long _tmp; \
  478. _type _clv = (_cl).val; \
  479. _type _srcv = (_src).val; \
  480. _type _dstv = (_dst).val; \
  481. \
  482. __asm__ __volatile__ ( \
  483. _PRE_EFLAGS("0", "5", "2") \
  484. _op _suffix " %4,%1 \n" \
  485. _POST_EFLAGS("0", "5", "2") \
  486. : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
  487. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  488. ); \
  489. \
  490. (_cl).val = (unsigned long) _clv; \
  491. (_src).val = (unsigned long) _srcv; \
  492. (_dst).val = (unsigned long) _dstv; \
  493. } while (0)
  494. #define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
  495. do { \
  496. switch ((_dst).bytes) { \
  497. case 2: \
  498. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  499. "w", unsigned short); \
  500. break; \
  501. case 4: \
  502. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  503. "l", unsigned int); \
  504. break; \
  505. case 8: \
  506. ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  507. "q", unsigned long)); \
  508. break; \
  509. } \
  510. } while (0)
  511. #define __emulate_1op(_op, _dst, _eflags, _suffix) \
  512. do { \
  513. unsigned long _tmp; \
  514. \
  515. __asm__ __volatile__ ( \
  516. _PRE_EFLAGS("0", "3", "2") \
  517. _op _suffix " %1; " \
  518. _POST_EFLAGS("0", "3", "2") \
  519. : "=m" (_eflags), "+m" ((_dst).val), \
  520. "=&r" (_tmp) \
  521. : "i" (EFLAGS_MASK)); \
  522. } while (0)
  523. /* Instruction has only one explicit operand (no source operand). */
  524. #define emulate_1op(_op, _dst, _eflags) \
  525. do { \
  526. switch ((_dst).bytes) { \
  527. case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
  528. case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
  529. case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
  530. case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
  531. } \
  532. } while (0)
  533. /* Fetch next part of the instruction being emulated. */
  534. #define insn_fetch(_type, _size, _eip) \
  535. ({ unsigned long _x; \
  536. rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
  537. if (rc != 0) \
  538. goto done; \
  539. (_eip) += (_size); \
  540. (_type)_x; \
  541. })
  542. static inline unsigned long ad_mask(struct decode_cache *c)
  543. {
  544. return (1UL << (c->ad_bytes << 3)) - 1;
  545. }
  546. /* Access/update address held in a register, based on addressing mode. */
  547. static inline unsigned long
  548. address_mask(struct decode_cache *c, unsigned long reg)
  549. {
  550. if (c->ad_bytes == sizeof(unsigned long))
  551. return reg;
  552. else
  553. return reg & ad_mask(c);
  554. }
  555. static inline unsigned long
  556. register_address(struct decode_cache *c, unsigned long base, unsigned long reg)
  557. {
  558. return base + address_mask(c, reg);
  559. }
  560. static inline void
  561. register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
  562. {
  563. if (c->ad_bytes == sizeof(unsigned long))
  564. *reg += inc;
  565. else
  566. *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
  567. }
  568. static inline void jmp_rel(struct decode_cache *c, int rel)
  569. {
  570. register_address_increment(c, &c->eip, rel);
  571. }
  572. static void set_seg_override(struct decode_cache *c, int seg)
  573. {
  574. c->has_seg_override = true;
  575. c->seg_override = seg;
  576. }
  577. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
  578. {
  579. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  580. return 0;
  581. return kvm_x86_ops->get_segment_base(ctxt->vcpu, seg);
  582. }
  583. static unsigned long seg_override_base(struct x86_emulate_ctxt *ctxt,
  584. struct decode_cache *c)
  585. {
  586. if (!c->has_seg_override)
  587. return 0;
  588. return seg_base(ctxt, c->seg_override);
  589. }
  590. static unsigned long es_base(struct x86_emulate_ctxt *ctxt)
  591. {
  592. return seg_base(ctxt, VCPU_SREG_ES);
  593. }
  594. static unsigned long ss_base(struct x86_emulate_ctxt *ctxt)
  595. {
  596. return seg_base(ctxt, VCPU_SREG_SS);
  597. }
  598. static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
  599. struct x86_emulate_ops *ops,
  600. unsigned long linear, u8 *dest)
  601. {
  602. struct fetch_cache *fc = &ctxt->decode.fetch;
  603. int rc;
  604. int size;
  605. if (linear < fc->start || linear >= fc->end) {
  606. size = min(15UL, PAGE_SIZE - offset_in_page(linear));
  607. rc = ops->fetch(linear, fc->data, size, ctxt->vcpu, NULL);
  608. if (rc)
  609. return rc;
  610. fc->start = linear;
  611. fc->end = linear + size;
  612. }
  613. *dest = fc->data[linear - fc->start];
  614. return 0;
  615. }
  616. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  617. struct x86_emulate_ops *ops,
  618. unsigned long eip, void *dest, unsigned size)
  619. {
  620. int rc = 0;
  621. /* x86 instructions are limited to 15 bytes. */
  622. if (eip + size - ctxt->decode.eip_orig > 15)
  623. return X86EMUL_UNHANDLEABLE;
  624. eip += ctxt->cs_base;
  625. while (size--) {
  626. rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
  627. if (rc)
  628. return rc;
  629. }
  630. return 0;
  631. }
  632. /*
  633. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  634. * pointer into the block that addresses the relevant register.
  635. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  636. */
  637. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  638. int highbyte_regs)
  639. {
  640. void *p;
  641. p = &regs[modrm_reg];
  642. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  643. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  644. return p;
  645. }
  646. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  647. struct x86_emulate_ops *ops,
  648. void *ptr,
  649. u16 *size, unsigned long *address, int op_bytes)
  650. {
  651. int rc;
  652. if (op_bytes == 2)
  653. op_bytes = 3;
  654. *address = 0;
  655. rc = ops->read_std((unsigned long)ptr, (unsigned long *)size, 2,
  656. ctxt->vcpu, NULL);
  657. if (rc)
  658. return rc;
  659. rc = ops->read_std((unsigned long)ptr + 2, address, op_bytes,
  660. ctxt->vcpu, NULL);
  661. return rc;
  662. }
  663. static int test_cc(unsigned int condition, unsigned int flags)
  664. {
  665. int rc = 0;
  666. switch ((condition & 15) >> 1) {
  667. case 0: /* o */
  668. rc |= (flags & EFLG_OF);
  669. break;
  670. case 1: /* b/c/nae */
  671. rc |= (flags & EFLG_CF);
  672. break;
  673. case 2: /* z/e */
  674. rc |= (flags & EFLG_ZF);
  675. break;
  676. case 3: /* be/na */
  677. rc |= (flags & (EFLG_CF|EFLG_ZF));
  678. break;
  679. case 4: /* s */
  680. rc |= (flags & EFLG_SF);
  681. break;
  682. case 5: /* p/pe */
  683. rc |= (flags & EFLG_PF);
  684. break;
  685. case 7: /* le/ng */
  686. rc |= (flags & EFLG_ZF);
  687. /* fall through */
  688. case 6: /* l/nge */
  689. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  690. break;
  691. }
  692. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  693. return (!!rc ^ (condition & 1));
  694. }
  695. static void decode_register_operand(struct operand *op,
  696. struct decode_cache *c,
  697. int inhibit_bytereg)
  698. {
  699. unsigned reg = c->modrm_reg;
  700. int highbyte_regs = c->rex_prefix == 0;
  701. if (!(c->d & ModRM))
  702. reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
  703. op->type = OP_REG;
  704. if ((c->d & ByteOp) && !inhibit_bytereg) {
  705. op->ptr = decode_register(reg, c->regs, highbyte_regs);
  706. op->val = *(u8 *)op->ptr;
  707. op->bytes = 1;
  708. } else {
  709. op->ptr = decode_register(reg, c->regs, 0);
  710. op->bytes = c->op_bytes;
  711. switch (op->bytes) {
  712. case 2:
  713. op->val = *(u16 *)op->ptr;
  714. break;
  715. case 4:
  716. op->val = *(u32 *)op->ptr;
  717. break;
  718. case 8:
  719. op->val = *(u64 *) op->ptr;
  720. break;
  721. }
  722. }
  723. op->orig_val = op->val;
  724. }
  725. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  726. struct x86_emulate_ops *ops)
  727. {
  728. struct decode_cache *c = &ctxt->decode;
  729. u8 sib;
  730. int index_reg = 0, base_reg = 0, scale;
  731. int rc = 0;
  732. if (c->rex_prefix) {
  733. c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
  734. index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
  735. c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
  736. }
  737. c->modrm = insn_fetch(u8, 1, c->eip);
  738. c->modrm_mod |= (c->modrm & 0xc0) >> 6;
  739. c->modrm_reg |= (c->modrm & 0x38) >> 3;
  740. c->modrm_rm |= (c->modrm & 0x07);
  741. c->modrm_ea = 0;
  742. c->use_modrm_ea = 1;
  743. if (c->modrm_mod == 3) {
  744. c->modrm_ptr = decode_register(c->modrm_rm,
  745. c->regs, c->d & ByteOp);
  746. c->modrm_val = *(unsigned long *)c->modrm_ptr;
  747. return rc;
  748. }
  749. if (c->ad_bytes == 2) {
  750. unsigned bx = c->regs[VCPU_REGS_RBX];
  751. unsigned bp = c->regs[VCPU_REGS_RBP];
  752. unsigned si = c->regs[VCPU_REGS_RSI];
  753. unsigned di = c->regs[VCPU_REGS_RDI];
  754. /* 16-bit ModR/M decode. */
  755. switch (c->modrm_mod) {
  756. case 0:
  757. if (c->modrm_rm == 6)
  758. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  759. break;
  760. case 1:
  761. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  762. break;
  763. case 2:
  764. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  765. break;
  766. }
  767. switch (c->modrm_rm) {
  768. case 0:
  769. c->modrm_ea += bx + si;
  770. break;
  771. case 1:
  772. c->modrm_ea += bx + di;
  773. break;
  774. case 2:
  775. c->modrm_ea += bp + si;
  776. break;
  777. case 3:
  778. c->modrm_ea += bp + di;
  779. break;
  780. case 4:
  781. c->modrm_ea += si;
  782. break;
  783. case 5:
  784. c->modrm_ea += di;
  785. break;
  786. case 6:
  787. if (c->modrm_mod != 0)
  788. c->modrm_ea += bp;
  789. break;
  790. case 7:
  791. c->modrm_ea += bx;
  792. break;
  793. }
  794. if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
  795. (c->modrm_rm == 6 && c->modrm_mod != 0))
  796. if (!c->has_seg_override)
  797. set_seg_override(c, VCPU_SREG_SS);
  798. c->modrm_ea = (u16)c->modrm_ea;
  799. } else {
  800. /* 32/64-bit ModR/M decode. */
  801. if ((c->modrm_rm & 7) == 4) {
  802. sib = insn_fetch(u8, 1, c->eip);
  803. index_reg |= (sib >> 3) & 7;
  804. base_reg |= sib & 7;
  805. scale = sib >> 6;
  806. if ((base_reg & 7) == 5 && c->modrm_mod == 0)
  807. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  808. else
  809. c->modrm_ea += c->regs[base_reg];
  810. if (index_reg != 4)
  811. c->modrm_ea += c->regs[index_reg] << scale;
  812. } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
  813. if (ctxt->mode == X86EMUL_MODE_PROT64)
  814. c->rip_relative = 1;
  815. } else
  816. c->modrm_ea += c->regs[c->modrm_rm];
  817. switch (c->modrm_mod) {
  818. case 0:
  819. if (c->modrm_rm == 5)
  820. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  821. break;
  822. case 1:
  823. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  824. break;
  825. case 2:
  826. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  827. break;
  828. }
  829. }
  830. done:
  831. return rc;
  832. }
  833. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  834. struct x86_emulate_ops *ops)
  835. {
  836. struct decode_cache *c = &ctxt->decode;
  837. int rc = 0;
  838. switch (c->ad_bytes) {
  839. case 2:
  840. c->modrm_ea = insn_fetch(u16, 2, c->eip);
  841. break;
  842. case 4:
  843. c->modrm_ea = insn_fetch(u32, 4, c->eip);
  844. break;
  845. case 8:
  846. c->modrm_ea = insn_fetch(u64, 8, c->eip);
  847. break;
  848. }
  849. done:
  850. return rc;
  851. }
  852. int
  853. x86_decode_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  854. {
  855. struct decode_cache *c = &ctxt->decode;
  856. int rc = 0;
  857. int mode = ctxt->mode;
  858. int def_op_bytes, def_ad_bytes, group;
  859. /* Shadow copy of register state. Committed on successful emulation. */
  860. memset(c, 0, sizeof(struct decode_cache));
  861. c->eip = c->eip_orig = kvm_rip_read(ctxt->vcpu);
  862. ctxt->cs_base = seg_base(ctxt, VCPU_SREG_CS);
  863. memcpy(c->regs, ctxt->vcpu->arch.regs, sizeof c->regs);
  864. switch (mode) {
  865. case X86EMUL_MODE_REAL:
  866. case X86EMUL_MODE_VM86:
  867. case X86EMUL_MODE_PROT16:
  868. def_op_bytes = def_ad_bytes = 2;
  869. break;
  870. case X86EMUL_MODE_PROT32:
  871. def_op_bytes = def_ad_bytes = 4;
  872. break;
  873. #ifdef CONFIG_X86_64
  874. case X86EMUL_MODE_PROT64:
  875. def_op_bytes = 4;
  876. def_ad_bytes = 8;
  877. break;
  878. #endif
  879. default:
  880. return -1;
  881. }
  882. c->op_bytes = def_op_bytes;
  883. c->ad_bytes = def_ad_bytes;
  884. /* Legacy prefixes. */
  885. for (;;) {
  886. switch (c->b = insn_fetch(u8, 1, c->eip)) {
  887. case 0x66: /* operand-size override */
  888. /* switch between 2/4 bytes */
  889. c->op_bytes = def_op_bytes ^ 6;
  890. break;
  891. case 0x67: /* address-size override */
  892. if (mode == X86EMUL_MODE_PROT64)
  893. /* switch between 4/8 bytes */
  894. c->ad_bytes = def_ad_bytes ^ 12;
  895. else
  896. /* switch between 2/4 bytes */
  897. c->ad_bytes = def_ad_bytes ^ 6;
  898. break;
  899. case 0x26: /* ES override */
  900. case 0x2e: /* CS override */
  901. case 0x36: /* SS override */
  902. case 0x3e: /* DS override */
  903. set_seg_override(c, (c->b >> 3) & 3);
  904. break;
  905. case 0x64: /* FS override */
  906. case 0x65: /* GS override */
  907. set_seg_override(c, c->b & 7);
  908. break;
  909. case 0x40 ... 0x4f: /* REX */
  910. if (mode != X86EMUL_MODE_PROT64)
  911. goto done_prefixes;
  912. c->rex_prefix = c->b;
  913. continue;
  914. case 0xf0: /* LOCK */
  915. c->lock_prefix = 1;
  916. break;
  917. case 0xf2: /* REPNE/REPNZ */
  918. c->rep_prefix = REPNE_PREFIX;
  919. break;
  920. case 0xf3: /* REP/REPE/REPZ */
  921. c->rep_prefix = REPE_PREFIX;
  922. break;
  923. default:
  924. goto done_prefixes;
  925. }
  926. /* Any legacy prefix after a REX prefix nullifies its effect. */
  927. c->rex_prefix = 0;
  928. }
  929. done_prefixes:
  930. /* REX prefix. */
  931. if (c->rex_prefix)
  932. if (c->rex_prefix & 8)
  933. c->op_bytes = 8; /* REX.W */
  934. /* Opcode byte(s). */
  935. c->d = opcode_table[c->b];
  936. if (c->d == 0) {
  937. /* Two-byte opcode? */
  938. if (c->b == 0x0f) {
  939. c->twobyte = 1;
  940. c->b = insn_fetch(u8, 1, c->eip);
  941. c->d = twobyte_table[c->b];
  942. }
  943. }
  944. if (mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
  945. kvm_report_emulation_failure(ctxt->vcpu, "invalid x86/64 instruction");
  946. return -1;
  947. }
  948. if (c->d & Group) {
  949. group = c->d & GroupMask;
  950. c->modrm = insn_fetch(u8, 1, c->eip);
  951. --c->eip;
  952. group = (group << 3) + ((c->modrm >> 3) & 7);
  953. if ((c->d & GroupDual) && (c->modrm >> 6) == 3)
  954. c->d = group2_table[group];
  955. else
  956. c->d = group_table[group];
  957. }
  958. /* Unrecognised? */
  959. if (c->d == 0) {
  960. DPRINTF("Cannot emulate %02x\n", c->b);
  961. return -1;
  962. }
  963. if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
  964. c->op_bytes = 8;
  965. /* ModRM and SIB bytes. */
  966. if (c->d & ModRM)
  967. rc = decode_modrm(ctxt, ops);
  968. else if (c->d & MemAbs)
  969. rc = decode_abs(ctxt, ops);
  970. if (rc)
  971. goto done;
  972. if (!c->has_seg_override)
  973. set_seg_override(c, VCPU_SREG_DS);
  974. if (!(!c->twobyte && c->b == 0x8d))
  975. c->modrm_ea += seg_override_base(ctxt, c);
  976. if (c->ad_bytes != 8)
  977. c->modrm_ea = (u32)c->modrm_ea;
  978. /*
  979. * Decode and fetch the source operand: register, memory
  980. * or immediate.
  981. */
  982. switch (c->d & SrcMask) {
  983. case SrcNone:
  984. break;
  985. case SrcReg:
  986. decode_register_operand(&c->src, c, 0);
  987. break;
  988. case SrcMem16:
  989. c->src.bytes = 2;
  990. goto srcmem_common;
  991. case SrcMem32:
  992. c->src.bytes = 4;
  993. goto srcmem_common;
  994. case SrcMem:
  995. c->src.bytes = (c->d & ByteOp) ? 1 :
  996. c->op_bytes;
  997. /* Don't fetch the address for invlpg: it could be unmapped. */
  998. if (c->twobyte && c->b == 0x01 && c->modrm_reg == 7)
  999. break;
  1000. srcmem_common:
  1001. /*
  1002. * For instructions with a ModR/M byte, switch to register
  1003. * access if Mod = 3.
  1004. */
  1005. if ((c->d & ModRM) && c->modrm_mod == 3) {
  1006. c->src.type = OP_REG;
  1007. c->src.val = c->modrm_val;
  1008. c->src.ptr = c->modrm_ptr;
  1009. break;
  1010. }
  1011. c->src.type = OP_MEM;
  1012. break;
  1013. case SrcImm:
  1014. case SrcImmU:
  1015. c->src.type = OP_IMM;
  1016. c->src.ptr = (unsigned long *)c->eip;
  1017. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1018. if (c->src.bytes == 8)
  1019. c->src.bytes = 4;
  1020. /* NB. Immediates are sign-extended as necessary. */
  1021. switch (c->src.bytes) {
  1022. case 1:
  1023. c->src.val = insn_fetch(s8, 1, c->eip);
  1024. break;
  1025. case 2:
  1026. c->src.val = insn_fetch(s16, 2, c->eip);
  1027. break;
  1028. case 4:
  1029. c->src.val = insn_fetch(s32, 4, c->eip);
  1030. break;
  1031. }
  1032. if ((c->d & SrcMask) == SrcImmU) {
  1033. switch (c->src.bytes) {
  1034. case 1:
  1035. c->src.val &= 0xff;
  1036. break;
  1037. case 2:
  1038. c->src.val &= 0xffff;
  1039. break;
  1040. case 4:
  1041. c->src.val &= 0xffffffff;
  1042. break;
  1043. }
  1044. }
  1045. break;
  1046. case SrcImmByte:
  1047. case SrcImmUByte:
  1048. c->src.type = OP_IMM;
  1049. c->src.ptr = (unsigned long *)c->eip;
  1050. c->src.bytes = 1;
  1051. if ((c->d & SrcMask) == SrcImmByte)
  1052. c->src.val = insn_fetch(s8, 1, c->eip);
  1053. else
  1054. c->src.val = insn_fetch(u8, 1, c->eip);
  1055. break;
  1056. case SrcOne:
  1057. c->src.bytes = 1;
  1058. c->src.val = 1;
  1059. break;
  1060. }
  1061. /*
  1062. * Decode and fetch the second source operand: register, memory
  1063. * or immediate.
  1064. */
  1065. switch (c->d & Src2Mask) {
  1066. case Src2None:
  1067. break;
  1068. case Src2CL:
  1069. c->src2.bytes = 1;
  1070. c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
  1071. break;
  1072. case Src2ImmByte:
  1073. c->src2.type = OP_IMM;
  1074. c->src2.ptr = (unsigned long *)c->eip;
  1075. c->src2.bytes = 1;
  1076. c->src2.val = insn_fetch(u8, 1, c->eip);
  1077. break;
  1078. case Src2Imm16:
  1079. c->src2.type = OP_IMM;
  1080. c->src2.ptr = (unsigned long *)c->eip;
  1081. c->src2.bytes = 2;
  1082. c->src2.val = insn_fetch(u16, 2, c->eip);
  1083. break;
  1084. case Src2One:
  1085. c->src2.bytes = 1;
  1086. c->src2.val = 1;
  1087. break;
  1088. }
  1089. /* Decode and fetch the destination operand: register or memory. */
  1090. switch (c->d & DstMask) {
  1091. case ImplicitOps:
  1092. /* Special instructions do their own operand decoding. */
  1093. return 0;
  1094. case DstReg:
  1095. decode_register_operand(&c->dst, c,
  1096. c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
  1097. break;
  1098. case DstMem:
  1099. if ((c->d & ModRM) && c->modrm_mod == 3) {
  1100. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1101. c->dst.type = OP_REG;
  1102. c->dst.val = c->dst.orig_val = c->modrm_val;
  1103. c->dst.ptr = c->modrm_ptr;
  1104. break;
  1105. }
  1106. c->dst.type = OP_MEM;
  1107. break;
  1108. case DstAcc:
  1109. c->dst.type = OP_REG;
  1110. c->dst.bytes = c->op_bytes;
  1111. c->dst.ptr = &c->regs[VCPU_REGS_RAX];
  1112. switch (c->op_bytes) {
  1113. case 1:
  1114. c->dst.val = *(u8 *)c->dst.ptr;
  1115. break;
  1116. case 2:
  1117. c->dst.val = *(u16 *)c->dst.ptr;
  1118. break;
  1119. case 4:
  1120. c->dst.val = *(u32 *)c->dst.ptr;
  1121. break;
  1122. }
  1123. c->dst.orig_val = c->dst.val;
  1124. break;
  1125. }
  1126. if (c->rip_relative)
  1127. c->modrm_ea += c->eip;
  1128. done:
  1129. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  1130. }
  1131. static inline void emulate_push(struct x86_emulate_ctxt *ctxt)
  1132. {
  1133. struct decode_cache *c = &ctxt->decode;
  1134. c->dst.type = OP_MEM;
  1135. c->dst.bytes = c->op_bytes;
  1136. c->dst.val = c->src.val;
  1137. register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
  1138. c->dst.ptr = (void *) register_address(c, ss_base(ctxt),
  1139. c->regs[VCPU_REGS_RSP]);
  1140. }
  1141. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1142. struct x86_emulate_ops *ops,
  1143. void *dest, int len)
  1144. {
  1145. struct decode_cache *c = &ctxt->decode;
  1146. int rc;
  1147. rc = ops->read_emulated(register_address(c, ss_base(ctxt),
  1148. c->regs[VCPU_REGS_RSP]),
  1149. dest, len, ctxt->vcpu);
  1150. if (rc != X86EMUL_CONTINUE)
  1151. return rc;
  1152. register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
  1153. return rc;
  1154. }
  1155. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1156. struct x86_emulate_ops *ops,
  1157. void *dest, int len)
  1158. {
  1159. int rc;
  1160. unsigned long val, change_mask;
  1161. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1162. int cpl = kvm_x86_ops->get_cpl(ctxt->vcpu);
  1163. rc = emulate_pop(ctxt, ops, &val, len);
  1164. if (rc != X86EMUL_CONTINUE)
  1165. return rc;
  1166. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1167. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  1168. switch(ctxt->mode) {
  1169. case X86EMUL_MODE_PROT64:
  1170. case X86EMUL_MODE_PROT32:
  1171. case X86EMUL_MODE_PROT16:
  1172. if (cpl == 0)
  1173. change_mask |= EFLG_IOPL;
  1174. if (cpl <= iopl)
  1175. change_mask |= EFLG_IF;
  1176. break;
  1177. case X86EMUL_MODE_VM86:
  1178. if (iopl < 3) {
  1179. kvm_inject_gp(ctxt->vcpu, 0);
  1180. return X86EMUL_PROPAGATE_FAULT;
  1181. }
  1182. change_mask |= EFLG_IF;
  1183. break;
  1184. default: /* real mode */
  1185. change_mask |= (EFLG_IOPL | EFLG_IF);
  1186. break;
  1187. }
  1188. *(unsigned long *)dest =
  1189. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1190. return rc;
  1191. }
  1192. static void emulate_push_sreg(struct x86_emulate_ctxt *ctxt, int seg)
  1193. {
  1194. struct decode_cache *c = &ctxt->decode;
  1195. struct kvm_segment segment;
  1196. kvm_x86_ops->get_segment(ctxt->vcpu, &segment, seg);
  1197. c->src.val = segment.selector;
  1198. emulate_push(ctxt);
  1199. }
  1200. static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
  1201. struct x86_emulate_ops *ops, int seg)
  1202. {
  1203. struct decode_cache *c = &ctxt->decode;
  1204. unsigned long selector;
  1205. int rc;
  1206. rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
  1207. if (rc != 0)
  1208. return rc;
  1209. rc = kvm_load_segment_descriptor(ctxt->vcpu, (u16)selector, seg);
  1210. return rc;
  1211. }
  1212. static void emulate_pusha(struct x86_emulate_ctxt *ctxt)
  1213. {
  1214. struct decode_cache *c = &ctxt->decode;
  1215. unsigned long old_esp = c->regs[VCPU_REGS_RSP];
  1216. int reg = VCPU_REGS_RAX;
  1217. while (reg <= VCPU_REGS_RDI) {
  1218. (reg == VCPU_REGS_RSP) ?
  1219. (c->src.val = old_esp) : (c->src.val = c->regs[reg]);
  1220. emulate_push(ctxt);
  1221. ++reg;
  1222. }
  1223. }
  1224. static int emulate_popa(struct x86_emulate_ctxt *ctxt,
  1225. struct x86_emulate_ops *ops)
  1226. {
  1227. struct decode_cache *c = &ctxt->decode;
  1228. int rc = 0;
  1229. int reg = VCPU_REGS_RDI;
  1230. while (reg >= VCPU_REGS_RAX) {
  1231. if (reg == VCPU_REGS_RSP) {
  1232. register_address_increment(c, &c->regs[VCPU_REGS_RSP],
  1233. c->op_bytes);
  1234. --reg;
  1235. }
  1236. rc = emulate_pop(ctxt, ops, &c->regs[reg], c->op_bytes);
  1237. if (rc != 0)
  1238. break;
  1239. --reg;
  1240. }
  1241. return rc;
  1242. }
  1243. static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
  1244. struct x86_emulate_ops *ops)
  1245. {
  1246. struct decode_cache *c = &ctxt->decode;
  1247. int rc;
  1248. rc = emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
  1249. if (rc != 0)
  1250. return rc;
  1251. return 0;
  1252. }
  1253. static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
  1254. {
  1255. struct decode_cache *c = &ctxt->decode;
  1256. switch (c->modrm_reg) {
  1257. case 0: /* rol */
  1258. emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
  1259. break;
  1260. case 1: /* ror */
  1261. emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
  1262. break;
  1263. case 2: /* rcl */
  1264. emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
  1265. break;
  1266. case 3: /* rcr */
  1267. emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
  1268. break;
  1269. case 4: /* sal/shl */
  1270. case 6: /* sal/shl */
  1271. emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
  1272. break;
  1273. case 5: /* shr */
  1274. emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
  1275. break;
  1276. case 7: /* sar */
  1277. emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
  1278. break;
  1279. }
  1280. }
  1281. static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
  1282. struct x86_emulate_ops *ops)
  1283. {
  1284. struct decode_cache *c = &ctxt->decode;
  1285. int rc = 0;
  1286. switch (c->modrm_reg) {
  1287. case 0 ... 1: /* test */
  1288. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1289. break;
  1290. case 2: /* not */
  1291. c->dst.val = ~c->dst.val;
  1292. break;
  1293. case 3: /* neg */
  1294. emulate_1op("neg", c->dst, ctxt->eflags);
  1295. break;
  1296. default:
  1297. DPRINTF("Cannot emulate %02x\n", c->b);
  1298. rc = X86EMUL_UNHANDLEABLE;
  1299. break;
  1300. }
  1301. return rc;
  1302. }
  1303. static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
  1304. struct x86_emulate_ops *ops)
  1305. {
  1306. struct decode_cache *c = &ctxt->decode;
  1307. switch (c->modrm_reg) {
  1308. case 0: /* inc */
  1309. emulate_1op("inc", c->dst, ctxt->eflags);
  1310. break;
  1311. case 1: /* dec */
  1312. emulate_1op("dec", c->dst, ctxt->eflags);
  1313. break;
  1314. case 2: /* call near abs */ {
  1315. long int old_eip;
  1316. old_eip = c->eip;
  1317. c->eip = c->src.val;
  1318. c->src.val = old_eip;
  1319. emulate_push(ctxt);
  1320. break;
  1321. }
  1322. case 4: /* jmp abs */
  1323. c->eip = c->src.val;
  1324. break;
  1325. case 6: /* push */
  1326. emulate_push(ctxt);
  1327. break;
  1328. }
  1329. return 0;
  1330. }
  1331. static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
  1332. struct x86_emulate_ops *ops,
  1333. unsigned long memop)
  1334. {
  1335. struct decode_cache *c = &ctxt->decode;
  1336. u64 old, new;
  1337. int rc;
  1338. rc = ops->read_emulated(memop, &old, 8, ctxt->vcpu);
  1339. if (rc != X86EMUL_CONTINUE)
  1340. return rc;
  1341. if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
  1342. ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
  1343. c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1344. c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1345. ctxt->eflags &= ~EFLG_ZF;
  1346. } else {
  1347. new = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
  1348. (u32) c->regs[VCPU_REGS_RBX];
  1349. rc = ops->cmpxchg_emulated(memop, &old, &new, 8, ctxt->vcpu);
  1350. if (rc != X86EMUL_CONTINUE)
  1351. return rc;
  1352. ctxt->eflags |= EFLG_ZF;
  1353. }
  1354. return 0;
  1355. }
  1356. static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
  1357. struct x86_emulate_ops *ops)
  1358. {
  1359. struct decode_cache *c = &ctxt->decode;
  1360. int rc;
  1361. unsigned long cs;
  1362. rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
  1363. if (rc)
  1364. return rc;
  1365. if (c->op_bytes == 4)
  1366. c->eip = (u32)c->eip;
  1367. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1368. if (rc)
  1369. return rc;
  1370. rc = kvm_load_segment_descriptor(ctxt->vcpu, (u16)cs, VCPU_SREG_CS);
  1371. return rc;
  1372. }
  1373. static inline int writeback(struct x86_emulate_ctxt *ctxt,
  1374. struct x86_emulate_ops *ops)
  1375. {
  1376. int rc;
  1377. struct decode_cache *c = &ctxt->decode;
  1378. switch (c->dst.type) {
  1379. case OP_REG:
  1380. /* The 4-byte case *is* correct:
  1381. * in 64-bit mode we zero-extend.
  1382. */
  1383. switch (c->dst.bytes) {
  1384. case 1:
  1385. *(u8 *)c->dst.ptr = (u8)c->dst.val;
  1386. break;
  1387. case 2:
  1388. *(u16 *)c->dst.ptr = (u16)c->dst.val;
  1389. break;
  1390. case 4:
  1391. *c->dst.ptr = (u32)c->dst.val;
  1392. break; /* 64b: zero-ext */
  1393. case 8:
  1394. *c->dst.ptr = c->dst.val;
  1395. break;
  1396. }
  1397. break;
  1398. case OP_MEM:
  1399. if (c->lock_prefix)
  1400. rc = ops->cmpxchg_emulated(
  1401. (unsigned long)c->dst.ptr,
  1402. &c->dst.orig_val,
  1403. &c->dst.val,
  1404. c->dst.bytes,
  1405. ctxt->vcpu);
  1406. else
  1407. rc = ops->write_emulated(
  1408. (unsigned long)c->dst.ptr,
  1409. &c->dst.val,
  1410. c->dst.bytes,
  1411. ctxt->vcpu);
  1412. if (rc != X86EMUL_CONTINUE)
  1413. return rc;
  1414. break;
  1415. case OP_NONE:
  1416. /* no writeback */
  1417. break;
  1418. default:
  1419. break;
  1420. }
  1421. return 0;
  1422. }
  1423. static void toggle_interruptibility(struct x86_emulate_ctxt *ctxt, u32 mask)
  1424. {
  1425. u32 int_shadow = kvm_x86_ops->get_interrupt_shadow(ctxt->vcpu, mask);
  1426. /*
  1427. * an sti; sti; sequence only disable interrupts for the first
  1428. * instruction. So, if the last instruction, be it emulated or
  1429. * not, left the system with the INT_STI flag enabled, it
  1430. * means that the last instruction is an sti. We should not
  1431. * leave the flag on in this case. The same goes for mov ss
  1432. */
  1433. if (!(int_shadow & mask))
  1434. ctxt->interruptibility = mask;
  1435. }
  1436. static inline void
  1437. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1438. struct kvm_segment *cs, struct kvm_segment *ss)
  1439. {
  1440. memset(cs, 0, sizeof(struct kvm_segment));
  1441. kvm_x86_ops->get_segment(ctxt->vcpu, cs, VCPU_SREG_CS);
  1442. memset(ss, 0, sizeof(struct kvm_segment));
  1443. cs->l = 0; /* will be adjusted later */
  1444. cs->base = 0; /* flat segment */
  1445. cs->g = 1; /* 4kb granularity */
  1446. cs->limit = 0xffffffff; /* 4GB limit */
  1447. cs->type = 0x0b; /* Read, Execute, Accessed */
  1448. cs->s = 1;
  1449. cs->dpl = 0; /* will be adjusted later */
  1450. cs->present = 1;
  1451. cs->db = 1;
  1452. ss->unusable = 0;
  1453. ss->base = 0; /* flat segment */
  1454. ss->limit = 0xffffffff; /* 4GB limit */
  1455. ss->g = 1; /* 4kb granularity */
  1456. ss->s = 1;
  1457. ss->type = 0x03; /* Read/Write, Accessed */
  1458. ss->db = 1; /* 32bit stack segment */
  1459. ss->dpl = 0;
  1460. ss->present = 1;
  1461. }
  1462. static int
  1463. emulate_syscall(struct x86_emulate_ctxt *ctxt)
  1464. {
  1465. struct decode_cache *c = &ctxt->decode;
  1466. struct kvm_segment cs, ss;
  1467. u64 msr_data;
  1468. /* syscall is not available in real mode */
  1469. if (ctxt->mode == X86EMUL_MODE_REAL || ctxt->mode == X86EMUL_MODE_VM86)
  1470. return X86EMUL_UNHANDLEABLE;
  1471. setup_syscalls_segments(ctxt, &cs, &ss);
  1472. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1473. msr_data >>= 32;
  1474. cs.selector = (u16)(msr_data & 0xfffc);
  1475. ss.selector = (u16)(msr_data + 8);
  1476. if (is_long_mode(ctxt->vcpu)) {
  1477. cs.db = 0;
  1478. cs.l = 1;
  1479. }
  1480. kvm_x86_ops->set_segment(ctxt->vcpu, &cs, VCPU_SREG_CS);
  1481. kvm_x86_ops->set_segment(ctxt->vcpu, &ss, VCPU_SREG_SS);
  1482. c->regs[VCPU_REGS_RCX] = c->eip;
  1483. if (is_long_mode(ctxt->vcpu)) {
  1484. #ifdef CONFIG_X86_64
  1485. c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1486. kvm_x86_ops->get_msr(ctxt->vcpu,
  1487. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1488. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1489. c->eip = msr_data;
  1490. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_SYSCALL_MASK, &msr_data);
  1491. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1492. #endif
  1493. } else {
  1494. /* legacy mode */
  1495. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1496. c->eip = (u32)msr_data;
  1497. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1498. }
  1499. return X86EMUL_CONTINUE;
  1500. }
  1501. static int
  1502. emulate_sysenter(struct x86_emulate_ctxt *ctxt)
  1503. {
  1504. struct decode_cache *c = &ctxt->decode;
  1505. struct kvm_segment cs, ss;
  1506. u64 msr_data;
  1507. /* inject #GP if in real mode */
  1508. if (ctxt->mode == X86EMUL_MODE_REAL) {
  1509. kvm_inject_gp(ctxt->vcpu, 0);
  1510. return X86EMUL_UNHANDLEABLE;
  1511. }
  1512. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1513. * Therefore, we inject an #UD.
  1514. */
  1515. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1516. return X86EMUL_UNHANDLEABLE;
  1517. setup_syscalls_segments(ctxt, &cs, &ss);
  1518. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1519. switch (ctxt->mode) {
  1520. case X86EMUL_MODE_PROT32:
  1521. if ((msr_data & 0xfffc) == 0x0) {
  1522. kvm_inject_gp(ctxt->vcpu, 0);
  1523. return X86EMUL_PROPAGATE_FAULT;
  1524. }
  1525. break;
  1526. case X86EMUL_MODE_PROT64:
  1527. if (msr_data == 0x0) {
  1528. kvm_inject_gp(ctxt->vcpu, 0);
  1529. return X86EMUL_PROPAGATE_FAULT;
  1530. }
  1531. break;
  1532. }
  1533. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1534. cs.selector = (u16)msr_data;
  1535. cs.selector &= ~SELECTOR_RPL_MASK;
  1536. ss.selector = cs.selector + 8;
  1537. ss.selector &= ~SELECTOR_RPL_MASK;
  1538. if (ctxt->mode == X86EMUL_MODE_PROT64
  1539. || is_long_mode(ctxt->vcpu)) {
  1540. cs.db = 0;
  1541. cs.l = 1;
  1542. }
  1543. kvm_x86_ops->set_segment(ctxt->vcpu, &cs, VCPU_SREG_CS);
  1544. kvm_x86_ops->set_segment(ctxt->vcpu, &ss, VCPU_SREG_SS);
  1545. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_EIP, &msr_data);
  1546. c->eip = msr_data;
  1547. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_ESP, &msr_data);
  1548. c->regs[VCPU_REGS_RSP] = msr_data;
  1549. return X86EMUL_CONTINUE;
  1550. }
  1551. static int
  1552. emulate_sysexit(struct x86_emulate_ctxt *ctxt)
  1553. {
  1554. struct decode_cache *c = &ctxt->decode;
  1555. struct kvm_segment cs, ss;
  1556. u64 msr_data;
  1557. int usermode;
  1558. /* inject #GP if in real mode or Virtual 8086 mode */
  1559. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1560. ctxt->mode == X86EMUL_MODE_VM86) {
  1561. kvm_inject_gp(ctxt->vcpu, 0);
  1562. return X86EMUL_UNHANDLEABLE;
  1563. }
  1564. setup_syscalls_segments(ctxt, &cs, &ss);
  1565. if ((c->rex_prefix & 0x8) != 0x0)
  1566. usermode = X86EMUL_MODE_PROT64;
  1567. else
  1568. usermode = X86EMUL_MODE_PROT32;
  1569. cs.dpl = 3;
  1570. ss.dpl = 3;
  1571. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1572. switch (usermode) {
  1573. case X86EMUL_MODE_PROT32:
  1574. cs.selector = (u16)(msr_data + 16);
  1575. if ((msr_data & 0xfffc) == 0x0) {
  1576. kvm_inject_gp(ctxt->vcpu, 0);
  1577. return X86EMUL_PROPAGATE_FAULT;
  1578. }
  1579. ss.selector = (u16)(msr_data + 24);
  1580. break;
  1581. case X86EMUL_MODE_PROT64:
  1582. cs.selector = (u16)(msr_data + 32);
  1583. if (msr_data == 0x0) {
  1584. kvm_inject_gp(ctxt->vcpu, 0);
  1585. return X86EMUL_PROPAGATE_FAULT;
  1586. }
  1587. ss.selector = cs.selector + 8;
  1588. cs.db = 0;
  1589. cs.l = 1;
  1590. break;
  1591. }
  1592. cs.selector |= SELECTOR_RPL_MASK;
  1593. ss.selector |= SELECTOR_RPL_MASK;
  1594. kvm_x86_ops->set_segment(ctxt->vcpu, &cs, VCPU_SREG_CS);
  1595. kvm_x86_ops->set_segment(ctxt->vcpu, &ss, VCPU_SREG_SS);
  1596. c->eip = ctxt->vcpu->arch.regs[VCPU_REGS_RDX];
  1597. c->regs[VCPU_REGS_RSP] = ctxt->vcpu->arch.regs[VCPU_REGS_RCX];
  1598. return X86EMUL_CONTINUE;
  1599. }
  1600. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
  1601. {
  1602. int iopl;
  1603. if (ctxt->mode == X86EMUL_MODE_REAL)
  1604. return false;
  1605. if (ctxt->mode == X86EMUL_MODE_VM86)
  1606. return true;
  1607. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1608. return kvm_x86_ops->get_cpl(ctxt->vcpu) > iopl;
  1609. }
  1610. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  1611. struct x86_emulate_ops *ops,
  1612. u16 port, u16 len)
  1613. {
  1614. struct kvm_segment tr_seg;
  1615. int r;
  1616. u16 io_bitmap_ptr;
  1617. u8 perm, bit_idx = port & 0x7;
  1618. unsigned mask = (1 << len) - 1;
  1619. kvm_get_segment(ctxt->vcpu, &tr_seg, VCPU_SREG_TR);
  1620. if (tr_seg.unusable)
  1621. return false;
  1622. if (tr_seg.limit < 103)
  1623. return false;
  1624. r = ops->read_std(tr_seg.base + 102, &io_bitmap_ptr, 2, ctxt->vcpu,
  1625. NULL);
  1626. if (r != X86EMUL_CONTINUE)
  1627. return false;
  1628. if (io_bitmap_ptr + port/8 > tr_seg.limit)
  1629. return false;
  1630. r = ops->read_std(tr_seg.base + io_bitmap_ptr + port/8, &perm, 1,
  1631. ctxt->vcpu, NULL);
  1632. if (r != X86EMUL_CONTINUE)
  1633. return false;
  1634. if ((perm >> bit_idx) & mask)
  1635. return false;
  1636. return true;
  1637. }
  1638. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  1639. struct x86_emulate_ops *ops,
  1640. u16 port, u16 len)
  1641. {
  1642. if (emulator_bad_iopl(ctxt))
  1643. if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
  1644. return false;
  1645. return true;
  1646. }
  1647. int
  1648. x86_emulate_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1649. {
  1650. unsigned long memop = 0;
  1651. u64 msr_data;
  1652. unsigned long saved_eip = 0;
  1653. struct decode_cache *c = &ctxt->decode;
  1654. unsigned int port;
  1655. int io_dir_in;
  1656. int rc = 0;
  1657. ctxt->interruptibility = 0;
  1658. /* Shadow copy of register state. Committed on successful emulation.
  1659. * NOTE: we can copy them from vcpu as x86_decode_insn() doesn't
  1660. * modify them.
  1661. */
  1662. memcpy(c->regs, ctxt->vcpu->arch.regs, sizeof c->regs);
  1663. saved_eip = c->eip;
  1664. /* LOCK prefix is allowed only with some instructions */
  1665. if (c->lock_prefix && !(c->d & Lock)) {
  1666. kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
  1667. goto done;
  1668. }
  1669. /* Privileged instruction can be executed only in CPL=0 */
  1670. if ((c->d & Priv) && kvm_x86_ops->get_cpl(ctxt->vcpu)) {
  1671. kvm_inject_gp(ctxt->vcpu, 0);
  1672. goto done;
  1673. }
  1674. if (((c->d & ModRM) && (c->modrm_mod != 3)) || (c->d & MemAbs))
  1675. memop = c->modrm_ea;
  1676. if (c->rep_prefix && (c->d & String)) {
  1677. /* All REP prefixes have the same first termination condition */
  1678. if (c->regs[VCPU_REGS_RCX] == 0) {
  1679. kvm_rip_write(ctxt->vcpu, c->eip);
  1680. goto done;
  1681. }
  1682. /* The second termination condition only applies for REPE
  1683. * and REPNE. Test if the repeat string operation prefix is
  1684. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  1685. * corresponding termination condition according to:
  1686. * - if REPE/REPZ and ZF = 0 then done
  1687. * - if REPNE/REPNZ and ZF = 1 then done
  1688. */
  1689. if ((c->b == 0xa6) || (c->b == 0xa7) ||
  1690. (c->b == 0xae) || (c->b == 0xaf)) {
  1691. if ((c->rep_prefix == REPE_PREFIX) &&
  1692. ((ctxt->eflags & EFLG_ZF) == 0)) {
  1693. kvm_rip_write(ctxt->vcpu, c->eip);
  1694. goto done;
  1695. }
  1696. if ((c->rep_prefix == REPNE_PREFIX) &&
  1697. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF)) {
  1698. kvm_rip_write(ctxt->vcpu, c->eip);
  1699. goto done;
  1700. }
  1701. }
  1702. c->regs[VCPU_REGS_RCX]--;
  1703. c->eip = kvm_rip_read(ctxt->vcpu);
  1704. }
  1705. if (c->src.type == OP_MEM) {
  1706. c->src.ptr = (unsigned long *)memop;
  1707. c->src.val = 0;
  1708. rc = ops->read_emulated((unsigned long)c->src.ptr,
  1709. &c->src.val,
  1710. c->src.bytes,
  1711. ctxt->vcpu);
  1712. if (rc != X86EMUL_CONTINUE)
  1713. goto done;
  1714. c->src.orig_val = c->src.val;
  1715. }
  1716. if ((c->d & DstMask) == ImplicitOps)
  1717. goto special_insn;
  1718. if (c->dst.type == OP_MEM) {
  1719. c->dst.ptr = (unsigned long *)memop;
  1720. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1721. c->dst.val = 0;
  1722. if (c->d & BitOp) {
  1723. unsigned long mask = ~(c->dst.bytes * 8 - 1);
  1724. c->dst.ptr = (void *)c->dst.ptr +
  1725. (c->src.val & mask) / 8;
  1726. }
  1727. if (!(c->d & Mov)) {
  1728. /* optimisation - avoid slow emulated read */
  1729. rc = ops->read_emulated((unsigned long)c->dst.ptr,
  1730. &c->dst.val,
  1731. c->dst.bytes,
  1732. ctxt->vcpu);
  1733. if (rc != X86EMUL_CONTINUE)
  1734. goto done;
  1735. }
  1736. }
  1737. c->dst.orig_val = c->dst.val;
  1738. special_insn:
  1739. if (c->twobyte)
  1740. goto twobyte_insn;
  1741. switch (c->b) {
  1742. case 0x00 ... 0x05:
  1743. add: /* add */
  1744. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  1745. break;
  1746. case 0x06: /* push es */
  1747. emulate_push_sreg(ctxt, VCPU_SREG_ES);
  1748. break;
  1749. case 0x07: /* pop es */
  1750. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
  1751. if (rc != 0)
  1752. goto done;
  1753. break;
  1754. case 0x08 ... 0x0d:
  1755. or: /* or */
  1756. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  1757. break;
  1758. case 0x0e: /* push cs */
  1759. emulate_push_sreg(ctxt, VCPU_SREG_CS);
  1760. break;
  1761. case 0x10 ... 0x15:
  1762. adc: /* adc */
  1763. emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
  1764. break;
  1765. case 0x16: /* push ss */
  1766. emulate_push_sreg(ctxt, VCPU_SREG_SS);
  1767. break;
  1768. case 0x17: /* pop ss */
  1769. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
  1770. if (rc != 0)
  1771. goto done;
  1772. break;
  1773. case 0x18 ... 0x1d:
  1774. sbb: /* sbb */
  1775. emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
  1776. break;
  1777. case 0x1e: /* push ds */
  1778. emulate_push_sreg(ctxt, VCPU_SREG_DS);
  1779. break;
  1780. case 0x1f: /* pop ds */
  1781. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
  1782. if (rc != 0)
  1783. goto done;
  1784. break;
  1785. case 0x20 ... 0x25:
  1786. and: /* and */
  1787. emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
  1788. break;
  1789. case 0x28 ... 0x2d:
  1790. sub: /* sub */
  1791. emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
  1792. break;
  1793. case 0x30 ... 0x35:
  1794. xor: /* xor */
  1795. emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
  1796. break;
  1797. case 0x38 ... 0x3d:
  1798. cmp: /* cmp */
  1799. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  1800. break;
  1801. case 0x40 ... 0x47: /* inc r16/r32 */
  1802. emulate_1op("inc", c->dst, ctxt->eflags);
  1803. break;
  1804. case 0x48 ... 0x4f: /* dec r16/r32 */
  1805. emulate_1op("dec", c->dst, ctxt->eflags);
  1806. break;
  1807. case 0x50 ... 0x57: /* push reg */
  1808. emulate_push(ctxt);
  1809. break;
  1810. case 0x58 ... 0x5f: /* pop reg */
  1811. pop_instruction:
  1812. rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
  1813. if (rc != 0)
  1814. goto done;
  1815. break;
  1816. case 0x60: /* pusha */
  1817. emulate_pusha(ctxt);
  1818. break;
  1819. case 0x61: /* popa */
  1820. rc = emulate_popa(ctxt, ops);
  1821. if (rc != 0)
  1822. goto done;
  1823. break;
  1824. case 0x63: /* movsxd */
  1825. if (ctxt->mode != X86EMUL_MODE_PROT64)
  1826. goto cannot_emulate;
  1827. c->dst.val = (s32) c->src.val;
  1828. break;
  1829. case 0x68: /* push imm */
  1830. case 0x6a: /* push imm8 */
  1831. emulate_push(ctxt);
  1832. break;
  1833. case 0x6c: /* insb */
  1834. case 0x6d: /* insw/insd */
  1835. if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
  1836. (c->d & ByteOp) ? 1 : c->op_bytes)) {
  1837. kvm_inject_gp(ctxt->vcpu, 0);
  1838. goto done;
  1839. }
  1840. if (kvm_emulate_pio_string(ctxt->vcpu,
  1841. 1,
  1842. (c->d & ByteOp) ? 1 : c->op_bytes,
  1843. c->rep_prefix ?
  1844. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1,
  1845. (ctxt->eflags & EFLG_DF),
  1846. register_address(c, es_base(ctxt),
  1847. c->regs[VCPU_REGS_RDI]),
  1848. c->rep_prefix,
  1849. c->regs[VCPU_REGS_RDX]) == 0) {
  1850. c->eip = saved_eip;
  1851. return -1;
  1852. }
  1853. return 0;
  1854. case 0x6e: /* outsb */
  1855. case 0x6f: /* outsw/outsd */
  1856. if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
  1857. (c->d & ByteOp) ? 1 : c->op_bytes)) {
  1858. kvm_inject_gp(ctxt->vcpu, 0);
  1859. goto done;
  1860. }
  1861. if (kvm_emulate_pio_string(ctxt->vcpu,
  1862. 0,
  1863. (c->d & ByteOp) ? 1 : c->op_bytes,
  1864. c->rep_prefix ?
  1865. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1,
  1866. (ctxt->eflags & EFLG_DF),
  1867. register_address(c,
  1868. seg_override_base(ctxt, c),
  1869. c->regs[VCPU_REGS_RSI]),
  1870. c->rep_prefix,
  1871. c->regs[VCPU_REGS_RDX]) == 0) {
  1872. c->eip = saved_eip;
  1873. return -1;
  1874. }
  1875. return 0;
  1876. case 0x70 ... 0x7f: /* jcc (short) */
  1877. if (test_cc(c->b, ctxt->eflags))
  1878. jmp_rel(c, c->src.val);
  1879. break;
  1880. case 0x80 ... 0x83: /* Grp1 */
  1881. switch (c->modrm_reg) {
  1882. case 0:
  1883. goto add;
  1884. case 1:
  1885. goto or;
  1886. case 2:
  1887. goto adc;
  1888. case 3:
  1889. goto sbb;
  1890. case 4:
  1891. goto and;
  1892. case 5:
  1893. goto sub;
  1894. case 6:
  1895. goto xor;
  1896. case 7:
  1897. goto cmp;
  1898. }
  1899. break;
  1900. case 0x84 ... 0x85:
  1901. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1902. break;
  1903. case 0x86 ... 0x87: /* xchg */
  1904. xchg:
  1905. /* Write back the register source. */
  1906. switch (c->dst.bytes) {
  1907. case 1:
  1908. *(u8 *) c->src.ptr = (u8) c->dst.val;
  1909. break;
  1910. case 2:
  1911. *(u16 *) c->src.ptr = (u16) c->dst.val;
  1912. break;
  1913. case 4:
  1914. *c->src.ptr = (u32) c->dst.val;
  1915. break; /* 64b reg: zero-extend */
  1916. case 8:
  1917. *c->src.ptr = c->dst.val;
  1918. break;
  1919. }
  1920. /*
  1921. * Write back the memory destination with implicit LOCK
  1922. * prefix.
  1923. */
  1924. c->dst.val = c->src.val;
  1925. c->lock_prefix = 1;
  1926. break;
  1927. case 0x88 ... 0x8b: /* mov */
  1928. goto mov;
  1929. case 0x8c: { /* mov r/m, sreg */
  1930. struct kvm_segment segreg;
  1931. if (c->modrm_reg <= 5)
  1932. kvm_get_segment(ctxt->vcpu, &segreg, c->modrm_reg);
  1933. else {
  1934. printk(KERN_INFO "0x8c: Invalid segreg in modrm byte 0x%02x\n",
  1935. c->modrm);
  1936. goto cannot_emulate;
  1937. }
  1938. c->dst.val = segreg.selector;
  1939. break;
  1940. }
  1941. case 0x8d: /* lea r16/r32, m */
  1942. c->dst.val = c->modrm_ea;
  1943. break;
  1944. case 0x8e: { /* mov seg, r/m16 */
  1945. uint16_t sel;
  1946. sel = c->src.val;
  1947. if (c->modrm_reg == VCPU_SREG_CS ||
  1948. c->modrm_reg > VCPU_SREG_GS) {
  1949. kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
  1950. goto done;
  1951. }
  1952. if (c->modrm_reg == VCPU_SREG_SS)
  1953. toggle_interruptibility(ctxt, X86_SHADOW_INT_MOV_SS);
  1954. rc = kvm_load_segment_descriptor(ctxt->vcpu, sel, c->modrm_reg);
  1955. c->dst.type = OP_NONE; /* Disable writeback. */
  1956. break;
  1957. }
  1958. case 0x8f: /* pop (sole member of Grp1a) */
  1959. rc = emulate_grp1a(ctxt, ops);
  1960. if (rc != 0)
  1961. goto done;
  1962. break;
  1963. case 0x90: /* nop / xchg r8,rax */
  1964. if (!(c->rex_prefix & 1)) { /* nop */
  1965. c->dst.type = OP_NONE;
  1966. break;
  1967. }
  1968. case 0x91 ... 0x97: /* xchg reg,rax */
  1969. c->src.type = c->dst.type = OP_REG;
  1970. c->src.bytes = c->dst.bytes = c->op_bytes;
  1971. c->src.ptr = (unsigned long *) &c->regs[VCPU_REGS_RAX];
  1972. c->src.val = *(c->src.ptr);
  1973. goto xchg;
  1974. case 0x9c: /* pushf */
  1975. c->src.val = (unsigned long) ctxt->eflags;
  1976. emulate_push(ctxt);
  1977. break;
  1978. case 0x9d: /* popf */
  1979. c->dst.type = OP_REG;
  1980. c->dst.ptr = (unsigned long *) &ctxt->eflags;
  1981. c->dst.bytes = c->op_bytes;
  1982. rc = emulate_popf(ctxt, ops, &c->dst.val, c->op_bytes);
  1983. if (rc != X86EMUL_CONTINUE)
  1984. goto done;
  1985. break;
  1986. case 0xa0 ... 0xa1: /* mov */
  1987. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  1988. c->dst.val = c->src.val;
  1989. break;
  1990. case 0xa2 ... 0xa3: /* mov */
  1991. c->dst.val = (unsigned long)c->regs[VCPU_REGS_RAX];
  1992. break;
  1993. case 0xa4 ... 0xa5: /* movs */
  1994. c->dst.type = OP_MEM;
  1995. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1996. c->dst.ptr = (unsigned long *)register_address(c,
  1997. es_base(ctxt),
  1998. c->regs[VCPU_REGS_RDI]);
  1999. rc = ops->read_emulated(register_address(c,
  2000. seg_override_base(ctxt, c),
  2001. c->regs[VCPU_REGS_RSI]),
  2002. &c->dst.val,
  2003. c->dst.bytes, ctxt->vcpu);
  2004. if (rc != X86EMUL_CONTINUE)
  2005. goto done;
  2006. register_address_increment(c, &c->regs[VCPU_REGS_RSI],
  2007. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  2008. : c->dst.bytes);
  2009. register_address_increment(c, &c->regs[VCPU_REGS_RDI],
  2010. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  2011. : c->dst.bytes);
  2012. break;
  2013. case 0xa6 ... 0xa7: /* cmps */
  2014. c->src.type = OP_NONE; /* Disable writeback. */
  2015. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2016. c->src.ptr = (unsigned long *)register_address(c,
  2017. seg_override_base(ctxt, c),
  2018. c->regs[VCPU_REGS_RSI]);
  2019. rc = ops->read_emulated((unsigned long)c->src.ptr,
  2020. &c->src.val,
  2021. c->src.bytes,
  2022. ctxt->vcpu);
  2023. if (rc != X86EMUL_CONTINUE)
  2024. goto done;
  2025. c->dst.type = OP_NONE; /* Disable writeback. */
  2026. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2027. c->dst.ptr = (unsigned long *)register_address(c,
  2028. es_base(ctxt),
  2029. c->regs[VCPU_REGS_RDI]);
  2030. rc = ops->read_emulated((unsigned long)c->dst.ptr,
  2031. &c->dst.val,
  2032. c->dst.bytes,
  2033. ctxt->vcpu);
  2034. if (rc != X86EMUL_CONTINUE)
  2035. goto done;
  2036. DPRINTF("cmps: mem1=0x%p mem2=0x%p\n", c->src.ptr, c->dst.ptr);
  2037. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  2038. register_address_increment(c, &c->regs[VCPU_REGS_RSI],
  2039. (ctxt->eflags & EFLG_DF) ? -c->src.bytes
  2040. : c->src.bytes);
  2041. register_address_increment(c, &c->regs[VCPU_REGS_RDI],
  2042. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  2043. : c->dst.bytes);
  2044. break;
  2045. case 0xaa ... 0xab: /* stos */
  2046. c->dst.type = OP_MEM;
  2047. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2048. c->dst.ptr = (unsigned long *)register_address(c,
  2049. es_base(ctxt),
  2050. c->regs[VCPU_REGS_RDI]);
  2051. c->dst.val = c->regs[VCPU_REGS_RAX];
  2052. register_address_increment(c, &c->regs[VCPU_REGS_RDI],
  2053. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  2054. : c->dst.bytes);
  2055. break;
  2056. case 0xac ... 0xad: /* lods */
  2057. c->dst.type = OP_REG;
  2058. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2059. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  2060. rc = ops->read_emulated(register_address(c,
  2061. seg_override_base(ctxt, c),
  2062. c->regs[VCPU_REGS_RSI]),
  2063. &c->dst.val,
  2064. c->dst.bytes,
  2065. ctxt->vcpu);
  2066. if (rc != X86EMUL_CONTINUE)
  2067. goto done;
  2068. register_address_increment(c, &c->regs[VCPU_REGS_RSI],
  2069. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  2070. : c->dst.bytes);
  2071. break;
  2072. case 0xae ... 0xaf: /* scas */
  2073. DPRINTF("Urk! I don't handle SCAS.\n");
  2074. goto cannot_emulate;
  2075. case 0xb0 ... 0xbf: /* mov r, imm */
  2076. goto mov;
  2077. case 0xc0 ... 0xc1:
  2078. emulate_grp2(ctxt);
  2079. break;
  2080. case 0xc3: /* ret */
  2081. c->dst.type = OP_REG;
  2082. c->dst.ptr = &c->eip;
  2083. c->dst.bytes = c->op_bytes;
  2084. goto pop_instruction;
  2085. case 0xc6 ... 0xc7: /* mov (sole member of Grp11) */
  2086. mov:
  2087. c->dst.val = c->src.val;
  2088. break;
  2089. case 0xcb: /* ret far */
  2090. rc = emulate_ret_far(ctxt, ops);
  2091. if (rc)
  2092. goto done;
  2093. break;
  2094. case 0xd0 ... 0xd1: /* Grp2 */
  2095. c->src.val = 1;
  2096. emulate_grp2(ctxt);
  2097. break;
  2098. case 0xd2 ... 0xd3: /* Grp2 */
  2099. c->src.val = c->regs[VCPU_REGS_RCX];
  2100. emulate_grp2(ctxt);
  2101. break;
  2102. case 0xe4: /* inb */
  2103. case 0xe5: /* in */
  2104. port = c->src.val;
  2105. io_dir_in = 1;
  2106. goto do_io;
  2107. case 0xe6: /* outb */
  2108. case 0xe7: /* out */
  2109. port = c->src.val;
  2110. io_dir_in = 0;
  2111. goto do_io;
  2112. case 0xe8: /* call (near) */ {
  2113. long int rel = c->src.val;
  2114. c->src.val = (unsigned long) c->eip;
  2115. jmp_rel(c, rel);
  2116. emulate_push(ctxt);
  2117. break;
  2118. }
  2119. case 0xe9: /* jmp rel */
  2120. goto jmp;
  2121. case 0xea: /* jmp far */
  2122. if (kvm_load_segment_descriptor(ctxt->vcpu, c->src2.val,
  2123. VCPU_SREG_CS))
  2124. goto done;
  2125. c->eip = c->src.val;
  2126. break;
  2127. case 0xeb:
  2128. jmp: /* jmp rel short */
  2129. jmp_rel(c, c->src.val);
  2130. c->dst.type = OP_NONE; /* Disable writeback. */
  2131. break;
  2132. case 0xec: /* in al,dx */
  2133. case 0xed: /* in (e/r)ax,dx */
  2134. port = c->regs[VCPU_REGS_RDX];
  2135. io_dir_in = 1;
  2136. goto do_io;
  2137. case 0xee: /* out al,dx */
  2138. case 0xef: /* out (e/r)ax,dx */
  2139. port = c->regs[VCPU_REGS_RDX];
  2140. io_dir_in = 0;
  2141. do_io:
  2142. if (!emulator_io_permited(ctxt, ops, port,
  2143. (c->d & ByteOp) ? 1 : c->op_bytes)) {
  2144. kvm_inject_gp(ctxt->vcpu, 0);
  2145. goto done;
  2146. }
  2147. if (kvm_emulate_pio(ctxt->vcpu, io_dir_in,
  2148. (c->d & ByteOp) ? 1 : c->op_bytes,
  2149. port) != 0) {
  2150. c->eip = saved_eip;
  2151. goto cannot_emulate;
  2152. }
  2153. break;
  2154. case 0xf4: /* hlt */
  2155. ctxt->vcpu->arch.halt_request = 1;
  2156. break;
  2157. case 0xf5: /* cmc */
  2158. /* complement carry flag from eflags reg */
  2159. ctxt->eflags ^= EFLG_CF;
  2160. c->dst.type = OP_NONE; /* Disable writeback. */
  2161. break;
  2162. case 0xf6 ... 0xf7: /* Grp3 */
  2163. rc = emulate_grp3(ctxt, ops);
  2164. if (rc != 0)
  2165. goto done;
  2166. break;
  2167. case 0xf8: /* clc */
  2168. ctxt->eflags &= ~EFLG_CF;
  2169. c->dst.type = OP_NONE; /* Disable writeback. */
  2170. break;
  2171. case 0xfa: /* cli */
  2172. if (emulator_bad_iopl(ctxt))
  2173. kvm_inject_gp(ctxt->vcpu, 0);
  2174. else {
  2175. ctxt->eflags &= ~X86_EFLAGS_IF;
  2176. c->dst.type = OP_NONE; /* Disable writeback. */
  2177. }
  2178. break;
  2179. case 0xfb: /* sti */
  2180. if (emulator_bad_iopl(ctxt))
  2181. kvm_inject_gp(ctxt->vcpu, 0);
  2182. else {
  2183. toggle_interruptibility(ctxt, X86_SHADOW_INT_STI);
  2184. ctxt->eflags |= X86_EFLAGS_IF;
  2185. c->dst.type = OP_NONE; /* Disable writeback. */
  2186. }
  2187. break;
  2188. case 0xfc: /* cld */
  2189. ctxt->eflags &= ~EFLG_DF;
  2190. c->dst.type = OP_NONE; /* Disable writeback. */
  2191. break;
  2192. case 0xfd: /* std */
  2193. ctxt->eflags |= EFLG_DF;
  2194. c->dst.type = OP_NONE; /* Disable writeback. */
  2195. break;
  2196. case 0xfe ... 0xff: /* Grp4/Grp5 */
  2197. rc = emulate_grp45(ctxt, ops);
  2198. if (rc != 0)
  2199. goto done;
  2200. break;
  2201. }
  2202. writeback:
  2203. rc = writeback(ctxt, ops);
  2204. if (rc != 0)
  2205. goto done;
  2206. /* Commit shadow register state. */
  2207. memcpy(ctxt->vcpu->arch.regs, c->regs, sizeof c->regs);
  2208. kvm_rip_write(ctxt->vcpu, c->eip);
  2209. done:
  2210. if (rc == X86EMUL_UNHANDLEABLE) {
  2211. c->eip = saved_eip;
  2212. return -1;
  2213. }
  2214. return 0;
  2215. twobyte_insn:
  2216. switch (c->b) {
  2217. case 0x01: /* lgdt, lidt, lmsw */
  2218. switch (c->modrm_reg) {
  2219. u16 size;
  2220. unsigned long address;
  2221. case 0: /* vmcall */
  2222. if (c->modrm_mod != 3 || c->modrm_rm != 1)
  2223. goto cannot_emulate;
  2224. rc = kvm_fix_hypercall(ctxt->vcpu);
  2225. if (rc)
  2226. goto done;
  2227. /* Let the processor re-execute the fixed hypercall */
  2228. c->eip = kvm_rip_read(ctxt->vcpu);
  2229. /* Disable writeback. */
  2230. c->dst.type = OP_NONE;
  2231. break;
  2232. case 2: /* lgdt */
  2233. rc = read_descriptor(ctxt, ops, c->src.ptr,
  2234. &size, &address, c->op_bytes);
  2235. if (rc)
  2236. goto done;
  2237. realmode_lgdt(ctxt->vcpu, size, address);
  2238. /* Disable writeback. */
  2239. c->dst.type = OP_NONE;
  2240. break;
  2241. case 3: /* lidt/vmmcall */
  2242. if (c->modrm_mod == 3) {
  2243. switch (c->modrm_rm) {
  2244. case 1:
  2245. rc = kvm_fix_hypercall(ctxt->vcpu);
  2246. if (rc)
  2247. goto done;
  2248. break;
  2249. default:
  2250. goto cannot_emulate;
  2251. }
  2252. } else {
  2253. rc = read_descriptor(ctxt, ops, c->src.ptr,
  2254. &size, &address,
  2255. c->op_bytes);
  2256. if (rc)
  2257. goto done;
  2258. realmode_lidt(ctxt->vcpu, size, address);
  2259. }
  2260. /* Disable writeback. */
  2261. c->dst.type = OP_NONE;
  2262. break;
  2263. case 4: /* smsw */
  2264. c->dst.bytes = 2;
  2265. c->dst.val = realmode_get_cr(ctxt->vcpu, 0);
  2266. break;
  2267. case 6: /* lmsw */
  2268. realmode_lmsw(ctxt->vcpu, (u16)c->src.val,
  2269. &ctxt->eflags);
  2270. c->dst.type = OP_NONE;
  2271. break;
  2272. case 7: /* invlpg*/
  2273. emulate_invlpg(ctxt->vcpu, memop);
  2274. /* Disable writeback. */
  2275. c->dst.type = OP_NONE;
  2276. break;
  2277. default:
  2278. goto cannot_emulate;
  2279. }
  2280. break;
  2281. case 0x05: /* syscall */
  2282. rc = emulate_syscall(ctxt);
  2283. if (rc != X86EMUL_CONTINUE)
  2284. goto done;
  2285. else
  2286. goto writeback;
  2287. break;
  2288. case 0x06:
  2289. emulate_clts(ctxt->vcpu);
  2290. c->dst.type = OP_NONE;
  2291. break;
  2292. case 0x08: /* invd */
  2293. case 0x09: /* wbinvd */
  2294. case 0x0d: /* GrpP (prefetch) */
  2295. case 0x18: /* Grp16 (prefetch/nop) */
  2296. c->dst.type = OP_NONE;
  2297. break;
  2298. case 0x20: /* mov cr, reg */
  2299. if (c->modrm_mod != 3)
  2300. goto cannot_emulate;
  2301. c->regs[c->modrm_rm] =
  2302. realmode_get_cr(ctxt->vcpu, c->modrm_reg);
  2303. c->dst.type = OP_NONE; /* no writeback */
  2304. break;
  2305. case 0x21: /* mov from dr to reg */
  2306. if (c->modrm_mod != 3)
  2307. goto cannot_emulate;
  2308. rc = emulator_get_dr(ctxt, c->modrm_reg, &c->regs[c->modrm_rm]);
  2309. if (rc)
  2310. goto cannot_emulate;
  2311. c->dst.type = OP_NONE; /* no writeback */
  2312. break;
  2313. case 0x22: /* mov reg, cr */
  2314. if (c->modrm_mod != 3)
  2315. goto cannot_emulate;
  2316. realmode_set_cr(ctxt->vcpu,
  2317. c->modrm_reg, c->modrm_val, &ctxt->eflags);
  2318. c->dst.type = OP_NONE;
  2319. break;
  2320. case 0x23: /* mov from reg to dr */
  2321. if (c->modrm_mod != 3)
  2322. goto cannot_emulate;
  2323. rc = emulator_set_dr(ctxt, c->modrm_reg,
  2324. c->regs[c->modrm_rm]);
  2325. if (rc)
  2326. goto cannot_emulate;
  2327. c->dst.type = OP_NONE; /* no writeback */
  2328. break;
  2329. case 0x30:
  2330. /* wrmsr */
  2331. msr_data = (u32)c->regs[VCPU_REGS_RAX]
  2332. | ((u64)c->regs[VCPU_REGS_RDX] << 32);
  2333. rc = kvm_set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data);
  2334. if (rc) {
  2335. kvm_inject_gp(ctxt->vcpu, 0);
  2336. c->eip = kvm_rip_read(ctxt->vcpu);
  2337. }
  2338. rc = X86EMUL_CONTINUE;
  2339. c->dst.type = OP_NONE;
  2340. break;
  2341. case 0x32:
  2342. /* rdmsr */
  2343. rc = kvm_get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data);
  2344. if (rc) {
  2345. kvm_inject_gp(ctxt->vcpu, 0);
  2346. c->eip = kvm_rip_read(ctxt->vcpu);
  2347. } else {
  2348. c->regs[VCPU_REGS_RAX] = (u32)msr_data;
  2349. c->regs[VCPU_REGS_RDX] = msr_data >> 32;
  2350. }
  2351. rc = X86EMUL_CONTINUE;
  2352. c->dst.type = OP_NONE;
  2353. break;
  2354. case 0x34: /* sysenter */
  2355. rc = emulate_sysenter(ctxt);
  2356. if (rc != X86EMUL_CONTINUE)
  2357. goto done;
  2358. else
  2359. goto writeback;
  2360. break;
  2361. case 0x35: /* sysexit */
  2362. rc = emulate_sysexit(ctxt);
  2363. if (rc != X86EMUL_CONTINUE)
  2364. goto done;
  2365. else
  2366. goto writeback;
  2367. break;
  2368. case 0x40 ... 0x4f: /* cmov */
  2369. c->dst.val = c->dst.orig_val = c->src.val;
  2370. if (!test_cc(c->b, ctxt->eflags))
  2371. c->dst.type = OP_NONE; /* no writeback */
  2372. break;
  2373. case 0x80 ... 0x8f: /* jnz rel, etc*/
  2374. if (test_cc(c->b, ctxt->eflags))
  2375. jmp_rel(c, c->src.val);
  2376. c->dst.type = OP_NONE;
  2377. break;
  2378. case 0xa0: /* push fs */
  2379. emulate_push_sreg(ctxt, VCPU_SREG_FS);
  2380. break;
  2381. case 0xa1: /* pop fs */
  2382. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
  2383. if (rc != 0)
  2384. goto done;
  2385. break;
  2386. case 0xa3:
  2387. bt: /* bt */
  2388. c->dst.type = OP_NONE;
  2389. /* only subword offset */
  2390. c->src.val &= (c->dst.bytes << 3) - 1;
  2391. emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
  2392. break;
  2393. case 0xa4: /* shld imm8, r, r/m */
  2394. case 0xa5: /* shld cl, r, r/m */
  2395. emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
  2396. break;
  2397. case 0xa8: /* push gs */
  2398. emulate_push_sreg(ctxt, VCPU_SREG_GS);
  2399. break;
  2400. case 0xa9: /* pop gs */
  2401. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
  2402. if (rc != 0)
  2403. goto done;
  2404. break;
  2405. case 0xab:
  2406. bts: /* bts */
  2407. /* only subword offset */
  2408. c->src.val &= (c->dst.bytes << 3) - 1;
  2409. emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
  2410. break;
  2411. case 0xac: /* shrd imm8, r, r/m */
  2412. case 0xad: /* shrd cl, r, r/m */
  2413. emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
  2414. break;
  2415. case 0xae: /* clflush */
  2416. break;
  2417. case 0xb0 ... 0xb1: /* cmpxchg */
  2418. /*
  2419. * Save real source value, then compare EAX against
  2420. * destination.
  2421. */
  2422. c->src.orig_val = c->src.val;
  2423. c->src.val = c->regs[VCPU_REGS_RAX];
  2424. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  2425. if (ctxt->eflags & EFLG_ZF) {
  2426. /* Success: write back to memory. */
  2427. c->dst.val = c->src.orig_val;
  2428. } else {
  2429. /* Failure: write the value we saw to EAX. */
  2430. c->dst.type = OP_REG;
  2431. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  2432. }
  2433. break;
  2434. case 0xb3:
  2435. btr: /* btr */
  2436. /* only subword offset */
  2437. c->src.val &= (c->dst.bytes << 3) - 1;
  2438. emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
  2439. break;
  2440. case 0xb6 ... 0xb7: /* movzx */
  2441. c->dst.bytes = c->op_bytes;
  2442. c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
  2443. : (u16) c->src.val;
  2444. break;
  2445. case 0xba: /* Grp8 */
  2446. switch (c->modrm_reg & 3) {
  2447. case 0:
  2448. goto bt;
  2449. case 1:
  2450. goto bts;
  2451. case 2:
  2452. goto btr;
  2453. case 3:
  2454. goto btc;
  2455. }
  2456. break;
  2457. case 0xbb:
  2458. btc: /* btc */
  2459. /* only subword offset */
  2460. c->src.val &= (c->dst.bytes << 3) - 1;
  2461. emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
  2462. break;
  2463. case 0xbe ... 0xbf: /* movsx */
  2464. c->dst.bytes = c->op_bytes;
  2465. c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
  2466. (s16) c->src.val;
  2467. break;
  2468. case 0xc3: /* movnti */
  2469. c->dst.bytes = c->op_bytes;
  2470. c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
  2471. (u64) c->src.val;
  2472. break;
  2473. case 0xc7: /* Grp9 (cmpxchg8b) */
  2474. rc = emulate_grp9(ctxt, ops, memop);
  2475. if (rc != 0)
  2476. goto done;
  2477. c->dst.type = OP_NONE;
  2478. break;
  2479. }
  2480. goto writeback;
  2481. cannot_emulate:
  2482. DPRINTF("Cannot emulate %02x\n", c->b);
  2483. c->eip = saved_eip;
  2484. return -1;
  2485. }