perf_event_p6.c 3.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159
  1. #ifdef CONFIG_CPU_SUP_INTEL
  2. /*
  3. * Not sure about some of these
  4. */
  5. static const u64 p6_perfmon_event_map[] =
  6. {
  7. [PERF_COUNT_HW_CPU_CYCLES] = 0x0079,
  8. [PERF_COUNT_HW_INSTRUCTIONS] = 0x00c0,
  9. [PERF_COUNT_HW_CACHE_REFERENCES] = 0x0f2e,
  10. [PERF_COUNT_HW_CACHE_MISSES] = 0x012e,
  11. [PERF_COUNT_HW_BRANCH_INSTRUCTIONS] = 0x00c4,
  12. [PERF_COUNT_HW_BRANCH_MISSES] = 0x00c5,
  13. [PERF_COUNT_HW_BUS_CYCLES] = 0x0062,
  14. };
  15. static u64 p6_pmu_event_map(int hw_event)
  16. {
  17. return p6_perfmon_event_map[hw_event];
  18. }
  19. /*
  20. * Event setting that is specified not to count anything.
  21. * We use this to effectively disable a counter.
  22. *
  23. * L2_RQSTS with 0 MESI unit mask.
  24. */
  25. #define P6_NOP_EVENT 0x0000002EULL
  26. static u64 p6_pmu_raw_event(u64 hw_event)
  27. {
  28. #define P6_EVNTSEL_EVENT_MASK 0x000000FFULL
  29. #define P6_EVNTSEL_UNIT_MASK 0x0000FF00ULL
  30. #define P6_EVNTSEL_EDGE_MASK 0x00040000ULL
  31. #define P6_EVNTSEL_INV_MASK 0x00800000ULL
  32. #define P6_EVNTSEL_REG_MASK 0xFF000000ULL
  33. #define P6_EVNTSEL_MASK \
  34. (P6_EVNTSEL_EVENT_MASK | \
  35. P6_EVNTSEL_UNIT_MASK | \
  36. P6_EVNTSEL_EDGE_MASK | \
  37. P6_EVNTSEL_INV_MASK | \
  38. P6_EVNTSEL_REG_MASK)
  39. return hw_event & P6_EVNTSEL_MASK;
  40. }
  41. static struct event_constraint p6_event_constraints[] =
  42. {
  43. INTEL_EVENT_CONSTRAINT(0xc1, 0x1), /* FLOPS */
  44. INTEL_EVENT_CONSTRAINT(0x10, 0x1), /* FP_COMP_OPS_EXE */
  45. INTEL_EVENT_CONSTRAINT(0x11, 0x1), /* FP_ASSIST */
  46. INTEL_EVENT_CONSTRAINT(0x12, 0x2), /* MUL */
  47. INTEL_EVENT_CONSTRAINT(0x13, 0x2), /* DIV */
  48. INTEL_EVENT_CONSTRAINT(0x14, 0x1), /* CYCLES_DIV_BUSY */
  49. EVENT_CONSTRAINT_END
  50. };
  51. static void p6_pmu_disable_all(void)
  52. {
  53. u64 val;
  54. /* p6 only has one enable register */
  55. rdmsrl(MSR_P6_EVNTSEL0, val);
  56. val &= ~ARCH_PERFMON_EVENTSEL_ENABLE;
  57. wrmsrl(MSR_P6_EVNTSEL0, val);
  58. }
  59. static void p6_pmu_enable_all(void)
  60. {
  61. unsigned long val;
  62. /* p6 only has one enable register */
  63. rdmsrl(MSR_P6_EVNTSEL0, val);
  64. val |= ARCH_PERFMON_EVENTSEL_ENABLE;
  65. wrmsrl(MSR_P6_EVNTSEL0, val);
  66. }
  67. static inline void
  68. p6_pmu_disable_event(struct perf_event *event)
  69. {
  70. struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
  71. struct hw_perf_event *hwc = &event->hw;
  72. u64 val = P6_NOP_EVENT;
  73. if (cpuc->enabled)
  74. val |= ARCH_PERFMON_EVENTSEL_ENABLE;
  75. (void)checking_wrmsrl(hwc->config_base + hwc->idx, val);
  76. }
  77. static void p6_pmu_enable_event(struct perf_event *event)
  78. {
  79. struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
  80. struct hw_perf_event *hwc = &event->hw;
  81. u64 val;
  82. val = hwc->config;
  83. if (cpuc->enabled)
  84. val |= ARCH_PERFMON_EVENTSEL_ENABLE;
  85. (void)checking_wrmsrl(hwc->config_base + hwc->idx, val);
  86. }
  87. static __initconst struct x86_pmu p6_pmu = {
  88. .name = "p6",
  89. .handle_irq = x86_pmu_handle_irq,
  90. .disable_all = p6_pmu_disable_all,
  91. .enable_all = p6_pmu_enable_all,
  92. .enable = p6_pmu_enable_event,
  93. .disable = p6_pmu_disable_event,
  94. .eventsel = MSR_P6_EVNTSEL0,
  95. .perfctr = MSR_P6_PERFCTR0,
  96. .event_map = p6_pmu_event_map,
  97. .raw_event = p6_pmu_raw_event,
  98. .max_events = ARRAY_SIZE(p6_perfmon_event_map),
  99. .apic = 1,
  100. .max_period = (1ULL << 31) - 1,
  101. .version = 0,
  102. .num_events = 2,
  103. /*
  104. * Events have 40 bits implemented. However they are designed such
  105. * that bits [32-39] are sign extensions of bit 31. As such the
  106. * effective width of a event for P6-like PMU is 32 bits only.
  107. *
  108. * See IA-32 Intel Architecture Software developer manual Vol 3B
  109. */
  110. .event_bits = 32,
  111. .event_mask = (1ULL << 32) - 1,
  112. .get_event_constraints = x86_get_event_constraints,
  113. .event_constraints = p6_event_constraints,
  114. };
  115. static __init int p6_pmu_init(void)
  116. {
  117. switch (boot_cpu_data.x86_model) {
  118. case 1:
  119. case 3: /* Pentium Pro */
  120. case 5:
  121. case 6: /* Pentium II */
  122. case 7:
  123. case 8:
  124. case 11: /* Pentium III */
  125. case 9:
  126. case 13:
  127. /* Pentium M */
  128. break;
  129. default:
  130. pr_cont("unsupported p6 CPU model %d ",
  131. boot_cpu_data.x86_model);
  132. return -ENODEV;
  133. }
  134. x86_pmu = p6_pmu;
  135. return 0;
  136. }
  137. #endif /* CONFIG_CPU_SUP_INTEL */