clock-sh7786.c 4.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137
  1. /*
  2. * arch/sh/kernel/cpu/sh4a/clock-sh7786.c
  3. *
  4. * SH7786 support for the clock framework
  5. *
  6. * Copyright (C) 2010 Paul Mundt
  7. *
  8. * This file is subject to the terms and conditions of the GNU General Public
  9. * License. See the file "COPYING" in the main directory of this archive
  10. * for more details.
  11. */
  12. #include <linux/init.h>
  13. #include <linux/kernel.h>
  14. #include <linux/clk.h>
  15. #include <linux/io.h>
  16. #include <asm/clock.h>
  17. #include <asm/freq.h>
  18. /*
  19. * Default rate for the root input clock, reset this with clk_set_rate()
  20. * from the platform code.
  21. */
  22. static struct clk extal_clk = {
  23. .name = "extal",
  24. .id = -1,
  25. .rate = 33333333,
  26. };
  27. static unsigned long pll_recalc(struct clk *clk)
  28. {
  29. int multiplier;
  30. /*
  31. * Clock modes 0, 1, and 2 use an x64 multiplier against PLL1,
  32. * while modes 3, 4, and 5 use an x32.
  33. */
  34. multiplier = (sh_mv.mv_mode_pins() & 0xf) < 3 ? 64 : 32;
  35. return clk->parent->rate * multiplier;
  36. }
  37. static struct clk_ops pll_clk_ops = {
  38. .recalc = pll_recalc,
  39. };
  40. static struct clk pll_clk = {
  41. .name = "pll_clk",
  42. .id = -1,
  43. .ops = &pll_clk_ops,
  44. .parent = &extal_clk,
  45. .flags = CLK_ENABLE_ON_INIT,
  46. };
  47. static struct clk *clks[] = {
  48. &extal_clk,
  49. &pll_clk,
  50. };
  51. static unsigned int div2[] = { 1, 2, 4, 6, 8, 12, 16, 18,
  52. 24, 32, 36, 48 };
  53. static struct clk_div_mult_table div4_div_mult_table = {
  54. .divisors = div2,
  55. .nr_divisors = ARRAY_SIZE(div2),
  56. };
  57. static struct clk_div4_table div4_table = {
  58. .div_mult_table = &div4_div_mult_table,
  59. };
  60. enum { DIV4_I, DIV4_SH, DIV4_B, DIV4_DDR, DIV4_DU, DIV4_P, DIV4_NR };
  61. #define DIV4(_str, _bit, _mask, _flags) \
  62. SH_CLK_DIV4(_str, &pll_clk, FRQMR1, _bit, _mask, _flags)
  63. struct clk div4_clks[DIV4_NR] = {
  64. [DIV4_P] = DIV4("peripheral_clk", 0, 0x0b40, 0),
  65. [DIV4_DU] = DIV4("du_clk", 4, 0x0010, 0),
  66. [DIV4_DDR] = DIV4("ddr_clk", 12, 0x0002, CLK_ENABLE_ON_INIT),
  67. [DIV4_B] = DIV4("bus_clk", 16, 0x0360, CLK_ENABLE_ON_INIT),
  68. [DIV4_SH] = DIV4("shyway_clk", 20, 0x0002, CLK_ENABLE_ON_INIT),
  69. [DIV4_I] = DIV4("cpu_clk", 28, 0x0006, CLK_ENABLE_ON_INIT),
  70. };
  71. #define MSTPCR0 0xffc40030
  72. #define MSTPCR1 0xffc40034
  73. static struct clk mstp_clks[] = {
  74. /* MSTPCR0 */
  75. SH_CLK_MSTP32("scif_fck", 5, &div4_clks[DIV4_P], MSTPCR0, 29, 0),
  76. SH_CLK_MSTP32("scif_fck", 4, &div4_clks[DIV4_P], MSTPCR0, 28, 0),
  77. SH_CLK_MSTP32("scif_fck", 3, &div4_clks[DIV4_P], MSTPCR0, 27, 0),
  78. SH_CLK_MSTP32("scif_fck", 2, &div4_clks[DIV4_P], MSTPCR0, 26, 0),
  79. SH_CLK_MSTP32("scif_fck", 1, &div4_clks[DIV4_P], MSTPCR0, 25, 0),
  80. SH_CLK_MSTP32("scif_fck", 0, &div4_clks[DIV4_P], MSTPCR0, 24, 0),
  81. SH_CLK_MSTP32("ssi_fck", 3, &div4_clks[DIV4_P], MSTPCR0, 23, 0),
  82. SH_CLK_MSTP32("ssi_fck", 2, &div4_clks[DIV4_P], MSTPCR0, 22, 0),
  83. SH_CLK_MSTP32("ssi_fck", 1, &div4_clks[DIV4_P], MSTPCR0, 21, 0),
  84. SH_CLK_MSTP32("ssi_fck", 0, &div4_clks[DIV4_P], MSTPCR0, 20, 0),
  85. SH_CLK_MSTP32("hac_fck", 1, &div4_clks[DIV4_P], MSTPCR0, 17, 0),
  86. SH_CLK_MSTP32("hac_fck", 0, &div4_clks[DIV4_P], MSTPCR0, 16, 0),
  87. SH_CLK_MSTP32("i2c_fck", 1, &div4_clks[DIV4_P], MSTPCR0, 15, 0),
  88. SH_CLK_MSTP32("i2c_fck", 0, &div4_clks[DIV4_P], MSTPCR0, 14, 0),
  89. SH_CLK_MSTP32("tmu9_11_fck", -1, &div4_clks[DIV4_P], MSTPCR0, 11, 0),
  90. SH_CLK_MSTP32("tmu678_fck", -1, &div4_clks[DIV4_P], MSTPCR0, 10, 0),
  91. SH_CLK_MSTP32("tmu345_fck", -1, &div4_clks[DIV4_P], MSTPCR0, 9, 0),
  92. SH_CLK_MSTP32("tmu012_fck", -1, &div4_clks[DIV4_P], MSTPCR0, 8, 0),
  93. SH_CLK_MSTP32("sdif_fck", 1, &div4_clks[DIV4_P], MSTPCR0, 5, 0),
  94. SH_CLK_MSTP32("sdif_fck", 0, &div4_clks[DIV4_P], MSTPCR0, 4, 0),
  95. SH_CLK_MSTP32("hspi_fck", -1, &div4_clks[DIV4_P], MSTPCR0, 2, 0),
  96. /* MSTPCR1 */
  97. SH_CLK_MSTP32("usb_fck", -1, NULL, MSTPCR1, 12, 0),
  98. SH_CLK_MSTP32("pcie_fck", 2, NULL, MSTPCR1, 10, 0),
  99. SH_CLK_MSTP32("pcie_fck", 1, NULL, MSTPCR1, 9, 0),
  100. SH_CLK_MSTP32("pcie_fck", 0, NULL, MSTPCR1, 8, 0),
  101. SH_CLK_MSTP32("dmac_11_6_fck", -1, NULL, MSTPCR1, 5, 0),
  102. SH_CLK_MSTP32("dmac_5_0_fck", -1, NULL, MSTPCR1, 4, 0),
  103. SH_CLK_MSTP32("du_fck", -1, NULL, MSTPCR1, 3, 0),
  104. SH_CLK_MSTP32("ether_fck", -1, NULL, MSTPCR1, 2, 0),
  105. };
  106. int __init arch_clk_init(void)
  107. {
  108. int i, ret = 0;
  109. for (i = 0; i < ARRAY_SIZE(clks); i++)
  110. ret |= clk_register(clks[i]);
  111. if (!ret)
  112. ret = sh_clk_div4_register(div4_clks, ARRAY_SIZE(div4_clks),
  113. &div4_table);
  114. if (!ret)
  115. ret = sh_clk_mstp32_register(mstp_clks, ARRAY_SIZE(mstp_clks));
  116. return ret;
  117. }