setup.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872
  1. /*
  2. * linux/arch/sh/boards/se/7724/setup.c
  3. *
  4. * Copyright (C) 2009 Renesas Solutions Corp.
  5. *
  6. * Kuninori Morimoto <morimoto.kuninori@renesas.com>
  7. *
  8. * This file is subject to the terms and conditions of the GNU General Public
  9. * License. See the file "COPYING" in the main directory of this archive
  10. * for more details.
  11. */
  12. #include <linux/init.h>
  13. #include <linux/device.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/mtd/physmap.h>
  17. #include <linux/delay.h>
  18. #include <linux/smc91x.h>
  19. #include <linux/gpio.h>
  20. #include <linux/input.h>
  21. #include <linux/input/sh_keysc.h>
  22. #include <linux/usb/r8a66597.h>
  23. #include <video/sh_mobile_lcdc.h>
  24. #include <media/sh_mobile_ceu.h>
  25. #include <sound/sh_fsi.h>
  26. #include <asm/io.h>
  27. #include <asm/heartbeat.h>
  28. #include <asm/sh_eth.h>
  29. #include <asm/clock.h>
  30. #include <asm/suspend.h>
  31. #include <cpu/sh7724.h>
  32. #include <mach-se/mach/se7724.h>
  33. /*
  34. * SWx 1234 5678
  35. * ------------------------------------
  36. * SW31 : 1001 1100 : default
  37. * SW32 : 0111 1111 : use on board flash
  38. *
  39. * SW41 : abxx xxxx -> a = 0 : Analog monitor
  40. * 1 : Digital monitor
  41. * b = 0 : VGA
  42. * 1 : 720p
  43. */
  44. /*
  45. * about 720p
  46. *
  47. * When you use 1280 x 720 lcdc output,
  48. * you should change OSC6 lcdc clock from 25.175MHz to 74.25MHz,
  49. * and change SW41 to use 720p
  50. */
  51. /*
  52. * about sound
  53. *
  54. * This setup.c supports FSI slave mode.
  55. * Please change J20, J21, J22 pin to 1-2 connection.
  56. */
  57. /* Heartbeat */
  58. static struct resource heartbeat_resource = {
  59. .start = PA_LED,
  60. .end = PA_LED,
  61. .flags = IORESOURCE_MEM | IORESOURCE_MEM_16BIT,
  62. };
  63. static struct platform_device heartbeat_device = {
  64. .name = "heartbeat",
  65. .id = -1,
  66. .num_resources = 1,
  67. .resource = &heartbeat_resource,
  68. };
  69. /* LAN91C111 */
  70. static struct smc91x_platdata smc91x_info = {
  71. .flags = SMC91X_USE_16BIT | SMC91X_NOWAIT,
  72. };
  73. static struct resource smc91x_eth_resources[] = {
  74. [0] = {
  75. .name = "SMC91C111" ,
  76. .start = 0x1a300300,
  77. .end = 0x1a30030f,
  78. .flags = IORESOURCE_MEM,
  79. },
  80. [1] = {
  81. .start = IRQ0_SMC,
  82. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_HIGHLEVEL,
  83. },
  84. };
  85. static struct platform_device smc91x_eth_device = {
  86. .name = "smc91x",
  87. .num_resources = ARRAY_SIZE(smc91x_eth_resources),
  88. .resource = smc91x_eth_resources,
  89. .dev = {
  90. .platform_data = &smc91x_info,
  91. },
  92. };
  93. /* MTD */
  94. static struct mtd_partition nor_flash_partitions[] = {
  95. {
  96. .name = "uboot",
  97. .offset = 0,
  98. .size = (1 * 1024 * 1024),
  99. .mask_flags = MTD_WRITEABLE, /* Read-only */
  100. }, {
  101. .name = "kernel",
  102. .offset = MTDPART_OFS_APPEND,
  103. .size = (2 * 1024 * 1024),
  104. }, {
  105. .name = "free-area",
  106. .offset = MTDPART_OFS_APPEND,
  107. .size = MTDPART_SIZ_FULL,
  108. },
  109. };
  110. static struct physmap_flash_data nor_flash_data = {
  111. .width = 2,
  112. .parts = nor_flash_partitions,
  113. .nr_parts = ARRAY_SIZE(nor_flash_partitions),
  114. };
  115. static struct resource nor_flash_resources[] = {
  116. [0] = {
  117. .name = "NOR Flash",
  118. .start = 0x00000000,
  119. .end = 0x01ffffff,
  120. .flags = IORESOURCE_MEM,
  121. }
  122. };
  123. static struct platform_device nor_flash_device = {
  124. .name = "physmap-flash",
  125. .resource = nor_flash_resources,
  126. .num_resources = ARRAY_SIZE(nor_flash_resources),
  127. .dev = {
  128. .platform_data = &nor_flash_data,
  129. },
  130. };
  131. /* LCDC */
  132. static struct sh_mobile_lcdc_info lcdc_info = {
  133. .clock_source = LCDC_CLK_EXTERNAL,
  134. .ch[0] = {
  135. .chan = LCDC_CHAN_MAINLCD,
  136. .bpp = 16,
  137. .clock_divider = 1,
  138. .lcd_cfg = {
  139. .name = "LB070WV1",
  140. .sync = 0, /* hsync and vsync are active low */
  141. },
  142. .lcd_size_cfg = { /* 7.0 inch */
  143. .width = 152,
  144. .height = 91,
  145. },
  146. .board_cfg = {
  147. },
  148. }
  149. };
  150. static struct resource lcdc_resources[] = {
  151. [0] = {
  152. .name = "LCDC",
  153. .start = 0xfe940000,
  154. .end = 0xfe942fff,
  155. .flags = IORESOURCE_MEM,
  156. },
  157. [1] = {
  158. .start = 106,
  159. .flags = IORESOURCE_IRQ,
  160. },
  161. };
  162. static struct platform_device lcdc_device = {
  163. .name = "sh_mobile_lcdc_fb",
  164. .num_resources = ARRAY_SIZE(lcdc_resources),
  165. .resource = lcdc_resources,
  166. .dev = {
  167. .platform_data = &lcdc_info,
  168. },
  169. .archdata = {
  170. .hwblk_id = HWBLK_LCDC,
  171. },
  172. };
  173. /* CEU0 */
  174. static struct sh_mobile_ceu_info sh_mobile_ceu0_info = {
  175. .flags = SH_CEU_FLAG_USE_8BIT_BUS,
  176. };
  177. static struct resource ceu0_resources[] = {
  178. [0] = {
  179. .name = "CEU0",
  180. .start = 0xfe910000,
  181. .end = 0xfe91009f,
  182. .flags = IORESOURCE_MEM,
  183. },
  184. [1] = {
  185. .start = 52,
  186. .flags = IORESOURCE_IRQ,
  187. },
  188. [2] = {
  189. /* place holder for contiguous memory */
  190. },
  191. };
  192. static struct platform_device ceu0_device = {
  193. .name = "sh_mobile_ceu",
  194. .id = 0, /* "ceu0" clock */
  195. .num_resources = ARRAY_SIZE(ceu0_resources),
  196. .resource = ceu0_resources,
  197. .dev = {
  198. .platform_data = &sh_mobile_ceu0_info,
  199. },
  200. .archdata = {
  201. .hwblk_id = HWBLK_CEU0,
  202. },
  203. };
  204. /* CEU1 */
  205. static struct sh_mobile_ceu_info sh_mobile_ceu1_info = {
  206. .flags = SH_CEU_FLAG_USE_8BIT_BUS,
  207. };
  208. static struct resource ceu1_resources[] = {
  209. [0] = {
  210. .name = "CEU1",
  211. .start = 0xfe914000,
  212. .end = 0xfe91409f,
  213. .flags = IORESOURCE_MEM,
  214. },
  215. [1] = {
  216. .start = 63,
  217. .flags = IORESOURCE_IRQ,
  218. },
  219. [2] = {
  220. /* place holder for contiguous memory */
  221. },
  222. };
  223. static struct platform_device ceu1_device = {
  224. .name = "sh_mobile_ceu",
  225. .id = 1, /* "ceu1" clock */
  226. .num_resources = ARRAY_SIZE(ceu1_resources),
  227. .resource = ceu1_resources,
  228. .dev = {
  229. .platform_data = &sh_mobile_ceu1_info,
  230. },
  231. .archdata = {
  232. .hwblk_id = HWBLK_CEU1,
  233. },
  234. };
  235. /* FSI */
  236. /*
  237. * FSI-A use external clock which came from ak464x.
  238. * So, we should change parent of fsi
  239. */
  240. #define FCLKACR 0xa4150008
  241. static void fsimck_init(struct clk *clk)
  242. {
  243. u32 status = __raw_readl(clk->enable_reg);
  244. /* use external clock */
  245. status &= ~0x000000ff;
  246. status |= 0x00000080;
  247. __raw_writel(status, clk->enable_reg);
  248. }
  249. static struct clk_ops fsimck_clk_ops = {
  250. .init = fsimck_init,
  251. };
  252. static struct clk fsimcka_clk = {
  253. .name = "fsimcka_clk",
  254. .id = -1,
  255. .ops = &fsimck_clk_ops,
  256. .enable_reg = (void __iomem *)FCLKACR,
  257. .rate = 0, /* unknown */
  258. };
  259. /* change J20, J21, J22 pin to 1-2 connection to use slave mode */
  260. struct sh_fsi_platform_info fsi_info = {
  261. .porta_flags = SH_FSI_BRS_INV |
  262. SH_FSI_OUT_SLAVE_MODE |
  263. SH_FSI_IN_SLAVE_MODE |
  264. SH_FSI_OFMT(PCM) |
  265. SH_FSI_IFMT(PCM),
  266. };
  267. static struct resource fsi_resources[] = {
  268. [0] = {
  269. .name = "FSI",
  270. .start = 0xFE3C0000,
  271. .end = 0xFE3C021d,
  272. .flags = IORESOURCE_MEM,
  273. },
  274. [1] = {
  275. .start = 108,
  276. .flags = IORESOURCE_IRQ,
  277. },
  278. };
  279. static struct platform_device fsi_device = {
  280. .name = "sh_fsi",
  281. .id = 0,
  282. .num_resources = ARRAY_SIZE(fsi_resources),
  283. .resource = fsi_resources,
  284. .dev = {
  285. .platform_data = &fsi_info,
  286. },
  287. .archdata = {
  288. .hwblk_id = HWBLK_SPU, /* FSI needs SPU hwblk */
  289. },
  290. };
  291. /* KEYSC in SoC (Needs SW33-2 set to ON) */
  292. static struct sh_keysc_info keysc_info = {
  293. .mode = SH_KEYSC_MODE_1,
  294. .scan_timing = 3,
  295. .delay = 50,
  296. .keycodes = {
  297. KEY_1, KEY_2, KEY_3, KEY_4, KEY_5,
  298. KEY_6, KEY_7, KEY_8, KEY_9, KEY_A,
  299. KEY_B, KEY_C, KEY_D, KEY_E, KEY_F,
  300. KEY_G, KEY_H, KEY_I, KEY_K, KEY_L,
  301. KEY_M, KEY_N, KEY_O, KEY_P, KEY_Q,
  302. KEY_R, KEY_S, KEY_T, KEY_U, KEY_V,
  303. },
  304. };
  305. static struct resource keysc_resources[] = {
  306. [0] = {
  307. .name = "KEYSC",
  308. .start = 0x044b0000,
  309. .end = 0x044b000f,
  310. .flags = IORESOURCE_MEM,
  311. },
  312. [1] = {
  313. .start = 79,
  314. .flags = IORESOURCE_IRQ,
  315. },
  316. };
  317. static struct platform_device keysc_device = {
  318. .name = "sh_keysc",
  319. .id = 0, /* "keysc0" clock */
  320. .num_resources = ARRAY_SIZE(keysc_resources),
  321. .resource = keysc_resources,
  322. .dev = {
  323. .platform_data = &keysc_info,
  324. },
  325. .archdata = {
  326. .hwblk_id = HWBLK_KEYSC,
  327. },
  328. };
  329. /* SH Eth */
  330. static struct resource sh_eth_resources[] = {
  331. [0] = {
  332. .start = SH_ETH_ADDR,
  333. .end = SH_ETH_ADDR + 0x1FC,
  334. .flags = IORESOURCE_MEM,
  335. },
  336. [1] = {
  337. .start = 91,
  338. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_HIGHLEVEL,
  339. },
  340. };
  341. struct sh_eth_plat_data sh_eth_plat = {
  342. .phy = 0x1f, /* SMSC LAN8187 */
  343. .edmac_endian = EDMAC_LITTLE_ENDIAN,
  344. };
  345. static struct platform_device sh_eth_device = {
  346. .name = "sh-eth",
  347. .id = 0,
  348. .dev = {
  349. .platform_data = &sh_eth_plat,
  350. },
  351. .num_resources = ARRAY_SIZE(sh_eth_resources),
  352. .resource = sh_eth_resources,
  353. .archdata = {
  354. .hwblk_id = HWBLK_ETHER,
  355. },
  356. };
  357. static struct r8a66597_platdata sh7724_usb0_host_data = {
  358. .on_chip = 1,
  359. };
  360. static struct resource sh7724_usb0_host_resources[] = {
  361. [0] = {
  362. .start = 0xa4d80000,
  363. .end = 0xa4d80124 - 1,
  364. .flags = IORESOURCE_MEM,
  365. },
  366. [1] = {
  367. .start = 65,
  368. .end = 65,
  369. .flags = IORESOURCE_IRQ | IRQF_TRIGGER_LOW,
  370. },
  371. };
  372. static struct platform_device sh7724_usb0_host_device = {
  373. .name = "r8a66597_hcd",
  374. .id = 0,
  375. .dev = {
  376. .dma_mask = NULL, /* not use dma */
  377. .coherent_dma_mask = 0xffffffff,
  378. .platform_data = &sh7724_usb0_host_data,
  379. },
  380. .num_resources = ARRAY_SIZE(sh7724_usb0_host_resources),
  381. .resource = sh7724_usb0_host_resources,
  382. .archdata = {
  383. .hwblk_id = HWBLK_USB0,
  384. },
  385. };
  386. static struct r8a66597_platdata sh7724_usb1_gadget_data = {
  387. .on_chip = 1,
  388. };
  389. static struct resource sh7724_usb1_gadget_resources[] = {
  390. [0] = {
  391. .start = 0xa4d90000,
  392. .end = 0xa4d90123,
  393. .flags = IORESOURCE_MEM,
  394. },
  395. [1] = {
  396. .start = 66,
  397. .end = 66,
  398. .flags = IORESOURCE_IRQ | IRQF_TRIGGER_LOW,
  399. },
  400. };
  401. static struct platform_device sh7724_usb1_gadget_device = {
  402. .name = "r8a66597_udc",
  403. .id = 1, /* USB1 */
  404. .dev = {
  405. .dma_mask = NULL, /* not use dma */
  406. .coherent_dma_mask = 0xffffffff,
  407. .platform_data = &sh7724_usb1_gadget_data,
  408. },
  409. .num_resources = ARRAY_SIZE(sh7724_usb1_gadget_resources),
  410. .resource = sh7724_usb1_gadget_resources,
  411. };
  412. static struct resource sdhi0_cn7_resources[] = {
  413. [0] = {
  414. .name = "SDHI0",
  415. .start = 0x04ce0000,
  416. .end = 0x04ce01ff,
  417. .flags = IORESOURCE_MEM,
  418. },
  419. [1] = {
  420. .start = 100,
  421. .flags = IORESOURCE_IRQ,
  422. },
  423. };
  424. static struct platform_device sdhi0_cn7_device = {
  425. .name = "sh_mobile_sdhi",
  426. .id = 0,
  427. .num_resources = ARRAY_SIZE(sdhi0_cn7_resources),
  428. .resource = sdhi0_cn7_resources,
  429. .archdata = {
  430. .hwblk_id = HWBLK_SDHI0,
  431. },
  432. };
  433. static struct resource sdhi1_cn8_resources[] = {
  434. [0] = {
  435. .name = "SDHI1",
  436. .start = 0x04cf0000,
  437. .end = 0x04cf01ff,
  438. .flags = IORESOURCE_MEM,
  439. },
  440. [1] = {
  441. .start = 23,
  442. .flags = IORESOURCE_IRQ,
  443. },
  444. };
  445. static struct platform_device sdhi1_cn8_device = {
  446. .name = "sh_mobile_sdhi",
  447. .id = 1,
  448. .num_resources = ARRAY_SIZE(sdhi1_cn8_resources),
  449. .resource = sdhi1_cn8_resources,
  450. .archdata = {
  451. .hwblk_id = HWBLK_SDHI1,
  452. },
  453. };
  454. /* IrDA */
  455. static struct resource irda_resources[] = {
  456. [0] = {
  457. .name = "IrDA",
  458. .start = 0xA45D0000,
  459. .end = 0xA45D0049,
  460. .flags = IORESOURCE_MEM,
  461. },
  462. [1] = {
  463. .start = 20,
  464. .flags = IORESOURCE_IRQ,
  465. },
  466. };
  467. static struct platform_device irda_device = {
  468. .name = "sh_sir",
  469. .num_resources = ARRAY_SIZE(irda_resources),
  470. .resource = irda_resources,
  471. };
  472. static struct platform_device *ms7724se_devices[] __initdata = {
  473. &heartbeat_device,
  474. &smc91x_eth_device,
  475. &lcdc_device,
  476. &nor_flash_device,
  477. &ceu0_device,
  478. &ceu1_device,
  479. &keysc_device,
  480. &sh_eth_device,
  481. &sh7724_usb0_host_device,
  482. &sh7724_usb1_gadget_device,
  483. &fsi_device,
  484. &sdhi0_cn7_device,
  485. &sdhi1_cn8_device,
  486. &irda_device,
  487. };
  488. /* I2C device */
  489. static struct i2c_board_info i2c0_devices[] = {
  490. {
  491. I2C_BOARD_INFO("ak4642", 0x12),
  492. },
  493. };
  494. #define EEPROM_OP 0xBA206000
  495. #define EEPROM_ADR 0xBA206004
  496. #define EEPROM_DATA 0xBA20600C
  497. #define EEPROM_STAT 0xBA206010
  498. #define EEPROM_STRT 0xBA206014
  499. static int __init sh_eth_is_eeprom_ready(void)
  500. {
  501. int t = 10000;
  502. while (t--) {
  503. if (!__raw_readw(EEPROM_STAT))
  504. return 1;
  505. udelay(1);
  506. }
  507. printk(KERN_ERR "ms7724se can not access to eeprom\n");
  508. return 0;
  509. }
  510. static void __init sh_eth_init(void)
  511. {
  512. int i;
  513. u16 mac;
  514. /* check EEPROM status */
  515. if (!sh_eth_is_eeprom_ready())
  516. return;
  517. /* read MAC addr from EEPROM */
  518. for (i = 0 ; i < 3 ; i++) {
  519. __raw_writew(0x0, EEPROM_OP); /* read */
  520. __raw_writew(i*2, EEPROM_ADR);
  521. __raw_writew(0x1, EEPROM_STRT);
  522. if (!sh_eth_is_eeprom_ready())
  523. return;
  524. mac = __raw_readw(EEPROM_DATA);
  525. sh_eth_plat.mac_addr[i << 1] = mac & 0xff;
  526. sh_eth_plat.mac_addr[(i << 1) + 1] = mac >> 8;
  527. }
  528. }
  529. #define SW4140 0xBA201000
  530. #define FPGA_OUT 0xBA200400
  531. #define PORT_HIZA 0xA4050158
  532. #define PORT_MSELCRB 0xA4050182
  533. #define SW41_A 0x0100
  534. #define SW41_B 0x0200
  535. #define SW41_C 0x0400
  536. #define SW41_D 0x0800
  537. #define SW41_E 0x1000
  538. #define SW41_F 0x2000
  539. #define SW41_G 0x4000
  540. #define SW41_H 0x8000
  541. extern char ms7724se_sdram_enter_start;
  542. extern char ms7724se_sdram_enter_end;
  543. extern char ms7724se_sdram_leave_start;
  544. extern char ms7724se_sdram_leave_end;
  545. static int __init arch_setup(void)
  546. {
  547. /* enable I2C device */
  548. i2c_register_board_info(0, i2c0_devices,
  549. ARRAY_SIZE(i2c0_devices));
  550. return 0;
  551. }
  552. arch_initcall(arch_setup);
  553. static int __init devices_setup(void)
  554. {
  555. u16 sw = __raw_readw(SW4140); /* select camera, monitor */
  556. struct clk *clk;
  557. /* register board specific self-refresh code */
  558. sh_mobile_register_self_refresh(SUSP_SH_STANDBY | SUSP_SH_SF |
  559. SUSP_SH_RSTANDBY,
  560. &ms7724se_sdram_enter_start,
  561. &ms7724se_sdram_enter_end,
  562. &ms7724se_sdram_leave_start,
  563. &ms7724se_sdram_leave_end);
  564. /* Reset Release */
  565. __raw_writew(__raw_readw(FPGA_OUT) &
  566. ~((1 << 1) | /* LAN */
  567. (1 << 6) | /* VIDEO DAC */
  568. (1 << 7) | /* AK4643 */
  569. (1 << 8) | /* IrDA */
  570. (1 << 12) | /* USB0 */
  571. (1 << 14)), /* RMII */
  572. FPGA_OUT);
  573. /* turn on USB clocks, use external clock */
  574. __raw_writew((__raw_readw(PORT_MSELCRB) & ~0xc000) | 0x8000, PORT_MSELCRB);
  575. /* Let LED9 show STATUS2 */
  576. gpio_request(GPIO_FN_STATUS2, NULL);
  577. /* Lit LED10 show STATUS0 */
  578. gpio_request(GPIO_FN_STATUS0, NULL);
  579. /* Lit LED11 show PDSTATUS */
  580. gpio_request(GPIO_FN_PDSTATUS, NULL);
  581. /* enable USB0 port */
  582. __raw_writew(0x0600, 0xa40501d4);
  583. /* enable USB1 port */
  584. __raw_writew(0x0600, 0xa4050192);
  585. /* enable IRQ 0,1,2 */
  586. gpio_request(GPIO_FN_INTC_IRQ0, NULL);
  587. gpio_request(GPIO_FN_INTC_IRQ1, NULL);
  588. gpio_request(GPIO_FN_INTC_IRQ2, NULL);
  589. /* enable SCIFA3 */
  590. gpio_request(GPIO_FN_SCIF3_I_SCK, NULL);
  591. gpio_request(GPIO_FN_SCIF3_I_RXD, NULL);
  592. gpio_request(GPIO_FN_SCIF3_I_TXD, NULL);
  593. gpio_request(GPIO_FN_SCIF3_I_CTS, NULL);
  594. gpio_request(GPIO_FN_SCIF3_I_RTS, NULL);
  595. /* enable LCDC */
  596. gpio_request(GPIO_FN_LCDD23, NULL);
  597. gpio_request(GPIO_FN_LCDD22, NULL);
  598. gpio_request(GPIO_FN_LCDD21, NULL);
  599. gpio_request(GPIO_FN_LCDD20, NULL);
  600. gpio_request(GPIO_FN_LCDD19, NULL);
  601. gpio_request(GPIO_FN_LCDD18, NULL);
  602. gpio_request(GPIO_FN_LCDD17, NULL);
  603. gpio_request(GPIO_FN_LCDD16, NULL);
  604. gpio_request(GPIO_FN_LCDD15, NULL);
  605. gpio_request(GPIO_FN_LCDD14, NULL);
  606. gpio_request(GPIO_FN_LCDD13, NULL);
  607. gpio_request(GPIO_FN_LCDD12, NULL);
  608. gpio_request(GPIO_FN_LCDD11, NULL);
  609. gpio_request(GPIO_FN_LCDD10, NULL);
  610. gpio_request(GPIO_FN_LCDD9, NULL);
  611. gpio_request(GPIO_FN_LCDD8, NULL);
  612. gpio_request(GPIO_FN_LCDD7, NULL);
  613. gpio_request(GPIO_FN_LCDD6, NULL);
  614. gpio_request(GPIO_FN_LCDD5, NULL);
  615. gpio_request(GPIO_FN_LCDD4, NULL);
  616. gpio_request(GPIO_FN_LCDD3, NULL);
  617. gpio_request(GPIO_FN_LCDD2, NULL);
  618. gpio_request(GPIO_FN_LCDD1, NULL);
  619. gpio_request(GPIO_FN_LCDD0, NULL);
  620. gpio_request(GPIO_FN_LCDDISP, NULL);
  621. gpio_request(GPIO_FN_LCDHSYN, NULL);
  622. gpio_request(GPIO_FN_LCDDCK, NULL);
  623. gpio_request(GPIO_FN_LCDVSYN, NULL);
  624. gpio_request(GPIO_FN_LCDDON, NULL);
  625. gpio_request(GPIO_FN_LCDVEPWC, NULL);
  626. gpio_request(GPIO_FN_LCDVCPWC, NULL);
  627. gpio_request(GPIO_FN_LCDRD, NULL);
  628. gpio_request(GPIO_FN_LCDLCLK, NULL);
  629. __raw_writew((__raw_readw(PORT_HIZA) & ~0x0001), PORT_HIZA);
  630. /* enable CEU0 */
  631. gpio_request(GPIO_FN_VIO0_D15, NULL);
  632. gpio_request(GPIO_FN_VIO0_D14, NULL);
  633. gpio_request(GPIO_FN_VIO0_D13, NULL);
  634. gpio_request(GPIO_FN_VIO0_D12, NULL);
  635. gpio_request(GPIO_FN_VIO0_D11, NULL);
  636. gpio_request(GPIO_FN_VIO0_D10, NULL);
  637. gpio_request(GPIO_FN_VIO0_D9, NULL);
  638. gpio_request(GPIO_FN_VIO0_D8, NULL);
  639. gpio_request(GPIO_FN_VIO0_D7, NULL);
  640. gpio_request(GPIO_FN_VIO0_D6, NULL);
  641. gpio_request(GPIO_FN_VIO0_D5, NULL);
  642. gpio_request(GPIO_FN_VIO0_D4, NULL);
  643. gpio_request(GPIO_FN_VIO0_D3, NULL);
  644. gpio_request(GPIO_FN_VIO0_D2, NULL);
  645. gpio_request(GPIO_FN_VIO0_D1, NULL);
  646. gpio_request(GPIO_FN_VIO0_D0, NULL);
  647. gpio_request(GPIO_FN_VIO0_VD, NULL);
  648. gpio_request(GPIO_FN_VIO0_CLK, NULL);
  649. gpio_request(GPIO_FN_VIO0_FLD, NULL);
  650. gpio_request(GPIO_FN_VIO0_HD, NULL);
  651. platform_resource_setup_memory(&ceu0_device, "ceu0", 4 << 20);
  652. /* enable CEU1 */
  653. gpio_request(GPIO_FN_VIO1_D7, NULL);
  654. gpio_request(GPIO_FN_VIO1_D6, NULL);
  655. gpio_request(GPIO_FN_VIO1_D5, NULL);
  656. gpio_request(GPIO_FN_VIO1_D4, NULL);
  657. gpio_request(GPIO_FN_VIO1_D3, NULL);
  658. gpio_request(GPIO_FN_VIO1_D2, NULL);
  659. gpio_request(GPIO_FN_VIO1_D1, NULL);
  660. gpio_request(GPIO_FN_VIO1_D0, NULL);
  661. gpio_request(GPIO_FN_VIO1_FLD, NULL);
  662. gpio_request(GPIO_FN_VIO1_HD, NULL);
  663. gpio_request(GPIO_FN_VIO1_VD, NULL);
  664. gpio_request(GPIO_FN_VIO1_CLK, NULL);
  665. platform_resource_setup_memory(&ceu1_device, "ceu1", 4 << 20);
  666. /* KEYSC */
  667. gpio_request(GPIO_FN_KEYOUT5_IN5, NULL);
  668. gpio_request(GPIO_FN_KEYOUT4_IN6, NULL);
  669. gpio_request(GPIO_FN_KEYIN4, NULL);
  670. gpio_request(GPIO_FN_KEYIN3, NULL);
  671. gpio_request(GPIO_FN_KEYIN2, NULL);
  672. gpio_request(GPIO_FN_KEYIN1, NULL);
  673. gpio_request(GPIO_FN_KEYIN0, NULL);
  674. gpio_request(GPIO_FN_KEYOUT3, NULL);
  675. gpio_request(GPIO_FN_KEYOUT2, NULL);
  676. gpio_request(GPIO_FN_KEYOUT1, NULL);
  677. gpio_request(GPIO_FN_KEYOUT0, NULL);
  678. /* enable FSI */
  679. gpio_request(GPIO_FN_FSIMCKB, NULL);
  680. gpio_request(GPIO_FN_FSIMCKA, NULL);
  681. gpio_request(GPIO_FN_FSIOASD, NULL);
  682. gpio_request(GPIO_FN_FSIIABCK, NULL);
  683. gpio_request(GPIO_FN_FSIIALRCK, NULL);
  684. gpio_request(GPIO_FN_FSIOABCK, NULL);
  685. gpio_request(GPIO_FN_FSIOALRCK, NULL);
  686. gpio_request(GPIO_FN_CLKAUDIOAO, NULL);
  687. gpio_request(GPIO_FN_FSIIBSD, NULL);
  688. gpio_request(GPIO_FN_FSIOBSD, NULL);
  689. gpio_request(GPIO_FN_FSIIBBCK, NULL);
  690. gpio_request(GPIO_FN_FSIIBLRCK, NULL);
  691. gpio_request(GPIO_FN_FSIOBBCK, NULL);
  692. gpio_request(GPIO_FN_FSIOBLRCK, NULL);
  693. gpio_request(GPIO_FN_CLKAUDIOBO, NULL);
  694. gpio_request(GPIO_FN_FSIIASD, NULL);
  695. /* set SPU2 clock to 83.4 MHz */
  696. clk = clk_get(NULL, "spu_clk");
  697. clk_set_rate(clk, clk_round_rate(clk, 83333333));
  698. clk_put(clk);
  699. /* change parent of FSI A */
  700. clk = clk_get(NULL, "fsia_clk");
  701. clk_register(&fsimcka_clk);
  702. clk_set_parent(clk, &fsimcka_clk);
  703. clk_set_rate(clk, 11000);
  704. clk_set_rate(&fsimcka_clk, 11000);
  705. clk_put(clk);
  706. /* SDHI0 connected to cn7 */
  707. gpio_request(GPIO_FN_SDHI0CD, NULL);
  708. gpio_request(GPIO_FN_SDHI0WP, NULL);
  709. gpio_request(GPIO_FN_SDHI0D3, NULL);
  710. gpio_request(GPIO_FN_SDHI0D2, NULL);
  711. gpio_request(GPIO_FN_SDHI0D1, NULL);
  712. gpio_request(GPIO_FN_SDHI0D0, NULL);
  713. gpio_request(GPIO_FN_SDHI0CMD, NULL);
  714. gpio_request(GPIO_FN_SDHI0CLK, NULL);
  715. /* SDHI1 connected to cn8 */
  716. gpio_request(GPIO_FN_SDHI1CD, NULL);
  717. gpio_request(GPIO_FN_SDHI1WP, NULL);
  718. gpio_request(GPIO_FN_SDHI1D3, NULL);
  719. gpio_request(GPIO_FN_SDHI1D2, NULL);
  720. gpio_request(GPIO_FN_SDHI1D1, NULL);
  721. gpio_request(GPIO_FN_SDHI1D0, NULL);
  722. gpio_request(GPIO_FN_SDHI1CMD, NULL);
  723. gpio_request(GPIO_FN_SDHI1CLK, NULL);
  724. /* enable IrDA */
  725. gpio_request(GPIO_FN_IRDA_OUT, NULL);
  726. gpio_request(GPIO_FN_IRDA_IN, NULL);
  727. /*
  728. * enable SH-Eth
  729. *
  730. * please remove J33 pin from your board !!
  731. *
  732. * ms7724 board should not use GPIO_FN_LNKSTA pin
  733. * So, This time PTX5 is set to input pin
  734. */
  735. gpio_request(GPIO_FN_RMII_RXD0, NULL);
  736. gpio_request(GPIO_FN_RMII_RXD1, NULL);
  737. gpio_request(GPIO_FN_RMII_TXD0, NULL);
  738. gpio_request(GPIO_FN_RMII_TXD1, NULL);
  739. gpio_request(GPIO_FN_RMII_REF_CLK, NULL);
  740. gpio_request(GPIO_FN_RMII_TX_EN, NULL);
  741. gpio_request(GPIO_FN_RMII_RX_ER, NULL);
  742. gpio_request(GPIO_FN_RMII_CRS_DV, NULL);
  743. gpio_request(GPIO_FN_MDIO, NULL);
  744. gpio_request(GPIO_FN_MDC, NULL);
  745. gpio_request(GPIO_PTX5, NULL);
  746. gpio_direction_input(GPIO_PTX5);
  747. sh_eth_init();
  748. if (sw & SW41_B) {
  749. /* 720p */
  750. lcdc_info.ch[0].lcd_cfg.xres = 1280;
  751. lcdc_info.ch[0].lcd_cfg.yres = 720;
  752. lcdc_info.ch[0].lcd_cfg.left_margin = 220;
  753. lcdc_info.ch[0].lcd_cfg.right_margin = 110;
  754. lcdc_info.ch[0].lcd_cfg.hsync_len = 40;
  755. lcdc_info.ch[0].lcd_cfg.upper_margin = 20;
  756. lcdc_info.ch[0].lcd_cfg.lower_margin = 5;
  757. lcdc_info.ch[0].lcd_cfg.vsync_len = 5;
  758. } else {
  759. /* VGA */
  760. lcdc_info.ch[0].lcd_cfg.xres = 640;
  761. lcdc_info.ch[0].lcd_cfg.yres = 480;
  762. lcdc_info.ch[0].lcd_cfg.left_margin = 105;
  763. lcdc_info.ch[0].lcd_cfg.right_margin = 50;
  764. lcdc_info.ch[0].lcd_cfg.hsync_len = 96;
  765. lcdc_info.ch[0].lcd_cfg.upper_margin = 33;
  766. lcdc_info.ch[0].lcd_cfg.lower_margin = 10;
  767. lcdc_info.ch[0].lcd_cfg.vsync_len = 2;
  768. }
  769. if (sw & SW41_A) {
  770. /* Digital monitor */
  771. lcdc_info.ch[0].interface_type = RGB18;
  772. lcdc_info.ch[0].flags = 0;
  773. } else {
  774. /* Analog monitor */
  775. lcdc_info.ch[0].interface_type = RGB24;
  776. lcdc_info.ch[0].flags = LCDC_FLAGS_DWPOL;
  777. }
  778. return platform_add_devices(ms7724se_devices,
  779. ARRAY_SIZE(ms7724se_devices));
  780. }
  781. device_initcall(devices_setup);
  782. static struct sh_machine_vector mv_ms7724se __initmv = {
  783. .mv_name = "ms7724se",
  784. .mv_init_irq = init_se7724_IRQ,
  785. .mv_nr_irqs = SE7724_FPGA_IRQ_BASE + SE7724_FPGA_IRQ_NR,
  786. };