book3s_64_emulate.c 8.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348
  1. /*
  2. * This program is free software; you can redistribute it and/or modify
  3. * it under the terms of the GNU General Public License, version 2, as
  4. * published by the Free Software Foundation.
  5. *
  6. * This program is distributed in the hope that it will be useful,
  7. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  8. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  9. * GNU General Public License for more details.
  10. *
  11. * You should have received a copy of the GNU General Public License
  12. * along with this program; if not, write to the Free Software
  13. * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
  14. *
  15. * Copyright SUSE Linux Products GmbH 2009
  16. *
  17. * Authors: Alexander Graf <agraf@suse.de>
  18. */
  19. #include <asm/kvm_ppc.h>
  20. #include <asm/disassemble.h>
  21. #include <asm/kvm_book3s.h>
  22. #include <asm/reg.h>
  23. #define OP_19_XOP_RFID 18
  24. #define OP_19_XOP_RFI 50
  25. #define OP_31_XOP_MFMSR 83
  26. #define OP_31_XOP_MTMSR 146
  27. #define OP_31_XOP_MTMSRD 178
  28. #define OP_31_XOP_MTSRIN 242
  29. #define OP_31_XOP_TLBIEL 274
  30. #define OP_31_XOP_TLBIE 306
  31. #define OP_31_XOP_SLBMTE 402
  32. #define OP_31_XOP_SLBIE 434
  33. #define OP_31_XOP_SLBIA 498
  34. #define OP_31_XOP_MFSRIN 659
  35. #define OP_31_XOP_SLBMFEV 851
  36. #define OP_31_XOP_EIOIO 854
  37. #define OP_31_XOP_SLBMFEE 915
  38. /* DCBZ is actually 1014, but we patch it to 1010 so we get a trap */
  39. #define OP_31_XOP_DCBZ 1010
  40. int kvmppc_core_emulate_op(struct kvm_run *run, struct kvm_vcpu *vcpu,
  41. unsigned int inst, int *advance)
  42. {
  43. int emulated = EMULATE_DONE;
  44. switch (get_op(inst)) {
  45. case 19:
  46. switch (get_xop(inst)) {
  47. case OP_19_XOP_RFID:
  48. case OP_19_XOP_RFI:
  49. vcpu->arch.pc = vcpu->arch.srr0;
  50. kvmppc_set_msr(vcpu, vcpu->arch.srr1);
  51. *advance = 0;
  52. break;
  53. default:
  54. emulated = EMULATE_FAIL;
  55. break;
  56. }
  57. break;
  58. case 31:
  59. switch (get_xop(inst)) {
  60. case OP_31_XOP_MFMSR:
  61. kvmppc_set_gpr(vcpu, get_rt(inst), vcpu->arch.msr);
  62. break;
  63. case OP_31_XOP_MTMSRD:
  64. {
  65. ulong rs = kvmppc_get_gpr(vcpu, get_rs(inst));
  66. if (inst & 0x10000) {
  67. vcpu->arch.msr &= ~(MSR_RI | MSR_EE);
  68. vcpu->arch.msr |= rs & (MSR_RI | MSR_EE);
  69. } else
  70. kvmppc_set_msr(vcpu, rs);
  71. break;
  72. }
  73. case OP_31_XOP_MTMSR:
  74. kvmppc_set_msr(vcpu, kvmppc_get_gpr(vcpu, get_rs(inst)));
  75. break;
  76. case OP_31_XOP_MFSRIN:
  77. {
  78. int srnum;
  79. srnum = (kvmppc_get_gpr(vcpu, get_rb(inst)) >> 28) & 0xf;
  80. if (vcpu->arch.mmu.mfsrin) {
  81. u32 sr;
  82. sr = vcpu->arch.mmu.mfsrin(vcpu, srnum);
  83. kvmppc_set_gpr(vcpu, get_rt(inst), sr);
  84. }
  85. break;
  86. }
  87. case OP_31_XOP_MTSRIN:
  88. vcpu->arch.mmu.mtsrin(vcpu,
  89. (kvmppc_get_gpr(vcpu, get_rb(inst)) >> 28) & 0xf,
  90. kvmppc_get_gpr(vcpu, get_rs(inst)));
  91. break;
  92. case OP_31_XOP_TLBIE:
  93. case OP_31_XOP_TLBIEL:
  94. {
  95. bool large = (inst & 0x00200000) ? true : false;
  96. ulong addr = kvmppc_get_gpr(vcpu, get_rb(inst));
  97. vcpu->arch.mmu.tlbie(vcpu, addr, large);
  98. break;
  99. }
  100. case OP_31_XOP_EIOIO:
  101. break;
  102. case OP_31_XOP_SLBMTE:
  103. if (!vcpu->arch.mmu.slbmte)
  104. return EMULATE_FAIL;
  105. vcpu->arch.mmu.slbmte(vcpu,
  106. kvmppc_get_gpr(vcpu, get_rs(inst)),
  107. kvmppc_get_gpr(vcpu, get_rb(inst)));
  108. break;
  109. case OP_31_XOP_SLBIE:
  110. if (!vcpu->arch.mmu.slbie)
  111. return EMULATE_FAIL;
  112. vcpu->arch.mmu.slbie(vcpu,
  113. kvmppc_get_gpr(vcpu, get_rb(inst)));
  114. break;
  115. case OP_31_XOP_SLBIA:
  116. if (!vcpu->arch.mmu.slbia)
  117. return EMULATE_FAIL;
  118. vcpu->arch.mmu.slbia(vcpu);
  119. break;
  120. case OP_31_XOP_SLBMFEE:
  121. if (!vcpu->arch.mmu.slbmfee) {
  122. emulated = EMULATE_FAIL;
  123. } else {
  124. ulong t, rb;
  125. rb = kvmppc_get_gpr(vcpu, get_rb(inst));
  126. t = vcpu->arch.mmu.slbmfee(vcpu, rb);
  127. kvmppc_set_gpr(vcpu, get_rt(inst), t);
  128. }
  129. break;
  130. case OP_31_XOP_SLBMFEV:
  131. if (!vcpu->arch.mmu.slbmfev) {
  132. emulated = EMULATE_FAIL;
  133. } else {
  134. ulong t, rb;
  135. rb = kvmppc_get_gpr(vcpu, get_rb(inst));
  136. t = vcpu->arch.mmu.slbmfev(vcpu, rb);
  137. kvmppc_set_gpr(vcpu, get_rt(inst), t);
  138. }
  139. break;
  140. case OP_31_XOP_DCBZ:
  141. {
  142. ulong rb = kvmppc_get_gpr(vcpu, get_rb(inst));
  143. ulong ra = 0;
  144. ulong addr;
  145. u32 zeros[8] = { 0, 0, 0, 0, 0, 0, 0, 0 };
  146. if (get_ra(inst))
  147. ra = kvmppc_get_gpr(vcpu, get_ra(inst));
  148. addr = (ra + rb) & ~31ULL;
  149. if (!(vcpu->arch.msr & MSR_SF))
  150. addr &= 0xffffffff;
  151. if (kvmppc_st(vcpu, addr, 32, zeros)) {
  152. vcpu->arch.dear = addr;
  153. vcpu->arch.fault_dear = addr;
  154. to_book3s(vcpu)->dsisr = DSISR_PROTFAULT |
  155. DSISR_ISSTORE;
  156. kvmppc_book3s_queue_irqprio(vcpu,
  157. BOOK3S_INTERRUPT_DATA_STORAGE);
  158. kvmppc_mmu_pte_flush(vcpu, addr, ~0xFFFULL);
  159. }
  160. break;
  161. }
  162. default:
  163. emulated = EMULATE_FAIL;
  164. }
  165. break;
  166. default:
  167. emulated = EMULATE_FAIL;
  168. }
  169. return emulated;
  170. }
  171. void kvmppc_set_bat(struct kvm_vcpu *vcpu, struct kvmppc_bat *bat, bool upper,
  172. u32 val)
  173. {
  174. if (upper) {
  175. /* Upper BAT */
  176. u32 bl = (val >> 2) & 0x7ff;
  177. bat->bepi_mask = (~bl << 17);
  178. bat->bepi = val & 0xfffe0000;
  179. bat->vs = (val & 2) ? 1 : 0;
  180. bat->vp = (val & 1) ? 1 : 0;
  181. bat->raw = (bat->raw & 0xffffffff00000000ULL) | val;
  182. } else {
  183. /* Lower BAT */
  184. bat->brpn = val & 0xfffe0000;
  185. bat->wimg = (val >> 3) & 0xf;
  186. bat->pp = val & 3;
  187. bat->raw = (bat->raw & 0x00000000ffffffffULL) | ((u64)val << 32);
  188. }
  189. }
  190. static void kvmppc_write_bat(struct kvm_vcpu *vcpu, int sprn, u32 val)
  191. {
  192. struct kvmppc_vcpu_book3s *vcpu_book3s = to_book3s(vcpu);
  193. struct kvmppc_bat *bat;
  194. switch (sprn) {
  195. case SPRN_IBAT0U ... SPRN_IBAT3L:
  196. bat = &vcpu_book3s->ibat[(sprn - SPRN_IBAT0U) / 2];
  197. break;
  198. case SPRN_IBAT4U ... SPRN_IBAT7L:
  199. bat = &vcpu_book3s->ibat[(sprn - SPRN_IBAT4U) / 2];
  200. break;
  201. case SPRN_DBAT0U ... SPRN_DBAT3L:
  202. bat = &vcpu_book3s->dbat[(sprn - SPRN_DBAT0U) / 2];
  203. break;
  204. case SPRN_DBAT4U ... SPRN_DBAT7L:
  205. bat = &vcpu_book3s->dbat[(sprn - SPRN_DBAT4U) / 2];
  206. break;
  207. default:
  208. BUG();
  209. }
  210. kvmppc_set_bat(vcpu, bat, !(sprn % 2), val);
  211. }
  212. int kvmppc_core_emulate_mtspr(struct kvm_vcpu *vcpu, int sprn, int rs)
  213. {
  214. int emulated = EMULATE_DONE;
  215. ulong spr_val = kvmppc_get_gpr(vcpu, rs);
  216. switch (sprn) {
  217. case SPRN_SDR1:
  218. to_book3s(vcpu)->sdr1 = spr_val;
  219. break;
  220. case SPRN_DSISR:
  221. to_book3s(vcpu)->dsisr = spr_val;
  222. break;
  223. case SPRN_DAR:
  224. vcpu->arch.dear = spr_val;
  225. break;
  226. case SPRN_HIOR:
  227. to_book3s(vcpu)->hior = spr_val;
  228. break;
  229. case SPRN_IBAT0U ... SPRN_IBAT3L:
  230. case SPRN_IBAT4U ... SPRN_IBAT7L:
  231. case SPRN_DBAT0U ... SPRN_DBAT3L:
  232. case SPRN_DBAT4U ... SPRN_DBAT7L:
  233. kvmppc_write_bat(vcpu, sprn, (u32)spr_val);
  234. /* BAT writes happen so rarely that we're ok to flush
  235. * everything here */
  236. kvmppc_mmu_pte_flush(vcpu, 0, 0);
  237. break;
  238. case SPRN_HID0:
  239. to_book3s(vcpu)->hid[0] = spr_val;
  240. break;
  241. case SPRN_HID1:
  242. to_book3s(vcpu)->hid[1] = spr_val;
  243. break;
  244. case SPRN_HID2:
  245. to_book3s(vcpu)->hid[2] = spr_val;
  246. break;
  247. case SPRN_HID4:
  248. to_book3s(vcpu)->hid[4] = spr_val;
  249. break;
  250. case SPRN_HID5:
  251. to_book3s(vcpu)->hid[5] = spr_val;
  252. /* guest HID5 set can change is_dcbz32 */
  253. if (vcpu->arch.mmu.is_dcbz32(vcpu) &&
  254. (mfmsr() & MSR_HV))
  255. vcpu->arch.hflags |= BOOK3S_HFLAG_DCBZ32;
  256. break;
  257. case SPRN_ICTC:
  258. case SPRN_THRM1:
  259. case SPRN_THRM2:
  260. case SPRN_THRM3:
  261. case SPRN_CTRLF:
  262. case SPRN_CTRLT:
  263. break;
  264. default:
  265. printk(KERN_INFO "KVM: invalid SPR write: %d\n", sprn);
  266. #ifndef DEBUG_SPR
  267. emulated = EMULATE_FAIL;
  268. #endif
  269. break;
  270. }
  271. return emulated;
  272. }
  273. int kvmppc_core_emulate_mfspr(struct kvm_vcpu *vcpu, int sprn, int rt)
  274. {
  275. int emulated = EMULATE_DONE;
  276. switch (sprn) {
  277. case SPRN_SDR1:
  278. kvmppc_set_gpr(vcpu, rt, to_book3s(vcpu)->sdr1);
  279. break;
  280. case SPRN_DSISR:
  281. kvmppc_set_gpr(vcpu, rt, to_book3s(vcpu)->dsisr);
  282. break;
  283. case SPRN_DAR:
  284. kvmppc_set_gpr(vcpu, rt, vcpu->arch.dear);
  285. break;
  286. case SPRN_HIOR:
  287. kvmppc_set_gpr(vcpu, rt, to_book3s(vcpu)->hior);
  288. break;
  289. case SPRN_HID0:
  290. kvmppc_set_gpr(vcpu, rt, to_book3s(vcpu)->hid[0]);
  291. break;
  292. case SPRN_HID1:
  293. kvmppc_set_gpr(vcpu, rt, to_book3s(vcpu)->hid[1]);
  294. break;
  295. case SPRN_HID2:
  296. kvmppc_set_gpr(vcpu, rt, to_book3s(vcpu)->hid[2]);
  297. break;
  298. case SPRN_HID4:
  299. kvmppc_set_gpr(vcpu, rt, to_book3s(vcpu)->hid[4]);
  300. break;
  301. case SPRN_HID5:
  302. kvmppc_set_gpr(vcpu, rt, to_book3s(vcpu)->hid[5]);
  303. break;
  304. case SPRN_THRM1:
  305. case SPRN_THRM2:
  306. case SPRN_THRM3:
  307. case SPRN_CTRLF:
  308. case SPRN_CTRLT:
  309. kvmppc_set_gpr(vcpu, rt, 0);
  310. break;
  311. default:
  312. printk(KERN_INFO "KVM: invalid SPR read: %d\n", sprn);
  313. #ifndef DEBUG_SPR
  314. emulated = EMULATE_FAIL;
  315. #endif
  316. break;
  317. }
  318. return emulated;
  319. }