pci-common.c 49 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734
  1. /*
  2. * Contains common pci routines for ALL ppc platform
  3. * (based on pci_32.c and pci_64.c)
  4. *
  5. * Port for PPC64 David Engebretsen, IBM Corp.
  6. * Contains common pci routines for ppc64 platform, pSeries and iSeries brands.
  7. *
  8. * Copyright (C) 2003 Anton Blanchard <anton@au.ibm.com>, IBM
  9. * Rework, based on alpha PCI code.
  10. *
  11. * Common pmac/prep/chrp pci routines. -- Cort
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License
  15. * as published by the Free Software Foundation; either version
  16. * 2 of the License, or (at your option) any later version.
  17. */
  18. #include <linux/kernel.h>
  19. #include <linux/pci.h>
  20. #include <linux/string.h>
  21. #include <linux/init.h>
  22. #include <linux/bootmem.h>
  23. #include <linux/mm.h>
  24. #include <linux/list.h>
  25. #include <linux/syscalls.h>
  26. #include <linux/irq.h>
  27. #include <linux/vmalloc.h>
  28. #include <linux/slab.h>
  29. #include <asm/processor.h>
  30. #include <asm/io.h>
  31. #include <asm/prom.h>
  32. #include <asm/pci-bridge.h>
  33. #include <asm/byteorder.h>
  34. #include <asm/machdep.h>
  35. #include <asm/ppc-pci.h>
  36. #include <asm/firmware.h>
  37. #include <asm/eeh.h>
  38. static DEFINE_SPINLOCK(hose_spinlock);
  39. LIST_HEAD(hose_list);
  40. /* XXX kill that some day ... */
  41. static int global_phb_number; /* Global phb counter */
  42. /* ISA Memory physical address */
  43. resource_size_t isa_mem_base;
  44. /* Default PCI flags is 0 on ppc32, modified at boot on ppc64 */
  45. unsigned int ppc_pci_flags = 0;
  46. static struct dma_map_ops *pci_dma_ops = &dma_direct_ops;
  47. void set_pci_dma_ops(struct dma_map_ops *dma_ops)
  48. {
  49. pci_dma_ops = dma_ops;
  50. }
  51. struct dma_map_ops *get_pci_dma_ops(void)
  52. {
  53. return pci_dma_ops;
  54. }
  55. EXPORT_SYMBOL(get_pci_dma_ops);
  56. struct pci_controller *pcibios_alloc_controller(struct device_node *dev)
  57. {
  58. struct pci_controller *phb;
  59. phb = zalloc_maybe_bootmem(sizeof(struct pci_controller), GFP_KERNEL);
  60. if (phb == NULL)
  61. return NULL;
  62. spin_lock(&hose_spinlock);
  63. phb->global_number = global_phb_number++;
  64. list_add_tail(&phb->list_node, &hose_list);
  65. spin_unlock(&hose_spinlock);
  66. phb->dn = dev;
  67. phb->is_dynamic = mem_init_done;
  68. #ifdef CONFIG_PPC64
  69. if (dev) {
  70. int nid = of_node_to_nid(dev);
  71. if (nid < 0 || !node_online(nid))
  72. nid = -1;
  73. PHB_SET_NODE(phb, nid);
  74. }
  75. #endif
  76. return phb;
  77. }
  78. void pcibios_free_controller(struct pci_controller *phb)
  79. {
  80. spin_lock(&hose_spinlock);
  81. list_del(&phb->list_node);
  82. spin_unlock(&hose_spinlock);
  83. if (phb->is_dynamic)
  84. kfree(phb);
  85. }
  86. static resource_size_t pcibios_io_size(const struct pci_controller *hose)
  87. {
  88. #ifdef CONFIG_PPC64
  89. return hose->pci_io_size;
  90. #else
  91. return hose->io_resource.end - hose->io_resource.start + 1;
  92. #endif
  93. }
  94. int pcibios_vaddr_is_ioport(void __iomem *address)
  95. {
  96. int ret = 0;
  97. struct pci_controller *hose;
  98. resource_size_t size;
  99. spin_lock(&hose_spinlock);
  100. list_for_each_entry(hose, &hose_list, list_node) {
  101. size = pcibios_io_size(hose);
  102. if (address >= hose->io_base_virt &&
  103. address < (hose->io_base_virt + size)) {
  104. ret = 1;
  105. break;
  106. }
  107. }
  108. spin_unlock(&hose_spinlock);
  109. return ret;
  110. }
  111. unsigned long pci_address_to_pio(phys_addr_t address)
  112. {
  113. struct pci_controller *hose;
  114. resource_size_t size;
  115. unsigned long ret = ~0;
  116. spin_lock(&hose_spinlock);
  117. list_for_each_entry(hose, &hose_list, list_node) {
  118. size = pcibios_io_size(hose);
  119. if (address >= hose->io_base_phys &&
  120. address < (hose->io_base_phys + size)) {
  121. unsigned long base =
  122. (unsigned long)hose->io_base_virt - _IO_BASE;
  123. ret = base + (address - hose->io_base_phys);
  124. break;
  125. }
  126. }
  127. spin_unlock(&hose_spinlock);
  128. return ret;
  129. }
  130. EXPORT_SYMBOL_GPL(pci_address_to_pio);
  131. /*
  132. * Return the domain number for this bus.
  133. */
  134. int pci_domain_nr(struct pci_bus *bus)
  135. {
  136. struct pci_controller *hose = pci_bus_to_host(bus);
  137. return hose->global_number;
  138. }
  139. EXPORT_SYMBOL(pci_domain_nr);
  140. /* This routine is meant to be used early during boot, when the
  141. * PCI bus numbers have not yet been assigned, and you need to
  142. * issue PCI config cycles to an OF device.
  143. * It could also be used to "fix" RTAS config cycles if you want
  144. * to set pci_assign_all_buses to 1 and still use RTAS for PCI
  145. * config cycles.
  146. */
  147. struct pci_controller* pci_find_hose_for_OF_device(struct device_node* node)
  148. {
  149. while(node) {
  150. struct pci_controller *hose, *tmp;
  151. list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
  152. if (hose->dn == node)
  153. return hose;
  154. node = node->parent;
  155. }
  156. return NULL;
  157. }
  158. static ssize_t pci_show_devspec(struct device *dev,
  159. struct device_attribute *attr, char *buf)
  160. {
  161. struct pci_dev *pdev;
  162. struct device_node *np;
  163. pdev = to_pci_dev (dev);
  164. np = pci_device_to_OF_node(pdev);
  165. if (np == NULL || np->full_name == NULL)
  166. return 0;
  167. return sprintf(buf, "%s", np->full_name);
  168. }
  169. static DEVICE_ATTR(devspec, S_IRUGO, pci_show_devspec, NULL);
  170. /* Add sysfs properties */
  171. int pcibios_add_platform_entries(struct pci_dev *pdev)
  172. {
  173. return device_create_file(&pdev->dev, &dev_attr_devspec);
  174. }
  175. char __devinit *pcibios_setup(char *str)
  176. {
  177. return str;
  178. }
  179. /*
  180. * Reads the interrupt pin to determine if interrupt is use by card.
  181. * If the interrupt is used, then gets the interrupt line from the
  182. * openfirmware and sets it in the pci_dev and pci_config line.
  183. */
  184. int pci_read_irq_line(struct pci_dev *pci_dev)
  185. {
  186. struct of_irq oirq;
  187. unsigned int virq;
  188. /* The current device-tree that iSeries generates from the HV
  189. * PCI informations doesn't contain proper interrupt routing,
  190. * and all the fallback would do is print out crap, so we
  191. * don't attempt to resolve the interrupts here at all, some
  192. * iSeries specific fixup does it.
  193. *
  194. * In the long run, we will hopefully fix the generated device-tree
  195. * instead.
  196. */
  197. #ifdef CONFIG_PPC_ISERIES
  198. if (firmware_has_feature(FW_FEATURE_ISERIES))
  199. return -1;
  200. #endif
  201. pr_debug("PCI: Try to map irq for %s...\n", pci_name(pci_dev));
  202. #ifdef DEBUG
  203. memset(&oirq, 0xff, sizeof(oirq));
  204. #endif
  205. /* Try to get a mapping from the device-tree */
  206. if (of_irq_map_pci(pci_dev, &oirq)) {
  207. u8 line, pin;
  208. /* If that fails, lets fallback to what is in the config
  209. * space and map that through the default controller. We
  210. * also set the type to level low since that's what PCI
  211. * interrupts are. If your platform does differently, then
  212. * either provide a proper interrupt tree or don't use this
  213. * function.
  214. */
  215. if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_PIN, &pin))
  216. return -1;
  217. if (pin == 0)
  218. return -1;
  219. if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_LINE, &line) ||
  220. line == 0xff || line == 0) {
  221. return -1;
  222. }
  223. pr_debug(" No map ! Using line %d (pin %d) from PCI config\n",
  224. line, pin);
  225. virq = irq_create_mapping(NULL, line);
  226. if (virq != NO_IRQ)
  227. set_irq_type(virq, IRQ_TYPE_LEVEL_LOW);
  228. } else {
  229. pr_debug(" Got one, spec %d cells (0x%08x 0x%08x...) on %s\n",
  230. oirq.size, oirq.specifier[0], oirq.specifier[1],
  231. oirq.controller ? oirq.controller->full_name :
  232. "<default>");
  233. virq = irq_create_of_mapping(oirq.controller, oirq.specifier,
  234. oirq.size);
  235. }
  236. if(virq == NO_IRQ) {
  237. pr_debug(" Failed to map !\n");
  238. return -1;
  239. }
  240. pr_debug(" Mapped to linux irq %d\n", virq);
  241. pci_dev->irq = virq;
  242. return 0;
  243. }
  244. EXPORT_SYMBOL(pci_read_irq_line);
  245. /*
  246. * Platform support for /proc/bus/pci/X/Y mmap()s,
  247. * modelled on the sparc64 implementation by Dave Miller.
  248. * -- paulus.
  249. */
  250. /*
  251. * Adjust vm_pgoff of VMA such that it is the physical page offset
  252. * corresponding to the 32-bit pci bus offset for DEV requested by the user.
  253. *
  254. * Basically, the user finds the base address for his device which he wishes
  255. * to mmap. They read the 32-bit value from the config space base register,
  256. * add whatever PAGE_SIZE multiple offset they wish, and feed this into the
  257. * offset parameter of mmap on /proc/bus/pci/XXX for that device.
  258. *
  259. * Returns negative error code on failure, zero on success.
  260. */
  261. static struct resource *__pci_mmap_make_offset(struct pci_dev *dev,
  262. resource_size_t *offset,
  263. enum pci_mmap_state mmap_state)
  264. {
  265. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  266. unsigned long io_offset = 0;
  267. int i, res_bit;
  268. if (hose == 0)
  269. return NULL; /* should never happen */
  270. /* If memory, add on the PCI bridge address offset */
  271. if (mmap_state == pci_mmap_mem) {
  272. #if 0 /* See comment in pci_resource_to_user() for why this is disabled */
  273. *offset += hose->pci_mem_offset;
  274. #endif
  275. res_bit = IORESOURCE_MEM;
  276. } else {
  277. io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  278. *offset += io_offset;
  279. res_bit = IORESOURCE_IO;
  280. }
  281. /*
  282. * Check that the offset requested corresponds to one of the
  283. * resources of the device.
  284. */
  285. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  286. struct resource *rp = &dev->resource[i];
  287. int flags = rp->flags;
  288. /* treat ROM as memory (should be already) */
  289. if (i == PCI_ROM_RESOURCE)
  290. flags |= IORESOURCE_MEM;
  291. /* Active and same type? */
  292. if ((flags & res_bit) == 0)
  293. continue;
  294. /* In the range of this resource? */
  295. if (*offset < (rp->start & PAGE_MASK) || *offset > rp->end)
  296. continue;
  297. /* found it! construct the final physical address */
  298. if (mmap_state == pci_mmap_io)
  299. *offset += hose->io_base_phys - io_offset;
  300. return rp;
  301. }
  302. return NULL;
  303. }
  304. /*
  305. * Set vm_page_prot of VMA, as appropriate for this architecture, for a pci
  306. * device mapping.
  307. */
  308. static pgprot_t __pci_mmap_set_pgprot(struct pci_dev *dev, struct resource *rp,
  309. pgprot_t protection,
  310. enum pci_mmap_state mmap_state,
  311. int write_combine)
  312. {
  313. unsigned long prot = pgprot_val(protection);
  314. /* Write combine is always 0 on non-memory space mappings. On
  315. * memory space, if the user didn't pass 1, we check for a
  316. * "prefetchable" resource. This is a bit hackish, but we use
  317. * this to workaround the inability of /sysfs to provide a write
  318. * combine bit
  319. */
  320. if (mmap_state != pci_mmap_mem)
  321. write_combine = 0;
  322. else if (write_combine == 0) {
  323. if (rp->flags & IORESOURCE_PREFETCH)
  324. write_combine = 1;
  325. }
  326. /* XXX would be nice to have a way to ask for write-through */
  327. if (write_combine)
  328. return pgprot_noncached_wc(prot);
  329. else
  330. return pgprot_noncached(prot);
  331. }
  332. /*
  333. * This one is used by /dev/mem and fbdev who have no clue about the
  334. * PCI device, it tries to find the PCI device first and calls the
  335. * above routine
  336. */
  337. pgprot_t pci_phys_mem_access_prot(struct file *file,
  338. unsigned long pfn,
  339. unsigned long size,
  340. pgprot_t prot)
  341. {
  342. struct pci_dev *pdev = NULL;
  343. struct resource *found = NULL;
  344. resource_size_t offset = ((resource_size_t)pfn) << PAGE_SHIFT;
  345. int i;
  346. if (page_is_ram(pfn))
  347. return prot;
  348. prot = pgprot_noncached(prot);
  349. for_each_pci_dev(pdev) {
  350. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  351. struct resource *rp = &pdev->resource[i];
  352. int flags = rp->flags;
  353. /* Active and same type? */
  354. if ((flags & IORESOURCE_MEM) == 0)
  355. continue;
  356. /* In the range of this resource? */
  357. if (offset < (rp->start & PAGE_MASK) ||
  358. offset > rp->end)
  359. continue;
  360. found = rp;
  361. break;
  362. }
  363. if (found)
  364. break;
  365. }
  366. if (found) {
  367. if (found->flags & IORESOURCE_PREFETCH)
  368. prot = pgprot_noncached_wc(prot);
  369. pci_dev_put(pdev);
  370. }
  371. pr_debug("PCI: Non-PCI map for %llx, prot: %lx\n",
  372. (unsigned long long)offset, pgprot_val(prot));
  373. return prot;
  374. }
  375. /*
  376. * Perform the actual remap of the pages for a PCI device mapping, as
  377. * appropriate for this architecture. The region in the process to map
  378. * is described by vm_start and vm_end members of VMA, the base physical
  379. * address is found in vm_pgoff.
  380. * The pci device structure is provided so that architectures may make mapping
  381. * decisions on a per-device or per-bus basis.
  382. *
  383. * Returns a negative error code on failure, zero on success.
  384. */
  385. int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
  386. enum pci_mmap_state mmap_state, int write_combine)
  387. {
  388. resource_size_t offset =
  389. ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
  390. struct resource *rp;
  391. int ret;
  392. rp = __pci_mmap_make_offset(dev, &offset, mmap_state);
  393. if (rp == NULL)
  394. return -EINVAL;
  395. vma->vm_pgoff = offset >> PAGE_SHIFT;
  396. vma->vm_page_prot = __pci_mmap_set_pgprot(dev, rp,
  397. vma->vm_page_prot,
  398. mmap_state, write_combine);
  399. ret = remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  400. vma->vm_end - vma->vm_start, vma->vm_page_prot);
  401. return ret;
  402. }
  403. /* This provides legacy IO read access on a bus */
  404. int pci_legacy_read(struct pci_bus *bus, loff_t port, u32 *val, size_t size)
  405. {
  406. unsigned long offset;
  407. struct pci_controller *hose = pci_bus_to_host(bus);
  408. struct resource *rp = &hose->io_resource;
  409. void __iomem *addr;
  410. /* Check if port can be supported by that bus. We only check
  411. * the ranges of the PHB though, not the bus itself as the rules
  412. * for forwarding legacy cycles down bridges are not our problem
  413. * here. So if the host bridge supports it, we do it.
  414. */
  415. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  416. offset += port;
  417. if (!(rp->flags & IORESOURCE_IO))
  418. return -ENXIO;
  419. if (offset < rp->start || (offset + size) > rp->end)
  420. return -ENXIO;
  421. addr = hose->io_base_virt + port;
  422. switch(size) {
  423. case 1:
  424. *((u8 *)val) = in_8(addr);
  425. return 1;
  426. case 2:
  427. if (port & 1)
  428. return -EINVAL;
  429. *((u16 *)val) = in_le16(addr);
  430. return 2;
  431. case 4:
  432. if (port & 3)
  433. return -EINVAL;
  434. *((u32 *)val) = in_le32(addr);
  435. return 4;
  436. }
  437. return -EINVAL;
  438. }
  439. /* This provides legacy IO write access on a bus */
  440. int pci_legacy_write(struct pci_bus *bus, loff_t port, u32 val, size_t size)
  441. {
  442. unsigned long offset;
  443. struct pci_controller *hose = pci_bus_to_host(bus);
  444. struct resource *rp = &hose->io_resource;
  445. void __iomem *addr;
  446. /* Check if port can be supported by that bus. We only check
  447. * the ranges of the PHB though, not the bus itself as the rules
  448. * for forwarding legacy cycles down bridges are not our problem
  449. * here. So if the host bridge supports it, we do it.
  450. */
  451. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  452. offset += port;
  453. if (!(rp->flags & IORESOURCE_IO))
  454. return -ENXIO;
  455. if (offset < rp->start || (offset + size) > rp->end)
  456. return -ENXIO;
  457. addr = hose->io_base_virt + port;
  458. /* WARNING: The generic code is idiotic. It gets passed a pointer
  459. * to what can be a 1, 2 or 4 byte quantity and always reads that
  460. * as a u32, which means that we have to correct the location of
  461. * the data read within those 32 bits for size 1 and 2
  462. */
  463. switch(size) {
  464. case 1:
  465. out_8(addr, val >> 24);
  466. return 1;
  467. case 2:
  468. if (port & 1)
  469. return -EINVAL;
  470. out_le16(addr, val >> 16);
  471. return 2;
  472. case 4:
  473. if (port & 3)
  474. return -EINVAL;
  475. out_le32(addr, val);
  476. return 4;
  477. }
  478. return -EINVAL;
  479. }
  480. /* This provides legacy IO or memory mmap access on a bus */
  481. int pci_mmap_legacy_page_range(struct pci_bus *bus,
  482. struct vm_area_struct *vma,
  483. enum pci_mmap_state mmap_state)
  484. {
  485. struct pci_controller *hose = pci_bus_to_host(bus);
  486. resource_size_t offset =
  487. ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
  488. resource_size_t size = vma->vm_end - vma->vm_start;
  489. struct resource *rp;
  490. pr_debug("pci_mmap_legacy_page_range(%04x:%02x, %s @%llx..%llx)\n",
  491. pci_domain_nr(bus), bus->number,
  492. mmap_state == pci_mmap_mem ? "MEM" : "IO",
  493. (unsigned long long)offset,
  494. (unsigned long long)(offset + size - 1));
  495. if (mmap_state == pci_mmap_mem) {
  496. /* Hack alert !
  497. *
  498. * Because X is lame and can fail starting if it gets an error trying
  499. * to mmap legacy_mem (instead of just moving on without legacy memory
  500. * access) we fake it here by giving it anonymous memory, effectively
  501. * behaving just like /dev/zero
  502. */
  503. if ((offset + size) > hose->isa_mem_size) {
  504. printk(KERN_DEBUG
  505. "Process %s (pid:%d) mapped non-existing PCI legacy memory for 0%04x:%02x\n",
  506. current->comm, current->pid, pci_domain_nr(bus), bus->number);
  507. if (vma->vm_flags & VM_SHARED)
  508. return shmem_zero_setup(vma);
  509. return 0;
  510. }
  511. offset += hose->isa_mem_phys;
  512. } else {
  513. unsigned long io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  514. unsigned long roffset = offset + io_offset;
  515. rp = &hose->io_resource;
  516. if (!(rp->flags & IORESOURCE_IO))
  517. return -ENXIO;
  518. if (roffset < rp->start || (roffset + size) > rp->end)
  519. return -ENXIO;
  520. offset += hose->io_base_phys;
  521. }
  522. pr_debug(" -> mapping phys %llx\n", (unsigned long long)offset);
  523. vma->vm_pgoff = offset >> PAGE_SHIFT;
  524. vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
  525. return remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  526. vma->vm_end - vma->vm_start,
  527. vma->vm_page_prot);
  528. }
  529. void pci_resource_to_user(const struct pci_dev *dev, int bar,
  530. const struct resource *rsrc,
  531. resource_size_t *start, resource_size_t *end)
  532. {
  533. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  534. resource_size_t offset = 0;
  535. if (hose == NULL)
  536. return;
  537. if (rsrc->flags & IORESOURCE_IO)
  538. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  539. /* We pass a fully fixed up address to userland for MMIO instead of
  540. * a BAR value because X is lame and expects to be able to use that
  541. * to pass to /dev/mem !
  542. *
  543. * That means that we'll have potentially 64 bits values where some
  544. * userland apps only expect 32 (like X itself since it thinks only
  545. * Sparc has 64 bits MMIO) but if we don't do that, we break it on
  546. * 32 bits CHRPs :-(
  547. *
  548. * Hopefully, the sysfs insterface is immune to that gunk. Once X
  549. * has been fixed (and the fix spread enough), we can re-enable the
  550. * 2 lines below and pass down a BAR value to userland. In that case
  551. * we'll also have to re-enable the matching code in
  552. * __pci_mmap_make_offset().
  553. *
  554. * BenH.
  555. */
  556. #if 0
  557. else if (rsrc->flags & IORESOURCE_MEM)
  558. offset = hose->pci_mem_offset;
  559. #endif
  560. *start = rsrc->start - offset;
  561. *end = rsrc->end - offset;
  562. }
  563. /**
  564. * pci_process_bridge_OF_ranges - Parse PCI bridge resources from device tree
  565. * @hose: newly allocated pci_controller to be setup
  566. * @dev: device node of the host bridge
  567. * @primary: set if primary bus (32 bits only, soon to be deprecated)
  568. *
  569. * This function will parse the "ranges" property of a PCI host bridge device
  570. * node and setup the resource mapping of a pci controller based on its
  571. * content.
  572. *
  573. * Life would be boring if it wasn't for a few issues that we have to deal
  574. * with here:
  575. *
  576. * - We can only cope with one IO space range and up to 3 Memory space
  577. * ranges. However, some machines (thanks Apple !) tend to split their
  578. * space into lots of small contiguous ranges. So we have to coalesce.
  579. *
  580. * - We can only cope with all memory ranges having the same offset
  581. * between CPU addresses and PCI addresses. Unfortunately, some bridges
  582. * are setup for a large 1:1 mapping along with a small "window" which
  583. * maps PCI address 0 to some arbitrary high address of the CPU space in
  584. * order to give access to the ISA memory hole.
  585. * The way out of here that I've chosen for now is to always set the
  586. * offset based on the first resource found, then override it if we
  587. * have a different offset and the previous was set by an ISA hole.
  588. *
  589. * - Some busses have IO space not starting at 0, which causes trouble with
  590. * the way we do our IO resource renumbering. The code somewhat deals with
  591. * it for 64 bits but I would expect problems on 32 bits.
  592. *
  593. * - Some 32 bits platforms such as 4xx can have physical space larger than
  594. * 32 bits so we need to use 64 bits values for the parsing
  595. */
  596. void __devinit pci_process_bridge_OF_ranges(struct pci_controller *hose,
  597. struct device_node *dev,
  598. int primary)
  599. {
  600. const u32 *ranges;
  601. int rlen;
  602. int pna = of_n_addr_cells(dev);
  603. int np = pna + 5;
  604. int memno = 0, isa_hole = -1;
  605. u32 pci_space;
  606. unsigned long long pci_addr, cpu_addr, pci_next, cpu_next, size;
  607. unsigned long long isa_mb = 0;
  608. struct resource *res;
  609. printk(KERN_INFO "PCI host bridge %s %s ranges:\n",
  610. dev->full_name, primary ? "(primary)" : "");
  611. /* Get ranges property */
  612. ranges = of_get_property(dev, "ranges", &rlen);
  613. if (ranges == NULL)
  614. return;
  615. /* Parse it */
  616. while ((rlen -= np * 4) >= 0) {
  617. /* Read next ranges element */
  618. pci_space = ranges[0];
  619. pci_addr = of_read_number(ranges + 1, 2);
  620. cpu_addr = of_translate_address(dev, ranges + 3);
  621. size = of_read_number(ranges + pna + 3, 2);
  622. ranges += np;
  623. /* If we failed translation or got a zero-sized region
  624. * (some FW try to feed us with non sensical zero sized regions
  625. * such as power3 which look like some kind of attempt at exposing
  626. * the VGA memory hole)
  627. */
  628. if (cpu_addr == OF_BAD_ADDR || size == 0)
  629. continue;
  630. /* Now consume following elements while they are contiguous */
  631. for (; rlen >= np * sizeof(u32);
  632. ranges += np, rlen -= np * 4) {
  633. if (ranges[0] != pci_space)
  634. break;
  635. pci_next = of_read_number(ranges + 1, 2);
  636. cpu_next = of_translate_address(dev, ranges + 3);
  637. if (pci_next != pci_addr + size ||
  638. cpu_next != cpu_addr + size)
  639. break;
  640. size += of_read_number(ranges + pna + 3, 2);
  641. }
  642. /* Act based on address space type */
  643. res = NULL;
  644. switch ((pci_space >> 24) & 0x3) {
  645. case 1: /* PCI IO space */
  646. printk(KERN_INFO
  647. " IO 0x%016llx..0x%016llx -> 0x%016llx\n",
  648. cpu_addr, cpu_addr + size - 1, pci_addr);
  649. /* We support only one IO range */
  650. if (hose->pci_io_size) {
  651. printk(KERN_INFO
  652. " \\--> Skipped (too many) !\n");
  653. continue;
  654. }
  655. #ifdef CONFIG_PPC32
  656. /* On 32 bits, limit I/O space to 16MB */
  657. if (size > 0x01000000)
  658. size = 0x01000000;
  659. /* 32 bits needs to map IOs here */
  660. hose->io_base_virt = ioremap(cpu_addr, size);
  661. /* Expect trouble if pci_addr is not 0 */
  662. if (primary)
  663. isa_io_base =
  664. (unsigned long)hose->io_base_virt;
  665. #endif /* CONFIG_PPC32 */
  666. /* pci_io_size and io_base_phys always represent IO
  667. * space starting at 0 so we factor in pci_addr
  668. */
  669. hose->pci_io_size = pci_addr + size;
  670. hose->io_base_phys = cpu_addr - pci_addr;
  671. /* Build resource */
  672. res = &hose->io_resource;
  673. res->flags = IORESOURCE_IO;
  674. res->start = pci_addr;
  675. break;
  676. case 2: /* PCI Memory space */
  677. case 3: /* PCI 64 bits Memory space */
  678. printk(KERN_INFO
  679. " MEM 0x%016llx..0x%016llx -> 0x%016llx %s\n",
  680. cpu_addr, cpu_addr + size - 1, pci_addr,
  681. (pci_space & 0x40000000) ? "Prefetch" : "");
  682. /* We support only 3 memory ranges */
  683. if (memno >= 3) {
  684. printk(KERN_INFO
  685. " \\--> Skipped (too many) !\n");
  686. continue;
  687. }
  688. /* Handles ISA memory hole space here */
  689. if (pci_addr == 0) {
  690. isa_mb = cpu_addr;
  691. isa_hole = memno;
  692. if (primary || isa_mem_base == 0)
  693. isa_mem_base = cpu_addr;
  694. hose->isa_mem_phys = cpu_addr;
  695. hose->isa_mem_size = size;
  696. }
  697. /* We get the PCI/Mem offset from the first range or
  698. * the, current one if the offset came from an ISA
  699. * hole. If they don't match, bugger.
  700. */
  701. if (memno == 0 ||
  702. (isa_hole >= 0 && pci_addr != 0 &&
  703. hose->pci_mem_offset == isa_mb))
  704. hose->pci_mem_offset = cpu_addr - pci_addr;
  705. else if (pci_addr != 0 &&
  706. hose->pci_mem_offset != cpu_addr - pci_addr) {
  707. printk(KERN_INFO
  708. " \\--> Skipped (offset mismatch) !\n");
  709. continue;
  710. }
  711. /* Build resource */
  712. res = &hose->mem_resources[memno++];
  713. res->flags = IORESOURCE_MEM;
  714. if (pci_space & 0x40000000)
  715. res->flags |= IORESOURCE_PREFETCH;
  716. res->start = cpu_addr;
  717. break;
  718. }
  719. if (res != NULL) {
  720. res->name = dev->full_name;
  721. res->end = res->start + size - 1;
  722. res->parent = NULL;
  723. res->sibling = NULL;
  724. res->child = NULL;
  725. }
  726. }
  727. /* If there's an ISA hole and the pci_mem_offset is -not- matching
  728. * the ISA hole offset, then we need to remove the ISA hole from
  729. * the resource list for that brige
  730. */
  731. if (isa_hole >= 0 && hose->pci_mem_offset != isa_mb) {
  732. unsigned int next = isa_hole + 1;
  733. printk(KERN_INFO " Removing ISA hole at 0x%016llx\n", isa_mb);
  734. if (next < memno)
  735. memmove(&hose->mem_resources[isa_hole],
  736. &hose->mem_resources[next],
  737. sizeof(struct resource) * (memno - next));
  738. hose->mem_resources[--memno].flags = 0;
  739. }
  740. }
  741. /* Decide whether to display the domain number in /proc */
  742. int pci_proc_domain(struct pci_bus *bus)
  743. {
  744. struct pci_controller *hose = pci_bus_to_host(bus);
  745. if (!(ppc_pci_flags & PPC_PCI_ENABLE_PROC_DOMAINS))
  746. return 0;
  747. if (ppc_pci_flags & PPC_PCI_COMPAT_DOMAIN_0)
  748. return hose->global_number != 0;
  749. return 1;
  750. }
  751. void pcibios_resource_to_bus(struct pci_dev *dev, struct pci_bus_region *region,
  752. struct resource *res)
  753. {
  754. resource_size_t offset = 0, mask = (resource_size_t)-1;
  755. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  756. if (!hose)
  757. return;
  758. if (res->flags & IORESOURCE_IO) {
  759. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  760. mask = 0xffffffffu;
  761. } else if (res->flags & IORESOURCE_MEM)
  762. offset = hose->pci_mem_offset;
  763. region->start = (res->start - offset) & mask;
  764. region->end = (res->end - offset) & mask;
  765. }
  766. EXPORT_SYMBOL(pcibios_resource_to_bus);
  767. void pcibios_bus_to_resource(struct pci_dev *dev, struct resource *res,
  768. struct pci_bus_region *region)
  769. {
  770. resource_size_t offset = 0, mask = (resource_size_t)-1;
  771. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  772. if (!hose)
  773. return;
  774. if (res->flags & IORESOURCE_IO) {
  775. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  776. mask = 0xffffffffu;
  777. } else if (res->flags & IORESOURCE_MEM)
  778. offset = hose->pci_mem_offset;
  779. res->start = (region->start + offset) & mask;
  780. res->end = (region->end + offset) & mask;
  781. }
  782. EXPORT_SYMBOL(pcibios_bus_to_resource);
  783. /* Fixup a bus resource into a linux resource */
  784. static void __devinit fixup_resource(struct resource *res, struct pci_dev *dev)
  785. {
  786. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  787. resource_size_t offset = 0, mask = (resource_size_t)-1;
  788. if (res->flags & IORESOURCE_IO) {
  789. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  790. mask = 0xffffffffu;
  791. } else if (res->flags & IORESOURCE_MEM)
  792. offset = hose->pci_mem_offset;
  793. res->start = (res->start + offset) & mask;
  794. res->end = (res->end + offset) & mask;
  795. }
  796. /* This header fixup will do the resource fixup for all devices as they are
  797. * probed, but not for bridge ranges
  798. */
  799. static void __devinit pcibios_fixup_resources(struct pci_dev *dev)
  800. {
  801. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  802. int i;
  803. if (!hose) {
  804. printk(KERN_ERR "No host bridge for PCI dev %s !\n",
  805. pci_name(dev));
  806. return;
  807. }
  808. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  809. struct resource *res = dev->resource + i;
  810. if (!res->flags)
  811. continue;
  812. /* On platforms that have PPC_PCI_PROBE_ONLY set, we don't
  813. * consider 0 as an unassigned BAR value. It's technically
  814. * a valid value, but linux doesn't like it... so when we can
  815. * re-assign things, we do so, but if we can't, we keep it
  816. * around and hope for the best...
  817. */
  818. if (res->start == 0 && !(ppc_pci_flags & PPC_PCI_PROBE_ONLY)) {
  819. pr_debug("PCI:%s Resource %d %016llx-%016llx [%x] is unassigned\n",
  820. pci_name(dev), i,
  821. (unsigned long long)res->start,
  822. (unsigned long long)res->end,
  823. (unsigned int)res->flags);
  824. res->end -= res->start;
  825. res->start = 0;
  826. res->flags |= IORESOURCE_UNSET;
  827. continue;
  828. }
  829. pr_debug("PCI:%s Resource %d %016llx-%016llx [%x] fixup...\n",
  830. pci_name(dev), i,
  831. (unsigned long long)res->start,\
  832. (unsigned long long)res->end,
  833. (unsigned int)res->flags);
  834. fixup_resource(res, dev);
  835. pr_debug("PCI:%s %016llx-%016llx\n",
  836. pci_name(dev),
  837. (unsigned long long)res->start,
  838. (unsigned long long)res->end);
  839. }
  840. /* Call machine specific resource fixup */
  841. if (ppc_md.pcibios_fixup_resources)
  842. ppc_md.pcibios_fixup_resources(dev);
  843. }
  844. DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, pcibios_fixup_resources);
  845. /* This function tries to figure out if a bridge resource has been initialized
  846. * by the firmware or not. It doesn't have to be absolutely bullet proof, but
  847. * things go more smoothly when it gets it right. It should covers cases such
  848. * as Apple "closed" bridge resources and bare-metal pSeries unassigned bridges
  849. */
  850. static int __devinit pcibios_uninitialized_bridge_resource(struct pci_bus *bus,
  851. struct resource *res)
  852. {
  853. struct pci_controller *hose = pci_bus_to_host(bus);
  854. struct pci_dev *dev = bus->self;
  855. resource_size_t offset;
  856. u16 command;
  857. int i;
  858. /* We don't do anything if PCI_PROBE_ONLY is set */
  859. if (ppc_pci_flags & PPC_PCI_PROBE_ONLY)
  860. return 0;
  861. /* Job is a bit different between memory and IO */
  862. if (res->flags & IORESOURCE_MEM) {
  863. /* If the BAR is non-0 (res != pci_mem_offset) then it's probably been
  864. * initialized by somebody
  865. */
  866. if (res->start != hose->pci_mem_offset)
  867. return 0;
  868. /* The BAR is 0, let's check if memory decoding is enabled on
  869. * the bridge. If not, we consider it unassigned
  870. */
  871. pci_read_config_word(dev, PCI_COMMAND, &command);
  872. if ((command & PCI_COMMAND_MEMORY) == 0)
  873. return 1;
  874. /* Memory decoding is enabled and the BAR is 0. If any of the bridge
  875. * resources covers that starting address (0 then it's good enough for
  876. * us for memory
  877. */
  878. for (i = 0; i < 3; i++) {
  879. if ((hose->mem_resources[i].flags & IORESOURCE_MEM) &&
  880. hose->mem_resources[i].start == hose->pci_mem_offset)
  881. return 0;
  882. }
  883. /* Well, it starts at 0 and we know it will collide so we may as
  884. * well consider it as unassigned. That covers the Apple case.
  885. */
  886. return 1;
  887. } else {
  888. /* If the BAR is non-0, then we consider it assigned */
  889. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  890. if (((res->start - offset) & 0xfffffffful) != 0)
  891. return 0;
  892. /* Here, we are a bit different than memory as typically IO space
  893. * starting at low addresses -is- valid. What we do instead if that
  894. * we consider as unassigned anything that doesn't have IO enabled
  895. * in the PCI command register, and that's it.
  896. */
  897. pci_read_config_word(dev, PCI_COMMAND, &command);
  898. if (command & PCI_COMMAND_IO)
  899. return 0;
  900. /* It's starting at 0 and IO is disabled in the bridge, consider
  901. * it unassigned
  902. */
  903. return 1;
  904. }
  905. }
  906. /* Fixup resources of a PCI<->PCI bridge */
  907. static void __devinit pcibios_fixup_bridge(struct pci_bus *bus)
  908. {
  909. struct resource *res;
  910. int i;
  911. struct pci_dev *dev = bus->self;
  912. pci_bus_for_each_resource(bus, res, i) {
  913. if (!res || !res->flags)
  914. continue;
  915. if (i >= 3 && bus->self->transparent)
  916. continue;
  917. pr_debug("PCI:%s Bus rsrc %d %016llx-%016llx [%x] fixup...\n",
  918. pci_name(dev), i,
  919. (unsigned long long)res->start,\
  920. (unsigned long long)res->end,
  921. (unsigned int)res->flags);
  922. /* Perform fixup */
  923. fixup_resource(res, dev);
  924. /* Try to detect uninitialized P2P bridge resources,
  925. * and clear them out so they get re-assigned later
  926. */
  927. if (pcibios_uninitialized_bridge_resource(bus, res)) {
  928. res->flags = 0;
  929. pr_debug("PCI:%s (unassigned)\n", pci_name(dev));
  930. } else {
  931. pr_debug("PCI:%s %016llx-%016llx\n",
  932. pci_name(dev),
  933. (unsigned long long)res->start,
  934. (unsigned long long)res->end);
  935. }
  936. }
  937. }
  938. void __devinit pcibios_setup_bus_self(struct pci_bus *bus)
  939. {
  940. /* Fix up the bus resources for P2P bridges */
  941. if (bus->self != NULL)
  942. pcibios_fixup_bridge(bus);
  943. /* Platform specific bus fixups. This is currently only used
  944. * by fsl_pci and I'm hoping to get rid of it at some point
  945. */
  946. if (ppc_md.pcibios_fixup_bus)
  947. ppc_md.pcibios_fixup_bus(bus);
  948. /* Setup bus DMA mappings */
  949. if (ppc_md.pci_dma_bus_setup)
  950. ppc_md.pci_dma_bus_setup(bus);
  951. }
  952. void __devinit pcibios_setup_bus_devices(struct pci_bus *bus)
  953. {
  954. struct pci_dev *dev;
  955. pr_debug("PCI: Fixup bus devices %d (%s)\n",
  956. bus->number, bus->self ? pci_name(bus->self) : "PHB");
  957. list_for_each_entry(dev, &bus->devices, bus_list) {
  958. struct dev_archdata *sd = &dev->dev.archdata;
  959. /* Cardbus can call us to add new devices to a bus, so ignore
  960. * those who are already fully discovered
  961. */
  962. if (dev->is_added)
  963. continue;
  964. /* Setup OF node pointer in archdata */
  965. sd->of_node = pci_device_to_OF_node(dev);
  966. /* Fixup NUMA node as it may not be setup yet by the generic
  967. * code and is needed by the DMA init
  968. */
  969. set_dev_node(&dev->dev, pcibus_to_node(dev->bus));
  970. /* Hook up default DMA ops */
  971. sd->dma_ops = pci_dma_ops;
  972. set_dma_offset(&dev->dev, PCI_DRAM_OFFSET);
  973. /* Additional platform DMA/iommu setup */
  974. if (ppc_md.pci_dma_dev_setup)
  975. ppc_md.pci_dma_dev_setup(dev);
  976. /* Read default IRQs and fixup if necessary */
  977. pci_read_irq_line(dev);
  978. if (ppc_md.pci_irq_fixup)
  979. ppc_md.pci_irq_fixup(dev);
  980. }
  981. }
  982. void __devinit pcibios_fixup_bus(struct pci_bus *bus)
  983. {
  984. /* When called from the generic PCI probe, read PCI<->PCI bridge
  985. * bases. This is -not- called when generating the PCI tree from
  986. * the OF device-tree.
  987. */
  988. if (bus->self != NULL)
  989. pci_read_bridge_bases(bus);
  990. /* Now fixup the bus bus */
  991. pcibios_setup_bus_self(bus);
  992. /* Now fixup devices on that bus */
  993. pcibios_setup_bus_devices(bus);
  994. }
  995. EXPORT_SYMBOL(pcibios_fixup_bus);
  996. void __devinit pci_fixup_cardbus(struct pci_bus *bus)
  997. {
  998. /* Now fixup devices on that bus */
  999. pcibios_setup_bus_devices(bus);
  1000. }
  1001. static int skip_isa_ioresource_align(struct pci_dev *dev)
  1002. {
  1003. if ((ppc_pci_flags & PPC_PCI_CAN_SKIP_ISA_ALIGN) &&
  1004. !(dev->bus->bridge_ctl & PCI_BRIDGE_CTL_ISA))
  1005. return 1;
  1006. return 0;
  1007. }
  1008. /*
  1009. * We need to avoid collisions with `mirrored' VGA ports
  1010. * and other strange ISA hardware, so we always want the
  1011. * addresses to be allocated in the 0x000-0x0ff region
  1012. * modulo 0x400.
  1013. *
  1014. * Why? Because some silly external IO cards only decode
  1015. * the low 10 bits of the IO address. The 0x00-0xff region
  1016. * is reserved for motherboard devices that decode all 16
  1017. * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
  1018. * but we want to try to avoid allocating at 0x2900-0x2bff
  1019. * which might have be mirrored at 0x0100-0x03ff..
  1020. */
  1021. resource_size_t pcibios_align_resource(void *data, const struct resource *res,
  1022. resource_size_t size, resource_size_t align)
  1023. {
  1024. struct pci_dev *dev = data;
  1025. resource_size_t start = res->start;
  1026. if (res->flags & IORESOURCE_IO) {
  1027. if (skip_isa_ioresource_align(dev))
  1028. return start;
  1029. if (start & 0x300)
  1030. start = (start + 0x3ff) & ~0x3ff;
  1031. }
  1032. return start;
  1033. }
  1034. EXPORT_SYMBOL(pcibios_align_resource);
  1035. /*
  1036. * Reparent resource children of pr that conflict with res
  1037. * under res, and make res replace those children.
  1038. */
  1039. static int reparent_resources(struct resource *parent,
  1040. struct resource *res)
  1041. {
  1042. struct resource *p, **pp;
  1043. struct resource **firstpp = NULL;
  1044. for (pp = &parent->child; (p = *pp) != NULL; pp = &p->sibling) {
  1045. if (p->end < res->start)
  1046. continue;
  1047. if (res->end < p->start)
  1048. break;
  1049. if (p->start < res->start || p->end > res->end)
  1050. return -1; /* not completely contained */
  1051. if (firstpp == NULL)
  1052. firstpp = pp;
  1053. }
  1054. if (firstpp == NULL)
  1055. return -1; /* didn't find any conflicting entries? */
  1056. res->parent = parent;
  1057. res->child = *firstpp;
  1058. res->sibling = *pp;
  1059. *firstpp = res;
  1060. *pp = NULL;
  1061. for (p = res->child; p != NULL; p = p->sibling) {
  1062. p->parent = res;
  1063. pr_debug("PCI: Reparented %s [%llx..%llx] under %s\n",
  1064. p->name,
  1065. (unsigned long long)p->start,
  1066. (unsigned long long)p->end, res->name);
  1067. }
  1068. return 0;
  1069. }
  1070. /*
  1071. * Handle resources of PCI devices. If the world were perfect, we could
  1072. * just allocate all the resource regions and do nothing more. It isn't.
  1073. * On the other hand, we cannot just re-allocate all devices, as it would
  1074. * require us to know lots of host bridge internals. So we attempt to
  1075. * keep as much of the original configuration as possible, but tweak it
  1076. * when it's found to be wrong.
  1077. *
  1078. * Known BIOS problems we have to work around:
  1079. * - I/O or memory regions not configured
  1080. * - regions configured, but not enabled in the command register
  1081. * - bogus I/O addresses above 64K used
  1082. * - expansion ROMs left enabled (this may sound harmless, but given
  1083. * the fact the PCI specs explicitly allow address decoders to be
  1084. * shared between expansion ROMs and other resource regions, it's
  1085. * at least dangerous)
  1086. *
  1087. * Our solution:
  1088. * (1) Allocate resources for all buses behind PCI-to-PCI bridges.
  1089. * This gives us fixed barriers on where we can allocate.
  1090. * (2) Allocate resources for all enabled devices. If there is
  1091. * a collision, just mark the resource as unallocated. Also
  1092. * disable expansion ROMs during this step.
  1093. * (3) Try to allocate resources for disabled devices. If the
  1094. * resources were assigned correctly, everything goes well,
  1095. * if they weren't, they won't disturb allocation of other
  1096. * resources.
  1097. * (4) Assign new addresses to resources which were either
  1098. * not configured at all or misconfigured. If explicitly
  1099. * requested by the user, configure expansion ROM address
  1100. * as well.
  1101. */
  1102. void pcibios_allocate_bus_resources(struct pci_bus *bus)
  1103. {
  1104. struct pci_bus *b;
  1105. int i;
  1106. struct resource *res, *pr;
  1107. pr_debug("PCI: Allocating bus resources for %04x:%02x...\n",
  1108. pci_domain_nr(bus), bus->number);
  1109. pci_bus_for_each_resource(bus, res, i) {
  1110. if (!res || !res->flags || res->start > res->end || res->parent)
  1111. continue;
  1112. if (bus->parent == NULL)
  1113. pr = (res->flags & IORESOURCE_IO) ?
  1114. &ioport_resource : &iomem_resource;
  1115. else {
  1116. /* Don't bother with non-root busses when
  1117. * re-assigning all resources. We clear the
  1118. * resource flags as if they were colliding
  1119. * and as such ensure proper re-allocation
  1120. * later.
  1121. */
  1122. if (ppc_pci_flags & PPC_PCI_REASSIGN_ALL_RSRC)
  1123. goto clear_resource;
  1124. pr = pci_find_parent_resource(bus->self, res);
  1125. if (pr == res) {
  1126. /* this happens when the generic PCI
  1127. * code (wrongly) decides that this
  1128. * bridge is transparent -- paulus
  1129. */
  1130. continue;
  1131. }
  1132. }
  1133. pr_debug("PCI: %s (bus %d) bridge rsrc %d: %016llx-%016llx "
  1134. "[0x%x], parent %p (%s)\n",
  1135. bus->self ? pci_name(bus->self) : "PHB",
  1136. bus->number, i,
  1137. (unsigned long long)res->start,
  1138. (unsigned long long)res->end,
  1139. (unsigned int)res->flags,
  1140. pr, (pr && pr->name) ? pr->name : "nil");
  1141. if (pr && !(pr->flags & IORESOURCE_UNSET)) {
  1142. if (request_resource(pr, res) == 0)
  1143. continue;
  1144. /*
  1145. * Must be a conflict with an existing entry.
  1146. * Move that entry (or entries) under the
  1147. * bridge resource and try again.
  1148. */
  1149. if (reparent_resources(pr, res) == 0)
  1150. continue;
  1151. }
  1152. printk(KERN_WARNING "PCI: Cannot allocate resource region "
  1153. "%d of PCI bridge %d, will remap\n", i, bus->number);
  1154. clear_resource:
  1155. res->flags = 0;
  1156. }
  1157. list_for_each_entry(b, &bus->children, node)
  1158. pcibios_allocate_bus_resources(b);
  1159. }
  1160. static inline void __devinit alloc_resource(struct pci_dev *dev, int idx)
  1161. {
  1162. struct resource *pr, *r = &dev->resource[idx];
  1163. pr_debug("PCI: Allocating %s: Resource %d: %016llx..%016llx [%x]\n",
  1164. pci_name(dev), idx,
  1165. (unsigned long long)r->start,
  1166. (unsigned long long)r->end,
  1167. (unsigned int)r->flags);
  1168. pr = pci_find_parent_resource(dev, r);
  1169. if (!pr || (pr->flags & IORESOURCE_UNSET) ||
  1170. request_resource(pr, r) < 0) {
  1171. printk(KERN_WARNING "PCI: Cannot allocate resource region %d"
  1172. " of device %s, will remap\n", idx, pci_name(dev));
  1173. if (pr)
  1174. pr_debug("PCI: parent is %p: %016llx-%016llx [%x]\n",
  1175. pr,
  1176. (unsigned long long)pr->start,
  1177. (unsigned long long)pr->end,
  1178. (unsigned int)pr->flags);
  1179. /* We'll assign a new address later */
  1180. r->flags |= IORESOURCE_UNSET;
  1181. r->end -= r->start;
  1182. r->start = 0;
  1183. }
  1184. }
  1185. static void __init pcibios_allocate_resources(int pass)
  1186. {
  1187. struct pci_dev *dev = NULL;
  1188. int idx, disabled;
  1189. u16 command;
  1190. struct resource *r;
  1191. for_each_pci_dev(dev) {
  1192. pci_read_config_word(dev, PCI_COMMAND, &command);
  1193. for (idx = 0; idx <= PCI_ROM_RESOURCE; idx++) {
  1194. r = &dev->resource[idx];
  1195. if (r->parent) /* Already allocated */
  1196. continue;
  1197. if (!r->flags || (r->flags & IORESOURCE_UNSET))
  1198. continue; /* Not assigned at all */
  1199. /* We only allocate ROMs on pass 1 just in case they
  1200. * have been screwed up by firmware
  1201. */
  1202. if (idx == PCI_ROM_RESOURCE )
  1203. disabled = 1;
  1204. if (r->flags & IORESOURCE_IO)
  1205. disabled = !(command & PCI_COMMAND_IO);
  1206. else
  1207. disabled = !(command & PCI_COMMAND_MEMORY);
  1208. if (pass == disabled)
  1209. alloc_resource(dev, idx);
  1210. }
  1211. if (pass)
  1212. continue;
  1213. r = &dev->resource[PCI_ROM_RESOURCE];
  1214. if (r->flags) {
  1215. /* Turn the ROM off, leave the resource region,
  1216. * but keep it unregistered.
  1217. */
  1218. u32 reg;
  1219. pci_read_config_dword(dev, dev->rom_base_reg, &reg);
  1220. if (reg & PCI_ROM_ADDRESS_ENABLE) {
  1221. pr_debug("PCI: Switching off ROM of %s\n",
  1222. pci_name(dev));
  1223. r->flags &= ~IORESOURCE_ROM_ENABLE;
  1224. pci_write_config_dword(dev, dev->rom_base_reg,
  1225. reg & ~PCI_ROM_ADDRESS_ENABLE);
  1226. }
  1227. }
  1228. }
  1229. }
  1230. static void __init pcibios_reserve_legacy_regions(struct pci_bus *bus)
  1231. {
  1232. struct pci_controller *hose = pci_bus_to_host(bus);
  1233. resource_size_t offset;
  1234. struct resource *res, *pres;
  1235. int i;
  1236. pr_debug("Reserving legacy ranges for domain %04x\n", pci_domain_nr(bus));
  1237. /* Check for IO */
  1238. if (!(hose->io_resource.flags & IORESOURCE_IO))
  1239. goto no_io;
  1240. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  1241. res = kzalloc(sizeof(struct resource), GFP_KERNEL);
  1242. BUG_ON(res == NULL);
  1243. res->name = "Legacy IO";
  1244. res->flags = IORESOURCE_IO;
  1245. res->start = offset;
  1246. res->end = (offset + 0xfff) & 0xfffffffful;
  1247. pr_debug("Candidate legacy IO: %pR\n", res);
  1248. if (request_resource(&hose->io_resource, res)) {
  1249. printk(KERN_DEBUG
  1250. "PCI %04x:%02x Cannot reserve Legacy IO %pR\n",
  1251. pci_domain_nr(bus), bus->number, res);
  1252. kfree(res);
  1253. }
  1254. no_io:
  1255. /* Check for memory */
  1256. offset = hose->pci_mem_offset;
  1257. pr_debug("hose mem offset: %016llx\n", (unsigned long long)offset);
  1258. for (i = 0; i < 3; i++) {
  1259. pres = &hose->mem_resources[i];
  1260. if (!(pres->flags & IORESOURCE_MEM))
  1261. continue;
  1262. pr_debug("hose mem res: %pR\n", pres);
  1263. if ((pres->start - offset) <= 0xa0000 &&
  1264. (pres->end - offset) >= 0xbffff)
  1265. break;
  1266. }
  1267. if (i >= 3)
  1268. return;
  1269. res = kzalloc(sizeof(struct resource), GFP_KERNEL);
  1270. BUG_ON(res == NULL);
  1271. res->name = "Legacy VGA memory";
  1272. res->flags = IORESOURCE_MEM;
  1273. res->start = 0xa0000 + offset;
  1274. res->end = 0xbffff + offset;
  1275. pr_debug("Candidate VGA memory: %pR\n", res);
  1276. if (request_resource(pres, res)) {
  1277. printk(KERN_DEBUG
  1278. "PCI %04x:%02x Cannot reserve VGA memory %pR\n",
  1279. pci_domain_nr(bus), bus->number, res);
  1280. kfree(res);
  1281. }
  1282. }
  1283. void __init pcibios_resource_survey(void)
  1284. {
  1285. struct pci_bus *b;
  1286. /* Allocate and assign resources. If we re-assign everything, then
  1287. * we skip the allocate phase
  1288. */
  1289. list_for_each_entry(b, &pci_root_buses, node)
  1290. pcibios_allocate_bus_resources(b);
  1291. if (!(ppc_pci_flags & PPC_PCI_REASSIGN_ALL_RSRC)) {
  1292. pcibios_allocate_resources(0);
  1293. pcibios_allocate_resources(1);
  1294. }
  1295. /* Before we start assigning unassigned resource, we try to reserve
  1296. * the low IO area and the VGA memory area if they intersect the
  1297. * bus available resources to avoid allocating things on top of them
  1298. */
  1299. if (!(ppc_pci_flags & PPC_PCI_PROBE_ONLY)) {
  1300. list_for_each_entry(b, &pci_root_buses, node)
  1301. pcibios_reserve_legacy_regions(b);
  1302. }
  1303. /* Now, if the platform didn't decide to blindly trust the firmware,
  1304. * we proceed to assigning things that were left unassigned
  1305. */
  1306. if (!(ppc_pci_flags & PPC_PCI_PROBE_ONLY)) {
  1307. pr_debug("PCI: Assigning unassigned resources...\n");
  1308. pci_assign_unassigned_resources();
  1309. }
  1310. /* Call machine dependent fixup */
  1311. if (ppc_md.pcibios_fixup)
  1312. ppc_md.pcibios_fixup();
  1313. }
  1314. #ifdef CONFIG_HOTPLUG
  1315. /* This is used by the PCI hotplug driver to allocate resource
  1316. * of newly plugged busses. We can try to consolidate with the
  1317. * rest of the code later, for now, keep it as-is as our main
  1318. * resource allocation function doesn't deal with sub-trees yet.
  1319. */
  1320. void pcibios_claim_one_bus(struct pci_bus *bus)
  1321. {
  1322. struct pci_dev *dev;
  1323. struct pci_bus *child_bus;
  1324. list_for_each_entry(dev, &bus->devices, bus_list) {
  1325. int i;
  1326. for (i = 0; i < PCI_NUM_RESOURCES; i++) {
  1327. struct resource *r = &dev->resource[i];
  1328. if (r->parent || !r->start || !r->flags)
  1329. continue;
  1330. pr_debug("PCI: Claiming %s: "
  1331. "Resource %d: %016llx..%016llx [%x]\n",
  1332. pci_name(dev), i,
  1333. (unsigned long long)r->start,
  1334. (unsigned long long)r->end,
  1335. (unsigned int)r->flags);
  1336. pci_claim_resource(dev, i);
  1337. }
  1338. }
  1339. list_for_each_entry(child_bus, &bus->children, node)
  1340. pcibios_claim_one_bus(child_bus);
  1341. }
  1342. /* pcibios_finish_adding_to_bus
  1343. *
  1344. * This is to be called by the hotplug code after devices have been
  1345. * added to a bus, this include calling it for a PHB that is just
  1346. * being added
  1347. */
  1348. void pcibios_finish_adding_to_bus(struct pci_bus *bus)
  1349. {
  1350. pr_debug("PCI: Finishing adding to hotplug bus %04x:%02x\n",
  1351. pci_domain_nr(bus), bus->number);
  1352. /* Allocate bus and devices resources */
  1353. pcibios_allocate_bus_resources(bus);
  1354. pcibios_claim_one_bus(bus);
  1355. /* Add new devices to global lists. Register in proc, sysfs. */
  1356. pci_bus_add_devices(bus);
  1357. /* Fixup EEH */
  1358. eeh_add_device_tree_late(bus);
  1359. }
  1360. EXPORT_SYMBOL_GPL(pcibios_finish_adding_to_bus);
  1361. #endif /* CONFIG_HOTPLUG */
  1362. int pcibios_enable_device(struct pci_dev *dev, int mask)
  1363. {
  1364. if (ppc_md.pcibios_enable_device_hook)
  1365. if (ppc_md.pcibios_enable_device_hook(dev))
  1366. return -EINVAL;
  1367. return pci_enable_resources(dev, mask);
  1368. }
  1369. void __devinit pcibios_setup_phb_resources(struct pci_controller *hose)
  1370. {
  1371. struct pci_bus *bus = hose->bus;
  1372. struct resource *res;
  1373. int i;
  1374. /* Hookup PHB IO resource */
  1375. bus->resource[0] = res = &hose->io_resource;
  1376. if (!res->flags) {
  1377. printk(KERN_WARNING "PCI: I/O resource not set for host"
  1378. " bridge %s (domain %d)\n",
  1379. hose->dn->full_name, hose->global_number);
  1380. #ifdef CONFIG_PPC32
  1381. /* Workaround for lack of IO resource only on 32-bit */
  1382. res->start = (unsigned long)hose->io_base_virt - isa_io_base;
  1383. res->end = res->start + IO_SPACE_LIMIT;
  1384. res->flags = IORESOURCE_IO;
  1385. #endif /* CONFIG_PPC32 */
  1386. }
  1387. pr_debug("PCI: PHB IO resource = %016llx-%016llx [%lx]\n",
  1388. (unsigned long long)res->start,
  1389. (unsigned long long)res->end,
  1390. (unsigned long)res->flags);
  1391. /* Hookup PHB Memory resources */
  1392. for (i = 0; i < 3; ++i) {
  1393. res = &hose->mem_resources[i];
  1394. if (!res->flags) {
  1395. if (i > 0)
  1396. continue;
  1397. printk(KERN_ERR "PCI: Memory resource 0 not set for "
  1398. "host bridge %s (domain %d)\n",
  1399. hose->dn->full_name, hose->global_number);
  1400. #ifdef CONFIG_PPC32
  1401. /* Workaround for lack of MEM resource only on 32-bit */
  1402. res->start = hose->pci_mem_offset;
  1403. res->end = (resource_size_t)-1LL;
  1404. res->flags = IORESOURCE_MEM;
  1405. #endif /* CONFIG_PPC32 */
  1406. }
  1407. bus->resource[i+1] = res;
  1408. pr_debug("PCI: PHB MEM resource %d = %016llx-%016llx [%lx]\n", i,
  1409. (unsigned long long)res->start,
  1410. (unsigned long long)res->end,
  1411. (unsigned long)res->flags);
  1412. }
  1413. pr_debug("PCI: PHB MEM offset = %016llx\n",
  1414. (unsigned long long)hose->pci_mem_offset);
  1415. pr_debug("PCI: PHB IO offset = %08lx\n",
  1416. (unsigned long)hose->io_base_virt - _IO_BASE);
  1417. }
  1418. /*
  1419. * Null PCI config access functions, for the case when we can't
  1420. * find a hose.
  1421. */
  1422. #define NULL_PCI_OP(rw, size, type) \
  1423. static int \
  1424. null_##rw##_config_##size(struct pci_dev *dev, int offset, type val) \
  1425. { \
  1426. return PCIBIOS_DEVICE_NOT_FOUND; \
  1427. }
  1428. static int
  1429. null_read_config(struct pci_bus *bus, unsigned int devfn, int offset,
  1430. int len, u32 *val)
  1431. {
  1432. return PCIBIOS_DEVICE_NOT_FOUND;
  1433. }
  1434. static int
  1435. null_write_config(struct pci_bus *bus, unsigned int devfn, int offset,
  1436. int len, u32 val)
  1437. {
  1438. return PCIBIOS_DEVICE_NOT_FOUND;
  1439. }
  1440. static struct pci_ops null_pci_ops =
  1441. {
  1442. .read = null_read_config,
  1443. .write = null_write_config,
  1444. };
  1445. /*
  1446. * These functions are used early on before PCI scanning is done
  1447. * and all of the pci_dev and pci_bus structures have been created.
  1448. */
  1449. static struct pci_bus *
  1450. fake_pci_bus(struct pci_controller *hose, int busnr)
  1451. {
  1452. static struct pci_bus bus;
  1453. if (hose == 0) {
  1454. printk(KERN_ERR "Can't find hose for PCI bus %d!\n", busnr);
  1455. }
  1456. bus.number = busnr;
  1457. bus.sysdata = hose;
  1458. bus.ops = hose? hose->ops: &null_pci_ops;
  1459. return &bus;
  1460. }
  1461. #define EARLY_PCI_OP(rw, size, type) \
  1462. int early_##rw##_config_##size(struct pci_controller *hose, int bus, \
  1463. int devfn, int offset, type value) \
  1464. { \
  1465. return pci_bus_##rw##_config_##size(fake_pci_bus(hose, bus), \
  1466. devfn, offset, value); \
  1467. }
  1468. EARLY_PCI_OP(read, byte, u8 *)
  1469. EARLY_PCI_OP(read, word, u16 *)
  1470. EARLY_PCI_OP(read, dword, u32 *)
  1471. EARLY_PCI_OP(write, byte, u8)
  1472. EARLY_PCI_OP(write, word, u16)
  1473. EARLY_PCI_OP(write, dword, u32)
  1474. extern int pci_bus_find_capability (struct pci_bus *bus, unsigned int devfn, int cap);
  1475. int early_find_capability(struct pci_controller *hose, int bus, int devfn,
  1476. int cap)
  1477. {
  1478. return pci_bus_find_capability(fake_pci_bus(hose, bus), devfn, cap);
  1479. }
  1480. /**
  1481. * pci_scan_phb - Given a pci_controller, setup and scan the PCI bus
  1482. * @hose: Pointer to the PCI host controller instance structure
  1483. * @sysdata: value to use for sysdata pointer. ppc32 and ppc64 differ here
  1484. *
  1485. * Note: the 'data' pointer is a temporary measure. As 32 and 64 bit
  1486. * pci code gets merged, this parameter should become unnecessary because
  1487. * both will use the same value.
  1488. */
  1489. void __devinit pcibios_scan_phb(struct pci_controller *hose, void *sysdata)
  1490. {
  1491. struct pci_bus *bus;
  1492. struct device_node *node = hose->dn;
  1493. int mode;
  1494. pr_debug("PCI: Scanning PHB %s\n",
  1495. node ? node->full_name : "<NO NAME>");
  1496. /* Create an empty bus for the toplevel */
  1497. bus = pci_create_bus(hose->parent, hose->first_busno, hose->ops,
  1498. sysdata);
  1499. if (bus == NULL) {
  1500. pr_err("Failed to create bus for PCI domain %04x\n",
  1501. hose->global_number);
  1502. return;
  1503. }
  1504. bus->secondary = hose->first_busno;
  1505. hose->bus = bus;
  1506. /* Get some IO space for the new PHB */
  1507. pcibios_setup_phb_io_space(hose);
  1508. /* Wire up PHB bus resources */
  1509. pcibios_setup_phb_resources(hose);
  1510. /* Get probe mode and perform scan */
  1511. mode = PCI_PROBE_NORMAL;
  1512. if (node && ppc_md.pci_probe_mode)
  1513. mode = ppc_md.pci_probe_mode(bus);
  1514. pr_debug(" probe mode: %d\n", mode);
  1515. if (mode == PCI_PROBE_DEVTREE) {
  1516. bus->subordinate = hose->last_busno;
  1517. of_scan_bus(node, bus);
  1518. }
  1519. if (mode == PCI_PROBE_NORMAL)
  1520. hose->last_busno = bus->subordinate = pci_scan_child_bus(bus);
  1521. }