ptrace.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367
  1. #ifndef _ASM_POWERPC_PTRACE_H
  2. #define _ASM_POWERPC_PTRACE_H
  3. /*
  4. * Copyright (C) 2001 PPC64 Team, IBM Corp
  5. *
  6. * This struct defines the way the registers are stored on the
  7. * kernel stack during a system call or other kernel entry.
  8. *
  9. * this should only contain volatile regs
  10. * since we can keep non-volatile in the thread_struct
  11. * should set this up when only volatiles are saved
  12. * by intr code.
  13. *
  14. * Since this is going on the stack, *CARE MUST BE TAKEN* to insure
  15. * that the overall structure is a multiple of 16 bytes in length.
  16. *
  17. * Note that the offsets of the fields in this struct correspond with
  18. * the PT_* values below. This simplifies arch/powerpc/kernel/ptrace.c.
  19. *
  20. * This program is free software; you can redistribute it and/or
  21. * modify it under the terms of the GNU General Public License
  22. * as published by the Free Software Foundation; either version
  23. * 2 of the License, or (at your option) any later version.
  24. */
  25. #ifdef __KERNEL__
  26. #include <linux/types.h>
  27. #else
  28. #include <stdint.h>
  29. #endif
  30. #ifndef __ASSEMBLY__
  31. struct pt_regs {
  32. unsigned long gpr[32];
  33. unsigned long nip;
  34. unsigned long msr;
  35. unsigned long orig_gpr3; /* Used for restarting system calls */
  36. unsigned long ctr;
  37. unsigned long link;
  38. unsigned long xer;
  39. unsigned long ccr;
  40. #ifdef __powerpc64__
  41. unsigned long softe; /* Soft enabled/disabled */
  42. #else
  43. unsigned long mq; /* 601 only (not used at present) */
  44. /* Used on APUS to hold IPL value. */
  45. #endif
  46. unsigned long trap; /* Reason for being here */
  47. /* N.B. for critical exceptions on 4xx, the dar and dsisr
  48. fields are overloaded to hold srr0 and srr1. */
  49. unsigned long dar; /* Fault registers */
  50. unsigned long dsisr; /* on 4xx/Book-E used for ESR */
  51. unsigned long result; /* Result of a system call */
  52. };
  53. #endif /* __ASSEMBLY__ */
  54. #ifdef __KERNEL__
  55. #ifdef __powerpc64__
  56. #define STACK_FRAME_OVERHEAD 112 /* size of minimum stack frame */
  57. #define STACK_FRAME_LR_SAVE 2 /* Location of LR in stack frame */
  58. #define STACK_FRAME_REGS_MARKER ASM_CONST(0x7265677368657265)
  59. #define STACK_INT_FRAME_SIZE (sizeof(struct pt_regs) + \
  60. STACK_FRAME_OVERHEAD + 288)
  61. #define STACK_FRAME_MARKER 12
  62. /* Size of dummy stack frame allocated when calling signal handler. */
  63. #define __SIGNAL_FRAMESIZE 128
  64. #define __SIGNAL_FRAMESIZE32 64
  65. #else /* __powerpc64__ */
  66. #define STACK_FRAME_OVERHEAD 16 /* size of minimum stack frame */
  67. #define STACK_FRAME_LR_SAVE 1 /* Location of LR in stack frame */
  68. #define STACK_FRAME_REGS_MARKER ASM_CONST(0x72656773)
  69. #define STACK_INT_FRAME_SIZE (sizeof(struct pt_regs) + STACK_FRAME_OVERHEAD)
  70. #define STACK_FRAME_MARKER 2
  71. /* Size of stack frame allocated when calling signal handler. */
  72. #define __SIGNAL_FRAMESIZE 64
  73. #endif /* __powerpc64__ */
  74. #ifndef __ASSEMBLY__
  75. #define instruction_pointer(regs) ((regs)->nip)
  76. #define user_stack_pointer(regs) ((regs)->gpr[1])
  77. #define regs_return_value(regs) ((regs)->gpr[3])
  78. #ifdef CONFIG_SMP
  79. extern unsigned long profile_pc(struct pt_regs *regs);
  80. #else
  81. #define profile_pc(regs) instruction_pointer(regs)
  82. #endif
  83. #ifdef __powerpc64__
  84. #define user_mode(regs) ((((regs)->msr) >> MSR_PR_LG) & 0x1)
  85. #else
  86. #define user_mode(regs) (((regs)->msr & MSR_PR) != 0)
  87. #endif
  88. #define force_successful_syscall_return() \
  89. do { \
  90. set_thread_flag(TIF_NOERROR); \
  91. } while(0)
  92. struct task_struct;
  93. extern unsigned long ptrace_get_reg(struct task_struct *task, int regno);
  94. extern int ptrace_put_reg(struct task_struct *task, int regno,
  95. unsigned long data);
  96. /*
  97. * We use the least-significant bit of the trap field to indicate
  98. * whether we have saved the full set of registers, or only a
  99. * partial set. A 1 there means the partial set.
  100. * On 4xx we use the next bit to indicate whether the exception
  101. * is a critical exception (1 means it is).
  102. */
  103. #define FULL_REGS(regs) (((regs)->trap & 1) == 0)
  104. #ifndef __powerpc64__
  105. #define IS_CRITICAL_EXC(regs) (((regs)->trap & 2) != 0)
  106. #define IS_MCHECK_EXC(regs) (((regs)->trap & 4) != 0)
  107. #define IS_DEBUG_EXC(regs) (((regs)->trap & 8) != 0)
  108. #endif /* ! __powerpc64__ */
  109. #define TRAP(regs) ((regs)->trap & ~0xF)
  110. #ifdef __powerpc64__
  111. #define CHECK_FULL_REGS(regs) BUG_ON(regs->trap & 1)
  112. #else
  113. #define CHECK_FULL_REGS(regs) \
  114. do { \
  115. if ((regs)->trap & 1) \
  116. printk(KERN_CRIT "%s: partial register set\n", __func__); \
  117. } while (0)
  118. #endif /* __powerpc64__ */
  119. #define arch_has_single_step() (1)
  120. #define arch_has_block_step() (!cpu_has_feature(CPU_FTR_601))
  121. #define ARCH_HAS_USER_SINGLE_STEP_INFO
  122. #endif /* __ASSEMBLY__ */
  123. #endif /* __KERNEL__ */
  124. /*
  125. * Offsets used by 'ptrace' system call interface.
  126. * These can't be changed without breaking binary compatibility
  127. * with MkLinux, etc.
  128. */
  129. #define PT_R0 0
  130. #define PT_R1 1
  131. #define PT_R2 2
  132. #define PT_R3 3
  133. #define PT_R4 4
  134. #define PT_R5 5
  135. #define PT_R6 6
  136. #define PT_R7 7
  137. #define PT_R8 8
  138. #define PT_R9 9
  139. #define PT_R10 10
  140. #define PT_R11 11
  141. #define PT_R12 12
  142. #define PT_R13 13
  143. #define PT_R14 14
  144. #define PT_R15 15
  145. #define PT_R16 16
  146. #define PT_R17 17
  147. #define PT_R18 18
  148. #define PT_R19 19
  149. #define PT_R20 20
  150. #define PT_R21 21
  151. #define PT_R22 22
  152. #define PT_R23 23
  153. #define PT_R24 24
  154. #define PT_R25 25
  155. #define PT_R26 26
  156. #define PT_R27 27
  157. #define PT_R28 28
  158. #define PT_R29 29
  159. #define PT_R30 30
  160. #define PT_R31 31
  161. #define PT_NIP 32
  162. #define PT_MSR 33
  163. #define PT_ORIG_R3 34
  164. #define PT_CTR 35
  165. #define PT_LNK 36
  166. #define PT_XER 37
  167. #define PT_CCR 38
  168. #ifndef __powerpc64__
  169. #define PT_MQ 39
  170. #else
  171. #define PT_SOFTE 39
  172. #endif
  173. #define PT_TRAP 40
  174. #define PT_DAR 41
  175. #define PT_DSISR 42
  176. #define PT_RESULT 43
  177. #define PT_REGS_COUNT 44
  178. #define PT_FPR0 48 /* each FP reg occupies 2 slots in this space */
  179. #ifndef __powerpc64__
  180. #define PT_FPR31 (PT_FPR0 + 2*31)
  181. #define PT_FPSCR (PT_FPR0 + 2*32 + 1)
  182. #else /* __powerpc64__ */
  183. #define PT_FPSCR (PT_FPR0 + 32) /* each FP reg occupies 1 slot in 64-bit space */
  184. #ifdef __KERNEL__
  185. #define PT_FPSCR32 (PT_FPR0 + 2*32 + 1) /* each FP reg occupies 2 32-bit userspace slots */
  186. #endif
  187. #define PT_VR0 82 /* each Vector reg occupies 2 slots in 64-bit */
  188. #define PT_VSCR (PT_VR0 + 32*2 + 1)
  189. #define PT_VRSAVE (PT_VR0 + 33*2)
  190. #ifdef __KERNEL__
  191. #define PT_VR0_32 164 /* each Vector reg occupies 4 slots in 32-bit */
  192. #define PT_VSCR_32 (PT_VR0 + 32*4 + 3)
  193. #define PT_VRSAVE_32 (PT_VR0 + 33*4)
  194. #endif
  195. /*
  196. * Only store first 32 VSRs here. The second 32 VSRs in VR0-31
  197. */
  198. #define PT_VSR0 150 /* each VSR reg occupies 2 slots in 64-bit */
  199. #define PT_VSR31 (PT_VSR0 + 2*31)
  200. #ifdef __KERNEL__
  201. #define PT_VSR0_32 300 /* each VSR reg occupies 4 slots in 32-bit */
  202. #endif
  203. #endif /* __powerpc64__ */
  204. /*
  205. * Get/set all the altivec registers vr0..vr31, vscr, vrsave, in one go.
  206. * The transfer totals 34 quadword. Quadwords 0-31 contain the
  207. * corresponding vector registers. Quadword 32 contains the vscr as the
  208. * last word (offset 12) within that quadword. Quadword 33 contains the
  209. * vrsave as the first word (offset 0) within the quadword.
  210. *
  211. * This definition of the VMX state is compatible with the current PPC32
  212. * ptrace interface. This allows signal handling and ptrace to use the same
  213. * structures. This also simplifies the implementation of a bi-arch
  214. * (combined (32- and 64-bit) gdb.
  215. */
  216. #define PTRACE_GETVRREGS 18
  217. #define PTRACE_SETVRREGS 19
  218. /* Get/set all the upper 32-bits of the SPE registers, accumulator, and
  219. * spefscr, in one go */
  220. #define PTRACE_GETEVRREGS 20
  221. #define PTRACE_SETEVRREGS 21
  222. /* Get the first 32 128bit VSX registers */
  223. #define PTRACE_GETVSRREGS 27
  224. #define PTRACE_SETVSRREGS 28
  225. /*
  226. * Get or set a debug register. The first 16 are DABR registers and the
  227. * second 16 are IABR registers.
  228. */
  229. #define PTRACE_GET_DEBUGREG 25
  230. #define PTRACE_SET_DEBUGREG 26
  231. /* (new) PTRACE requests using the same numbers as x86 and the same
  232. * argument ordering. Additionally, they support more registers too
  233. */
  234. #define PTRACE_GETREGS 12
  235. #define PTRACE_SETREGS 13
  236. #define PTRACE_GETFPREGS 14
  237. #define PTRACE_SETFPREGS 15
  238. #define PTRACE_GETREGS64 22
  239. #define PTRACE_SETREGS64 23
  240. /* (old) PTRACE requests with inverted arguments */
  241. #define PPC_PTRACE_GETREGS 0x99 /* Get GPRs 0 - 31 */
  242. #define PPC_PTRACE_SETREGS 0x98 /* Set GPRs 0 - 31 */
  243. #define PPC_PTRACE_GETFPREGS 0x97 /* Get FPRs 0 - 31 */
  244. #define PPC_PTRACE_SETFPREGS 0x96 /* Set FPRs 0 - 31 */
  245. /* Calls to trace a 64bit program from a 32bit program */
  246. #define PPC_PTRACE_PEEKTEXT_3264 0x95
  247. #define PPC_PTRACE_PEEKDATA_3264 0x94
  248. #define PPC_PTRACE_POKETEXT_3264 0x93
  249. #define PPC_PTRACE_POKEDATA_3264 0x92
  250. #define PPC_PTRACE_PEEKUSR_3264 0x91
  251. #define PPC_PTRACE_POKEUSR_3264 0x90
  252. #define PTRACE_SINGLEBLOCK 0x100 /* resume execution until next branch */
  253. #define PPC_PTRACE_GETHWDBGINFO 0x89
  254. #define PPC_PTRACE_SETHWDEBUG 0x88
  255. #define PPC_PTRACE_DELHWDEBUG 0x87
  256. #ifndef __ASSEMBLY__
  257. struct ppc_debug_info {
  258. uint32_t version; /* Only version 1 exists to date */
  259. uint32_t num_instruction_bps;
  260. uint32_t num_data_bps;
  261. uint32_t num_condition_regs;
  262. uint32_t data_bp_alignment;
  263. uint32_t sizeof_condition; /* size of the DVC register */
  264. uint64_t features;
  265. };
  266. #endif /* __ASSEMBLY__ */
  267. /*
  268. * features will have bits indication whether there is support for:
  269. */
  270. #define PPC_DEBUG_FEATURE_INSN_BP_RANGE 0x0000000000000001
  271. #define PPC_DEBUG_FEATURE_INSN_BP_MASK 0x0000000000000002
  272. #define PPC_DEBUG_FEATURE_DATA_BP_RANGE 0x0000000000000004
  273. #define PPC_DEBUG_FEATURE_DATA_BP_MASK 0x0000000000000008
  274. #ifndef __ASSEMBLY__
  275. struct ppc_hw_breakpoint {
  276. uint32_t version; /* currently, version must be 1 */
  277. uint32_t trigger_type; /* only some combinations allowed */
  278. uint32_t addr_mode; /* address match mode */
  279. uint32_t condition_mode; /* break/watchpoint condition flags */
  280. uint64_t addr; /* break/watchpoint address */
  281. uint64_t addr2; /* range end or mask */
  282. uint64_t condition_value; /* contents of the DVC register */
  283. };
  284. #endif /* __ASSEMBLY__ */
  285. /*
  286. * Trigger Type
  287. */
  288. #define PPC_BREAKPOINT_TRIGGER_EXECUTE 0x00000001
  289. #define PPC_BREAKPOINT_TRIGGER_READ 0x00000002
  290. #define PPC_BREAKPOINT_TRIGGER_WRITE 0x00000004
  291. #define PPC_BREAKPOINT_TRIGGER_RW \
  292. (PPC_BREAKPOINT_TRIGGER_READ | PPC_BREAKPOINT_TRIGGER_WRITE)
  293. /*
  294. * Address Mode
  295. */
  296. #define PPC_BREAKPOINT_MODE_EXACT 0x00000000
  297. #define PPC_BREAKPOINT_MODE_RANGE_INCLUSIVE 0x00000001
  298. #define PPC_BREAKPOINT_MODE_RANGE_EXCLUSIVE 0x00000002
  299. #define PPC_BREAKPOINT_MODE_MASK 0x00000003
  300. /*
  301. * Condition Mode
  302. */
  303. #define PPC_BREAKPOINT_CONDITION_MODE 0x00000003
  304. #define PPC_BREAKPOINT_CONDITION_NONE 0x00000000
  305. #define PPC_BREAKPOINT_CONDITION_AND 0x00000001
  306. #define PPC_BREAKPOINT_CONDITION_EXACT PPC_BREAKPOINT_CONDITION_AND
  307. #define PPC_BREAKPOINT_CONDITION_OR 0x00000002
  308. #define PPC_BREAKPOINT_CONDITION_AND_OR 0x00000003
  309. #define PPC_BREAKPOINT_CONDITION_BE_ALL 0x00ff0000
  310. #define PPC_BREAKPOINT_CONDITION_BE_SHIFT 16
  311. #define PPC_BREAKPOINT_CONDITION_BE(n) \
  312. (1<<((n)+PPC_BREAKPOINT_CONDITION_BE_SHIFT))
  313. #endif /* _ASM_POWERPC_PTRACE_H */