cs5536_ohci.c 3.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147
  1. /*
  2. * the OHCI Virtual Support Module of AMD CS5536
  3. *
  4. * Copyright (C) 2007 Lemote, Inc.
  5. * Author : jlliu, liujl@lemote.com
  6. *
  7. * Copyright (C) 2009 Lemote, Inc.
  8. * Author: Wu Zhangjin, wuzhangjin@gmail.com
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License as published by the
  12. * Free Software Foundation; either version 2 of the License, or (at your
  13. * option) any later version.
  14. */
  15. #include <cs5536/cs5536.h>
  16. #include <cs5536/cs5536_pci.h>
  17. void pci_ohci_write_reg(int reg, u32 value)
  18. {
  19. u32 hi = 0, lo = value;
  20. switch (reg) {
  21. case PCI_COMMAND:
  22. _rdmsr(USB_MSR_REG(USB_OHCI), &hi, &lo);
  23. if (value & PCI_COMMAND_MASTER)
  24. hi |= PCI_COMMAND_MASTER;
  25. else
  26. hi &= ~PCI_COMMAND_MASTER;
  27. if (value & PCI_COMMAND_MEMORY)
  28. hi |= PCI_COMMAND_MEMORY;
  29. else
  30. hi &= ~PCI_COMMAND_MEMORY;
  31. _wrmsr(USB_MSR_REG(USB_OHCI), hi, lo);
  32. break;
  33. case PCI_STATUS:
  34. if (value & PCI_STATUS_PARITY) {
  35. _rdmsr(SB_MSR_REG(SB_ERROR), &hi, &lo);
  36. if (lo & SB_PARE_ERR_FLAG) {
  37. lo = (lo & 0x0000ffff) | SB_PARE_ERR_FLAG;
  38. _wrmsr(SB_MSR_REG(SB_ERROR), hi, lo);
  39. }
  40. }
  41. break;
  42. case PCI_BAR0_REG:
  43. if (value == PCI_BAR_RANGE_MASK) {
  44. _rdmsr(GLCP_MSR_REG(GLCP_SOFT_COM), &hi, &lo);
  45. lo |= SOFT_BAR_OHCI_FLAG;
  46. _wrmsr(GLCP_MSR_REG(GLCP_SOFT_COM), hi, lo);
  47. } else if ((value & 0x01) == 0x00) {
  48. _wrmsr(USB_MSR_REG(USB_OHCI), hi, lo);
  49. value &= 0xfffffff0;
  50. hi = 0x40000000 | ((value & 0xff000000) >> 24);
  51. lo = 0x000fffff | ((value & 0x00fff000) << 8);
  52. _wrmsr(GLIU_MSR_REG(GLIU_P2D_BM3), hi, lo);
  53. }
  54. break;
  55. case PCI_OHCI_INT_REG:
  56. _rdmsr(DIVIL_MSR_REG(PIC_YSEL_LOW), &hi, &lo);
  57. lo &= ~(0xf << PIC_YSEL_LOW_USB_SHIFT);
  58. if (value) /* enable all the usb interrupt in PIC */
  59. lo |= (CS5536_USB_INTR << PIC_YSEL_LOW_USB_SHIFT);
  60. _wrmsr(DIVIL_MSR_REG(PIC_YSEL_LOW), hi, lo);
  61. break;
  62. default:
  63. break;
  64. }
  65. }
  66. u32 pci_ohci_read_reg(int reg)
  67. {
  68. u32 conf_data = 0;
  69. u32 hi, lo;
  70. switch (reg) {
  71. case PCI_VENDOR_ID:
  72. conf_data =
  73. CFG_PCI_VENDOR_ID(CS5536_OHCI_DEVICE_ID, CS5536_VENDOR_ID);
  74. break;
  75. case PCI_COMMAND:
  76. _rdmsr(USB_MSR_REG(USB_OHCI), &hi, &lo);
  77. if (hi & PCI_COMMAND_MASTER)
  78. conf_data |= PCI_COMMAND_MASTER;
  79. if (hi & PCI_COMMAND_MEMORY)
  80. conf_data |= PCI_COMMAND_MEMORY;
  81. break;
  82. case PCI_STATUS:
  83. conf_data |= PCI_STATUS_66MHZ;
  84. conf_data |= PCI_STATUS_FAST_BACK;
  85. _rdmsr(SB_MSR_REG(SB_ERROR), &hi, &lo);
  86. if (lo & SB_PARE_ERR_FLAG)
  87. conf_data |= PCI_STATUS_PARITY;
  88. conf_data |= PCI_STATUS_DEVSEL_MEDIUM;
  89. break;
  90. case PCI_CLASS_REVISION:
  91. _rdmsr(USB_MSR_REG(USB_CAP), &hi, &lo);
  92. conf_data = lo & 0x000000ff;
  93. conf_data |= (CS5536_OHCI_CLASS_CODE << 8);
  94. break;
  95. case PCI_CACHE_LINE_SIZE:
  96. conf_data =
  97. CFG_PCI_CACHE_LINE_SIZE(PCI_NORMAL_HEADER_TYPE,
  98. PCI_NORMAL_LATENCY_TIMER);
  99. break;
  100. case PCI_BAR0_REG:
  101. _rdmsr(GLCP_MSR_REG(GLCP_SOFT_COM), &hi, &lo);
  102. if (lo & SOFT_BAR_OHCI_FLAG) {
  103. conf_data = CS5536_OHCI_RANGE |
  104. PCI_BASE_ADDRESS_SPACE_MEMORY;
  105. lo &= ~SOFT_BAR_OHCI_FLAG;
  106. _wrmsr(GLCP_MSR_REG(GLCP_SOFT_COM), hi, lo);
  107. } else {
  108. _rdmsr(USB_MSR_REG(USB_OHCI), &hi, &lo);
  109. conf_data = lo & 0xffffff00;
  110. conf_data &= ~0x0000000f; /* 32bit mem */
  111. }
  112. break;
  113. case PCI_CARDBUS_CIS:
  114. conf_data = PCI_CARDBUS_CIS_POINTER;
  115. break;
  116. case PCI_SUBSYSTEM_VENDOR_ID:
  117. conf_data =
  118. CFG_PCI_VENDOR_ID(CS5536_OHCI_SUB_ID, CS5536_SUB_VENDOR_ID);
  119. break;
  120. case PCI_ROM_ADDRESS:
  121. conf_data = PCI_EXPANSION_ROM_BAR;
  122. break;
  123. case PCI_CAPABILITY_LIST:
  124. conf_data = PCI_CAPLIST_USB_POINTER;
  125. break;
  126. case PCI_INTERRUPT_LINE:
  127. conf_data =
  128. CFG_PCI_INTERRUPT_LINE(PCI_DEFAULT_PIN, CS5536_USB_INTR);
  129. break;
  130. case PCI_OHCI_INT_REG:
  131. _rdmsr(DIVIL_MSR_REG(PIC_YSEL_LOW), &hi, &lo);
  132. if ((lo & 0x00000f00) == CS5536_USB_INTR)
  133. conf_data = 1;
  134. break;
  135. default:
  136. break;
  137. }
  138. return conf_data;
  139. }