cs5536_ide.c 4.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179
  1. /*
  2. * the IDE Virtual Support Module of AMD CS5536
  3. *
  4. * Copyright (C) 2007 Lemote, Inc.
  5. * Author : jlliu, liujl@lemote.com
  6. *
  7. * Copyright (C) 2009 Lemote, Inc.
  8. * Author: Wu Zhangjin, wuzhangjin@gmail.com
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License as published by the
  12. * Free Software Foundation; either version 2 of the License, or (at your
  13. * option) any later version.
  14. */
  15. #include <cs5536/cs5536.h>
  16. #include <cs5536/cs5536_pci.h>
  17. void pci_ide_write_reg(int reg, u32 value)
  18. {
  19. u32 hi = 0, lo = value;
  20. switch (reg) {
  21. case PCI_COMMAND:
  22. _rdmsr(GLIU_MSR_REG(GLIU_PAE), &hi, &lo);
  23. if (value & PCI_COMMAND_MASTER)
  24. lo |= (0x03 << 4);
  25. else
  26. lo &= ~(0x03 << 4);
  27. _wrmsr(GLIU_MSR_REG(GLIU_PAE), hi, lo);
  28. break;
  29. case PCI_STATUS:
  30. if (value & PCI_STATUS_PARITY) {
  31. _rdmsr(SB_MSR_REG(SB_ERROR), &hi, &lo);
  32. if (lo & SB_PARE_ERR_FLAG) {
  33. lo = (lo & 0x0000ffff) | SB_PARE_ERR_FLAG;
  34. _wrmsr(SB_MSR_REG(SB_ERROR), hi, lo);
  35. }
  36. }
  37. break;
  38. case PCI_CACHE_LINE_SIZE:
  39. value &= 0x0000ff00;
  40. _rdmsr(SB_MSR_REG(SB_CTRL), &hi, &lo);
  41. hi &= 0xffffff00;
  42. hi |= (value >> 8);
  43. _wrmsr(SB_MSR_REG(SB_CTRL), hi, lo);
  44. break;
  45. case PCI_BAR4_REG:
  46. if (value == PCI_BAR_RANGE_MASK) {
  47. _rdmsr(GLCP_MSR_REG(GLCP_SOFT_COM), &hi, &lo);
  48. lo |= SOFT_BAR_IDE_FLAG;
  49. _wrmsr(GLCP_MSR_REG(GLCP_SOFT_COM), hi, lo);
  50. } else if (value & 0x01) {
  51. lo = (value & 0xfffffff0) | 0x1;
  52. _wrmsr(IDE_MSR_REG(IDE_IO_BAR), hi, lo);
  53. value &= 0xfffffffc;
  54. hi = 0x60000000 | ((value & 0x000ff000) >> 12);
  55. lo = 0x000ffff0 | ((value & 0x00000fff) << 20);
  56. _wrmsr(GLIU_MSR_REG(GLIU_IOD_BM2), hi, lo);
  57. }
  58. break;
  59. case PCI_IDE_CFG_REG:
  60. if (value == CS5536_IDE_FLASH_SIGNATURE) {
  61. _rdmsr(DIVIL_MSR_REG(DIVIL_BALL_OPTS), &hi, &lo);
  62. lo |= 0x01;
  63. _wrmsr(DIVIL_MSR_REG(DIVIL_BALL_OPTS), hi, lo);
  64. } else
  65. _wrmsr(IDE_MSR_REG(IDE_CFG), hi, lo);
  66. break;
  67. case PCI_IDE_DTC_REG:
  68. _wrmsr(IDE_MSR_REG(IDE_DTC), hi, lo);
  69. break;
  70. case PCI_IDE_CAST_REG:
  71. _wrmsr(IDE_MSR_REG(IDE_CAST), hi, lo);
  72. break;
  73. case PCI_IDE_ETC_REG:
  74. _wrmsr(IDE_MSR_REG(IDE_ETC), hi, lo);
  75. break;
  76. case PCI_IDE_PM_REG:
  77. _wrmsr(IDE_MSR_REG(IDE_INTERNAL_PM), hi, lo);
  78. break;
  79. default:
  80. break;
  81. }
  82. }
  83. u32 pci_ide_read_reg(int reg)
  84. {
  85. u32 conf_data = 0;
  86. u32 hi, lo;
  87. switch (reg) {
  88. case PCI_VENDOR_ID:
  89. conf_data =
  90. CFG_PCI_VENDOR_ID(CS5536_IDE_DEVICE_ID, CS5536_VENDOR_ID);
  91. break;
  92. case PCI_COMMAND:
  93. _rdmsr(IDE_MSR_REG(IDE_IO_BAR), &hi, &lo);
  94. if (lo & 0xfffffff0)
  95. conf_data |= PCI_COMMAND_IO;
  96. _rdmsr(GLIU_MSR_REG(GLIU_PAE), &hi, &lo);
  97. if ((lo & 0x30) == 0x30)
  98. conf_data |= PCI_COMMAND_MASTER;
  99. break;
  100. case PCI_STATUS:
  101. conf_data |= PCI_STATUS_66MHZ;
  102. conf_data |= PCI_STATUS_FAST_BACK;
  103. _rdmsr(SB_MSR_REG(SB_ERROR), &hi, &lo);
  104. if (lo & SB_PARE_ERR_FLAG)
  105. conf_data |= PCI_STATUS_PARITY;
  106. conf_data |= PCI_STATUS_DEVSEL_MEDIUM;
  107. break;
  108. case PCI_CLASS_REVISION:
  109. _rdmsr(IDE_MSR_REG(IDE_CAP), &hi, &lo);
  110. conf_data = lo & 0x000000ff;
  111. conf_data |= (CS5536_IDE_CLASS_CODE << 8);
  112. break;
  113. case PCI_CACHE_LINE_SIZE:
  114. _rdmsr(SB_MSR_REG(SB_CTRL), &hi, &lo);
  115. hi &= 0x000000f8;
  116. conf_data = CFG_PCI_CACHE_LINE_SIZE(PCI_NORMAL_HEADER_TYPE, hi);
  117. break;
  118. case PCI_BAR4_REG:
  119. _rdmsr(GLCP_MSR_REG(GLCP_SOFT_COM), &hi, &lo);
  120. if (lo & SOFT_BAR_IDE_FLAG) {
  121. conf_data = CS5536_IDE_RANGE |
  122. PCI_BASE_ADDRESS_SPACE_IO;
  123. lo &= ~SOFT_BAR_IDE_FLAG;
  124. _wrmsr(GLCP_MSR_REG(GLCP_SOFT_COM), hi, lo);
  125. } else {
  126. _rdmsr(IDE_MSR_REG(IDE_IO_BAR), &hi, &lo);
  127. conf_data = lo & 0xfffffff0;
  128. conf_data |= 0x01;
  129. conf_data &= ~0x02;
  130. }
  131. break;
  132. case PCI_CARDBUS_CIS:
  133. conf_data = PCI_CARDBUS_CIS_POINTER;
  134. break;
  135. case PCI_SUBSYSTEM_VENDOR_ID:
  136. conf_data =
  137. CFG_PCI_VENDOR_ID(CS5536_IDE_SUB_ID, CS5536_SUB_VENDOR_ID);
  138. break;
  139. case PCI_ROM_ADDRESS:
  140. conf_data = PCI_EXPANSION_ROM_BAR;
  141. break;
  142. case PCI_CAPABILITY_LIST:
  143. conf_data = PCI_CAPLIST_POINTER;
  144. break;
  145. case PCI_INTERRUPT_LINE:
  146. conf_data =
  147. CFG_PCI_INTERRUPT_LINE(PCI_DEFAULT_PIN, CS5536_IDE_INTR);
  148. break;
  149. case PCI_IDE_CFG_REG:
  150. _rdmsr(IDE_MSR_REG(IDE_CFG), &hi, &lo);
  151. conf_data = lo;
  152. break;
  153. case PCI_IDE_DTC_REG:
  154. _rdmsr(IDE_MSR_REG(IDE_DTC), &hi, &lo);
  155. conf_data = lo;
  156. break;
  157. case PCI_IDE_CAST_REG:
  158. _rdmsr(IDE_MSR_REG(IDE_CAST), &hi, &lo);
  159. conf_data = lo;
  160. break;
  161. case PCI_IDE_ETC_REG:
  162. _rdmsr(IDE_MSR_REG(IDE_ETC), &hi, &lo);
  163. conf_data = lo;
  164. case PCI_IDE_PM_REG:
  165. _rdmsr(IDE_MSR_REG(IDE_INTERNAL_PM), &hi, &lo);
  166. conf_data = lo;
  167. break;
  168. default:
  169. break;
  170. }
  171. return conf_data;
  172. }