board_setup.c 5.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153
  1. /*
  2. * Copyright 2000, 2008 MontaVista Software Inc.
  3. * Author: MontaVista Software, Inc. <source@mvista.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License as published by the
  7. * Free Software Foundation; either version 2 of the License, or (at your
  8. * option) any later version.
  9. *
  10. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  11. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  12. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  13. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  14. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  15. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  16. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  17. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  18. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  19. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  20. *
  21. * You should have received a copy of the GNU General Public License along
  22. * with this program; if not, write to the Free Software Foundation, Inc.,
  23. * 675 Mass Ave, Cambridge, MA 02139, USA.
  24. */
  25. #include <linux/delay.h>
  26. #include <linux/gpio.h>
  27. #include <linux/init.h>
  28. #include <linux/interrupt.h>
  29. #include <asm/mach-au1x00/au1000.h>
  30. #include <asm/mach-db1x00/bcsr.h>
  31. #include <prom.h>
  32. char irq_tab_alchemy[][5] __initdata = {
  33. [12] = { -1, AU1500_PCI_INTA, 0xff, 0xff, 0xff }, /* IDSEL 12 - HPT370 */
  34. [13] = { -1, AU1500_PCI_INTA, AU1500_PCI_INTB, AU1500_PCI_INTC, AU1500_PCI_INTD }, /* IDSEL 13 - PCI slot */
  35. };
  36. const char *get_system_type(void)
  37. {
  38. return "Alchemy Pb1500";
  39. }
  40. void board_reset(void)
  41. {
  42. bcsr_write(BCSR_SYSTEM, 0);
  43. }
  44. void __init board_setup(void)
  45. {
  46. u32 pin_func;
  47. u32 sys_freqctrl, sys_clksrc;
  48. bcsr_init(DB1000_BCSR_PHYS_ADDR,
  49. DB1000_BCSR_PHYS_ADDR + DB1000_BCSR_HEXLED_OFS);
  50. sys_clksrc = sys_freqctrl = pin_func = 0;
  51. /* Set AUX clock to 12 MHz * 8 = 96 MHz */
  52. au_writel(8, SYS_AUXPLL);
  53. au_writel(0, SYS_PINSTATERD);
  54. udelay(100);
  55. /* GPIO201 is input for PCMCIA card detect */
  56. /* GPIO203 is input for PCMCIA interrupt request */
  57. alchemy_gpio_direction_input(201);
  58. alchemy_gpio_direction_input(203);
  59. #if defined(CONFIG_USB_OHCI_HCD) || defined(CONFIG_USB_OHCI_HCD_MODULE)
  60. /* Zero and disable FREQ2 */
  61. sys_freqctrl = au_readl(SYS_FREQCTRL0);
  62. sys_freqctrl &= ~0xFFF00000;
  63. au_writel(sys_freqctrl, SYS_FREQCTRL0);
  64. /* zero and disable USBH/USBD clocks */
  65. sys_clksrc = au_readl(SYS_CLKSRC);
  66. sys_clksrc &= ~(SYS_CS_CUD | SYS_CS_DUD | SYS_CS_MUD_MASK |
  67. SYS_CS_CUH | SYS_CS_DUH | SYS_CS_MUH_MASK);
  68. au_writel(sys_clksrc, SYS_CLKSRC);
  69. sys_freqctrl = au_readl(SYS_FREQCTRL0);
  70. sys_freqctrl &= ~0xFFF00000;
  71. sys_clksrc = au_readl(SYS_CLKSRC);
  72. sys_clksrc &= ~(SYS_CS_CUD | SYS_CS_DUD | SYS_CS_MUD_MASK |
  73. SYS_CS_CUH | SYS_CS_DUH | SYS_CS_MUH_MASK);
  74. /* FREQ2 = aux/2 = 48 MHz */
  75. sys_freqctrl |= (0 << SYS_FC_FRDIV2_BIT) | SYS_FC_FE2 | SYS_FC_FS2;
  76. au_writel(sys_freqctrl, SYS_FREQCTRL0);
  77. /*
  78. * Route 48MHz FREQ2 into USB Host and/or Device
  79. */
  80. sys_clksrc |= SYS_CS_MUX_FQ2 << SYS_CS_MUH_BIT;
  81. au_writel(sys_clksrc, SYS_CLKSRC);
  82. pin_func = au_readl(SYS_PINFUNC) & ~SYS_PF_USB;
  83. /* 2nd USB port is USB host */
  84. pin_func |= SYS_PF_USB;
  85. au_writel(pin_func, SYS_PINFUNC);
  86. #endif /* defined(CONFIG_USB_OHCI_HCD) || defined(CONFIG_USB_OHCI_HCD_MODULE) */
  87. #ifdef CONFIG_PCI
  88. /* Setup PCI bus controller */
  89. au_writel(0, Au1500_PCI_CMEM);
  90. au_writel(0x00003fff, Au1500_CFG_BASE);
  91. #if defined(__MIPSEB__)
  92. au_writel(0xf | (2 << 6) | (1 << 4), Au1500_PCI_CFG);
  93. #else
  94. au_writel(0xf, Au1500_PCI_CFG);
  95. #endif
  96. au_writel(0xf0000000, Au1500_PCI_MWMASK_DEV);
  97. au_writel(0, Au1500_PCI_MWBASE_REV_CCL);
  98. au_writel(0x02a00356, Au1500_PCI_STATCMD);
  99. au_writel(0x00003c04, Au1500_PCI_HDRTYPE);
  100. au_writel(0x00000008, Au1500_PCI_MBAR);
  101. au_sync();
  102. #endif
  103. /* Enable sys bus clock divider when IDLE state or no bus activity. */
  104. au_writel(au_readl(SYS_POWERCTRL) | (0x3 << 5), SYS_POWERCTRL);
  105. /* Enable the RTC if not already enabled */
  106. if (!(au_readl(0xac000028) & 0x20)) {
  107. printk(KERN_INFO "enabling clock ...\n");
  108. au_writel((au_readl(0xac000028) | 0x20), 0xac000028);
  109. }
  110. /* Put the clock in BCD mode */
  111. if (au_readl(0xac00002c) & 0x4) { /* reg B */
  112. au_writel(au_readl(0xac00002c) & ~0x4, 0xac00002c);
  113. au_sync();
  114. }
  115. }
  116. static int __init pb1500_init_irq(void)
  117. {
  118. set_irq_type(AU1500_GPIO9_INT, IRQF_TRIGGER_LOW); /* CD0# */
  119. set_irq_type(AU1500_GPIO10_INT, IRQF_TRIGGER_LOW); /* CARD0 */
  120. set_irq_type(AU1500_GPIO11_INT, IRQF_TRIGGER_LOW); /* STSCHG0# */
  121. set_irq_type(AU1500_GPIO204_INT, IRQF_TRIGGER_HIGH);
  122. set_irq_type(AU1500_GPIO201_INT, IRQF_TRIGGER_LOW);
  123. set_irq_type(AU1500_GPIO202_INT, IRQF_TRIGGER_LOW);
  124. set_irq_type(AU1500_GPIO203_INT, IRQF_TRIGGER_LOW);
  125. set_irq_type(AU1500_GPIO205_INT, IRQF_TRIGGER_LOW);
  126. return 0;
  127. }
  128. arch_initcall(pb1500_init_irq);