board_setup.c 5.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193
  1. /*
  2. * Copyright 2000, 2008 MontaVista Software Inc.
  3. * Author: MontaVista Software, Inc. <source@mvista.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License as published by the
  7. * Free Software Foundation; either version 2 of the License, or (at your
  8. * option) any later version.
  9. *
  10. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  11. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  12. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  13. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  14. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  15. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  16. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  17. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  18. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  19. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  20. *
  21. * You should have received a copy of the GNU General Public License along
  22. * with this program; if not, write to the Free Software Foundation, Inc.,
  23. * 675 Mass Ave, Cambridge, MA 02139, USA.
  24. */
  25. #include <linux/delay.h>
  26. #include <linux/gpio.h>
  27. #include <linux/init.h>
  28. #include <linux/interrupt.h>
  29. #include <asm/mach-au1x00/au1000.h>
  30. #include <asm/mach-pb1x00/pb1000.h>
  31. #include <prom.h>
  32. #include "../platform.h"
  33. const char *get_system_type(void)
  34. {
  35. return "Alchemy Pb1000";
  36. }
  37. void board_reset(void)
  38. {
  39. }
  40. void __init board_setup(void)
  41. {
  42. u32 pin_func, static_cfg0;
  43. u32 sys_freqctrl, sys_clksrc;
  44. u32 prid = read_c0_prid();
  45. sys_freqctrl = 0;
  46. sys_clksrc = 0;
  47. /* Set AUX clock to 12 MHz * 8 = 96 MHz */
  48. au_writel(8, SYS_AUXPLL);
  49. au_writel(0, SYS_PINSTATERD);
  50. udelay(100);
  51. #if defined(CONFIG_USB_OHCI_HCD) || defined(CONFIG_USB_OHCI_HCD_MODULE)
  52. /* Zero and disable FREQ2 */
  53. sys_freqctrl = au_readl(SYS_FREQCTRL0);
  54. sys_freqctrl &= ~0xFFF00000;
  55. au_writel(sys_freqctrl, SYS_FREQCTRL0);
  56. /* Zero and disable USBH/USBD clocks */
  57. sys_clksrc = au_readl(SYS_CLKSRC);
  58. sys_clksrc &= ~(SYS_CS_CUD | SYS_CS_DUD | SYS_CS_MUD_MASK |
  59. SYS_CS_CUH | SYS_CS_DUH | SYS_CS_MUH_MASK);
  60. au_writel(sys_clksrc, SYS_CLKSRC);
  61. sys_freqctrl = au_readl(SYS_FREQCTRL0);
  62. sys_freqctrl &= ~0xFFF00000;
  63. sys_clksrc = au_readl(SYS_CLKSRC);
  64. sys_clksrc &= ~(SYS_CS_CUD | SYS_CS_DUD | SYS_CS_MUD_MASK |
  65. SYS_CS_CUH | SYS_CS_DUH | SYS_CS_MUH_MASK);
  66. switch (prid & 0x000000FF) {
  67. case 0x00: /* DA */
  68. case 0x01: /* HA */
  69. case 0x02: /* HB */
  70. /* CPU core freq to 48 MHz to slow it way down... */
  71. au_writel(4, SYS_CPUPLL);
  72. /*
  73. * Setup 48 MHz FREQ2 from CPUPLL for USB Host
  74. * FRDIV2 = 3 -> div by 8 of 384 MHz -> 48 MHz
  75. */
  76. sys_freqctrl |= (3 << SYS_FC_FRDIV2_BIT) | SYS_FC_FE2;
  77. au_writel(sys_freqctrl, SYS_FREQCTRL0);
  78. /* CPU core freq to 384 MHz */
  79. au_writel(0x20, SYS_CPUPLL);
  80. printk(KERN_INFO "Au1000: 48 MHz OHCI workaround enabled\n");
  81. break;
  82. default: /* HC and newer */
  83. /* FREQ2 = aux / 2 = 48 MHz */
  84. sys_freqctrl |= (0 << SYS_FC_FRDIV2_BIT) |
  85. SYS_FC_FE2 | SYS_FC_FS2;
  86. au_writel(sys_freqctrl, SYS_FREQCTRL0);
  87. break;
  88. }
  89. /*
  90. * Route 48 MHz FREQ2 into USB Host and/or Device
  91. */
  92. sys_clksrc |= SYS_CS_MUX_FQ2 << SYS_CS_MUH_BIT;
  93. au_writel(sys_clksrc, SYS_CLKSRC);
  94. /* Configure pins GPIO[14:9] as GPIO */
  95. pin_func = au_readl(SYS_PINFUNC) & ~(SYS_PF_UR3 | SYS_PF_USB);
  96. /* 2nd USB port is USB host */
  97. pin_func |= SYS_PF_USB;
  98. au_writel(pin_func, SYS_PINFUNC);
  99. alchemy_gpio_direction_input(11);
  100. alchemy_gpio_direction_input(13);
  101. alchemy_gpio_direction_output(4, 0);
  102. alchemy_gpio_direction_output(5, 0);
  103. #endif /* defined(CONFIG_USB_OHCI_HCD) || defined(CONFIG_USB_OHCI_HCD_MODULE) */
  104. /* Make GPIO 15 an input (for interrupt line) */
  105. pin_func = au_readl(SYS_PINFUNC) & ~SYS_PF_IRF;
  106. /* We don't need I2S, so make it available for GPIO[31:29] */
  107. pin_func |= SYS_PF_I2S;
  108. au_writel(pin_func, SYS_PINFUNC);
  109. alchemy_gpio_direction_input(15);
  110. static_cfg0 = au_readl(MEM_STCFG0) & ~0xc00;
  111. au_writel(static_cfg0, MEM_STCFG0);
  112. /* configure RCE2* for LCD */
  113. au_writel(0x00000004, MEM_STCFG2);
  114. /* MEM_STTIME2 */
  115. au_writel(0x09000000, MEM_STTIME2);
  116. /* Set 32-bit base address decoding for RCE2* */
  117. au_writel(0x10003ff0, MEM_STADDR2);
  118. /*
  119. * PCI CPLD setup
  120. * Expand CE0 to cover PCI
  121. */
  122. au_writel(0x11803e40, MEM_STADDR1);
  123. /* Burst visibility on */
  124. au_writel(au_readl(MEM_STCFG0) | 0x1000, MEM_STCFG0);
  125. au_writel(0x83, MEM_STCFG1); /* ewait enabled, flash timing */
  126. au_writel(0x33030a10, MEM_STTIME1); /* slower timing for FPGA */
  127. /* Setup the static bus controller */
  128. au_writel(0x00000002, MEM_STCFG3); /* type = PCMCIA */
  129. au_writel(0x280E3D07, MEM_STTIME3); /* 250ns cycle time */
  130. au_writel(0x10000000, MEM_STADDR3); /* any PCMCIA select */
  131. /*
  132. * Enable Au1000 BCLK switching - note: sed1356 must not use
  133. * its BCLK (Au1000 LCLK) for any timings
  134. */
  135. switch (prid & 0x000000FF) {
  136. case 0x00: /* DA */
  137. case 0x01: /* HA */
  138. case 0x02: /* HB */
  139. break;
  140. default: /* HC and newer */
  141. /*
  142. * Enable sys bus clock divider when IDLE state or no bus
  143. * activity.
  144. */
  145. au_writel(au_readl(SYS_POWERCTRL) | (0x3 << 5), SYS_POWERCTRL);
  146. break;
  147. }
  148. }
  149. static int __init pb1000_init_irq(void)
  150. {
  151. set_irq_type(AU1000_GPIO15_INT, IRQF_TRIGGER_LOW);
  152. return 0;
  153. }
  154. arch_initcall(pb1000_init_irq);
  155. static int __init pb1000_device_init(void)
  156. {
  157. return db1x_register_norflash(8 * 1024 * 1024, 4, 0);
  158. }
  159. device_initcall(pb1000_device_init);